blob: 4c59983158e0ed8d37bcad8ae3735129a1bd1ef8 [file] [log] [blame]
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001/*
Takashi Iwai763f3562005-06-03 11:25:34 +02002 * ALSA driver for RME Hammerfall DSP MADI audio interface(s)
3 *
4 * Copyright (c) 2003 Winfried Ritsch (IEM)
5 * code based on hdsp.c Paul Davis
6 * Marcus Andersson
7 * Thomas Charbonnel
Remy Bruno3cee5a62006-10-16 12:46:32 +02008 * Modified 2006-06-01 for AES32 support by Remy Bruno
9 * <remy.bruno@trinnov.com>
Takashi Iwai763f3562005-06-03 11:25:34 +020010 *
Adrian Knoth0dca1792011-01-26 19:32:14 +010011 * Modified 2009-04-13 for proper metering by Florian Faber
12 * <faber@faberman.de>
13 *
14 * Modified 2009-04-14 for native float support by Florian Faber
15 * <faber@faberman.de>
16 *
17 * Modified 2009-04-26 fixed bug in rms metering by Florian Faber
18 * <faber@faberman.de>
19 *
20 * Modified 2009-04-30 added hw serial number support by Florian Faber
21 *
22 * Modified 2011-01-14 added S/PDIF input on RayDATs by Adrian Knoth
23 *
24 * Modified 2011-01-25 variable period sizes on RayDAT/AIO by Adrian Knoth
25 *
Takashi Iwai763f3562005-06-03 11:25:34 +020026 * This program is free software; you can redistribute it and/or modify
27 * it under the terms of the GNU General Public License as published by
28 * the Free Software Foundation; either version 2 of the License, or
29 * (at your option) any later version.
30 *
31 * This program is distributed in the hope that it will be useful,
32 * but WITHOUT ANY WARRANTY; without even the implied warranty of
33 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
34 * GNU General Public License for more details.
35 *
36 * You should have received a copy of the GNU General Public License
37 * along with this program; if not, write to the Free Software
38 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
39 *
40 */
Martin Dausel69358fc2013-07-05 11:28:23 +020041
42/* ************* Register Documentation *******************************************************
43 *
44 * Work in progress! Documentation is based on the code in this file.
45 *
46 * --------- HDSPM_controlRegister ---------
47 * :7654.3210:7654.3210:7654.3210:7654.3210: bit number per byte
48 * :||||.||||:||||.||||:||||.||||:||||.||||:
49 * :3322.2222:2222.1111:1111.1100:0000.0000: bit number
50 * :1098.7654:3210.9876:5432.1098:7654.3210: 0..31
51 * :||||.||||:||||.||||:||||.||||:||||.||||:
52 * :8421.8421:8421.8421:8421.8421:8421.8421: hex digit
53 * : . : . : . : x . : HDSPM_AudioInterruptEnable \_ setting both bits
54 * : . : . : . : . x: HDSPM_Start / enables audio IO
55 * : . : . : . : x. : HDSPM_ClockModeMaster - 1: Master, 0: Slave
56 * : . : . : . : .210 : HDSPM_LatencyMask - 3 Bit value for latency
57 * : . : . : . : . : 0:64, 1:128, 2:256, 3:512,
58 * : . : . : . : . : 4:1024, 5:2048, 6:4096, 7:8192
59 * :x . : . : . x:xx . : HDSPM_FrequencyMask
60 * : . : . : . :10 . : HDSPM_Frequency1|HDSPM_Frequency0: 1=32K,2=44.1K,3=48K,0=??
61 * : . : . : . x: . : <MADI> HDSPM_DoubleSpeed
62 * :x . : . : . : . : <MADI> HDSPM_QuadSpeed
63 * : . 3 : . 10: 2 . : . : HDSPM_SyncRefMask :
64 * : . : . x: . : . : HDSPM_SyncRef0
65 * : . : . x : . : . : HDSPM_SyncRef1
66 * : . : . : x . : . : <AES32> HDSPM_SyncRef2
67 * : . x : . : . : . : <AES32> HDSPM_SyncRef3
68 * : . : . 10: . : . : <MADI> sync ref: 0:WC, 1:Madi, 2:TCO, 3:SyncIn
69 * : . 3 : . 10: 2 . : . : <AES32> 0:WC, 1:AES1 ... 8:AES8, 9: TCO, 10:SyncIn?
70 * : . x : . : . : . : <MADIe> HDSPe_FLOAT_FORMAT
71 * : . : . : x . : . : <MADI> HDSPM_InputSelect0 : 0=optical,1=coax
72 * : . : . :x . : . : <MADI> HDSPM_InputSelect1
73 * : . : .x : . : . : <MADI> HDSPM_clr_tms
74 * : . : . : . x : . : <MADI> HDSPM_TX_64ch
75 * : . : . : . x : . : <AES32> HDSPM_Emphasis
76 * : . : . : .x : . : <MADI> HDSPM_AutoInp
77 * : . : . x : . : . : <MADI> HDSPM_SMUX
78 * : . : .x : . : . : <MADI> HDSPM_clr_tms
79 * : . : x. : . : . : <MADI> HDSPM_taxi_reset
80 * : . x: . : . : . : <MADI> HDSPM_LineOut
81 * : . x: . : . : . : <AES32> ??????????????????
82 * : . : x. : . : . : <AES32> HDSPM_WCK48
83 * : . : . : .x : . : <AES32> HDSPM_Dolby
84 * : . : x . : . : . : HDSPM_Midi0InterruptEnable
85 * : . :x . : . : . : HDSPM_Midi1InterruptEnable
86 * : . : x . : . : . : HDSPM_Midi2InterruptEnable
87 * : . x : . : . : . : <MADI> HDSPM_Midi3InterruptEnable
88 * : . x : . : . : . : <AES32> HDSPM_DS_DoubleWire
89 * : .x : . : . : . : <AES32> HDSPM_QS_DoubleWire
90 * : x. : . : . : . : <AES32> HDSPM_QS_QuadWire
91 * : . : . : . x : . : <AES32> HDSPM_Professional
92 * : x . : . : . : . : HDSPM_wclk_sel
93 * : . : . : . : . :
94 * :7654.3210:7654.3210:7654.3210:7654.3210: bit number per byte
95 * :||||.||||:||||.||||:||||.||||:||||.||||:
96 * :3322.2222:2222.1111:1111.1100:0000.0000: bit number
97 * :1098.7654:3210.9876:5432.1098:7654.3210: 0..31
98 * :||||.||||:||||.||||:||||.||||:||||.||||:
99 * :8421.8421:8421.8421:8421.8421:8421.8421:hex digit
100 *
101 *
102 *
103 * AIO / RayDAT only
104 *
105 * ------------ HDSPM_WR_SETTINGS ----------
106 * :3322.2222:2222.1111:1111.1100:0000.0000: bit number per byte
107 * :1098.7654:3210.9876:5432.1098:7654.3210:
108 * :||||.||||:||||.||||:||||.||||:||||.||||: bit number
109 * :7654.3210:7654.3210:7654.3210:7654.3210: 0..31
110 * :||||.||||:||||.||||:||||.||||:||||.||||:
111 * :8421.8421:8421.8421:8421.8421:8421.8421: hex digit
112 * : . : . : . : . x: HDSPM_c0Master 1: Master, 0: Slave
113 * : . : . : . : . x : HDSPM_c0_SyncRef0
114 * : . : . : . : . x : HDSPM_c0_SyncRef1
115 * : . : . : . : .x : HDSPM_c0_SyncRef2
116 * : . : . : . : x. : HDSPM_c0_SyncRef3
117 * : . : . : . : 3.210 : HDSPM_c0_SyncRefMask:
118 * : . : . : . : . : RayDat: 0:WC, 1:AES, 2:SPDIF, 3..6: ADAT1..4,
119 * : . : . : . : . : 9:TCO, 10:SyncIn
120 * : . : . : . : . : AIO: 0:WC, 1:AES, 2: SPDIF, 3: ATAT,
121 * : . : . : . : . : 9:TCO, 10:SyncIn
122 * : . : . : . : . :
123 * : . : . : . : . :
124 * :3322.2222:2222.1111:1111.1100:0000.0000: bit number per byte
125 * :1098.7654:3210.9876:5432.1098:7654.3210:
126 * :||||.||||:||||.||||:||||.||||:||||.||||: bit number
127 * :7654.3210:7654.3210:7654.3210:7654.3210: 0..31
128 * :||||.||||:||||.||||:||||.||||:||||.||||:
129 * :8421.8421:8421.8421:8421.8421:8421.8421: hex digit
130 *
131 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200132#include <linux/init.h>
133#include <linux/delay.h>
134#include <linux/interrupt.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -0400135#include <linux/module.h>
Takashi Iwai763f3562005-06-03 11:25:34 +0200136#include <linux/slab.h>
137#include <linux/pci.h>
Takashi Iwai3f7440a2009-06-05 17:40:04 +0200138#include <linux/math64.h>
Takashi Iwai6cbbfe12015-01-28 16:49:33 +0100139#include <linux/io.h>
Takashi Iwai763f3562005-06-03 11:25:34 +0200140
141#include <sound/core.h>
142#include <sound/control.h>
143#include <sound/pcm.h>
Adrian Knoth0dca1792011-01-26 19:32:14 +0100144#include <sound/pcm_params.h>
Takashi Iwai763f3562005-06-03 11:25:34 +0200145#include <sound/info.h>
146#include <sound/asoundef.h>
147#include <sound/rawmidi.h>
148#include <sound/hwdep.h>
149#include <sound/initval.h>
150
151#include <sound/hdspm.h>
152
153static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
154static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030155static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;/* Enable this card */
Takashi Iwai763f3562005-06-03 11:25:34 +0200156
Takashi Iwai763f3562005-06-03 11:25:34 +0200157module_param_array(index, int, NULL, 0444);
158MODULE_PARM_DESC(index, "Index value for RME HDSPM interface.");
159
160module_param_array(id, charp, NULL, 0444);
161MODULE_PARM_DESC(id, "ID string for RME HDSPM interface.");
162
163module_param_array(enable, bool, NULL, 0444);
164MODULE_PARM_DESC(enable, "Enable/disable specific HDSPM soundcards.");
165
Takashi Iwai763f3562005-06-03 11:25:34 +0200166
167MODULE_AUTHOR
Adrian Knoth0dca1792011-01-26 19:32:14 +0100168(
169 "Winfried Ritsch <ritsch_AT_iem.at>, "
170 "Paul Davis <paul@linuxaudiosystems.com>, "
171 "Marcus Andersson, Thomas Charbonnel <thomas@undata.org>, "
172 "Remy Bruno <remy.bruno@trinnov.com>, "
173 "Florian Faber <faberman@linuxproaudio.org>, "
174 "Adrian Knoth <adi@drcomp.erfurt.thur.de>"
175);
Takashi Iwai763f3562005-06-03 11:25:34 +0200176MODULE_DESCRIPTION("RME HDSPM");
177MODULE_LICENSE("GPL");
178MODULE_SUPPORTED_DEVICE("{{RME HDSPM-MADI}}");
179
Adrian Knoth0dca1792011-01-26 19:32:14 +0100180/* --- Write registers. ---
Takashi Iwai763f3562005-06-03 11:25:34 +0200181 These are defined as byte-offsets from the iobase value. */
182
Adrian Knoth0dca1792011-01-26 19:32:14 +0100183#define HDSPM_WR_SETTINGS 0
184#define HDSPM_outputBufferAddress 32
185#define HDSPM_inputBufferAddress 36
Takashi Iwai763f3562005-06-03 11:25:34 +0200186#define HDSPM_controlRegister 64
187#define HDSPM_interruptConfirmation 96
188#define HDSPM_control2Reg 256 /* not in specs ???????? */
Martin Dausel69358fc2013-07-05 11:28:23 +0200189#define HDSPM_freqReg 256 /* for setting arbitrary clock values (DDS feature) */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100190#define HDSPM_midiDataOut0 352 /* just believe in old code */
191#define HDSPM_midiDataOut1 356
Remy Brunoffb2c3c2007-03-07 19:08:46 +0100192#define HDSPM_eeprom_wr 384 /* for AES32 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200193
194/* DMA enable for 64 channels, only Bit 0 is relevant */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100195#define HDSPM_outputEnableBase 512 /* 512-767 input DMA */
Takashi Iwai763f3562005-06-03 11:25:34 +0200196#define HDSPM_inputEnableBase 768 /* 768-1023 output DMA */
197
Adrian Knoth0dca1792011-01-26 19:32:14 +0100198/* 16 page addresses for each of the 64 channels DMA buffer in and out
Takashi Iwai763f3562005-06-03 11:25:34 +0200199 (each 64k=16*4k) Buffer must be 4k aligned (which is default i386 ????) */
200#define HDSPM_pageAddressBufferOut 8192
201#define HDSPM_pageAddressBufferIn (HDSPM_pageAddressBufferOut+64*16*4)
202
203#define HDSPM_MADI_mixerBase 32768 /* 32768-65535 for 2x64x64 Fader */
204
205#define HDSPM_MATRIX_MIXER_SIZE 8192 /* = 2*64*64 * 4 Byte => 32kB */
206
207/* --- Read registers. ---
208 These are defined as byte-offsets from the iobase value */
209#define HDSPM_statusRegister 0
Remy Bruno3cee5a62006-10-16 12:46:32 +0200210/*#define HDSPM_statusRegister2 96 */
211/* after RME Windows driver sources, status2 is 4-byte word # 48 = word at
212 * offset 192, for AES32 *and* MADI
213 * => need to check that offset 192 is working on MADI */
214#define HDSPM_statusRegister2 192
215#define HDSPM_timecodeRegister 128
Takashi Iwai763f3562005-06-03 11:25:34 +0200216
Adrian Knoth0dca1792011-01-26 19:32:14 +0100217/* AIO, RayDAT */
218#define HDSPM_RD_STATUS_0 0
219#define HDSPM_RD_STATUS_1 64
220#define HDSPM_RD_STATUS_2 128
221#define HDSPM_RD_STATUS_3 192
222
223#define HDSPM_RD_TCO 256
224#define HDSPM_RD_PLL_FREQ 512
225#define HDSPM_WR_TCO 128
226
227#define HDSPM_TCO1_TCO_lock 0x00000001
228#define HDSPM_TCO1_WCK_Input_Range_LSB 0x00000002
229#define HDSPM_TCO1_WCK_Input_Range_MSB 0x00000004
230#define HDSPM_TCO1_LTC_Input_valid 0x00000008
231#define HDSPM_TCO1_WCK_Input_valid 0x00000010
232#define HDSPM_TCO1_Video_Input_Format_NTSC 0x00000020
233#define HDSPM_TCO1_Video_Input_Format_PAL 0x00000040
234
235#define HDSPM_TCO1_set_TC 0x00000100
236#define HDSPM_TCO1_set_drop_frame_flag 0x00000200
237#define HDSPM_TCO1_LTC_Format_LSB 0x00000400
238#define HDSPM_TCO1_LTC_Format_MSB 0x00000800
239
240#define HDSPM_TCO2_TC_run 0x00010000
241#define HDSPM_TCO2_WCK_IO_ratio_LSB 0x00020000
242#define HDSPM_TCO2_WCK_IO_ratio_MSB 0x00040000
243#define HDSPM_TCO2_set_num_drop_frames_LSB 0x00080000
244#define HDSPM_TCO2_set_num_drop_frames_MSB 0x00100000
245#define HDSPM_TCO2_set_jam_sync 0x00200000
246#define HDSPM_TCO2_set_flywheel 0x00400000
247
248#define HDSPM_TCO2_set_01_4 0x01000000
249#define HDSPM_TCO2_set_pull_down 0x02000000
250#define HDSPM_TCO2_set_pull_up 0x04000000
251#define HDSPM_TCO2_set_freq 0x08000000
252#define HDSPM_TCO2_set_term_75R 0x10000000
253#define HDSPM_TCO2_set_input_LSB 0x20000000
254#define HDSPM_TCO2_set_input_MSB 0x40000000
255#define HDSPM_TCO2_set_freq_from_app 0x80000000
256
257
258#define HDSPM_midiDataOut0 352
259#define HDSPM_midiDataOut1 356
260#define HDSPM_midiDataOut2 368
261
Takashi Iwai763f3562005-06-03 11:25:34 +0200262#define HDSPM_midiDataIn0 360
263#define HDSPM_midiDataIn1 364
Adrian Knoth0dca1792011-01-26 19:32:14 +0100264#define HDSPM_midiDataIn2 372
265#define HDSPM_midiDataIn3 376
Takashi Iwai763f3562005-06-03 11:25:34 +0200266
267/* status is data bytes in MIDI-FIFO (0-128) */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100268#define HDSPM_midiStatusOut0 384
269#define HDSPM_midiStatusOut1 388
270#define HDSPM_midiStatusOut2 400
271
272#define HDSPM_midiStatusIn0 392
273#define HDSPM_midiStatusIn1 396
274#define HDSPM_midiStatusIn2 404
275#define HDSPM_midiStatusIn3 408
Takashi Iwai763f3562005-06-03 11:25:34 +0200276
277
278/* the meters are regular i/o-mapped registers, but offset
279 considerably from the rest. the peak registers are reset
Adrian Knoth0dca1792011-01-26 19:32:14 +0100280 when read; the least-significant 4 bits are full-scale counters;
Takashi Iwai763f3562005-06-03 11:25:34 +0200281 the actual peak value is in the most-significant 24 bits.
282*/
Adrian Knoth0dca1792011-01-26 19:32:14 +0100283
284#define HDSPM_MADI_INPUT_PEAK 4096
285#define HDSPM_MADI_PLAYBACK_PEAK 4352
286#define HDSPM_MADI_OUTPUT_PEAK 4608
287
288#define HDSPM_MADI_INPUT_RMS_L 6144
289#define HDSPM_MADI_PLAYBACK_RMS_L 6400
290#define HDSPM_MADI_OUTPUT_RMS_L 6656
291
292#define HDSPM_MADI_INPUT_RMS_H 7168
293#define HDSPM_MADI_PLAYBACK_RMS_H 7424
294#define HDSPM_MADI_OUTPUT_RMS_H 7680
Takashi Iwai763f3562005-06-03 11:25:34 +0200295
296/* --- Control Register bits --------- */
297#define HDSPM_Start (1<<0) /* start engine */
298
299#define HDSPM_Latency0 (1<<1) /* buffer size = 2^n */
300#define HDSPM_Latency1 (1<<2) /* where n is defined */
301#define HDSPM_Latency2 (1<<3) /* by Latency{2,1,0} */
302
Adrian Knoth0dca1792011-01-26 19:32:14 +0100303#define HDSPM_ClockModeMaster (1<<4) /* 1=Master, 0=Autosync */
304#define HDSPM_c0Master 0x1 /* Master clock bit in settings
305 register [RayDAT, AIO] */
Takashi Iwai763f3562005-06-03 11:25:34 +0200306
307#define HDSPM_AudioInterruptEnable (1<<5) /* what do you think ? */
308
309#define HDSPM_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz 1=48kHz/96kHz */
310#define HDSPM_Frequency1 (1<<7) /* 0=32kHz/64kHz */
311#define HDSPM_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
Remy Bruno3cee5a62006-10-16 12:46:32 +0200312#define HDSPM_QuadSpeed (1<<31) /* quad speed bit */
Takashi Iwai763f3562005-06-03 11:25:34 +0200313
Remy Bruno3cee5a62006-10-16 12:46:32 +0200314#define HDSPM_Professional (1<<9) /* Professional */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200315#define HDSPM_TX_64ch (1<<10) /* Output 64channel MODE=1,
Remy Bruno3cee5a62006-10-16 12:46:32 +0200316 56channelMODE=0 */ /* MADI ONLY*/
317#define HDSPM_Emphasis (1<<10) /* Emphasis */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200318
Adrian Knoth0dca1792011-01-26 19:32:14 +0100319#define HDSPM_AutoInp (1<<11) /* Auto Input (takeover) == Safe Mode,
Remy Bruno3cee5a62006-10-16 12:46:32 +0200320 0=off, 1=on */ /* MADI ONLY */
321#define HDSPM_Dolby (1<<11) /* Dolby = "NonAudio" ?? */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200322
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200323#define HDSPM_InputSelect0 (1<<14) /* Input select 0= optical, 1=coax
324 * -- MADI ONLY
325 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200326#define HDSPM_InputSelect1 (1<<15) /* should be 0 */
327
Remy Bruno3cee5a62006-10-16 12:46:32 +0200328#define HDSPM_SyncRef2 (1<<13)
329#define HDSPM_SyncRef3 (1<<25)
Takashi Iwai763f3562005-06-03 11:25:34 +0200330
Remy Bruno3cee5a62006-10-16 12:46:32 +0200331#define HDSPM_SMUX (1<<18) /* Frame ??? */ /* MADI ONY */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100332#define HDSPM_clr_tms (1<<19) /* clear track marker, do not use
Takashi Iwai763f3562005-06-03 11:25:34 +0200333 AES additional bits in
334 lower 5 Audiodatabits ??? */
Remy Bruno3cee5a62006-10-16 12:46:32 +0200335#define HDSPM_taxi_reset (1<<20) /* ??? */ /* MADI ONLY ? */
336#define HDSPM_WCK48 (1<<20) /* Frame ??? = HDSPM_SMUX */ /* AES32 ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200337
Adrian Knoth0dca1792011-01-26 19:32:14 +0100338#define HDSPM_Midi0InterruptEnable 0x0400000
339#define HDSPM_Midi1InterruptEnable 0x0800000
340#define HDSPM_Midi2InterruptEnable 0x0200000
341#define HDSPM_Midi3InterruptEnable 0x4000000
Takashi Iwai763f3562005-06-03 11:25:34 +0200342
343#define HDSPM_LineOut (1<<24) /* Analog Out on channel 63/64 on=1, mute=0 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100344#define HDSPe_FLOAT_FORMAT 0x2000000
Takashi Iwai763f3562005-06-03 11:25:34 +0200345
Remy Bruno3cee5a62006-10-16 12:46:32 +0200346#define HDSPM_DS_DoubleWire (1<<26) /* AES32 ONLY */
347#define HDSPM_QS_DoubleWire (1<<27) /* AES32 ONLY */
348#define HDSPM_QS_QuadWire (1<<28) /* AES32 ONLY */
349
350#define HDSPM_wclk_sel (1<<30)
Takashi Iwai763f3562005-06-03 11:25:34 +0200351
Adrian Knoth384f7782013-07-05 11:27:53 +0200352/* additional control register bits for AIO*/
353#define HDSPM_c0_Wck48 0x20 /* also RayDAT */
354#define HDSPM_c0_Input0 0x1000
355#define HDSPM_c0_Input1 0x2000
356#define HDSPM_c0_Spdif_Opt 0x4000
357#define HDSPM_c0_Pro 0x8000
358#define HDSPM_c0_clr_tms 0x10000
359#define HDSPM_c0_AEB1 0x20000
360#define HDSPM_c0_AEB2 0x40000
361#define HDSPM_c0_LineOut 0x80000
362#define HDSPM_c0_AD_GAIN0 0x100000
363#define HDSPM_c0_AD_GAIN1 0x200000
364#define HDSPM_c0_DA_GAIN0 0x400000
365#define HDSPM_c0_DA_GAIN1 0x800000
366#define HDSPM_c0_PH_GAIN0 0x1000000
367#define HDSPM_c0_PH_GAIN1 0x2000000
368#define HDSPM_c0_Sym6db 0x4000000
369
370
Takashi Iwai763f3562005-06-03 11:25:34 +0200371/* --- bit helper defines */
372#define HDSPM_LatencyMask (HDSPM_Latency0|HDSPM_Latency1|HDSPM_Latency2)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200373#define HDSPM_FrequencyMask (HDSPM_Frequency0|HDSPM_Frequency1|\
374 HDSPM_DoubleSpeed|HDSPM_QuadSpeed)
Takashi Iwai763f3562005-06-03 11:25:34 +0200375#define HDSPM_InputMask (HDSPM_InputSelect0|HDSPM_InputSelect1)
376#define HDSPM_InputOptical 0
377#define HDSPM_InputCoaxial (HDSPM_InputSelect0)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200378#define HDSPM_SyncRefMask (HDSPM_SyncRef0|HDSPM_SyncRef1|\
379 HDSPM_SyncRef2|HDSPM_SyncRef3)
Takashi Iwai763f3562005-06-03 11:25:34 +0200380
Adrian Knoth0dca1792011-01-26 19:32:14 +0100381#define HDSPM_c0_SyncRef0 0x2
382#define HDSPM_c0_SyncRef1 0x4
383#define HDSPM_c0_SyncRef2 0x8
384#define HDSPM_c0_SyncRef3 0x10
385#define HDSPM_c0_SyncRefMask (HDSPM_c0_SyncRef0 | HDSPM_c0_SyncRef1 |\
386 HDSPM_c0_SyncRef2 | HDSPM_c0_SyncRef3)
387
388#define HDSPM_SYNC_FROM_WORD 0 /* Preferred sync reference */
389#define HDSPM_SYNC_FROM_MADI 1 /* choices - used by "pref_sync_ref" */
390#define HDSPM_SYNC_FROM_TCO 2
391#define HDSPM_SYNC_FROM_SYNC_IN 3
Takashi Iwai763f3562005-06-03 11:25:34 +0200392
393#define HDSPM_Frequency32KHz HDSPM_Frequency0
394#define HDSPM_Frequency44_1KHz HDSPM_Frequency1
395#define HDSPM_Frequency48KHz (HDSPM_Frequency1|HDSPM_Frequency0)
396#define HDSPM_Frequency64KHz (HDSPM_DoubleSpeed|HDSPM_Frequency0)
397#define HDSPM_Frequency88_2KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200398#define HDSPM_Frequency96KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1|\
399 HDSPM_Frequency0)
Remy Bruno3cee5a62006-10-16 12:46:32 +0200400#define HDSPM_Frequency128KHz (HDSPM_QuadSpeed|HDSPM_Frequency0)
401#define HDSPM_Frequency176_4KHz (HDSPM_QuadSpeed|HDSPM_Frequency1)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200402#define HDSPM_Frequency192KHz (HDSPM_QuadSpeed|HDSPM_Frequency1|\
403 HDSPM_Frequency0)
Takashi Iwai763f3562005-06-03 11:25:34 +0200404
Takashi Iwai763f3562005-06-03 11:25:34 +0200405
406/* Synccheck Status */
407#define HDSPM_SYNC_CHECK_NO_LOCK 0
408#define HDSPM_SYNC_CHECK_LOCK 1
409#define HDSPM_SYNC_CHECK_SYNC 2
410
411/* AutoSync References - used by "autosync_ref" control switch */
412#define HDSPM_AUTOSYNC_FROM_WORD 0
413#define HDSPM_AUTOSYNC_FROM_MADI 1
Adrian Knoth0dca1792011-01-26 19:32:14 +0100414#define HDSPM_AUTOSYNC_FROM_TCO 2
415#define HDSPM_AUTOSYNC_FROM_SYNC_IN 3
416#define HDSPM_AUTOSYNC_FROM_NONE 4
Takashi Iwai763f3562005-06-03 11:25:34 +0200417
418/* Possible sources of MADI input */
419#define HDSPM_OPTICAL 0 /* optical */
420#define HDSPM_COAXIAL 1 /* BNC */
421
422#define hdspm_encode_latency(x) (((x)<<1) & HDSPM_LatencyMask)
Adrian Knoth0dca1792011-01-26 19:32:14 +0100423#define hdspm_decode_latency(x) ((((x) & HDSPM_LatencyMask)>>1))
Takashi Iwai763f3562005-06-03 11:25:34 +0200424
425#define hdspm_encode_in(x) (((x)&0x3)<<14)
426#define hdspm_decode_in(x) (((x)>>14)&0x3)
427
428/* --- control2 register bits --- */
429#define HDSPM_TMS (1<<0)
430#define HDSPM_TCK (1<<1)
431#define HDSPM_TDI (1<<2)
432#define HDSPM_JTAG (1<<3)
433#define HDSPM_PWDN (1<<4)
434#define HDSPM_PROGRAM (1<<5)
435#define HDSPM_CONFIG_MODE_0 (1<<6)
436#define HDSPM_CONFIG_MODE_1 (1<<7)
437/*#define HDSPM_VERSION_BIT (1<<8) not defined any more*/
438#define HDSPM_BIGENDIAN_MODE (1<<9)
439#define HDSPM_RD_MULTIPLE (1<<10)
440
Remy Bruno3cee5a62006-10-16 12:46:32 +0200441/* --- Status Register bits --- */ /* MADI ONLY */ /* Bits defined here and
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200442 that do not conflict with specific bits for AES32 seem to be valid also
443 for the AES32
444 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200445#define HDSPM_audioIRQPending (1<<0) /* IRQ is high and pending */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200446#define HDSPM_RX_64ch (1<<1) /* Input 64chan. MODE=1, 56chn MODE=0 */
447#define HDSPM_AB_int (1<<2) /* InputChannel Opt=0, Coax=1
448 * (like inp0)
449 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100450
Takashi Iwai763f3562005-06-03 11:25:34 +0200451#define HDSPM_madiLock (1<<3) /* MADI Locked =1, no=0 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100452#define HDSPM_madiSync (1<<18) /* MADI is in sync */
453
Adrian Knothb0bf5502013-07-05 11:28:05 +0200454#define HDSPM_tcoLockMadi 0x00000020 /* Optional TCO locked status for HDSPe MADI*/
455#define HDSPM_tcoSync 0x10000000 /* Optional TCO sync status for HDSPe MADI and AES32!*/
Adrian Knoth0dca1792011-01-26 19:32:14 +0100456
Adrian Knothb0bf5502013-07-05 11:28:05 +0200457#define HDSPM_syncInLock 0x00010000 /* Sync In lock status for HDSPe MADI! */
458#define HDSPM_syncInSync 0x00020000 /* Sync In sync status for HDSPe MADI! */
Takashi Iwai763f3562005-06-03 11:25:34 +0200459
460#define HDSPM_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100461 /* since 64byte accurate, last 6 bits are not used */
Takashi Iwai763f3562005-06-03 11:25:34 +0200462
Adrian Knoth0dca1792011-01-26 19:32:14 +0100463
464
Takashi Iwai763f3562005-06-03 11:25:34 +0200465#define HDSPM_DoubleSpeedStatus (1<<19) /* (input) card in double speed */
466
467#define HDSPM_madiFreq0 (1<<22) /* system freq 0=error */
468#define HDSPM_madiFreq1 (1<<23) /* 1=32, 2=44.1 3=48 */
469#define HDSPM_madiFreq2 (1<<24) /* 4=64, 5=88.2 6=96 */
470#define HDSPM_madiFreq3 (1<<25) /* 7=128, 8=176.4 9=192 */
471
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200472#define HDSPM_BufferID (1<<26) /* (Double)Buffer ID toggles with
473 * Interrupt
474 */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100475#define HDSPM_tco_detect 0x08000000
Adrian Knothb0bf5502013-07-05 11:28:05 +0200476#define HDSPM_tcoLockAes 0x20000000 /* Optional TCO locked status for HDSPe AES */
Adrian Knoth0dca1792011-01-26 19:32:14 +0100477
478#define HDSPM_s2_tco_detect 0x00000040
479#define HDSPM_s2_AEBO_D 0x00000080
480#define HDSPM_s2_AEBI_D 0x00000100
481
482
483#define HDSPM_midi0IRQPending 0x40000000
484#define HDSPM_midi1IRQPending 0x80000000
485#define HDSPM_midi2IRQPending 0x20000000
486#define HDSPM_midi2IRQPendingAES 0x00000020
487#define HDSPM_midi3IRQPending 0x00200000
Takashi Iwai763f3562005-06-03 11:25:34 +0200488
489/* --- status bit helpers */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200490#define HDSPM_madiFreqMask (HDSPM_madiFreq0|HDSPM_madiFreq1|\
491 HDSPM_madiFreq2|HDSPM_madiFreq3)
Takashi Iwai763f3562005-06-03 11:25:34 +0200492#define HDSPM_madiFreq32 (HDSPM_madiFreq0)
493#define HDSPM_madiFreq44_1 (HDSPM_madiFreq1)
494#define HDSPM_madiFreq48 (HDSPM_madiFreq0|HDSPM_madiFreq1)
495#define HDSPM_madiFreq64 (HDSPM_madiFreq2)
496#define HDSPM_madiFreq88_2 (HDSPM_madiFreq0|HDSPM_madiFreq2)
497#define HDSPM_madiFreq96 (HDSPM_madiFreq1|HDSPM_madiFreq2)
498#define HDSPM_madiFreq128 (HDSPM_madiFreq0|HDSPM_madiFreq1|HDSPM_madiFreq2)
499#define HDSPM_madiFreq176_4 (HDSPM_madiFreq3)
500#define HDSPM_madiFreq192 (HDSPM_madiFreq3|HDSPM_madiFreq0)
501
Remy Bruno3cee5a62006-10-16 12:46:32 +0200502/* Status2 Register bits */ /* MADI ONLY */
Takashi Iwai763f3562005-06-03 11:25:34 +0200503
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300504#define HDSPM_version0 (1<<0) /* not really defined but I guess */
Takashi Iwai763f3562005-06-03 11:25:34 +0200505#define HDSPM_version1 (1<<1) /* in former cards it was ??? */
506#define HDSPM_version2 (1<<2)
507
508#define HDSPM_wcLock (1<<3) /* Wordclock is detected and locked */
509#define HDSPM_wcSync (1<<4) /* Wordclock is in sync with systemclock */
510
511#define HDSPM_wc_freq0 (1<<5) /* input freq detected via autosync */
512#define HDSPM_wc_freq1 (1<<6) /* 001=32, 010==44.1, 011=48, */
Adrian Knotha8cd7142013-05-31 12:57:09 +0200513#define HDSPM_wc_freq2 (1<<7) /* 100=64, 101=88.2, 110=96, 111=128 */
514#define HDSPM_wc_freq3 0x800 /* 1000=176.4, 1001=192 */
Takashi Iwai763f3562005-06-03 11:25:34 +0200515
Adrian Knoth0dca1792011-01-26 19:32:14 +0100516#define HDSPM_SyncRef0 0x10000 /* Sync Reference */
517#define HDSPM_SyncRef1 0x20000
518
519#define HDSPM_SelSyncRef0 (1<<8) /* AutoSync Source */
Takashi Iwai763f3562005-06-03 11:25:34 +0200520#define HDSPM_SelSyncRef1 (1<<9) /* 000=word, 001=MADI, */
521#define HDSPM_SelSyncRef2 (1<<10) /* 111=no valid signal */
522
523#define HDSPM_wc_valid (HDSPM_wcLock|HDSPM_wcSync)
524
Adrian Knotha8cd7142013-05-31 12:57:09 +0200525#define HDSPM_wcFreqMask (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2|\
526 HDSPM_wc_freq3)
Takashi Iwai763f3562005-06-03 11:25:34 +0200527#define HDSPM_wcFreq32 (HDSPM_wc_freq0)
528#define HDSPM_wcFreq44_1 (HDSPM_wc_freq1)
529#define HDSPM_wcFreq48 (HDSPM_wc_freq0|HDSPM_wc_freq1)
530#define HDSPM_wcFreq64 (HDSPM_wc_freq2)
531#define HDSPM_wcFreq88_2 (HDSPM_wc_freq0|HDSPM_wc_freq2)
532#define HDSPM_wcFreq96 (HDSPM_wc_freq1|HDSPM_wc_freq2)
Adrian Knotha8cd7142013-05-31 12:57:09 +0200533#define HDSPM_wcFreq128 (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2)
534#define HDSPM_wcFreq176_4 (HDSPM_wc_freq3)
535#define HDSPM_wcFreq192 (HDSPM_wc_freq0|HDSPM_wc_freq3)
Takashi Iwai763f3562005-06-03 11:25:34 +0200536
Adrian Knoth0dca1792011-01-26 19:32:14 +0100537#define HDSPM_status1_F_0 0x0400000
538#define HDSPM_status1_F_1 0x0800000
539#define HDSPM_status1_F_2 0x1000000
540#define HDSPM_status1_F_3 0x2000000
541#define HDSPM_status1_freqMask (HDSPM_status1_F_0|HDSPM_status1_F_1|HDSPM_status1_F_2|HDSPM_status1_F_3)
542
Takashi Iwai763f3562005-06-03 11:25:34 +0200543
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200544#define HDSPM_SelSyncRefMask (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
545 HDSPM_SelSyncRef2)
Takashi Iwai763f3562005-06-03 11:25:34 +0200546#define HDSPM_SelSyncRef_WORD 0
547#define HDSPM_SelSyncRef_MADI (HDSPM_SelSyncRef0)
Adrian Knoth0dca1792011-01-26 19:32:14 +0100548#define HDSPM_SelSyncRef_TCO (HDSPM_SelSyncRef1)
549#define HDSPM_SelSyncRef_SyncIn (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200550#define HDSPM_SelSyncRef_NVALID (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
551 HDSPM_SelSyncRef2)
Takashi Iwai763f3562005-06-03 11:25:34 +0200552
Remy Bruno3cee5a62006-10-16 12:46:32 +0200553/*
554 For AES32, bits for status, status2 and timecode are different
555*/
556/* status */
557#define HDSPM_AES32_wcLock 0x0200000
Andre Schramm56bde0f2013-01-09 14:40:18 +0100558#define HDSPM_AES32_wcSync 0x0100000
Remy Bruno3cee5a62006-10-16 12:46:32 +0200559#define HDSPM_AES32_wcFreq_bit 22
Adrian Knoth0dca1792011-01-26 19:32:14 +0100560/* (status >> HDSPM_AES32_wcFreq_bit) & 0xF gives WC frequency (cf function
Remy Bruno3cee5a62006-10-16 12:46:32 +0200561 HDSPM_bit2freq */
562#define HDSPM_AES32_syncref_bit 16
563/* (status >> HDSPM_AES32_syncref_bit) & 0xF gives sync source */
564
565#define HDSPM_AES32_AUTOSYNC_FROM_WORD 0
566#define HDSPM_AES32_AUTOSYNC_FROM_AES1 1
567#define HDSPM_AES32_AUTOSYNC_FROM_AES2 2
568#define HDSPM_AES32_AUTOSYNC_FROM_AES3 3
569#define HDSPM_AES32_AUTOSYNC_FROM_AES4 4
570#define HDSPM_AES32_AUTOSYNC_FROM_AES5 5
571#define HDSPM_AES32_AUTOSYNC_FROM_AES6 6
572#define HDSPM_AES32_AUTOSYNC_FROM_AES7 7
573#define HDSPM_AES32_AUTOSYNC_FROM_AES8 8
Adrian Knothb0bf5502013-07-05 11:28:05 +0200574#define HDSPM_AES32_AUTOSYNC_FROM_TCO 9
575#define HDSPM_AES32_AUTOSYNC_FROM_SYNC_IN 10
576#define HDSPM_AES32_AUTOSYNC_FROM_NONE 11
Remy Bruno3cee5a62006-10-16 12:46:32 +0200577
578/* status2 */
579/* HDSPM_LockAES_bit is given by HDSPM_LockAES >> (AES# - 1) */
580#define HDSPM_LockAES 0x80
581#define HDSPM_LockAES1 0x80
582#define HDSPM_LockAES2 0x40
583#define HDSPM_LockAES3 0x20
584#define HDSPM_LockAES4 0x10
585#define HDSPM_LockAES5 0x8
586#define HDSPM_LockAES6 0x4
587#define HDSPM_LockAES7 0x2
588#define HDSPM_LockAES8 0x1
589/*
590 Timecode
591 After windows driver sources, bits 4*i to 4*i+3 give the input frequency on
592 AES i+1
593 bits 3210
594 0001 32kHz
595 0010 44.1kHz
596 0011 48kHz
597 0100 64kHz
598 0101 88.2kHz
599 0110 96kHz
600 0111 128kHz
601 1000 176.4kHz
602 1001 192kHz
603 NB: Timecode register doesn't seem to work on AES32 card revision 230
604*/
605
Takashi Iwai763f3562005-06-03 11:25:34 +0200606/* Mixer Values */
607#define UNITY_GAIN 32768 /* = 65536/2 */
608#define MINUS_INFINITY_GAIN 0
609
Takashi Iwai763f3562005-06-03 11:25:34 +0200610/* Number of channels for different Speed Modes */
611#define MADI_SS_CHANNELS 64
612#define MADI_DS_CHANNELS 32
613#define MADI_QS_CHANNELS 16
614
Adrian Knoth0dca1792011-01-26 19:32:14 +0100615#define RAYDAT_SS_CHANNELS 36
616#define RAYDAT_DS_CHANNELS 20
617#define RAYDAT_QS_CHANNELS 12
618
619#define AIO_IN_SS_CHANNELS 14
620#define AIO_IN_DS_CHANNELS 10
621#define AIO_IN_QS_CHANNELS 8
622#define AIO_OUT_SS_CHANNELS 16
623#define AIO_OUT_DS_CHANNELS 12
624#define AIO_OUT_QS_CHANNELS 10
625
Adrian Knothd2d10a22011-02-28 15:14:47 +0100626#define AES32_CHANNELS 16
627
Takashi Iwai763f3562005-06-03 11:25:34 +0200628/* the size of a substream (1 mono data stream) */
629#define HDSPM_CHANNEL_BUFFER_SAMPLES (16*1024)
630#define HDSPM_CHANNEL_BUFFER_BYTES (4*HDSPM_CHANNEL_BUFFER_SAMPLES)
631
632/* the size of the area we need to allocate for DMA transfers. the
633 size is the same regardless of the number of channels, and
Adrian Knoth0dca1792011-01-26 19:32:14 +0100634 also the latency to use.
Takashi Iwai763f3562005-06-03 11:25:34 +0200635 for one direction !!!
636*/
Remy Brunoffb2c3c2007-03-07 19:08:46 +0100637#define HDSPM_DMA_AREA_BYTES (HDSPM_MAX_CHANNELS * HDSPM_CHANNEL_BUFFER_BYTES)
Takashi Iwai763f3562005-06-03 11:25:34 +0200638#define HDSPM_DMA_AREA_KILOBYTES (HDSPM_DMA_AREA_BYTES/1024)
639
Adrian Knoth0dca1792011-01-26 19:32:14 +0100640#define HDSPM_RAYDAT_REV 211
641#define HDSPM_AIO_REV 212
642#define HDSPM_MADIFACE_REV 213
Remy Bruno3cee5a62006-10-16 12:46:32 +0200643
Remy Bruno65345992007-08-31 12:21:08 +0200644/* speed factor modes */
645#define HDSPM_SPEED_SINGLE 0
646#define HDSPM_SPEED_DOUBLE 1
647#define HDSPM_SPEED_QUAD 2
Adrian Knoth0dca1792011-01-26 19:32:14 +0100648
Remy Bruno65345992007-08-31 12:21:08 +0200649/* names for speed modes */
650static char *hdspm_speed_names[] = { "single", "double", "quad" };
651
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200652static const char *const texts_autosync_aes_tco[] = { "Word Clock",
Adrian Knoth0dca1792011-01-26 19:32:14 +0100653 "AES1", "AES2", "AES3", "AES4",
654 "AES5", "AES6", "AES7", "AES8",
Adrian Knothdb2d1a92013-07-05 11:28:08 +0200655 "TCO", "Sync In"
656};
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200657static const char *const texts_autosync_aes[] = { "Word Clock",
Adrian Knoth0dca1792011-01-26 19:32:14 +0100658 "AES1", "AES2", "AES3", "AES4",
Adrian Knothdb2d1a92013-07-05 11:28:08 +0200659 "AES5", "AES6", "AES7", "AES8",
660 "Sync In"
661};
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200662static const char *const texts_autosync_madi_tco[] = { "Word Clock",
Adrian Knoth0dca1792011-01-26 19:32:14 +0100663 "MADI", "TCO", "Sync In" };
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200664static const char *const texts_autosync_madi[] = { "Word Clock",
Adrian Knoth0dca1792011-01-26 19:32:14 +0100665 "MADI", "Sync In" };
666
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200667static const char *const texts_autosync_raydat_tco[] = {
Adrian Knoth0dca1792011-01-26 19:32:14 +0100668 "Word Clock",
669 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
670 "AES", "SPDIF", "TCO", "Sync In"
671};
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200672static const char *const texts_autosync_raydat[] = {
Adrian Knoth0dca1792011-01-26 19:32:14 +0100673 "Word Clock",
674 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
675 "AES", "SPDIF", "Sync In"
676};
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200677static const char *const texts_autosync_aio_tco[] = {
Adrian Knoth0dca1792011-01-26 19:32:14 +0100678 "Word Clock",
679 "ADAT", "AES", "SPDIF", "TCO", "Sync In"
680};
Adrian Knotheb0d4db2013-07-05 11:28:21 +0200681static const char *const texts_autosync_aio[] = { "Word Clock",
Adrian Knoth0dca1792011-01-26 19:32:14 +0100682 "ADAT", "AES", "SPDIF", "Sync In" };
683
Adrian Knoth38816542013-07-05 11:28:20 +0200684static const char *const texts_freq[] = {
Adrian Knoth0dca1792011-01-26 19:32:14 +0100685 "No Lock",
686 "32 kHz",
687 "44.1 kHz",
688 "48 kHz",
689 "64 kHz",
690 "88.2 kHz",
691 "96 kHz",
692 "128 kHz",
693 "176.4 kHz",
694 "192 kHz"
695};
696
Adrian Knoth0dca1792011-01-26 19:32:14 +0100697static char *texts_ports_madi[] = {
698 "MADI.1", "MADI.2", "MADI.3", "MADI.4", "MADI.5", "MADI.6",
699 "MADI.7", "MADI.8", "MADI.9", "MADI.10", "MADI.11", "MADI.12",
700 "MADI.13", "MADI.14", "MADI.15", "MADI.16", "MADI.17", "MADI.18",
701 "MADI.19", "MADI.20", "MADI.21", "MADI.22", "MADI.23", "MADI.24",
702 "MADI.25", "MADI.26", "MADI.27", "MADI.28", "MADI.29", "MADI.30",
703 "MADI.31", "MADI.32", "MADI.33", "MADI.34", "MADI.35", "MADI.36",
704 "MADI.37", "MADI.38", "MADI.39", "MADI.40", "MADI.41", "MADI.42",
705 "MADI.43", "MADI.44", "MADI.45", "MADI.46", "MADI.47", "MADI.48",
706 "MADI.49", "MADI.50", "MADI.51", "MADI.52", "MADI.53", "MADI.54",
707 "MADI.55", "MADI.56", "MADI.57", "MADI.58", "MADI.59", "MADI.60",
708 "MADI.61", "MADI.62", "MADI.63", "MADI.64",
709};
710
711
712static char *texts_ports_raydat_ss[] = {
713 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4", "ADAT1.5", "ADAT1.6",
714 "ADAT1.7", "ADAT1.8", "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
715 "ADAT2.5", "ADAT2.6", "ADAT2.7", "ADAT2.8", "ADAT3.1", "ADAT3.2",
716 "ADAT3.3", "ADAT3.4", "ADAT3.5", "ADAT3.6", "ADAT3.7", "ADAT3.8",
717 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4", "ADAT4.5", "ADAT4.6",
718 "ADAT4.7", "ADAT4.8",
719 "AES.L", "AES.R",
720 "SPDIF.L", "SPDIF.R"
721};
722
723static char *texts_ports_raydat_ds[] = {
724 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4",
725 "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
726 "ADAT3.1", "ADAT3.2", "ADAT3.3", "ADAT3.4",
727 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4",
728 "AES.L", "AES.R",
729 "SPDIF.L", "SPDIF.R"
730};
731
732static char *texts_ports_raydat_qs[] = {
733 "ADAT1.1", "ADAT1.2",
734 "ADAT2.1", "ADAT2.2",
735 "ADAT3.1", "ADAT3.2",
736 "ADAT4.1", "ADAT4.2",
737 "AES.L", "AES.R",
738 "SPDIF.L", "SPDIF.R"
739};
740
741
742static char *texts_ports_aio_in_ss[] = {
743 "Analogue.L", "Analogue.R",
744 "AES.L", "AES.R",
745 "SPDIF.L", "SPDIF.R",
746 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
Adrian Knoth3de9db22013-07-05 11:28:02 +0200747 "ADAT.7", "ADAT.8",
748 "AEB.1", "AEB.2", "AEB.3", "AEB.4"
Adrian Knoth0dca1792011-01-26 19:32:14 +0100749};
750
751static char *texts_ports_aio_out_ss[] = {
752 "Analogue.L", "Analogue.R",
753 "AES.L", "AES.R",
754 "SPDIF.L", "SPDIF.R",
755 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
756 "ADAT.7", "ADAT.8",
Adrian Knoth3de9db22013-07-05 11:28:02 +0200757 "Phone.L", "Phone.R",
758 "AEB.1", "AEB.2", "AEB.3", "AEB.4"
Adrian Knoth0dca1792011-01-26 19:32:14 +0100759};
760
761static char *texts_ports_aio_in_ds[] = {
762 "Analogue.L", "Analogue.R",
763 "AES.L", "AES.R",
764 "SPDIF.L", "SPDIF.R",
Adrian Knoth3de9db22013-07-05 11:28:02 +0200765 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
766 "AEB.1", "AEB.2", "AEB.3", "AEB.4"
Adrian Knoth0dca1792011-01-26 19:32:14 +0100767};
768
769static char *texts_ports_aio_out_ds[] = {
770 "Analogue.L", "Analogue.R",
771 "AES.L", "AES.R",
772 "SPDIF.L", "SPDIF.R",
773 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
Adrian Knoth3de9db22013-07-05 11:28:02 +0200774 "Phone.L", "Phone.R",
775 "AEB.1", "AEB.2", "AEB.3", "AEB.4"
Adrian Knoth0dca1792011-01-26 19:32:14 +0100776};
777
778static char *texts_ports_aio_in_qs[] = {
779 "Analogue.L", "Analogue.R",
780 "AES.L", "AES.R",
781 "SPDIF.L", "SPDIF.R",
Adrian Knoth3de9db22013-07-05 11:28:02 +0200782 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
783 "AEB.1", "AEB.2", "AEB.3", "AEB.4"
Adrian Knoth0dca1792011-01-26 19:32:14 +0100784};
785
786static char *texts_ports_aio_out_qs[] = {
787 "Analogue.L", "Analogue.R",
788 "AES.L", "AES.R",
789 "SPDIF.L", "SPDIF.R",
790 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
Adrian Knoth3de9db22013-07-05 11:28:02 +0200791 "Phone.L", "Phone.R",
792 "AEB.1", "AEB.2", "AEB.3", "AEB.4"
Adrian Knoth0dca1792011-01-26 19:32:14 +0100793};
794
Adrian Knoth432d2502011-02-23 11:43:08 +0100795static char *texts_ports_aes32[] = {
796 "AES.1", "AES.2", "AES.3", "AES.4", "AES.5", "AES.6", "AES.7",
797 "AES.8", "AES.9.", "AES.10", "AES.11", "AES.12", "AES.13", "AES.14",
798 "AES.15", "AES.16"
799};
800
Adrian Knoth55a57602011-01-27 11:23:15 +0100801/* These tables map the ALSA channels 1..N to the channels that we
802 need to use in order to find the relevant channel buffer. RME
803 refers to this kind of mapping as between "the ADAT channel and
804 the DMA channel." We index it using the logical audio channel,
805 and the value is the DMA channel (i.e. channel buffer number)
806 where the data for that channel can be read/written from/to.
807*/
808
809static char channel_map_unity_ss[HDSPM_MAX_CHANNELS] = {
810 0, 1, 2, 3, 4, 5, 6, 7,
811 8, 9, 10, 11, 12, 13, 14, 15,
812 16, 17, 18, 19, 20, 21, 22, 23,
813 24, 25, 26, 27, 28, 29, 30, 31,
814 32, 33, 34, 35, 36, 37, 38, 39,
815 40, 41, 42, 43, 44, 45, 46, 47,
816 48, 49, 50, 51, 52, 53, 54, 55,
817 56, 57, 58, 59, 60, 61, 62, 63
818};
819
Adrian Knoth55a57602011-01-27 11:23:15 +0100820static char channel_map_raydat_ss[HDSPM_MAX_CHANNELS] = {
821 4, 5, 6, 7, 8, 9, 10, 11, /* ADAT 1 */
822 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT 2 */
823 20, 21, 22, 23, 24, 25, 26, 27, /* ADAT 3 */
824 28, 29, 30, 31, 32, 33, 34, 35, /* ADAT 4 */
825 0, 1, /* AES */
826 2, 3, /* SPDIF */
827 -1, -1, -1, -1,
828 -1, -1, -1, -1, -1, -1, -1, -1,
829 -1, -1, -1, -1, -1, -1, -1, -1,
830 -1, -1, -1, -1, -1, -1, -1, -1,
831};
832
833static char channel_map_raydat_ds[HDSPM_MAX_CHANNELS] = {
834 4, 5, 6, 7, /* ADAT 1 */
835 8, 9, 10, 11, /* ADAT 2 */
836 12, 13, 14, 15, /* ADAT 3 */
837 16, 17, 18, 19, /* ADAT 4 */
838 0, 1, /* AES */
839 2, 3, /* SPDIF */
840 -1, -1, -1, -1,
841 -1, -1, -1, -1, -1, -1, -1, -1,
842 -1, -1, -1, -1, -1, -1, -1, -1,
843 -1, -1, -1, -1, -1, -1, -1, -1,
844 -1, -1, -1, -1, -1, -1, -1, -1,
845 -1, -1, -1, -1, -1, -1, -1, -1,
846};
847
848static char channel_map_raydat_qs[HDSPM_MAX_CHANNELS] = {
849 4, 5, /* ADAT 1 */
850 6, 7, /* ADAT 2 */
851 8, 9, /* ADAT 3 */
852 10, 11, /* ADAT 4 */
853 0, 1, /* AES */
854 2, 3, /* SPDIF */
855 -1, -1, -1, -1,
856 -1, -1, -1, -1, -1, -1, -1, -1,
857 -1, -1, -1, -1, -1, -1, -1, -1,
858 -1, -1, -1, -1, -1, -1, -1, -1,
859 -1, -1, -1, -1, -1, -1, -1, -1,
860 -1, -1, -1, -1, -1, -1, -1, -1,
861 -1, -1, -1, -1, -1, -1, -1, -1,
862};
863
864static char channel_map_aio_in_ss[HDSPM_MAX_CHANNELS] = {
865 0, 1, /* line in */
866 8, 9, /* aes in, */
867 10, 11, /* spdif in */
868 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT in */
Adrian Knoth3de9db22013-07-05 11:28:02 +0200869 2, 3, 4, 5, /* AEB */
870 -1, -1, -1, -1, -1, -1,
Adrian Knoth55a57602011-01-27 11:23:15 +0100871 -1, -1, -1, -1, -1, -1, -1, -1,
872 -1, -1, -1, -1, -1, -1, -1, -1,
873 -1, -1, -1, -1, -1, -1, -1, -1,
874 -1, -1, -1, -1, -1, -1, -1, -1,
875 -1, -1, -1, -1, -1, -1, -1, -1,
876};
877
878static char channel_map_aio_out_ss[HDSPM_MAX_CHANNELS] = {
879 0, 1, /* line out */
880 8, 9, /* aes out */
881 10, 11, /* spdif out */
882 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT out */
883 6, 7, /* phone out */
Adrian Knoth3de9db22013-07-05 11:28:02 +0200884 2, 3, 4, 5, /* AEB */
885 -1, -1, -1, -1,
Adrian Knoth55a57602011-01-27 11:23:15 +0100886 -1, -1, -1, -1, -1, -1, -1, -1,
887 -1, -1, -1, -1, -1, -1, -1, -1,
888 -1, -1, -1, -1, -1, -1, -1, -1,
889 -1, -1, -1, -1, -1, -1, -1, -1,
890 -1, -1, -1, -1, -1, -1, -1, -1,
891};
892
893static char channel_map_aio_in_ds[HDSPM_MAX_CHANNELS] = {
894 0, 1, /* line in */
895 8, 9, /* aes in */
896 10, 11, /* spdif in */
897 12, 14, 16, 18, /* adat in */
Adrian Knoth3de9db22013-07-05 11:28:02 +0200898 2, 3, 4, 5, /* AEB */
899 -1, -1,
Adrian Knoth55a57602011-01-27 11:23:15 +0100900 -1, -1, -1, -1, -1, -1, -1, -1,
901 -1, -1, -1, -1, -1, -1, -1, -1,
902 -1, -1, -1, -1, -1, -1, -1, -1,
903 -1, -1, -1, -1, -1, -1, -1, -1,
904 -1, -1, -1, -1, -1, -1, -1, -1,
905 -1, -1, -1, -1, -1, -1, -1, -1
906};
907
908static char channel_map_aio_out_ds[HDSPM_MAX_CHANNELS] = {
909 0, 1, /* line out */
910 8, 9, /* aes out */
911 10, 11, /* spdif out */
912 12, 14, 16, 18, /* adat out */
913 6, 7, /* phone out */
Adrian Knoth3de9db22013-07-05 11:28:02 +0200914 2, 3, 4, 5, /* AEB */
Adrian Knoth55a57602011-01-27 11:23:15 +0100915 -1, -1, -1, -1, -1, -1, -1, -1,
916 -1, -1, -1, -1, -1, -1, -1, -1,
917 -1, -1, -1, -1, -1, -1, -1, -1,
918 -1, -1, -1, -1, -1, -1, -1, -1,
919 -1, -1, -1, -1, -1, -1, -1, -1,
920 -1, -1, -1, -1, -1, -1, -1, -1
921};
922
923static char channel_map_aio_in_qs[HDSPM_MAX_CHANNELS] = {
924 0, 1, /* line in */
925 8, 9, /* aes in */
926 10, 11, /* spdif in */
927 12, 16, /* adat in */
Adrian Knoth3de9db22013-07-05 11:28:02 +0200928 2, 3, 4, 5, /* AEB */
929 -1, -1, -1, -1,
Adrian Knoth55a57602011-01-27 11:23:15 +0100930 -1, -1, -1, -1, -1, -1, -1, -1,
931 -1, -1, -1, -1, -1, -1, -1, -1,
932 -1, -1, -1, -1, -1, -1, -1, -1,
933 -1, -1, -1, -1, -1, -1, -1, -1,
934 -1, -1, -1, -1, -1, -1, -1, -1,
935 -1, -1, -1, -1, -1, -1, -1, -1
936};
937
938static char channel_map_aio_out_qs[HDSPM_MAX_CHANNELS] = {
939 0, 1, /* line out */
940 8, 9, /* aes out */
941 10, 11, /* spdif out */
942 12, 16, /* adat out */
943 6, 7, /* phone out */
Adrian Knoth3de9db22013-07-05 11:28:02 +0200944 2, 3, 4, 5, /* AEB */
945 -1, -1,
Adrian Knoth55a57602011-01-27 11:23:15 +0100946 -1, -1, -1, -1, -1, -1, -1, -1,
947 -1, -1, -1, -1, -1, -1, -1, -1,
948 -1, -1, -1, -1, -1, -1, -1, -1,
949 -1, -1, -1, -1, -1, -1, -1, -1,
950 -1, -1, -1, -1, -1, -1, -1, -1,
951 -1, -1, -1, -1, -1, -1, -1, -1
952};
953
Adrian Knoth432d2502011-02-23 11:43:08 +0100954static char channel_map_aes32[HDSPM_MAX_CHANNELS] = {
955 0, 1, 2, 3, 4, 5, 6, 7,
956 8, 9, 10, 11, 12, 13, 14, 15,
957 -1, -1, -1, -1, -1, -1, -1, -1,
958 -1, -1, -1, -1, -1, -1, -1, -1,
959 -1, -1, -1, -1, -1, -1, -1, -1,
960 -1, -1, -1, -1, -1, -1, -1, -1,
961 -1, -1, -1, -1, -1, -1, -1, -1,
962 -1, -1, -1, -1, -1, -1, -1, -1
963};
964
Takashi Iwai98274f02005-11-17 14:52:34 +0100965struct hdspm_midi {
966 struct hdspm *hdspm;
Takashi Iwai763f3562005-06-03 11:25:34 +0200967 int id;
Takashi Iwai98274f02005-11-17 14:52:34 +0100968 struct snd_rawmidi *rmidi;
969 struct snd_rawmidi_substream *input;
970 struct snd_rawmidi_substream *output;
Takashi Iwai763f3562005-06-03 11:25:34 +0200971 char istimer; /* timer in use */
972 struct timer_list timer;
973 spinlock_t lock;
974 int pending;
Adrian Knoth0dca1792011-01-26 19:32:14 +0100975 int dataIn;
976 int statusIn;
977 int dataOut;
978 int statusOut;
979 int ie;
980 int irq;
981};
982
983struct hdspm_tco {
Martin Dausel69358fc2013-07-05 11:28:23 +0200984 int input; /* 0: LTC, 1:Video, 2: WC*/
985 int framerate; /* 0=24, 1=25, 2=29.97, 3=29.97d, 4=30, 5=30d */
986 int wordclock; /* 0=1:1, 1=44.1->48, 2=48->44.1 */
987 int samplerate; /* 0=44.1, 1=48, 2= freq from app */
988 int pull; /* 0=0, 1=+0.1%, 2=-0.1%, 3=+4%, 4=-4%*/
Adrian Knoth0dca1792011-01-26 19:32:14 +0100989 int term; /* 0 = off, 1 = on */
Takashi Iwai763f3562005-06-03 11:25:34 +0200990};
991
Takashi Iwai98274f02005-11-17 14:52:34 +0100992struct hdspm {
Takashi Iwai763f3562005-06-03 11:25:34 +0200993 spinlock_t lock;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +0200994 /* only one playback and/or capture stream */
995 struct snd_pcm_substream *capture_substream;
996 struct snd_pcm_substream *playback_substream;
Takashi Iwai763f3562005-06-03 11:25:34 +0200997
998 char *card_name; /* for procinfo */
Remy Bruno3cee5a62006-10-16 12:46:32 +0200999 unsigned short firmware_rev; /* dont know if relevant (yes if AES32)*/
1000
Adrian Knoth0dca1792011-01-26 19:32:14 +01001001 uint8_t io_type;
Takashi Iwai763f3562005-06-03 11:25:34 +02001002
Takashi Iwai763f3562005-06-03 11:25:34 +02001003 int monitor_outs; /* set up monitoring outs init flag */
1004
1005 u32 control_register; /* cached value */
1006 u32 control2_register; /* cached value */
Martin Dausel69358fc2013-07-05 11:28:23 +02001007 u32 settings_register; /* cached value for AIO / RayDat (sync reference, master/slave) */
Takashi Iwai763f3562005-06-03 11:25:34 +02001008
Adrian Knoth0dca1792011-01-26 19:32:14 +01001009 struct hdspm_midi midi[4];
Takashi Iwai763f3562005-06-03 11:25:34 +02001010 struct tasklet_struct midi_tasklet;
1011
1012 size_t period_bytes;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001013 unsigned char ss_in_channels;
1014 unsigned char ds_in_channels;
1015 unsigned char qs_in_channels;
1016 unsigned char ss_out_channels;
1017 unsigned char ds_out_channels;
1018 unsigned char qs_out_channels;
1019
1020 unsigned char max_channels_in;
1021 unsigned char max_channels_out;
1022
Takashi Iwai286bed02011-06-30 12:45:36 +02001023 signed char *channel_map_in;
1024 signed char *channel_map_out;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001025
Takashi Iwai286bed02011-06-30 12:45:36 +02001026 signed char *channel_map_in_ss, *channel_map_in_ds, *channel_map_in_qs;
1027 signed char *channel_map_out_ss, *channel_map_out_ds, *channel_map_out_qs;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001028
1029 char **port_names_in;
1030 char **port_names_out;
1031
1032 char **port_names_in_ss, **port_names_in_ds, **port_names_in_qs;
1033 char **port_names_out_ss, **port_names_out_ds, **port_names_out_qs;
Takashi Iwai763f3562005-06-03 11:25:34 +02001034
1035 unsigned char *playback_buffer; /* suitably aligned address */
1036 unsigned char *capture_buffer; /* suitably aligned address */
1037
1038 pid_t capture_pid; /* process id which uses capture */
1039 pid_t playback_pid; /* process id which uses capture */
1040 int running; /* running status */
1041
1042 int last_external_sample_rate; /* samplerate mystic ... */
1043 int last_internal_sample_rate;
1044 int system_sample_rate;
1045
Takashi Iwai763f3562005-06-03 11:25:34 +02001046 int dev; /* Hardware vars... */
1047 int irq;
1048 unsigned long port;
1049 void __iomem *iobase;
1050
1051 int irq_count; /* for debug */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001052 int midiPorts;
Takashi Iwai763f3562005-06-03 11:25:34 +02001053
Takashi Iwai98274f02005-11-17 14:52:34 +01001054 struct snd_card *card; /* one card */
1055 struct snd_pcm *pcm; /* has one pcm */
1056 struct snd_hwdep *hwdep; /* and a hwdep for additional ioctl */
Takashi Iwai763f3562005-06-03 11:25:34 +02001057 struct pci_dev *pci; /* and an pci info */
1058
1059 /* Mixer vars */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001060 /* fast alsa mixer */
1061 struct snd_kcontrol *playback_mixer_ctls[HDSPM_MAX_CHANNELS];
1062 /* but input to much, so not used */
1063 struct snd_kcontrol *input_mixer_ctls[HDSPM_MAX_CHANNELS];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001064 /* full mixer accessible over mixer ioctl or hwdep-device */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001065 struct hdspm_mixer *mixer;
Takashi Iwai763f3562005-06-03 11:25:34 +02001066
Adrian Knoth0dca1792011-01-26 19:32:14 +01001067 struct hdspm_tco *tco; /* NULL if no TCO detected */
Takashi Iwai763f3562005-06-03 11:25:34 +02001068
Adrian Knotheb0d4db2013-07-05 11:28:21 +02001069 const char *const *texts_autosync;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001070 int texts_autosync_items;
Takashi Iwai763f3562005-06-03 11:25:34 +02001071
Adrian Knoth0dca1792011-01-26 19:32:14 +01001072 cycles_t last_interrupt;
Jaroslav Kysela730a5862011-01-27 13:03:15 +01001073
Adrian Knoth7d53a632012-01-04 14:31:16 +01001074 unsigned int serial;
1075
Jaroslav Kysela730a5862011-01-27 13:03:15 +01001076 struct hdspm_peak_rms peak_rms;
Takashi Iwai763f3562005-06-03 11:25:34 +02001077};
1078
Takashi Iwai763f3562005-06-03 11:25:34 +02001079
Benoit Taine9baa3c32014-08-08 15:56:03 +02001080static const struct pci_device_id snd_hdspm_ids[] = {
Takashi Iwai763f3562005-06-03 11:25:34 +02001081 {
1082 .vendor = PCI_VENDOR_ID_XILINX,
1083 .device = PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP_MADI,
1084 .subvendor = PCI_ANY_ID,
1085 .subdevice = PCI_ANY_ID,
1086 .class = 0,
1087 .class_mask = 0,
1088 .driver_data = 0},
1089 {0,}
1090};
1091
1092MODULE_DEVICE_TABLE(pci, snd_hdspm_ids);
1093
1094/* prototypes */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001095static int snd_hdspm_create_alsa_devices(struct snd_card *card,
1096 struct hdspm *hdspm);
1097static int snd_hdspm_create_pcm(struct snd_card *card,
1098 struct hdspm *hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02001099
Adrian Knoth0dca1792011-01-26 19:32:14 +01001100static inline void snd_hdspm_initialize_midi_flush(struct hdspm *hdspm);
Adrian Knoth3f7bf912013-03-10 00:37:21 +01001101static inline int hdspm_get_pll_freq(struct hdspm *hdspm);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001102static int hdspm_update_simple_mixer_controls(struct hdspm *hdspm);
1103static int hdspm_autosync_ref(struct hdspm *hdspm);
Adrian Knoth34be7eb2013-07-05 11:27:56 +02001104static int hdspm_set_toggle_setting(struct hdspm *hdspm, u32 regmask, int out);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001105static int snd_hdspm_set_defaults(struct hdspm *hdspm);
Adrian Knoth21a164d2012-10-19 17:42:23 +02001106static int hdspm_system_clock_mode(struct hdspm *hdspm);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001107static void hdspm_set_sgbuf(struct hdspm *hdspm,
Takashi Iwai77a23f22008-08-21 13:00:13 +02001108 struct snd_pcm_substream *substream,
Takashi Iwai763f3562005-06-03 11:25:34 +02001109 unsigned int reg, int channels);
1110
Adrian Knoth5b266352013-07-05 11:28:10 +02001111static int hdspm_aes_sync_check(struct hdspm *hdspm, int idx);
1112static int hdspm_wc_sync_check(struct hdspm *hdspm);
1113static int hdspm_tco_sync_check(struct hdspm *hdspm);
1114static int hdspm_sync_in_sync_check(struct hdspm *hdspm);
1115
1116static int hdspm_get_aes_sample_rate(struct hdspm *hdspm, int index);
1117static int hdspm_get_tco_sample_rate(struct hdspm *hdspm);
1118static int hdspm_get_wc_sample_rate(struct hdspm *hdspm);
1119
1120
1121
Remy Bruno3cee5a62006-10-16 12:46:32 +02001122static inline int HDSPM_bit2freq(int n)
1123{
Denys Vlasenko62cef822008-04-14 13:04:18 +02001124 static const int bit2freq_tab[] = {
1125 0, 32000, 44100, 48000, 64000, 88200,
Remy Bruno3cee5a62006-10-16 12:46:32 +02001126 96000, 128000, 176400, 192000 };
1127 if (n < 1 || n > 9)
1128 return 0;
1129 return bit2freq_tab[n];
1130}
1131
Adrian Knothb2ed6322013-07-05 11:27:54 +02001132static bool hdspm_is_raydat_or_aio(struct hdspm *hdspm)
1133{
1134 return ((AIO == hdspm->io_type) || (RayDAT == hdspm->io_type));
1135}
1136
1137
Adrian Knoth0dca1792011-01-26 19:32:14 +01001138/* Write/read to/from HDSPM with Adresses in Bytes
Takashi Iwai763f3562005-06-03 11:25:34 +02001139 not words but only 32Bit writes are allowed */
1140
Takashi Iwai98274f02005-11-17 14:52:34 +01001141static inline void hdspm_write(struct hdspm * hdspm, unsigned int reg,
Takashi Iwai763f3562005-06-03 11:25:34 +02001142 unsigned int val)
1143{
1144 writel(val, hdspm->iobase + reg);
1145}
1146
Takashi Iwai98274f02005-11-17 14:52:34 +01001147static inline unsigned int hdspm_read(struct hdspm * hdspm, unsigned int reg)
Takashi Iwai763f3562005-06-03 11:25:34 +02001148{
1149 return readl(hdspm->iobase + reg);
1150}
1151
Adrian Knoth0dca1792011-01-26 19:32:14 +01001152/* for each output channel (chan) I have an Input (in) and Playback (pb) Fader
1153 mixer is write only on hardware so we have to cache him for read
Takashi Iwai763f3562005-06-03 11:25:34 +02001154 each fader is a u32, but uses only the first 16 bit */
1155
Takashi Iwai98274f02005-11-17 14:52:34 +01001156static inline int hdspm_read_in_gain(struct hdspm * hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001157 unsigned int in)
1158{
Adrian Bunk5bab24822006-03-13 14:15:04 +01001159 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
Takashi Iwai763f3562005-06-03 11:25:34 +02001160 return 0;
1161
1162 return hdspm->mixer->ch[chan].in[in];
1163}
1164
Takashi Iwai98274f02005-11-17 14:52:34 +01001165static inline int hdspm_read_pb_gain(struct hdspm * hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001166 unsigned int pb)
1167{
Adrian Bunk5bab24822006-03-13 14:15:04 +01001168 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
Takashi Iwai763f3562005-06-03 11:25:34 +02001169 return 0;
1170 return hdspm->mixer->ch[chan].pb[pb];
1171}
1172
Denys Vlasenko62cef822008-04-14 13:04:18 +02001173static int hdspm_write_in_gain(struct hdspm *hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001174 unsigned int in, unsigned short data)
1175{
1176 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
1177 return -1;
1178
1179 hdspm_write(hdspm,
1180 HDSPM_MADI_mixerBase +
1181 ((in + 128 * chan) * sizeof(u32)),
1182 (hdspm->mixer->ch[chan].in[in] = data & 0xFFFF));
1183 return 0;
1184}
1185
Denys Vlasenko62cef822008-04-14 13:04:18 +02001186static int hdspm_write_pb_gain(struct hdspm *hdspm, unsigned int chan,
Takashi Iwai763f3562005-06-03 11:25:34 +02001187 unsigned int pb, unsigned short data)
1188{
1189 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
1190 return -1;
1191
1192 hdspm_write(hdspm,
1193 HDSPM_MADI_mixerBase +
1194 ((64 + pb + 128 * chan) * sizeof(u32)),
1195 (hdspm->mixer->ch[chan].pb[pb] = data & 0xFFFF));
1196 return 0;
1197}
1198
1199
1200/* enable DMA for specific channels, now available for DSP-MADI */
Takashi Iwai98274f02005-11-17 14:52:34 +01001201static inline void snd_hdspm_enable_in(struct hdspm * hdspm, int i, int v)
Takashi Iwai763f3562005-06-03 11:25:34 +02001202{
1203 hdspm_write(hdspm, HDSPM_inputEnableBase + (4 * i), v);
1204}
1205
Takashi Iwai98274f02005-11-17 14:52:34 +01001206static inline void snd_hdspm_enable_out(struct hdspm * hdspm, int i, int v)
Takashi Iwai763f3562005-06-03 11:25:34 +02001207{
1208 hdspm_write(hdspm, HDSPM_outputEnableBase + (4 * i), v);
1209}
1210
1211/* check if same process is writing and reading */
Denys Vlasenko62cef822008-04-14 13:04:18 +02001212static int snd_hdspm_use_is_exclusive(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001213{
1214 unsigned long flags;
1215 int ret = 1;
1216
1217 spin_lock_irqsave(&hdspm->lock, flags);
1218 if ((hdspm->playback_pid != hdspm->capture_pid) &&
1219 (hdspm->playback_pid >= 0) && (hdspm->capture_pid >= 0)) {
1220 ret = 0;
1221 }
1222 spin_unlock_irqrestore(&hdspm->lock, flags);
1223 return ret;
1224}
1225
Adrian Knothfcdc4ba2013-03-10 00:37:22 +01001226/* round arbitary sample rates to commonly known rates */
1227static int hdspm_round_frequency(int rate)
1228{
1229 if (rate < 38050)
1230 return 32000;
1231 if (rate < 46008)
1232 return 44100;
1233 else
1234 return 48000;
1235}
1236
Adrian Knotha8a729f2013-05-31 12:57:10 +02001237/* QS and DS rates normally can not be detected
1238 * automatically by the card. Only exception is MADI
1239 * in 96k frame mode.
1240 *
1241 * So if we read SS values (32 .. 48k), check for
1242 * user-provided DS/QS bits in the control register
1243 * and multiply the base frequency accordingly.
1244 */
1245static int hdspm_rate_multiplier(struct hdspm *hdspm, int rate)
1246{
1247 if (rate <= 48000) {
1248 if (hdspm->control_register & HDSPM_QuadSpeed)
1249 return rate * 4;
1250 else if (hdspm->control_register &
1251 HDSPM_DoubleSpeed)
1252 return rate * 2;
Fengguang Wu68593c92013-07-15 21:41:32 +08001253 }
Adrian Knotha8a729f2013-05-31 12:57:10 +02001254 return rate;
1255}
1256
Adrian Knoth5b266352013-07-05 11:28:10 +02001257/* check for external sample rate, returns the sample rate in Hz*/
Denys Vlasenko62cef822008-04-14 13:04:18 +02001258static int hdspm_external_sample_rate(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001259{
Sudip Mukherjeedf57de12014-10-29 20:09:45 +05301260 unsigned int status, status2;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001261 int syncref, rate = 0, rate_bits;
Takashi Iwai763f3562005-06-03 11:25:34 +02001262
Adrian Knoth0dca1792011-01-26 19:32:14 +01001263 switch (hdspm->io_type) {
1264 case AES32:
1265 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1266 status = hdspm_read(hdspm, HDSPM_statusRegister);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001267
1268 syncref = hdspm_autosync_ref(hdspm);
Adrian Knothdbae4a02013-07-05 11:28:14 +02001269 switch (syncref) {
1270 case HDSPM_AES32_AUTOSYNC_FROM_WORD:
1271 /* Check WC sync and get sample rate */
1272 if (hdspm_wc_sync_check(hdspm))
1273 return HDSPM_bit2freq(hdspm_get_wc_sample_rate(hdspm));
1274 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02001275
Adrian Knothdbae4a02013-07-05 11:28:14 +02001276 case HDSPM_AES32_AUTOSYNC_FROM_AES1:
1277 case HDSPM_AES32_AUTOSYNC_FROM_AES2:
1278 case HDSPM_AES32_AUTOSYNC_FROM_AES3:
1279 case HDSPM_AES32_AUTOSYNC_FROM_AES4:
1280 case HDSPM_AES32_AUTOSYNC_FROM_AES5:
1281 case HDSPM_AES32_AUTOSYNC_FROM_AES6:
1282 case HDSPM_AES32_AUTOSYNC_FROM_AES7:
1283 case HDSPM_AES32_AUTOSYNC_FROM_AES8:
1284 /* Check AES sync and get sample rate */
1285 if (hdspm_aes_sync_check(hdspm, syncref - HDSPM_AES32_AUTOSYNC_FROM_AES1))
1286 return HDSPM_bit2freq(hdspm_get_aes_sample_rate(hdspm,
1287 syncref - HDSPM_AES32_AUTOSYNC_FROM_AES1));
1288 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001289
Adrian Knothdbae4a02013-07-05 11:28:14 +02001290
1291 case HDSPM_AES32_AUTOSYNC_FROM_TCO:
1292 /* Check TCO sync and get sample rate */
1293 if (hdspm_tco_sync_check(hdspm))
1294 return HDSPM_bit2freq(hdspm_get_tco_sample_rate(hdspm));
1295 break;
1296 default:
1297 return 0;
1298 } /* end switch(syncref) */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001299 break;
1300
1301 case MADIface:
1302 status = hdspm_read(hdspm, HDSPM_statusRegister);
1303
1304 if (!(status & HDSPM_madiLock)) {
1305 rate = 0; /* no lock */
1306 } else {
1307 switch (status & (HDSPM_status1_freqMask)) {
1308 case HDSPM_status1_F_0*1:
1309 rate = 32000; break;
1310 case HDSPM_status1_F_0*2:
1311 rate = 44100; break;
1312 case HDSPM_status1_F_0*3:
1313 rate = 48000; break;
1314 case HDSPM_status1_F_0*4:
1315 rate = 64000; break;
1316 case HDSPM_status1_F_0*5:
1317 rate = 88200; break;
1318 case HDSPM_status1_F_0*6:
1319 rate = 96000; break;
1320 case HDSPM_status1_F_0*7:
1321 rate = 128000; break;
1322 case HDSPM_status1_F_0*8:
1323 rate = 176400; break;
1324 case HDSPM_status1_F_0*9:
1325 rate = 192000; break;
1326 default:
1327 rate = 0; break;
1328 }
1329 }
1330
1331 break;
1332
1333 case MADI:
1334 case AIO:
1335 case RayDAT:
1336 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1337 status = hdspm_read(hdspm, HDSPM_statusRegister);
1338 rate = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02001339
Remy Bruno3cee5a62006-10-16 12:46:32 +02001340 /* if wordclock has synced freq and wordclock is valid */
1341 if ((status2 & HDSPM_wcLock) != 0 &&
Adrian Knothfedf1532011-06-12 17:26:18 +02001342 (status2 & HDSPM_SelSyncRef0) == 0) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02001343
1344 rate_bits = status2 & HDSPM_wcFreqMask;
1345
Adrian Knoth0dca1792011-01-26 19:32:14 +01001346
Remy Bruno3cee5a62006-10-16 12:46:32 +02001347 switch (rate_bits) {
1348 case HDSPM_wcFreq32:
1349 rate = 32000;
1350 break;
1351 case HDSPM_wcFreq44_1:
1352 rate = 44100;
1353 break;
1354 case HDSPM_wcFreq48:
1355 rate = 48000;
1356 break;
1357 case HDSPM_wcFreq64:
1358 rate = 64000;
1359 break;
1360 case HDSPM_wcFreq88_2:
1361 rate = 88200;
1362 break;
1363 case HDSPM_wcFreq96:
1364 rate = 96000;
1365 break;
Adrian Knotha8cd7142013-05-31 12:57:09 +02001366 case HDSPM_wcFreq128:
1367 rate = 128000;
1368 break;
1369 case HDSPM_wcFreq176_4:
1370 rate = 176400;
1371 break;
1372 case HDSPM_wcFreq192:
1373 rate = 192000;
1374 break;
Remy Bruno3cee5a62006-10-16 12:46:32 +02001375 default:
1376 rate = 0;
1377 break;
1378 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001379 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001380
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001381 /* if rate detected and Syncref is Word than have it,
1382 * word has priority to MADI
1383 */
Remy Bruno3cee5a62006-10-16 12:46:32 +02001384 if (rate != 0 &&
Adrian Knoth0dca1792011-01-26 19:32:14 +01001385 (status2 & HDSPM_SelSyncRefMask) == HDSPM_SelSyncRef_WORD)
Adrian Knoth7b559392013-05-31 12:57:11 +02001386 return hdspm_rate_multiplier(hdspm, rate);
Remy Bruno3cee5a62006-10-16 12:46:32 +02001387
Adrian Knoth0dca1792011-01-26 19:32:14 +01001388 /* maybe a madi input (which is taken if sel sync is madi) */
Remy Bruno3cee5a62006-10-16 12:46:32 +02001389 if (status & HDSPM_madiLock) {
1390 rate_bits = status & HDSPM_madiFreqMask;
1391
1392 switch (rate_bits) {
1393 case HDSPM_madiFreq32:
1394 rate = 32000;
1395 break;
1396 case HDSPM_madiFreq44_1:
1397 rate = 44100;
1398 break;
1399 case HDSPM_madiFreq48:
1400 rate = 48000;
1401 break;
1402 case HDSPM_madiFreq64:
1403 rate = 64000;
1404 break;
1405 case HDSPM_madiFreq88_2:
1406 rate = 88200;
1407 break;
1408 case HDSPM_madiFreq96:
1409 rate = 96000;
1410 break;
1411 case HDSPM_madiFreq128:
1412 rate = 128000;
1413 break;
1414 case HDSPM_madiFreq176_4:
1415 rate = 176400;
1416 break;
1417 case HDSPM_madiFreq192:
1418 rate = 192000;
1419 break;
1420 default:
1421 rate = 0;
1422 break;
1423 }
Adrian Knothd12c51d2011-07-29 03:11:03 +02001424
Adrian Knothfcdc4ba2013-03-10 00:37:22 +01001425 } /* endif HDSPM_madiLock */
1426
1427 /* check sample rate from TCO or SYNC_IN */
1428 {
1429 bool is_valid_input = 0;
1430 bool has_sync = 0;
1431
1432 syncref = hdspm_autosync_ref(hdspm);
1433 if (HDSPM_AUTOSYNC_FROM_TCO == syncref) {
1434 is_valid_input = 1;
1435 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1436 hdspm_tco_sync_check(hdspm));
1437 } else if (HDSPM_AUTOSYNC_FROM_SYNC_IN == syncref) {
1438 is_valid_input = 1;
1439 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1440 hdspm_sync_in_sync_check(hdspm));
Adrian Knothd12c51d2011-07-29 03:11:03 +02001441 }
Adrian Knothfcdc4ba2013-03-10 00:37:22 +01001442
1443 if (is_valid_input && has_sync) {
1444 rate = hdspm_round_frequency(
1445 hdspm_get_pll_freq(hdspm));
1446 }
1447 }
1448
Adrian Knotha8a729f2013-05-31 12:57:10 +02001449 rate = hdspm_rate_multiplier(hdspm, rate);
1450
Adrian Knoth0dca1792011-01-26 19:32:14 +01001451 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02001452 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01001453
1454 return rate;
Takashi Iwai763f3562005-06-03 11:25:34 +02001455}
1456
Adrian Knoth7cb155f2011-08-15 00:22:53 +02001457/* return latency in samples per period */
1458static int hdspm_get_latency(struct hdspm *hdspm)
1459{
1460 int n;
1461
1462 n = hdspm_decode_latency(hdspm->control_register);
1463
1464 /* Special case for new RME cards with 32 samples period size.
1465 * The three latency bits in the control register
1466 * (HDSP_LatencyMask) encode latency values of 64 samples as
1467 * 0, 128 samples as 1 ... 4096 samples as 6. For old cards, 7
1468 * denotes 8192 samples, but on new cards like RayDAT or AIO,
1469 * it corresponds to 32 samples.
1470 */
1471 if ((7 == n) && (RayDAT == hdspm->io_type || AIO == hdspm->io_type))
1472 n = -1;
1473
1474 return 1 << (n + 6);
1475}
1476
Takashi Iwai763f3562005-06-03 11:25:34 +02001477/* Latency function */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001478static inline void hdspm_compute_period_size(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001479{
Adrian Knoth7cb155f2011-08-15 00:22:53 +02001480 hdspm->period_bytes = 4 * hdspm_get_latency(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02001481}
1482
Adrian Knoth0dca1792011-01-26 19:32:14 +01001483
1484static snd_pcm_uframes_t hdspm_hw_pointer(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001485{
1486 int position;
1487
1488 position = hdspm_read(hdspm, HDSPM_statusRegister);
Adrian Knoth483cee72011-02-23 11:43:09 +01001489
1490 switch (hdspm->io_type) {
1491 case RayDAT:
1492 case AIO:
1493 position &= HDSPM_BufferPositionMask;
1494 position /= 4; /* Bytes per sample */
1495 break;
1496 default:
1497 position = (position & HDSPM_BufferID) ?
1498 (hdspm->period_bytes / 4) : 0;
1499 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001500
1501 return position;
1502}
1503
1504
Takashi Iwai98274f02005-11-17 14:52:34 +01001505static inline void hdspm_start_audio(struct hdspm * s)
Takashi Iwai763f3562005-06-03 11:25:34 +02001506{
1507 s->control_register |= (HDSPM_AudioInterruptEnable | HDSPM_Start);
1508 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1509}
1510
Takashi Iwai98274f02005-11-17 14:52:34 +01001511static inline void hdspm_stop_audio(struct hdspm * s)
Takashi Iwai763f3562005-06-03 11:25:34 +02001512{
1513 s->control_register &= ~(HDSPM_Start | HDSPM_AudioInterruptEnable);
1514 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1515}
1516
1517/* should I silence all or only opened ones ? doit all for first even is 4MB*/
Denys Vlasenko62cef822008-04-14 13:04:18 +02001518static void hdspm_silence_playback(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02001519{
1520 int i;
1521 int n = hdspm->period_bytes;
1522 void *buf = hdspm->playback_buffer;
1523
Markus Elfringda2ea372017-08-12 17:07:09 +02001524 if (!buf)
Remy Bruno3cee5a62006-10-16 12:46:32 +02001525 return;
Takashi Iwai763f3562005-06-03 11:25:34 +02001526
1527 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
1528 memset(buf, 0, n);
1529 buf += HDSPM_CHANNEL_BUFFER_BYTES;
1530 }
1531}
1532
Adrian Knoth0dca1792011-01-26 19:32:14 +01001533static int hdspm_set_interrupt_interval(struct hdspm *s, unsigned int frames)
Takashi Iwai763f3562005-06-03 11:25:34 +02001534{
1535 int n;
1536
1537 spin_lock_irq(&s->lock);
1538
Adrian Knoth2e610272011-08-15 00:22:54 +02001539 if (32 == frames) {
1540 /* Special case for new RME cards like RayDAT/AIO which
1541 * support period sizes of 32 samples. Since latency is
1542 * encoded in the three bits of HDSP_LatencyMask, we can only
1543 * have values from 0 .. 7. While 0 still means 64 samples and
1544 * 6 represents 4096 samples on all cards, 7 represents 8192
1545 * on older cards and 32 samples on new cards.
1546 *
1547 * In other words, period size in samples is calculated by
1548 * 2^(n+6) with n ranging from 0 .. 7.
1549 */
1550 n = 7;
1551 } else {
1552 frames >>= 7;
1553 n = 0;
1554 while (frames) {
1555 n++;
1556 frames >>= 1;
1557 }
Takashi Iwai763f3562005-06-03 11:25:34 +02001558 }
Adrian Knoth2e610272011-08-15 00:22:54 +02001559
Takashi Iwai763f3562005-06-03 11:25:34 +02001560 s->control_register &= ~HDSPM_LatencyMask;
1561 s->control_register |= hdspm_encode_latency(n);
1562
1563 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1564
1565 hdspm_compute_period_size(s);
1566
1567 spin_unlock_irq(&s->lock);
1568
1569 return 0;
1570}
1571
Adrian Knoth0dca1792011-01-26 19:32:14 +01001572static u64 hdspm_calc_dds_value(struct hdspm *hdspm, u64 period)
1573{
1574 u64 freq_const;
1575
1576 if (period == 0)
1577 return 0;
1578
1579 switch (hdspm->io_type) {
1580 case MADI:
1581 case AES32:
1582 freq_const = 110069313433624ULL;
1583 break;
1584 case RayDAT:
1585 case AIO:
1586 freq_const = 104857600000000ULL;
1587 break;
1588 case MADIface:
1589 freq_const = 131072000000000ULL;
Takashi Iwai3d56c8e2011-08-05 12:30:12 +02001590 break;
1591 default:
1592 snd_BUG();
1593 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001594 }
1595
1596 return div_u64(freq_const, period);
1597}
1598
1599
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001600static void hdspm_set_dds_value(struct hdspm *hdspm, int rate)
1601{
1602 u64 n;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001603
Takashi Iwaic1099c32016-02-29 14:32:42 +01001604 if (snd_BUG_ON(rate <= 0))
1605 return;
1606
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001607 if (rate >= 112000)
1608 rate /= 4;
1609 else if (rate >= 56000)
1610 rate /= 2;
1611
Adrian Knoth0dca1792011-01-26 19:32:14 +01001612 switch (hdspm->io_type) {
1613 case MADIface:
Takashi Iwai3d56c8e2011-08-05 12:30:12 +02001614 n = 131072000000000ULL; /* 125 MHz */
1615 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001616 case MADI:
1617 case AES32:
Takashi Iwai3d56c8e2011-08-05 12:30:12 +02001618 n = 110069313433624ULL; /* 105 MHz */
1619 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001620 case RayDAT:
1621 case AIO:
Takashi Iwai3d56c8e2011-08-05 12:30:12 +02001622 n = 104857600000000ULL; /* 100 MHz */
1623 break;
1624 default:
1625 snd_BUG();
1626 return;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001627 }
1628
Takashi Iwai3f7440a2009-06-05 17:40:04 +02001629 n = div_u64(n, rate);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001630 /* n should be less than 2^32 for being written to FREQ register */
Takashi Iwaida3cec32008-08-08 17:12:14 +02001631 snd_BUG_ON(n >> 32);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001632 hdspm_write(hdspm, HDSPM_freqReg, (u32)n);
1633}
Takashi Iwai763f3562005-06-03 11:25:34 +02001634
1635/* dummy set rate lets see what happens */
Takashi Iwai98274f02005-11-17 14:52:34 +01001636static int hdspm_set_rate(struct hdspm * hdspm, int rate, int called_internally)
Takashi Iwai763f3562005-06-03 11:25:34 +02001637{
Takashi Iwai763f3562005-06-03 11:25:34 +02001638 int current_rate;
1639 int rate_bits;
1640 int not_set = 0;
Remy Bruno65345992007-08-31 12:21:08 +02001641 int current_speed, target_speed;
Takashi Iwai763f3562005-06-03 11:25:34 +02001642
1643 /* ASSUMPTION: hdspm->lock is either set, or there is no need for
1644 it (e.g. during module initialization).
1645 */
1646
1647 if (!(hdspm->control_register & HDSPM_ClockModeMaster)) {
1648
Adrian Knoth0dca1792011-01-26 19:32:14 +01001649 /* SLAVE --- */
Takashi Iwai763f3562005-06-03 11:25:34 +02001650 if (called_internally) {
1651
Adrian Knoth0dca1792011-01-26 19:32:14 +01001652 /* request from ctl or card initialization
1653 just make a warning an remember setting
1654 for future master mode switching */
1655
Takashi Iwaie3a471d62014-02-26 12:05:40 +01001656 dev_warn(hdspm->card->dev,
1657 "Warning: device is not running as a clock master.\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02001658 not_set = 1;
1659 } else {
1660
1661 /* hw_param request while in AutoSync mode */
1662 int external_freq =
1663 hdspm_external_sample_rate(hdspm);
1664
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001665 if (hdspm_autosync_ref(hdspm) ==
1666 HDSPM_AUTOSYNC_FROM_NONE) {
Takashi Iwai763f3562005-06-03 11:25:34 +02001667
Takashi Iwaie3a471d62014-02-26 12:05:40 +01001668 dev_warn(hdspm->card->dev,
Colin Ian King07cb3272016-08-22 12:50:02 +01001669 "Detected no External Sync\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02001670 not_set = 1;
1671
1672 } else if (rate != external_freq) {
1673
Takashi Iwaie3a471d62014-02-26 12:05:40 +01001674 dev_warn(hdspm->card->dev,
1675 "Warning: No AutoSync source for requested rate\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02001676 not_set = 1;
1677 }
1678 }
1679 }
1680
1681 current_rate = hdspm->system_sample_rate;
1682
1683 /* Changing between Singe, Double and Quad speed is not
1684 allowed if any substreams are open. This is because such a change
1685 causes a shift in the location of the DMA buffers and a reduction
1686 in the number of available buffers.
1687
1688 Note that a similar but essentially insoluble problem exists for
1689 externally-driven rate changes. All we can do is to flag rate
Adrian Knoth0dca1792011-01-26 19:32:14 +01001690 changes in the read/write routines.
Takashi Iwai763f3562005-06-03 11:25:34 +02001691 */
1692
Remy Bruno65345992007-08-31 12:21:08 +02001693 if (current_rate <= 48000)
1694 current_speed = HDSPM_SPEED_SINGLE;
1695 else if (current_rate <= 96000)
1696 current_speed = HDSPM_SPEED_DOUBLE;
1697 else
1698 current_speed = HDSPM_SPEED_QUAD;
1699
1700 if (rate <= 48000)
1701 target_speed = HDSPM_SPEED_SINGLE;
1702 else if (rate <= 96000)
1703 target_speed = HDSPM_SPEED_DOUBLE;
1704 else
1705 target_speed = HDSPM_SPEED_QUAD;
Remy Bruno3cee5a62006-10-16 12:46:32 +02001706
Takashi Iwai763f3562005-06-03 11:25:34 +02001707 switch (rate) {
1708 case 32000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001709 rate_bits = HDSPM_Frequency32KHz;
1710 break;
1711 case 44100:
Takashi Iwai763f3562005-06-03 11:25:34 +02001712 rate_bits = HDSPM_Frequency44_1KHz;
1713 break;
1714 case 48000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001715 rate_bits = HDSPM_Frequency48KHz;
1716 break;
1717 case 64000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001718 rate_bits = HDSPM_Frequency64KHz;
1719 break;
1720 case 88200:
Takashi Iwai763f3562005-06-03 11:25:34 +02001721 rate_bits = HDSPM_Frequency88_2KHz;
1722 break;
1723 case 96000:
Takashi Iwai763f3562005-06-03 11:25:34 +02001724 rate_bits = HDSPM_Frequency96KHz;
1725 break;
Remy Bruno3cee5a62006-10-16 12:46:32 +02001726 case 128000:
Remy Bruno3cee5a62006-10-16 12:46:32 +02001727 rate_bits = HDSPM_Frequency128KHz;
1728 break;
1729 case 176400:
Remy Bruno3cee5a62006-10-16 12:46:32 +02001730 rate_bits = HDSPM_Frequency176_4KHz;
1731 break;
1732 case 192000:
Remy Bruno3cee5a62006-10-16 12:46:32 +02001733 rate_bits = HDSPM_Frequency192KHz;
1734 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02001735 default:
1736 return -EINVAL;
1737 }
1738
Remy Bruno65345992007-08-31 12:21:08 +02001739 if (current_speed != target_speed
Takashi Iwai763f3562005-06-03 11:25:34 +02001740 && (hdspm->capture_pid >= 0 || hdspm->playback_pid >= 0)) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01001741 dev_err(hdspm->card->dev,
1742 "cannot change from %s speed to %s speed mode (capture PID = %d, playback PID = %d)\n",
1743 hdspm_speed_names[current_speed],
1744 hdspm_speed_names[target_speed],
1745 hdspm->capture_pid, hdspm->playback_pid);
Takashi Iwai763f3562005-06-03 11:25:34 +02001746 return -EBUSY;
1747 }
1748
1749 hdspm->control_register &= ~HDSPM_FrequencyMask;
1750 hdspm->control_register |= rate_bits;
1751 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1752
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001753 /* For AES32, need to set DDS value in FREQ register
1754 For MADI, also apparently */
1755 hdspm_set_dds_value(hdspm, rate);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001756
1757 if (AES32 == hdspm->io_type && rate != current_rate)
Remy Brunoffb2c3c2007-03-07 19:08:46 +01001758 hdspm_write(hdspm, HDSPM_eeprom_wr, 0);
Takashi Iwai763f3562005-06-03 11:25:34 +02001759
1760 hdspm->system_sample_rate = rate;
1761
Adrian Knoth0dca1792011-01-26 19:32:14 +01001762 if (rate <= 48000) {
1763 hdspm->channel_map_in = hdspm->channel_map_in_ss;
1764 hdspm->channel_map_out = hdspm->channel_map_out_ss;
1765 hdspm->max_channels_in = hdspm->ss_in_channels;
1766 hdspm->max_channels_out = hdspm->ss_out_channels;
1767 hdspm->port_names_in = hdspm->port_names_in_ss;
1768 hdspm->port_names_out = hdspm->port_names_out_ss;
1769 } else if (rate <= 96000) {
1770 hdspm->channel_map_in = hdspm->channel_map_in_ds;
1771 hdspm->channel_map_out = hdspm->channel_map_out_ds;
1772 hdspm->max_channels_in = hdspm->ds_in_channels;
1773 hdspm->max_channels_out = hdspm->ds_out_channels;
1774 hdspm->port_names_in = hdspm->port_names_in_ds;
1775 hdspm->port_names_out = hdspm->port_names_out_ds;
1776 } else {
1777 hdspm->channel_map_in = hdspm->channel_map_in_qs;
1778 hdspm->channel_map_out = hdspm->channel_map_out_qs;
1779 hdspm->max_channels_in = hdspm->qs_in_channels;
1780 hdspm->max_channels_out = hdspm->qs_out_channels;
1781 hdspm->port_names_in = hdspm->port_names_in_qs;
1782 hdspm->port_names_out = hdspm->port_names_out_qs;
1783 }
1784
Takashi Iwai763f3562005-06-03 11:25:34 +02001785 if (not_set != 0)
1786 return -1;
1787
1788 return 0;
1789}
1790
1791/* mainly for init to 0 on load */
Takashi Iwai98274f02005-11-17 14:52:34 +01001792static void all_in_all_mixer(struct hdspm * hdspm, int sgain)
Takashi Iwai763f3562005-06-03 11:25:34 +02001793{
1794 int i, j;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001795 unsigned int gain;
1796
1797 if (sgain > UNITY_GAIN)
1798 gain = UNITY_GAIN;
1799 else if (sgain < 0)
1800 gain = 0;
1801 else
1802 gain = sgain;
Takashi Iwai763f3562005-06-03 11:25:34 +02001803
1804 for (i = 0; i < HDSPM_MIXER_CHANNELS; i++)
1805 for (j = 0; j < HDSPM_MIXER_CHANNELS; j++) {
1806 hdspm_write_in_gain(hdspm, i, j, gain);
1807 hdspm_write_pb_gain(hdspm, i, j, gain);
1808 }
1809}
1810
1811/*----------------------------------------------------------------------------
1812 MIDI
1813 ----------------------------------------------------------------------------*/
1814
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001815static inline unsigned char snd_hdspm_midi_read_byte (struct hdspm *hdspm,
1816 int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001817{
1818 /* the hardware already does the relevant bit-mask with 0xff */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001819 return hdspm_read(hdspm, hdspm->midi[id].dataIn);
Takashi Iwai763f3562005-06-03 11:25:34 +02001820}
1821
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001822static inline void snd_hdspm_midi_write_byte (struct hdspm *hdspm, int id,
1823 int val)
Takashi Iwai763f3562005-06-03 11:25:34 +02001824{
1825 /* the hardware already does the relevant bit-mask with 0xff */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001826 return hdspm_write(hdspm, hdspm->midi[id].dataOut, val);
Takashi Iwai763f3562005-06-03 11:25:34 +02001827}
1828
Takashi Iwai98274f02005-11-17 14:52:34 +01001829static inline int snd_hdspm_midi_input_available (struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001830{
Adrian Knoth0dca1792011-01-26 19:32:14 +01001831 return hdspm_read(hdspm, hdspm->midi[id].statusIn) & 0xFF;
Takashi Iwai763f3562005-06-03 11:25:34 +02001832}
1833
Takashi Iwai98274f02005-11-17 14:52:34 +01001834static inline int snd_hdspm_midi_output_possible (struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001835{
1836 int fifo_bytes_used;
1837
Adrian Knoth0dca1792011-01-26 19:32:14 +01001838 fifo_bytes_used = hdspm_read(hdspm, hdspm->midi[id].statusOut) & 0xFF;
Takashi Iwai763f3562005-06-03 11:25:34 +02001839
1840 if (fifo_bytes_used < 128)
1841 return 128 - fifo_bytes_used;
1842 else
1843 return 0;
1844}
1845
Denys Vlasenko62cef822008-04-14 13:04:18 +02001846static void snd_hdspm_flush_midi_input(struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02001847{
1848 while (snd_hdspm_midi_input_available (hdspm, id))
1849 snd_hdspm_midi_read_byte (hdspm, id);
1850}
1851
Takashi Iwai98274f02005-11-17 14:52:34 +01001852static int snd_hdspm_midi_output_write (struct hdspm_midi *hmidi)
Takashi Iwai763f3562005-06-03 11:25:34 +02001853{
1854 unsigned long flags;
1855 int n_pending;
1856 int to_write;
1857 int i;
1858 unsigned char buf[128];
1859
1860 /* Output is not interrupt driven */
Adrian Knoth0dca1792011-01-26 19:32:14 +01001861
Takashi Iwai763f3562005-06-03 11:25:34 +02001862 spin_lock_irqsave (&hmidi->lock, flags);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001863 if (hmidi->output &&
1864 !snd_rawmidi_transmit_empty (hmidi->output)) {
1865 n_pending = snd_hdspm_midi_output_possible (hmidi->hdspm,
1866 hmidi->id);
1867 if (n_pending > 0) {
1868 if (n_pending > (int)sizeof (buf))
1869 n_pending = sizeof (buf);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001870
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001871 to_write = snd_rawmidi_transmit (hmidi->output, buf,
1872 n_pending);
1873 if (to_write > 0) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01001874 for (i = 0; i < to_write; ++i)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001875 snd_hdspm_midi_write_byte (hmidi->hdspm,
1876 hmidi->id,
1877 buf[i]);
Takashi Iwai763f3562005-06-03 11:25:34 +02001878 }
1879 }
1880 }
1881 spin_unlock_irqrestore (&hmidi->lock, flags);
1882 return 0;
1883}
1884
Takashi Iwai98274f02005-11-17 14:52:34 +01001885static int snd_hdspm_midi_input_read (struct hdspm_midi *hmidi)
Takashi Iwai763f3562005-06-03 11:25:34 +02001886{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001887 unsigned char buf[128]; /* this buffer is designed to match the MIDI
1888 * input FIFO size
1889 */
Takashi Iwai763f3562005-06-03 11:25:34 +02001890 unsigned long flags;
1891 int n_pending;
1892 int i;
1893
1894 spin_lock_irqsave (&hmidi->lock, flags);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001895 n_pending = snd_hdspm_midi_input_available (hmidi->hdspm, hmidi->id);
1896 if (n_pending > 0) {
Takashi Iwai763f3562005-06-03 11:25:34 +02001897 if (hmidi->input) {
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001898 if (n_pending > (int)sizeof (buf))
Takashi Iwai763f3562005-06-03 11:25:34 +02001899 n_pending = sizeof (buf);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001900 for (i = 0; i < n_pending; ++i)
1901 buf[i] = snd_hdspm_midi_read_byte (hmidi->hdspm,
1902 hmidi->id);
1903 if (n_pending)
1904 snd_rawmidi_receive (hmidi->input, buf,
1905 n_pending);
Takashi Iwai763f3562005-06-03 11:25:34 +02001906 } else {
1907 /* flush the MIDI input FIFO */
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001908 while (n_pending--)
1909 snd_hdspm_midi_read_byte (hmidi->hdspm,
1910 hmidi->id);
Takashi Iwai763f3562005-06-03 11:25:34 +02001911 }
1912 }
1913 hmidi->pending = 0;
Adrian Knothc0da0012011-06-12 17:26:17 +02001914 spin_unlock_irqrestore(&hmidi->lock, flags);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001915
Adrian Knothc0da0012011-06-12 17:26:17 +02001916 spin_lock_irqsave(&hmidi->hdspm->lock, flags);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001917 hmidi->hdspm->control_register |= hmidi->ie;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001918 hdspm_write(hmidi->hdspm, HDSPM_controlRegister,
1919 hmidi->hdspm->control_register);
Adrian Knothc0da0012011-06-12 17:26:17 +02001920 spin_unlock_irqrestore(&hmidi->hdspm->lock, flags);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001921
Takashi Iwai763f3562005-06-03 11:25:34 +02001922 return snd_hdspm_midi_output_write (hmidi);
1923}
1924
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001925static void
1926snd_hdspm_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
Takashi Iwai763f3562005-06-03 11:25:34 +02001927{
Takashi Iwai98274f02005-11-17 14:52:34 +01001928 struct hdspm *hdspm;
1929 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001930 unsigned long flags;
Takashi Iwai763f3562005-06-03 11:25:34 +02001931
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001932 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001933 hdspm = hmidi->hdspm;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001934
Takashi Iwai763f3562005-06-03 11:25:34 +02001935 spin_lock_irqsave (&hdspm->lock, flags);
1936 if (up) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01001937 if (!(hdspm->control_register & hmidi->ie)) {
Takashi Iwai763f3562005-06-03 11:25:34 +02001938 snd_hdspm_flush_midi_input (hdspm, hmidi->id);
Adrian Knoth0dca1792011-01-26 19:32:14 +01001939 hdspm->control_register |= hmidi->ie;
Takashi Iwai763f3562005-06-03 11:25:34 +02001940 }
1941 } else {
Adrian Knoth0dca1792011-01-26 19:32:14 +01001942 hdspm->control_register &= ~hmidi->ie;
Takashi Iwai763f3562005-06-03 11:25:34 +02001943 }
1944
1945 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1946 spin_unlock_irqrestore (&hdspm->lock, flags);
1947}
1948
Kees Cook7211ec62017-10-25 08:09:27 -07001949static void snd_hdspm_midi_output_timer(struct timer_list *t)
Takashi Iwai763f3562005-06-03 11:25:34 +02001950{
Kees Cook7211ec62017-10-25 08:09:27 -07001951 struct hdspm_midi *hmidi = from_timer(hmidi, t, timer);
Takashi Iwai763f3562005-06-03 11:25:34 +02001952 unsigned long flags;
Adrian Knoth0dca1792011-01-26 19:32:14 +01001953
Takashi Iwai763f3562005-06-03 11:25:34 +02001954 snd_hdspm_midi_output_write(hmidi);
1955 spin_lock_irqsave (&hmidi->lock, flags);
1956
1957 /* this does not bump hmidi->istimer, because the
1958 kernel automatically removed the timer when it
1959 expired, and we are now adding it back, thus
Adrian Knoth0dca1792011-01-26 19:32:14 +01001960 leaving istimer wherever it was set before.
Takashi Iwai763f3562005-06-03 11:25:34 +02001961 */
1962
Takashi Iwai04018e12015-01-19 11:34:45 +01001963 if (hmidi->istimer)
1964 mod_timer(&hmidi->timer, 1 + jiffies);
Takashi Iwai763f3562005-06-03 11:25:34 +02001965
1966 spin_unlock_irqrestore (&hmidi->lock, flags);
1967}
1968
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001969static void
1970snd_hdspm_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
Takashi Iwai763f3562005-06-03 11:25:34 +02001971{
Takashi Iwai98274f02005-11-17 14:52:34 +01001972 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001973 unsigned long flags;
1974
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001975 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001976 spin_lock_irqsave (&hmidi->lock, flags);
1977 if (up) {
1978 if (!hmidi->istimer) {
Kees Cook7211ec62017-10-25 08:09:27 -07001979 timer_setup(&hmidi->timer,
1980 snd_hdspm_midi_output_timer, 0);
Takashi Iwai04018e12015-01-19 11:34:45 +01001981 mod_timer(&hmidi->timer, 1 + jiffies);
Takashi Iwai763f3562005-06-03 11:25:34 +02001982 hmidi->istimer++;
1983 }
1984 } else {
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001985 if (hmidi->istimer && --hmidi->istimer <= 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02001986 del_timer (&hmidi->timer);
Takashi Iwai763f3562005-06-03 11:25:34 +02001987 }
1988 spin_unlock_irqrestore (&hmidi->lock, flags);
1989 if (up)
1990 snd_hdspm_midi_output_write(hmidi);
1991}
1992
Takashi Iwai98274f02005-11-17 14:52:34 +01001993static int snd_hdspm_midi_input_open(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02001994{
Takashi Iwai98274f02005-11-17 14:52:34 +01001995 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02001996
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02001997 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02001998 spin_lock_irq (&hmidi->lock);
1999 snd_hdspm_flush_midi_input (hmidi->hdspm, hmidi->id);
2000 hmidi->input = substream;
2001 spin_unlock_irq (&hmidi->lock);
2002
2003 return 0;
2004}
2005
Takashi Iwai98274f02005-11-17 14:52:34 +01002006static int snd_hdspm_midi_output_open(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02002007{
Takashi Iwai98274f02005-11-17 14:52:34 +01002008 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02002009
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02002010 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02002011 spin_lock_irq (&hmidi->lock);
2012 hmidi->output = substream;
2013 spin_unlock_irq (&hmidi->lock);
2014
2015 return 0;
2016}
2017
Takashi Iwai98274f02005-11-17 14:52:34 +01002018static int snd_hdspm_midi_input_close(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02002019{
Takashi Iwai98274f02005-11-17 14:52:34 +01002020 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02002021
2022 snd_hdspm_midi_input_trigger (substream, 0);
2023
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02002024 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02002025 spin_lock_irq (&hmidi->lock);
2026 hmidi->input = NULL;
2027 spin_unlock_irq (&hmidi->lock);
2028
2029 return 0;
2030}
2031
Takashi Iwai98274f02005-11-17 14:52:34 +01002032static int snd_hdspm_midi_output_close(struct snd_rawmidi_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02002033{
Takashi Iwai98274f02005-11-17 14:52:34 +01002034 struct hdspm_midi *hmidi;
Takashi Iwai763f3562005-06-03 11:25:34 +02002035
2036 snd_hdspm_midi_output_trigger (substream, 0);
2037
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02002038 hmidi = substream->rmidi->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02002039 spin_lock_irq (&hmidi->lock);
2040 hmidi->output = NULL;
2041 spin_unlock_irq (&hmidi->lock);
2042
2043 return 0;
2044}
2045
Takashi Iwai485885b2017-01-05 17:29:31 +01002046static const struct snd_rawmidi_ops snd_hdspm_midi_output =
Takashi Iwai763f3562005-06-03 11:25:34 +02002047{
2048 .open = snd_hdspm_midi_output_open,
2049 .close = snd_hdspm_midi_output_close,
2050 .trigger = snd_hdspm_midi_output_trigger,
2051};
2052
Takashi Iwai485885b2017-01-05 17:29:31 +01002053static const struct snd_rawmidi_ops snd_hdspm_midi_input =
Takashi Iwai763f3562005-06-03 11:25:34 +02002054{
2055 .open = snd_hdspm_midi_input_open,
2056 .close = snd_hdspm_midi_input_close,
2057 .trigger = snd_hdspm_midi_input_trigger,
2058};
2059
Bill Pembertone23e7a12012-12-06 12:35:10 -05002060static int snd_hdspm_create_midi(struct snd_card *card,
2061 struct hdspm *hdspm, int id)
Takashi Iwai763f3562005-06-03 11:25:34 +02002062{
2063 int err;
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02002064 char buf[64];
Takashi Iwai763f3562005-06-03 11:25:34 +02002065
2066 hdspm->midi[id].id = id;
Takashi Iwai763f3562005-06-03 11:25:34 +02002067 hdspm->midi[id].hdspm = hdspm;
Takashi Iwai763f3562005-06-03 11:25:34 +02002068 spin_lock_init (&hdspm->midi[id].lock);
2069
Adrian Knoth0dca1792011-01-26 19:32:14 +01002070 if (0 == id) {
2071 if (MADIface == hdspm->io_type) {
2072 /* MIDI-over-MADI on HDSPe MADIface */
2073 hdspm->midi[0].dataIn = HDSPM_midiDataIn2;
2074 hdspm->midi[0].statusIn = HDSPM_midiStatusIn2;
2075 hdspm->midi[0].dataOut = HDSPM_midiDataOut2;
2076 hdspm->midi[0].statusOut = HDSPM_midiStatusOut2;
2077 hdspm->midi[0].ie = HDSPM_Midi2InterruptEnable;
2078 hdspm->midi[0].irq = HDSPM_midi2IRQPending;
2079 } else {
2080 hdspm->midi[0].dataIn = HDSPM_midiDataIn0;
2081 hdspm->midi[0].statusIn = HDSPM_midiStatusIn0;
2082 hdspm->midi[0].dataOut = HDSPM_midiDataOut0;
2083 hdspm->midi[0].statusOut = HDSPM_midiStatusOut0;
2084 hdspm->midi[0].ie = HDSPM_Midi0InterruptEnable;
2085 hdspm->midi[0].irq = HDSPM_midi0IRQPending;
2086 }
2087 } else if (1 == id) {
2088 hdspm->midi[1].dataIn = HDSPM_midiDataIn1;
2089 hdspm->midi[1].statusIn = HDSPM_midiStatusIn1;
2090 hdspm->midi[1].dataOut = HDSPM_midiDataOut1;
2091 hdspm->midi[1].statusOut = HDSPM_midiStatusOut1;
2092 hdspm->midi[1].ie = HDSPM_Midi1InterruptEnable;
2093 hdspm->midi[1].irq = HDSPM_midi1IRQPending;
2094 } else if ((2 == id) && (MADI == hdspm->io_type)) {
2095 /* MIDI-over-MADI on HDSPe MADI */
2096 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
2097 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
2098 hdspm->midi[2].dataOut = HDSPM_midiDataOut2;
2099 hdspm->midi[2].statusOut = HDSPM_midiStatusOut2;
2100 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
2101 hdspm->midi[2].irq = HDSPM_midi2IRQPending;
2102 } else if (2 == id) {
2103 /* TCO MTC, read only */
2104 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
2105 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
2106 hdspm->midi[2].dataOut = -1;
2107 hdspm->midi[2].statusOut = -1;
2108 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
2109 hdspm->midi[2].irq = HDSPM_midi2IRQPendingAES;
2110 } else if (3 == id) {
2111 /* TCO MTC on HDSPe MADI */
2112 hdspm->midi[3].dataIn = HDSPM_midiDataIn3;
2113 hdspm->midi[3].statusIn = HDSPM_midiStatusIn3;
2114 hdspm->midi[3].dataOut = -1;
2115 hdspm->midi[3].statusOut = -1;
2116 hdspm->midi[3].ie = HDSPM_Midi3InterruptEnable;
2117 hdspm->midi[3].irq = HDSPM_midi3IRQPending;
2118 }
Takashi Iwai763f3562005-06-03 11:25:34 +02002119
Adrian Knoth0dca1792011-01-26 19:32:14 +01002120 if ((id < 2) || ((2 == id) && ((MADI == hdspm->io_type) ||
2121 (MADIface == hdspm->io_type)))) {
2122 if ((id == 0) && (MADIface == hdspm->io_type)) {
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02002123 snprintf(buf, sizeof(buf), "%s MIDIoverMADI",
2124 card->shortname);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002125 } else if ((id == 2) && (MADI == hdspm->io_type)) {
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02002126 snprintf(buf, sizeof(buf), "%s MIDIoverMADI",
2127 card->shortname);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002128 } else {
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02002129 snprintf(buf, sizeof(buf), "%s MIDI %d",
2130 card->shortname, id+1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002131 }
2132 err = snd_rawmidi_new(card, buf, id, 1, 1,
2133 &hdspm->midi[id].rmidi);
2134 if (err < 0)
2135 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02002136
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02002137 snprintf(hdspm->midi[id].rmidi->name,
2138 sizeof(hdspm->midi[id].rmidi->name),
2139 "%s MIDI %d", card->id, id+1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002140 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
Takashi Iwai763f3562005-06-03 11:25:34 +02002141
Adrian Knoth0dca1792011-01-26 19:32:14 +01002142 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2143 SNDRV_RAWMIDI_STREAM_OUTPUT,
2144 &snd_hdspm_midi_output);
2145 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2146 SNDRV_RAWMIDI_STREAM_INPUT,
2147 &snd_hdspm_midi_input);
2148
2149 hdspm->midi[id].rmidi->info_flags |=
2150 SNDRV_RAWMIDI_INFO_OUTPUT |
2151 SNDRV_RAWMIDI_INFO_INPUT |
2152 SNDRV_RAWMIDI_INFO_DUPLEX;
2153 } else {
2154 /* TCO MTC, read only */
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02002155 snprintf(buf, sizeof(buf), "%s MTC %d",
2156 card->shortname, id+1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002157 err = snd_rawmidi_new(card, buf, id, 1, 1,
2158 &hdspm->midi[id].rmidi);
2159 if (err < 0)
2160 return err;
2161
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02002162 snprintf(hdspm->midi[id].rmidi->name,
2163 sizeof(hdspm->midi[id].rmidi->name),
2164 "%s MTC %d", card->id, id+1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002165 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
2166
2167 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2168 SNDRV_RAWMIDI_STREAM_INPUT,
2169 &snd_hdspm_midi_input);
2170
2171 hdspm->midi[id].rmidi->info_flags |= SNDRV_RAWMIDI_INFO_INPUT;
2172 }
Takashi Iwai763f3562005-06-03 11:25:34 +02002173
2174 return 0;
2175}
2176
2177
2178static void hdspm_midi_tasklet(unsigned long arg)
2179{
Takashi Iwai98274f02005-11-17 14:52:34 +01002180 struct hdspm *hdspm = (struct hdspm *)arg;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002181 int i = 0;
2182
2183 while (i < hdspm->midiPorts) {
2184 if (hdspm->midi[i].pending)
2185 snd_hdspm_midi_input_read(&hdspm->midi[i]);
2186
2187 i++;
2188 }
2189}
Takashi Iwai763f3562005-06-03 11:25:34 +02002190
2191
2192/*-----------------------------------------------------------------------------
2193 Status Interface
2194 ----------------------------------------------------------------------------*/
2195
2196/* get the system sample rate which is set */
2197
Adrian Knoth0dca1792011-01-26 19:32:14 +01002198
Adrian Knoth3f7bf912013-03-10 00:37:21 +01002199static inline int hdspm_get_pll_freq(struct hdspm *hdspm)
2200{
2201 unsigned int period, rate;
2202
2203 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
2204 rate = hdspm_calc_dds_value(hdspm, period);
2205
2206 return rate;
2207}
2208
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002209/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002210 * Calculate the real sample rate from the
2211 * current DDS value.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002212 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01002213static int hdspm_get_system_sample_rate(struct hdspm *hdspm)
2214{
Adrian Knoth3f7bf912013-03-10 00:37:21 +01002215 unsigned int rate;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002216
Adrian Knoth3f7bf912013-03-10 00:37:21 +01002217 rate = hdspm_get_pll_freq(hdspm);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002218
Adrian Knotha97bda72012-05-30 14:23:18 +02002219 if (rate > 207000) {
Adrian Knoth21a164d2012-10-19 17:42:23 +02002220 /* Unreasonable high sample rate as seen on PCI MADI cards. */
2221 if (0 == hdspm_system_clock_mode(hdspm)) {
2222 /* master mode, return internal sample rate */
2223 rate = hdspm->system_sample_rate;
2224 } else {
2225 /* slave mode, return external sample rate */
2226 rate = hdspm_external_sample_rate(hdspm);
Takashi Iwaic1099c32016-02-29 14:32:42 +01002227 if (!rate)
2228 rate = hdspm->system_sample_rate;
Adrian Knoth21a164d2012-10-19 17:42:23 +02002229 }
Adrian Knotha97bda72012-05-30 14:23:18 +02002230 }
2231
Adrian Knoth0dca1792011-01-26 19:32:14 +01002232 return rate;
2233}
2234
2235
Takashi Iwai763f3562005-06-03 11:25:34 +02002236#define HDSPM_SYSTEM_SAMPLE_RATE(xname, xindex) \
Adrian Knothf27a64f2012-10-19 17:42:30 +02002237{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2238 .name = xname, \
2239 .index = xindex, \
2240 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2241 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2242 .info = snd_hdspm_info_system_sample_rate, \
2243 .put = snd_hdspm_put_system_sample_rate, \
2244 .get = snd_hdspm_get_system_sample_rate \
Takashi Iwai763f3562005-06-03 11:25:34 +02002245}
2246
Takashi Iwai98274f02005-11-17 14:52:34 +01002247static int snd_hdspm_info_system_sample_rate(struct snd_kcontrol *kcontrol,
2248 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002249{
2250 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2251 uinfo->count = 1;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002252 uinfo->value.integer.min = 27000;
2253 uinfo->value.integer.max = 207000;
2254 uinfo->value.integer.step = 1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002255 return 0;
2256}
2257
Adrian Knoth0dca1792011-01-26 19:32:14 +01002258
Takashi Iwai98274f02005-11-17 14:52:34 +01002259static int snd_hdspm_get_system_sample_rate(struct snd_kcontrol *kcontrol,
2260 struct snd_ctl_elem_value *
Takashi Iwai763f3562005-06-03 11:25:34 +02002261 ucontrol)
2262{
Takashi Iwai98274f02005-11-17 14:52:34 +01002263 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002264
Adrian Knoth0dca1792011-01-26 19:32:14 +01002265 ucontrol->value.integer.value[0] = hdspm_get_system_sample_rate(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02002266 return 0;
2267}
2268
Adrian Knoth41285a92012-10-19 17:42:22 +02002269static int snd_hdspm_put_system_sample_rate(struct snd_kcontrol *kcontrol,
2270 struct snd_ctl_elem_value *
2271 ucontrol)
2272{
2273 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwaic1099c32016-02-29 14:32:42 +01002274 int rate = ucontrol->value.integer.value[0];
Adrian Knoth41285a92012-10-19 17:42:22 +02002275
Takashi Iwaic1099c32016-02-29 14:32:42 +01002276 if (rate < 27000 || rate > 207000)
2277 return -EINVAL;
Takashi Iwai537e4812016-02-29 14:25:16 +01002278 hdspm_set_dds_value(hdspm, ucontrol->value.integer.value[0]);
Adrian Knoth41285a92012-10-19 17:42:22 +02002279 return 0;
2280}
2281
Adrian Knoth0dca1792011-01-26 19:32:14 +01002282
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002283/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002284 * Returns the WordClock sample rate class for the given card.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002285 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01002286static int hdspm_get_wc_sample_rate(struct hdspm *hdspm)
2287{
2288 int status;
2289
2290 switch (hdspm->io_type) {
2291 case RayDAT:
2292 case AIO:
2293 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2294 return (status >> 16) & 0xF;
2295 break;
Adrian Knotha57fea82013-07-05 11:28:11 +02002296 case AES32:
2297 status = hdspm_read(hdspm, HDSPM_statusRegister);
2298 return (status >> HDSPM_AES32_wcFreq_bit) & 0xF;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002299 default:
2300 break;
2301 }
2302
2303
2304 return 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002305}
2306
Adrian Knoth0dca1792011-01-26 19:32:14 +01002307
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002308/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002309 * Returns the TCO sample rate class for the given card.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002310 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01002311static int hdspm_get_tco_sample_rate(struct hdspm *hdspm)
2312{
2313 int status;
2314
2315 if (hdspm->tco) {
2316 switch (hdspm->io_type) {
2317 case RayDAT:
2318 case AIO:
2319 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2320 return (status >> 20) & 0xF;
2321 break;
Adrian Knoth051c44f2013-07-05 11:28:12 +02002322 case AES32:
2323 status = hdspm_read(hdspm, HDSPM_statusRegister);
2324 return (status >> 1) & 0xF;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002325 default:
2326 break;
2327 }
2328 }
2329
2330 return 0;
2331}
2332
2333
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002334/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002335 * Returns the SYNC_IN sample rate class for the given card.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002336 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01002337static int hdspm_get_sync_in_sample_rate(struct hdspm *hdspm)
2338{
2339 int status;
2340
2341 if (hdspm->tco) {
2342 switch (hdspm->io_type) {
2343 case RayDAT:
2344 case AIO:
2345 status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2346 return (status >> 12) & 0xF;
2347 break;
2348 default:
2349 break;
2350 }
2351 }
2352
2353 return 0;
2354}
2355
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002356/*
Adrian Knothd3c36ed2013-07-05 11:28:09 +02002357 * Returns the AES sample rate class for the given card.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002358 */
Adrian Knothd3c36ed2013-07-05 11:28:09 +02002359static int hdspm_get_aes_sample_rate(struct hdspm *hdspm, int index)
2360{
2361 int timecode;
2362
2363 switch (hdspm->io_type) {
2364 case AES32:
2365 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
2366 return (timecode >> (4*index)) & 0xF;
2367 break;
2368 default:
2369 break;
2370 }
2371 return 0;
2372}
Adrian Knoth0dca1792011-01-26 19:32:14 +01002373
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002374/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002375 * Returns the sample rate class for input source <idx> for
2376 * 'new style' cards like the AIO and RayDAT.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002377 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01002378static int hdspm_get_s1_sample_rate(struct hdspm *hdspm, unsigned int idx)
2379{
2380 int status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2381
2382 return (status >> (idx*4)) & 0xF;
2383}
2384
Adrian Knoth8cea5712013-07-05 11:27:59 +02002385#define ENUMERATED_CTL_INFO(info, texts) \
Adrian Knoth38816542013-07-05 11:28:20 +02002386 snd_ctl_enum_info(info, 1, ARRAY_SIZE(texts), texts)
Adrian Knoth8cea5712013-07-05 11:27:59 +02002387
Adrian Knoth0dca1792011-01-26 19:32:14 +01002388
Adrian Knoth23361422013-07-05 11:28:17 +02002389/* Helper function to query the external sample rate and return the
2390 * corresponding enum to be returned to userspace.
2391 */
2392static int hdspm_external_rate_to_enum(struct hdspm *hdspm)
2393{
2394 int rate = hdspm_external_sample_rate(hdspm);
2395 int i, selected_rate = 0;
2396 for (i = 1; i < 10; i++)
2397 if (HDSPM_bit2freq(i) == rate) {
2398 selected_rate = i;
2399 break;
2400 }
2401 return selected_rate;
2402}
2403
Adrian Knoth0dca1792011-01-26 19:32:14 +01002404
2405#define HDSPM_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
2406{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2407 .name = xname, \
2408 .private_value = xindex, \
2409 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2410 .info = snd_hdspm_info_autosync_sample_rate, \
2411 .get = snd_hdspm_get_autosync_sample_rate \
2412}
2413
2414
Takashi Iwai98274f02005-11-17 14:52:34 +01002415static int snd_hdspm_info_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2416 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002417{
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01002418 ENUMERATED_CTL_INFO(uinfo, texts_freq);
Takashi Iwai763f3562005-06-03 11:25:34 +02002419 return 0;
2420}
2421
Adrian Knoth0dca1792011-01-26 19:32:14 +01002422
Takashi Iwai98274f02005-11-17 14:52:34 +01002423static int snd_hdspm_get_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2424 struct snd_ctl_elem_value *
Takashi Iwai763f3562005-06-03 11:25:34 +02002425 ucontrol)
2426{
Takashi Iwai98274f02005-11-17 14:52:34 +01002427 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002428
Adrian Knoth0dca1792011-01-26 19:32:14 +01002429 switch (hdspm->io_type) {
2430 case RayDAT:
2431 switch (kcontrol->private_value) {
2432 case 0:
2433 ucontrol->value.enumerated.item[0] =
2434 hdspm_get_wc_sample_rate(hdspm);
2435 break;
2436 case 7:
2437 ucontrol->value.enumerated.item[0] =
2438 hdspm_get_tco_sample_rate(hdspm);
2439 break;
2440 case 8:
2441 ucontrol->value.enumerated.item[0] =
2442 hdspm_get_sync_in_sample_rate(hdspm);
2443 break;
2444 default:
2445 ucontrol->value.enumerated.item[0] =
2446 hdspm_get_s1_sample_rate(hdspm,
2447 kcontrol->private_value-1);
2448 }
Adrian Knothd681dea2012-10-19 17:42:25 +02002449 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002450
Adrian Knoth0dca1792011-01-26 19:32:14 +01002451 case AIO:
2452 switch (kcontrol->private_value) {
2453 case 0: /* WC */
2454 ucontrol->value.enumerated.item[0] =
2455 hdspm_get_wc_sample_rate(hdspm);
2456 break;
2457 case 4: /* TCO */
2458 ucontrol->value.enumerated.item[0] =
2459 hdspm_get_tco_sample_rate(hdspm);
2460 break;
2461 case 5: /* SYNC_IN */
2462 ucontrol->value.enumerated.item[0] =
2463 hdspm_get_sync_in_sample_rate(hdspm);
2464 break;
2465 default:
2466 ucontrol->value.enumerated.item[0] =
2467 hdspm_get_s1_sample_rate(hdspm,
Adrian Knoth1cb7dbf2013-07-05 11:28:03 +02002468 kcontrol->private_value-1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002469 }
Adrian Knothd681dea2012-10-19 17:42:25 +02002470 break;
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01002471
2472 case AES32:
2473
2474 switch (kcontrol->private_value) {
2475 case 0: /* WC */
2476 ucontrol->value.enumerated.item[0] =
2477 hdspm_get_wc_sample_rate(hdspm);
2478 break;
2479 case 9: /* TCO */
2480 ucontrol->value.enumerated.item[0] =
2481 hdspm_get_tco_sample_rate(hdspm);
2482 break;
2483 case 10: /* SYNC_IN */
2484 ucontrol->value.enumerated.item[0] =
2485 hdspm_get_sync_in_sample_rate(hdspm);
2486 break;
Adrian Knoth2d63ec32013-07-05 11:28:18 +02002487 case 11: /* External Rate */
2488 ucontrol->value.enumerated.item[0] =
2489 hdspm_external_rate_to_enum(hdspm);
2490 break;
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01002491 default: /* AES1 to AES8 */
2492 ucontrol->value.enumerated.item[0] =
Adrian Knoth2d63ec32013-07-05 11:28:18 +02002493 hdspm_get_aes_sample_rate(hdspm,
2494 kcontrol->private_value -
2495 HDSPM_AES32_AUTOSYNC_FROM_AES1);
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01002496 break;
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01002497 }
Adrian Knothd681dea2012-10-19 17:42:25 +02002498 break;
Adrian Knothb8812c52012-10-19 17:42:26 +02002499
2500 case MADI:
2501 case MADIface:
Adrian Knoth23361422013-07-05 11:28:17 +02002502 ucontrol->value.enumerated.item[0] =
2503 hdspm_external_rate_to_enum(hdspm);
Adrian Knothb8812c52012-10-19 17:42:26 +02002504 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002505 default:
Adrian Knoth0dca1792011-01-26 19:32:14 +01002506 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002507 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002508
Takashi Iwai763f3562005-06-03 11:25:34 +02002509 return 0;
2510}
2511
Adrian Knoth0dca1792011-01-26 19:32:14 +01002512
Takashi Iwai763f3562005-06-03 11:25:34 +02002513#define HDSPM_SYSTEM_CLOCK_MODE(xname, xindex) \
Adrian Knoth0dca1792011-01-26 19:32:14 +01002514{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2515 .name = xname, \
2516 .index = xindex, \
2517 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2518 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2519 .info = snd_hdspm_info_system_clock_mode, \
2520 .get = snd_hdspm_get_system_clock_mode, \
2521 .put = snd_hdspm_put_system_clock_mode, \
Takashi Iwai763f3562005-06-03 11:25:34 +02002522}
2523
2524
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002525/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002526 * Returns the system clock mode for the given card.
2527 * @returns 0 - master, 1 - slave
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002528 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01002529static int hdspm_system_clock_mode(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002530{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002531 switch (hdspm->io_type) {
2532 case AIO:
2533 case RayDAT:
2534 if (hdspm->settings_register & HDSPM_c0Master)
2535 return 0;
2536 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002537
Adrian Knoth0dca1792011-01-26 19:32:14 +01002538 default:
2539 if (hdspm->control_register & HDSPM_ClockModeMaster)
2540 return 0;
2541 }
2542
Takashi Iwai763f3562005-06-03 11:25:34 +02002543 return 1;
2544}
2545
Adrian Knoth0dca1792011-01-26 19:32:14 +01002546
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002547/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002548 * Sets the system clock mode.
2549 * @param mode 0 - master, 1 - slave
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002550 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01002551static void hdspm_set_system_clock_mode(struct hdspm *hdspm, int mode)
2552{
Adrian Knoth34be7eb2013-07-05 11:27:56 +02002553 hdspm_set_toggle_setting(hdspm,
2554 (hdspm_is_raydat_or_aio(hdspm)) ?
2555 HDSPM_c0Master : HDSPM_ClockModeMaster,
2556 (0 == mode));
Adrian Knoth0dca1792011-01-26 19:32:14 +01002557}
2558
2559
Takashi Iwai98274f02005-11-17 14:52:34 +01002560static int snd_hdspm_info_system_clock_mode(struct snd_kcontrol *kcontrol,
2561 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002562{
Adrian Knoth38816542013-07-05 11:28:20 +02002563 static const char *const texts[] = { "Master", "AutoSync" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01002564 ENUMERATED_CTL_INFO(uinfo, texts);
Takashi Iwai763f3562005-06-03 11:25:34 +02002565 return 0;
2566}
2567
Takashi Iwai98274f02005-11-17 14:52:34 +01002568static int snd_hdspm_get_system_clock_mode(struct snd_kcontrol *kcontrol,
2569 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002570{
Takashi Iwai98274f02005-11-17 14:52:34 +01002571 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002572
Adrian Knoth0dca1792011-01-26 19:32:14 +01002573 ucontrol->value.enumerated.item[0] = hdspm_system_clock_mode(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02002574 return 0;
2575}
2576
Adrian Knoth0dca1792011-01-26 19:32:14 +01002577static int snd_hdspm_put_system_clock_mode(struct snd_kcontrol *kcontrol,
2578 struct snd_ctl_elem_value *ucontrol)
2579{
2580 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2581 int val;
2582
2583 if (!snd_hdspm_use_is_exclusive(hdspm))
2584 return -EBUSY;
2585
2586 val = ucontrol->value.enumerated.item[0];
2587 if (val < 0)
2588 val = 0;
2589 else if (val > 1)
2590 val = 1;
2591
2592 hdspm_set_system_clock_mode(hdspm, val);
2593
2594 return 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002595}
2596
Adrian Knoth0dca1792011-01-26 19:32:14 +01002597
2598#define HDSPM_INTERNAL_CLOCK(xname, xindex) \
2599{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2600 .name = xname, \
2601 .index = xindex, \
2602 .info = snd_hdspm_info_clock_source, \
2603 .get = snd_hdspm_get_clock_source, \
2604 .put = snd_hdspm_put_clock_source \
2605}
2606
2607
Takashi Iwai98274f02005-11-17 14:52:34 +01002608static int hdspm_clock_source(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002609{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002610 switch (hdspm->system_sample_rate) {
2611 case 32000: return 0;
2612 case 44100: return 1;
2613 case 48000: return 2;
2614 case 64000: return 3;
2615 case 88200: return 4;
2616 case 96000: return 5;
2617 case 128000: return 6;
2618 case 176400: return 7;
2619 case 192000: return 8;
Takashi Iwai763f3562005-06-03 11:25:34 +02002620 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002621
2622 return -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002623}
2624
Takashi Iwai98274f02005-11-17 14:52:34 +01002625static int hdspm_set_clock_source(struct hdspm * hdspm, int mode)
Takashi Iwai763f3562005-06-03 11:25:34 +02002626{
2627 int rate;
2628 switch (mode) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01002629 case 0:
2630 rate = 32000; break;
2631 case 1:
2632 rate = 44100; break;
2633 case 2:
2634 rate = 48000; break;
2635 case 3:
2636 rate = 64000; break;
2637 case 4:
2638 rate = 88200; break;
2639 case 5:
2640 rate = 96000; break;
2641 case 6:
2642 rate = 128000; break;
2643 case 7:
2644 rate = 176400; break;
2645 case 8:
2646 rate = 192000; break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002647 default:
Adrian Knoth0dca1792011-01-26 19:32:14 +01002648 rate = 48000;
Takashi Iwai763f3562005-06-03 11:25:34 +02002649 }
Takashi Iwai763f3562005-06-03 11:25:34 +02002650 hdspm_set_rate(hdspm, rate, 1);
2651 return 0;
2652}
2653
Takashi Iwai98274f02005-11-17 14:52:34 +01002654static int snd_hdspm_info_clock_source(struct snd_kcontrol *kcontrol,
2655 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002656{
Takashi Iwaic69a6372014-10-20 18:19:41 +02002657 return snd_ctl_enum_info(uinfo, 1, 9, texts_freq + 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02002658}
2659
Takashi Iwai98274f02005-11-17 14:52:34 +01002660static int snd_hdspm_get_clock_source(struct snd_kcontrol *kcontrol,
2661 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002662{
Takashi Iwai98274f02005-11-17 14:52:34 +01002663 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002664
2665 ucontrol->value.enumerated.item[0] = hdspm_clock_source(hdspm);
2666 return 0;
2667}
2668
Takashi Iwai98274f02005-11-17 14:52:34 +01002669static int snd_hdspm_put_clock_source(struct snd_kcontrol *kcontrol,
2670 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002671{
Takashi Iwai98274f02005-11-17 14:52:34 +01002672 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002673 int change;
2674 int val;
2675
2676 if (!snd_hdspm_use_is_exclusive(hdspm))
2677 return -EBUSY;
2678 val = ucontrol->value.enumerated.item[0];
2679 if (val < 0)
2680 val = 0;
Remy Bruno65345992007-08-31 12:21:08 +02002681 if (val > 9)
2682 val = 9;
Takashi Iwai763f3562005-06-03 11:25:34 +02002683 spin_lock_irq(&hdspm->lock);
2684 if (val != hdspm_clock_source(hdspm))
2685 change = (hdspm_set_clock_source(hdspm, val) == 0) ? 1 : 0;
2686 else
2687 change = 0;
2688 spin_unlock_irq(&hdspm->lock);
2689 return change;
2690}
2691
Adrian Knoth0dca1792011-01-26 19:32:14 +01002692
Takashi Iwai763f3562005-06-03 11:25:34 +02002693#define HDSPM_PREF_SYNC_REF(xname, xindex) \
Adrian Knothf27a64f2012-10-19 17:42:30 +02002694{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
Adrian Knoth0dca1792011-01-26 19:32:14 +01002695 .name = xname, \
2696 .index = xindex, \
2697 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2698 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2699 .info = snd_hdspm_info_pref_sync_ref, \
2700 .get = snd_hdspm_get_pref_sync_ref, \
2701 .put = snd_hdspm_put_pref_sync_ref \
Takashi Iwai763f3562005-06-03 11:25:34 +02002702}
2703
Adrian Knoth0dca1792011-01-26 19:32:14 +01002704
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002705/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002706 * Returns the current preferred sync reference setting.
2707 * The semantics of the return value are depending on the
2708 * card, please see the comments for clarification.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002709 */
Takashi Iwai98274f02005-11-17 14:52:34 +01002710static int hdspm_pref_sync_ref(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02002711{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002712 switch (hdspm->io_type) {
2713 case AES32:
Remy Bruno3cee5a62006-10-16 12:46:32 +02002714 switch (hdspm->control_register & HDSPM_SyncRefMask) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01002715 case 0: return 0; /* WC */
2716 case HDSPM_SyncRef0: return 1; /* AES 1 */
2717 case HDSPM_SyncRef1: return 2; /* AES 2 */
2718 case HDSPM_SyncRef1+HDSPM_SyncRef0: return 3; /* AES 3 */
2719 case HDSPM_SyncRef2: return 4; /* AES 4 */
2720 case HDSPM_SyncRef2+HDSPM_SyncRef0: return 5; /* AES 5 */
2721 case HDSPM_SyncRef2+HDSPM_SyncRef1: return 6; /* AES 6 */
2722 case HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0:
2723 return 7; /* AES 7 */
2724 case HDSPM_SyncRef3: return 8; /* AES 8 */
2725 case HDSPM_SyncRef3+HDSPM_SyncRef0: return 9; /* TCO */
Remy Bruno3cee5a62006-10-16 12:46:32 +02002726 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002727 break;
2728
2729 case MADI:
2730 case MADIface:
2731 if (hdspm->tco) {
2732 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2733 case 0: return 0; /* WC */
2734 case HDSPM_SyncRef0: return 1; /* MADI */
2735 case HDSPM_SyncRef1: return 2; /* TCO */
2736 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2737 return 3; /* SYNC_IN */
2738 }
2739 } else {
2740 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2741 case 0: return 0; /* WC */
2742 case HDSPM_SyncRef0: return 1; /* MADI */
2743 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2744 return 2; /* SYNC_IN */
2745 }
Remy Bruno3cee5a62006-10-16 12:46:32 +02002746 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002747 break;
2748
2749 case RayDAT:
2750 if (hdspm->tco) {
2751 switch ((hdspm->settings_register &
2752 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2753 case 0: return 0; /* WC */
2754 case 3: return 1; /* ADAT 1 */
2755 case 4: return 2; /* ADAT 2 */
2756 case 5: return 3; /* ADAT 3 */
2757 case 6: return 4; /* ADAT 4 */
2758 case 1: return 5; /* AES */
2759 case 2: return 6; /* SPDIF */
2760 case 9: return 7; /* TCO */
2761 case 10: return 8; /* SYNC_IN */
2762 }
2763 } else {
2764 switch ((hdspm->settings_register &
2765 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2766 case 0: return 0; /* WC */
2767 case 3: return 1; /* ADAT 1 */
2768 case 4: return 2; /* ADAT 2 */
2769 case 5: return 3; /* ADAT 3 */
2770 case 6: return 4; /* ADAT 4 */
2771 case 1: return 5; /* AES */
2772 case 2: return 6; /* SPDIF */
2773 case 10: return 7; /* SYNC_IN */
2774 }
2775 }
2776
2777 break;
2778
2779 case AIO:
2780 if (hdspm->tco) {
2781 switch ((hdspm->settings_register &
2782 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2783 case 0: return 0; /* WC */
2784 case 3: return 1; /* ADAT */
2785 case 1: return 2; /* AES */
2786 case 2: return 3; /* SPDIF */
2787 case 9: return 4; /* TCO */
2788 case 10: return 5; /* SYNC_IN */
2789 }
2790 } else {
2791 switch ((hdspm->settings_register &
2792 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2793 case 0: return 0; /* WC */
2794 case 3: return 1; /* ADAT */
2795 case 1: return 2; /* AES */
2796 case 2: return 3; /* SPDIF */
2797 case 10: return 4; /* SYNC_IN */
2798 }
2799 }
2800
2801 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002802 }
2803
Adrian Knoth0dca1792011-01-26 19:32:14 +01002804 return -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002805}
2806
Adrian Knoth0dca1792011-01-26 19:32:14 +01002807
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002808/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01002809 * Set the preferred sync reference to <pref>. The semantics
2810 * of <pref> are depending on the card type, see the comments
2811 * for clarification.
Takashi Iwaiddcecf62014-11-10 17:24:26 +01002812 */
Takashi Iwai98274f02005-11-17 14:52:34 +01002813static int hdspm_set_pref_sync_ref(struct hdspm * hdspm, int pref)
Takashi Iwai763f3562005-06-03 11:25:34 +02002814{
Adrian Knoth0dca1792011-01-26 19:32:14 +01002815 int p = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02002816
Adrian Knoth0dca1792011-01-26 19:32:14 +01002817 switch (hdspm->io_type) {
2818 case AES32:
2819 hdspm->control_register &= ~HDSPM_SyncRefMask;
Remy Bruno3cee5a62006-10-16 12:46:32 +02002820 switch (pref) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01002821 case 0: /* WC */
Remy Bruno3cee5a62006-10-16 12:46:32 +02002822 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01002823 case 1: /* AES 1 */
2824 hdspm->control_register |= HDSPM_SyncRef0;
2825 break;
2826 case 2: /* AES 2 */
2827 hdspm->control_register |= HDSPM_SyncRef1;
2828 break;
2829 case 3: /* AES 3 */
2830 hdspm->control_register |=
2831 HDSPM_SyncRef1+HDSPM_SyncRef0;
2832 break;
2833 case 4: /* AES 4 */
2834 hdspm->control_register |= HDSPM_SyncRef2;
2835 break;
2836 case 5: /* AES 5 */
2837 hdspm->control_register |=
2838 HDSPM_SyncRef2+HDSPM_SyncRef0;
2839 break;
2840 case 6: /* AES 6 */
2841 hdspm->control_register |=
2842 HDSPM_SyncRef2+HDSPM_SyncRef1;
2843 break;
2844 case 7: /* AES 7 */
2845 hdspm->control_register |=
2846 HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0;
2847 break;
2848 case 8: /* AES 8 */
2849 hdspm->control_register |= HDSPM_SyncRef3;
2850 break;
2851 case 9: /* TCO */
2852 hdspm->control_register |=
2853 HDSPM_SyncRef3+HDSPM_SyncRef0;
Remy Bruno3cee5a62006-10-16 12:46:32 +02002854 break;
2855 default:
2856 return -1;
2857 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002858
2859 break;
2860
2861 case MADI:
2862 case MADIface:
2863 hdspm->control_register &= ~HDSPM_SyncRefMask;
2864 if (hdspm->tco) {
2865 switch (pref) {
2866 case 0: /* WC */
2867 break;
2868 case 1: /* MADI */
2869 hdspm->control_register |= HDSPM_SyncRef0;
2870 break;
2871 case 2: /* TCO */
2872 hdspm->control_register |= HDSPM_SyncRef1;
2873 break;
2874 case 3: /* SYNC_IN */
2875 hdspm->control_register |=
2876 HDSPM_SyncRef0+HDSPM_SyncRef1;
2877 break;
2878 default:
2879 return -1;
2880 }
2881 } else {
2882 switch (pref) {
2883 case 0: /* WC */
2884 break;
2885 case 1: /* MADI */
2886 hdspm->control_register |= HDSPM_SyncRef0;
2887 break;
2888 case 2: /* SYNC_IN */
2889 hdspm->control_register |=
2890 HDSPM_SyncRef0+HDSPM_SyncRef1;
2891 break;
2892 default:
2893 return -1;
2894 }
2895 }
2896
2897 break;
2898
2899 case RayDAT:
2900 if (hdspm->tco) {
2901 switch (pref) {
2902 case 0: p = 0; break; /* WC */
2903 case 1: p = 3; break; /* ADAT 1 */
2904 case 2: p = 4; break; /* ADAT 2 */
2905 case 3: p = 5; break; /* ADAT 3 */
2906 case 4: p = 6; break; /* ADAT 4 */
2907 case 5: p = 1; break; /* AES */
2908 case 6: p = 2; break; /* SPDIF */
2909 case 7: p = 9; break; /* TCO */
2910 case 8: p = 10; break; /* SYNC_IN */
2911 default: return -1;
2912 }
2913 } else {
2914 switch (pref) {
2915 case 0: p = 0; break; /* WC */
2916 case 1: p = 3; break; /* ADAT 1 */
2917 case 2: p = 4; break; /* ADAT 2 */
2918 case 3: p = 5; break; /* ADAT 3 */
2919 case 4: p = 6; break; /* ADAT 4 */
2920 case 5: p = 1; break; /* AES */
2921 case 6: p = 2; break; /* SPDIF */
2922 case 7: p = 10; break; /* SYNC_IN */
2923 default: return -1;
2924 }
2925 }
2926 break;
2927
2928 case AIO:
2929 if (hdspm->tco) {
2930 switch (pref) {
2931 case 0: p = 0; break; /* WC */
2932 case 1: p = 3; break; /* ADAT */
2933 case 2: p = 1; break; /* AES */
2934 case 3: p = 2; break; /* SPDIF */
2935 case 4: p = 9; break; /* TCO */
2936 case 5: p = 10; break; /* SYNC_IN */
2937 default: return -1;
2938 }
2939 } else {
2940 switch (pref) {
2941 case 0: p = 0; break; /* WC */
2942 case 1: p = 3; break; /* ADAT */
2943 case 2: p = 1; break; /* AES */
2944 case 3: p = 2; break; /* SPDIF */
2945 case 4: p = 10; break; /* SYNC_IN */
2946 default: return -1;
2947 }
2948 }
2949 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02002950 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01002951
2952 switch (hdspm->io_type) {
2953 case RayDAT:
2954 case AIO:
2955 hdspm->settings_register &= ~HDSPM_c0_SyncRefMask;
2956 hdspm->settings_register |= HDSPM_c0_SyncRef0 * p;
2957 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
2958 break;
2959
2960 case MADI:
2961 case MADIface:
2962 case AES32:
2963 hdspm_write(hdspm, HDSPM_controlRegister,
2964 hdspm->control_register);
2965 }
2966
Takashi Iwai763f3562005-06-03 11:25:34 +02002967 return 0;
2968}
2969
Adrian Knoth0dca1792011-01-26 19:32:14 +01002970
Takashi Iwai98274f02005-11-17 14:52:34 +01002971static int snd_hdspm_info_pref_sync_ref(struct snd_kcontrol *kcontrol,
2972 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02002973{
Remy Bruno3cee5a62006-10-16 12:46:32 +02002974 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02002975
Adrian Knotheb0d4db2013-07-05 11:28:21 +02002976 snd_ctl_enum_info(uinfo, 1, hdspm->texts_autosync_items, hdspm->texts_autosync);
Remy Bruno3cee5a62006-10-16 12:46:32 +02002977
Takashi Iwai763f3562005-06-03 11:25:34 +02002978 return 0;
2979}
2980
Takashi Iwai98274f02005-11-17 14:52:34 +01002981static int snd_hdspm_get_pref_sync_ref(struct snd_kcontrol *kcontrol,
2982 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002983{
Takashi Iwai98274f02005-11-17 14:52:34 +01002984 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002985 int psf = hdspm_pref_sync_ref(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02002986
Adrian Knoth0dca1792011-01-26 19:32:14 +01002987 if (psf >= 0) {
2988 ucontrol->value.enumerated.item[0] = psf;
2989 return 0;
2990 }
2991
2992 return -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02002993}
2994
Takashi Iwai98274f02005-11-17 14:52:34 +01002995static int snd_hdspm_put_pref_sync_ref(struct snd_kcontrol *kcontrol,
2996 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02002997{
Takashi Iwai98274f02005-11-17 14:52:34 +01002998 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Adrian Knoth0dca1792011-01-26 19:32:14 +01002999 int val, change = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02003000
3001 if (!snd_hdspm_use_is_exclusive(hdspm))
3002 return -EBUSY;
3003
Adrian Knoth0dca1792011-01-26 19:32:14 +01003004 val = ucontrol->value.enumerated.item[0];
3005
3006 if (val < 0)
3007 val = 0;
3008 else if (val >= hdspm->texts_autosync_items)
3009 val = hdspm->texts_autosync_items-1;
Takashi Iwai763f3562005-06-03 11:25:34 +02003010
3011 spin_lock_irq(&hdspm->lock);
Adrian Knoth0dca1792011-01-26 19:32:14 +01003012 if (val != hdspm_pref_sync_ref(hdspm))
3013 change = (0 == hdspm_set_pref_sync_ref(hdspm, val)) ? 1 : 0;
3014
Takashi Iwai763f3562005-06-03 11:25:34 +02003015 spin_unlock_irq(&hdspm->lock);
3016 return change;
3017}
3018
Adrian Knoth0dca1792011-01-26 19:32:14 +01003019
Takashi Iwai763f3562005-06-03 11:25:34 +02003020#define HDSPM_AUTOSYNC_REF(xname, xindex) \
Adrian Knothf27a64f2012-10-19 17:42:30 +02003021{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3022 .name = xname, \
3023 .index = xindex, \
3024 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
3025 .info = snd_hdspm_info_autosync_ref, \
3026 .get = snd_hdspm_get_autosync_ref, \
Takashi Iwai763f3562005-06-03 11:25:34 +02003027}
3028
Adrian Knoth0dca1792011-01-26 19:32:14 +01003029static int hdspm_autosync_ref(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003030{
Adrian Knoth2d60fc72013-07-05 11:28:15 +02003031 /* This looks at the autosync selected sync reference */
Adrian Knoth0dca1792011-01-26 19:32:14 +01003032 if (AES32 == hdspm->io_type) {
Takashi Iwai763f3562005-06-03 11:25:34 +02003033
Adrian Knoth2d60fc72013-07-05 11:28:15 +02003034 unsigned int status = hdspm_read(hdspm, HDSPM_statusRegister);
3035 unsigned int syncref = (status >> HDSPM_AES32_syncref_bit) & 0xF;
3036 if ((syncref >= HDSPM_AES32_AUTOSYNC_FROM_WORD) &&
3037 (syncref <= HDSPM_AES32_AUTOSYNC_FROM_SYNC_IN)) {
3038 return syncref;
3039 }
3040 return HDSPM_AES32_AUTOSYNC_FROM_NONE;
3041
3042 } else if (MADI == hdspm->io_type) {
3043
3044 unsigned int status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003045 switch (status2 & HDSPM_SelSyncRefMask) {
3046 case HDSPM_SelSyncRef_WORD:
3047 return HDSPM_AUTOSYNC_FROM_WORD;
3048 case HDSPM_SelSyncRef_MADI:
3049 return HDSPM_AUTOSYNC_FROM_MADI;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003050 case HDSPM_SelSyncRef_TCO:
3051 return HDSPM_AUTOSYNC_FROM_TCO;
3052 case HDSPM_SelSyncRef_SyncIn:
3053 return HDSPM_AUTOSYNC_FROM_SYNC_IN;
Remy Bruno3cee5a62006-10-16 12:46:32 +02003054 case HDSPM_SelSyncRef_NVALID:
3055 return HDSPM_AUTOSYNC_FROM_NONE;
3056 default:
Adrian Knothe71b95a2013-07-05 11:28:06 +02003057 return HDSPM_AUTOSYNC_FROM_NONE;
Remy Bruno3cee5a62006-10-16 12:46:32 +02003058 }
Takashi Iwai763f3562005-06-03 11:25:34 +02003059
Takashi Iwai763f3562005-06-03 11:25:34 +02003060 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01003061 return 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02003062}
3063
Adrian Knoth0dca1792011-01-26 19:32:14 +01003064
Takashi Iwai98274f02005-11-17 14:52:34 +01003065static int snd_hdspm_info_autosync_ref(struct snd_kcontrol *kcontrol,
3066 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003067{
Remy Bruno3cee5a62006-10-16 12:46:32 +02003068 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003069
Adrian Knoth0dca1792011-01-26 19:32:14 +01003070 if (AES32 == hdspm->io_type) {
Adrian Knoth04659f92013-07-05 11:28:22 +02003071 static const char *const texts[] = { "WordClock", "AES1", "AES2", "AES3",
Adrian Knothdb2d1a92013-07-05 11:28:08 +02003072 "AES4", "AES5", "AES6", "AES7", "AES8", "TCO", "Sync In", "None"};
Remy Bruno3cee5a62006-10-16 12:46:32 +02003073
Adrian Knoth04659f92013-07-05 11:28:22 +02003074 ENUMERATED_CTL_INFO(uinfo, texts);
Adrian Knoth0dca1792011-01-26 19:32:14 +01003075 } else if (MADI == hdspm->io_type) {
Adrian Knoth04659f92013-07-05 11:28:22 +02003076 static const char *const texts[] = {"Word Clock", "MADI", "TCO",
Adrian Knoth0dca1792011-01-26 19:32:14 +01003077 "Sync In", "None" };
Remy Bruno3cee5a62006-10-16 12:46:32 +02003078
Adrian Knoth04659f92013-07-05 11:28:22 +02003079 ENUMERATED_CTL_INFO(uinfo, texts);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003080 }
Takashi Iwai763f3562005-06-03 11:25:34 +02003081 return 0;
3082}
3083
Takashi Iwai98274f02005-11-17 14:52:34 +01003084static int snd_hdspm_get_autosync_ref(struct snd_kcontrol *kcontrol,
3085 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003086{
Takashi Iwai98274f02005-11-17 14:52:34 +01003087 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003088
Remy Bruno65345992007-08-31 12:21:08 +02003089 ucontrol->value.enumerated.item[0] = hdspm_autosync_ref(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02003090 return 0;
3091}
3092
Adrian Knothf99c7882013-03-10 00:37:26 +01003093
3094
3095#define HDSPM_TCO_VIDEO_INPUT_FORMAT(xname, xindex) \
3096{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3097 .name = xname, \
3098 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
3099 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3100 .info = snd_hdspm_info_tco_video_input_format, \
3101 .get = snd_hdspm_get_tco_video_input_format, \
3102}
3103
3104static int snd_hdspm_info_tco_video_input_format(struct snd_kcontrol *kcontrol,
3105 struct snd_ctl_elem_info *uinfo)
3106{
Adrian Knoth38816542013-07-05 11:28:20 +02003107 static const char *const texts[] = {"No video", "NTSC", "PAL"};
Adrian Knothf99c7882013-03-10 00:37:26 +01003108 ENUMERATED_CTL_INFO(uinfo, texts);
3109 return 0;
3110}
3111
3112static int snd_hdspm_get_tco_video_input_format(struct snd_kcontrol *kcontrol,
3113 struct snd_ctl_elem_value *ucontrol)
3114{
3115 u32 status;
3116 int ret = 0;
3117
3118 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3119 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3120 switch (status & (HDSPM_TCO1_Video_Input_Format_NTSC |
3121 HDSPM_TCO1_Video_Input_Format_PAL)) {
3122 case HDSPM_TCO1_Video_Input_Format_NTSC:
3123 /* ntsc */
3124 ret = 1;
3125 break;
3126 case HDSPM_TCO1_Video_Input_Format_PAL:
3127 /* pal */
3128 ret = 2;
3129 break;
3130 default:
3131 /* no video */
3132 ret = 0;
3133 break;
3134 }
3135 ucontrol->value.enumerated.item[0] = ret;
3136 return 0;
3137}
3138
3139
3140
3141#define HDSPM_TCO_LTC_FRAMES(xname, xindex) \
3142{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3143 .name = xname, \
3144 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
3145 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3146 .info = snd_hdspm_info_tco_ltc_frames, \
3147 .get = snd_hdspm_get_tco_ltc_frames, \
3148}
3149
3150static int snd_hdspm_info_tco_ltc_frames(struct snd_kcontrol *kcontrol,
3151 struct snd_ctl_elem_info *uinfo)
3152{
Adrian Knoth38816542013-07-05 11:28:20 +02003153 static const char *const texts[] = {"No lock", "24 fps", "25 fps", "29.97 fps",
Adrian Knothf99c7882013-03-10 00:37:26 +01003154 "30 fps"};
3155 ENUMERATED_CTL_INFO(uinfo, texts);
3156 return 0;
3157}
3158
3159static int hdspm_tco_ltc_frames(struct hdspm *hdspm)
3160{
3161 u32 status;
3162 int ret = 0;
3163
3164 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3165 if (status & HDSPM_TCO1_LTC_Input_valid) {
3166 switch (status & (HDSPM_TCO1_LTC_Format_LSB |
3167 HDSPM_TCO1_LTC_Format_MSB)) {
3168 case 0:
3169 /* 24 fps */
Adrian Knoth1568b882013-08-19 17:20:31 +02003170 ret = fps_24;
Adrian Knothf99c7882013-03-10 00:37:26 +01003171 break;
3172 case HDSPM_TCO1_LTC_Format_LSB:
3173 /* 25 fps */
Adrian Knoth1568b882013-08-19 17:20:31 +02003174 ret = fps_25;
Adrian Knothf99c7882013-03-10 00:37:26 +01003175 break;
3176 case HDSPM_TCO1_LTC_Format_MSB:
Adrian Knoth1568b882013-08-19 17:20:31 +02003177 /* 29.97 fps */
3178 ret = fps_2997;
Adrian Knothf99c7882013-03-10 00:37:26 +01003179 break;
3180 default:
3181 /* 30 fps */
Adrian Knoth1568b882013-08-19 17:20:31 +02003182 ret = fps_30;
Adrian Knothf99c7882013-03-10 00:37:26 +01003183 break;
3184 }
3185 }
3186
3187 return ret;
3188}
3189
3190static int snd_hdspm_get_tco_ltc_frames(struct snd_kcontrol *kcontrol,
3191 struct snd_ctl_elem_value *ucontrol)
3192{
3193 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3194
3195 ucontrol->value.enumerated.item[0] = hdspm_tco_ltc_frames(hdspm);
3196 return 0;
3197}
3198
Adrian Knothbf0ff872012-12-03 14:55:49 +01003199#define HDSPM_TOGGLE_SETTING(xname, xindex) \
3200{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3201 .name = xname, \
3202 .private_value = xindex, \
3203 .info = snd_hdspm_info_toggle_setting, \
3204 .get = snd_hdspm_get_toggle_setting, \
3205 .put = snd_hdspm_put_toggle_setting \
3206}
3207
3208static int hdspm_toggle_setting(struct hdspm *hdspm, u32 regmask)
3209{
Adrian Knothce13f3f2013-07-05 11:27:55 +02003210 u32 reg;
3211
3212 if (hdspm_is_raydat_or_aio(hdspm))
3213 reg = hdspm->settings_register;
3214 else
3215 reg = hdspm->control_register;
3216
3217 return (reg & regmask) ? 1 : 0;
Adrian Knothbf0ff872012-12-03 14:55:49 +01003218}
3219
3220static int hdspm_set_toggle_setting(struct hdspm *hdspm, u32 regmask, int out)
3221{
Adrian Knothce13f3f2013-07-05 11:27:55 +02003222 u32 *reg;
3223 u32 target_reg;
3224
3225 if (hdspm_is_raydat_or_aio(hdspm)) {
3226 reg = &(hdspm->settings_register);
3227 target_reg = HDSPM_WR_SETTINGS;
3228 } else {
3229 reg = &(hdspm->control_register);
3230 target_reg = HDSPM_controlRegister;
3231 }
3232
Adrian Knothbf0ff872012-12-03 14:55:49 +01003233 if (out)
Adrian Knothce13f3f2013-07-05 11:27:55 +02003234 *reg |= regmask;
Adrian Knothbf0ff872012-12-03 14:55:49 +01003235 else
Adrian Knothce13f3f2013-07-05 11:27:55 +02003236 *reg &= ~regmask;
3237
3238 hdspm_write(hdspm, target_reg, *reg);
Adrian Knothbf0ff872012-12-03 14:55:49 +01003239
3240 return 0;
3241}
3242
3243#define snd_hdspm_info_toggle_setting snd_ctl_boolean_mono_info
3244
3245static int snd_hdspm_get_toggle_setting(struct snd_kcontrol *kcontrol,
3246 struct snd_ctl_elem_value *ucontrol)
3247{
3248 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3249 u32 regmask = kcontrol->private_value;
3250
3251 spin_lock_irq(&hdspm->lock);
3252 ucontrol->value.integer.value[0] = hdspm_toggle_setting(hdspm, regmask);
3253 spin_unlock_irq(&hdspm->lock);
3254 return 0;
3255}
3256
3257static int snd_hdspm_put_toggle_setting(struct snd_kcontrol *kcontrol,
3258 struct snd_ctl_elem_value *ucontrol)
3259{
3260 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3261 u32 regmask = kcontrol->private_value;
3262 int change;
3263 unsigned int val;
3264
3265 if (!snd_hdspm_use_is_exclusive(hdspm))
3266 return -EBUSY;
3267 val = ucontrol->value.integer.value[0] & 1;
3268 spin_lock_irq(&hdspm->lock);
3269 change = (int) val != hdspm_toggle_setting(hdspm, regmask);
3270 hdspm_set_toggle_setting(hdspm, regmask, val);
3271 spin_unlock_irq(&hdspm->lock);
3272 return change;
3273}
3274
Takashi Iwai763f3562005-06-03 11:25:34 +02003275#define HDSPM_INPUT_SELECT(xname, xindex) \
Adrian Knothf27a64f2012-10-19 17:42:30 +02003276{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3277 .name = xname, \
3278 .index = xindex, \
3279 .info = snd_hdspm_info_input_select, \
3280 .get = snd_hdspm_get_input_select, \
3281 .put = snd_hdspm_put_input_select \
Takashi Iwai763f3562005-06-03 11:25:34 +02003282}
3283
Takashi Iwai98274f02005-11-17 14:52:34 +01003284static int hdspm_input_select(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003285{
3286 return (hdspm->control_register & HDSPM_InputSelect0) ? 1 : 0;
3287}
3288
Takashi Iwai98274f02005-11-17 14:52:34 +01003289static int hdspm_set_input_select(struct hdspm * hdspm, int out)
Takashi Iwai763f3562005-06-03 11:25:34 +02003290{
3291 if (out)
3292 hdspm->control_register |= HDSPM_InputSelect0;
3293 else
3294 hdspm->control_register &= ~HDSPM_InputSelect0;
3295 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3296
3297 return 0;
3298}
3299
Takashi Iwai98274f02005-11-17 14:52:34 +01003300static int snd_hdspm_info_input_select(struct snd_kcontrol *kcontrol,
3301 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003302{
Adrian Knoth38816542013-07-05 11:28:20 +02003303 static const char *const texts[] = { "optical", "coaxial" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01003304 ENUMERATED_CTL_INFO(uinfo, texts);
Takashi Iwai763f3562005-06-03 11:25:34 +02003305 return 0;
3306}
3307
Takashi Iwai98274f02005-11-17 14:52:34 +01003308static int snd_hdspm_get_input_select(struct snd_kcontrol *kcontrol,
3309 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003310{
Takashi Iwai98274f02005-11-17 14:52:34 +01003311 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003312
3313 spin_lock_irq(&hdspm->lock);
3314 ucontrol->value.enumerated.item[0] = hdspm_input_select(hdspm);
3315 spin_unlock_irq(&hdspm->lock);
3316 return 0;
3317}
3318
Takashi Iwai98274f02005-11-17 14:52:34 +01003319static int snd_hdspm_put_input_select(struct snd_kcontrol *kcontrol,
3320 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003321{
Takashi Iwai98274f02005-11-17 14:52:34 +01003322 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003323 int change;
3324 unsigned int val;
3325
3326 if (!snd_hdspm_use_is_exclusive(hdspm))
3327 return -EBUSY;
3328 val = ucontrol->value.integer.value[0] & 1;
3329 spin_lock_irq(&hdspm->lock);
3330 change = (int) val != hdspm_input_select(hdspm);
3331 hdspm_set_input_select(hdspm, val);
3332 spin_unlock_irq(&hdspm->lock);
3333 return change;
3334}
3335
Adrian Knoth0dca1792011-01-26 19:32:14 +01003336
Remy Bruno3cee5a62006-10-16 12:46:32 +02003337#define HDSPM_DS_WIRE(xname, xindex) \
Adrian Knothf27a64f2012-10-19 17:42:30 +02003338{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3339 .name = xname, \
3340 .index = xindex, \
3341 .info = snd_hdspm_info_ds_wire, \
3342 .get = snd_hdspm_get_ds_wire, \
3343 .put = snd_hdspm_put_ds_wire \
Remy Bruno3cee5a62006-10-16 12:46:32 +02003344}
3345
3346static int hdspm_ds_wire(struct hdspm * hdspm)
3347{
3348 return (hdspm->control_register & HDSPM_DS_DoubleWire) ? 1 : 0;
3349}
3350
3351static int hdspm_set_ds_wire(struct hdspm * hdspm, int ds)
3352{
3353 if (ds)
3354 hdspm->control_register |= HDSPM_DS_DoubleWire;
3355 else
3356 hdspm->control_register &= ~HDSPM_DS_DoubleWire;
3357 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3358
3359 return 0;
3360}
3361
3362static int snd_hdspm_info_ds_wire(struct snd_kcontrol *kcontrol,
3363 struct snd_ctl_elem_info *uinfo)
3364{
Adrian Knoth38816542013-07-05 11:28:20 +02003365 static const char *const texts[] = { "Single", "Double" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01003366 ENUMERATED_CTL_INFO(uinfo, texts);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003367 return 0;
3368}
3369
3370static int snd_hdspm_get_ds_wire(struct snd_kcontrol *kcontrol,
3371 struct snd_ctl_elem_value *ucontrol)
3372{
3373 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3374
3375 spin_lock_irq(&hdspm->lock);
3376 ucontrol->value.enumerated.item[0] = hdspm_ds_wire(hdspm);
3377 spin_unlock_irq(&hdspm->lock);
3378 return 0;
3379}
3380
3381static int snd_hdspm_put_ds_wire(struct snd_kcontrol *kcontrol,
3382 struct snd_ctl_elem_value *ucontrol)
3383{
3384 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3385 int change;
3386 unsigned int val;
3387
3388 if (!snd_hdspm_use_is_exclusive(hdspm))
3389 return -EBUSY;
3390 val = ucontrol->value.integer.value[0] & 1;
3391 spin_lock_irq(&hdspm->lock);
3392 change = (int) val != hdspm_ds_wire(hdspm);
3393 hdspm_set_ds_wire(hdspm, val);
3394 spin_unlock_irq(&hdspm->lock);
3395 return change;
3396}
3397
Adrian Knoth0dca1792011-01-26 19:32:14 +01003398
Remy Bruno3cee5a62006-10-16 12:46:32 +02003399#define HDSPM_QS_WIRE(xname, xindex) \
Adrian Knothf27a64f2012-10-19 17:42:30 +02003400{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3401 .name = xname, \
3402 .index = xindex, \
3403 .info = snd_hdspm_info_qs_wire, \
3404 .get = snd_hdspm_get_qs_wire, \
3405 .put = snd_hdspm_put_qs_wire \
Remy Bruno3cee5a62006-10-16 12:46:32 +02003406}
3407
3408static int hdspm_qs_wire(struct hdspm * hdspm)
3409{
3410 if (hdspm->control_register & HDSPM_QS_DoubleWire)
3411 return 1;
3412 if (hdspm->control_register & HDSPM_QS_QuadWire)
3413 return 2;
3414 return 0;
3415}
3416
3417static int hdspm_set_qs_wire(struct hdspm * hdspm, int mode)
3418{
3419 hdspm->control_register &= ~(HDSPM_QS_DoubleWire | HDSPM_QS_QuadWire);
3420 switch (mode) {
3421 case 0:
3422 break;
3423 case 1:
3424 hdspm->control_register |= HDSPM_QS_DoubleWire;
3425 break;
3426 case 2:
3427 hdspm->control_register |= HDSPM_QS_QuadWire;
3428 break;
3429 }
3430 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3431
3432 return 0;
3433}
3434
3435static int snd_hdspm_info_qs_wire(struct snd_kcontrol *kcontrol,
3436 struct snd_ctl_elem_info *uinfo)
3437{
Adrian Knoth38816542013-07-05 11:28:20 +02003438 static const char *const texts[] = { "Single", "Double", "Quad" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01003439 ENUMERATED_CTL_INFO(uinfo, texts);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003440 return 0;
3441}
3442
3443static int snd_hdspm_get_qs_wire(struct snd_kcontrol *kcontrol,
3444 struct snd_ctl_elem_value *ucontrol)
3445{
3446 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3447
3448 spin_lock_irq(&hdspm->lock);
3449 ucontrol->value.enumerated.item[0] = hdspm_qs_wire(hdspm);
3450 spin_unlock_irq(&hdspm->lock);
3451 return 0;
3452}
3453
3454static int snd_hdspm_put_qs_wire(struct snd_kcontrol *kcontrol,
3455 struct snd_ctl_elem_value *ucontrol)
3456{
3457 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3458 int change;
3459 int val;
3460
3461 if (!snd_hdspm_use_is_exclusive(hdspm))
3462 return -EBUSY;
3463 val = ucontrol->value.integer.value[0];
3464 if (val < 0)
3465 val = 0;
3466 if (val > 2)
3467 val = 2;
3468 spin_lock_irq(&hdspm->lock);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02003469 change = val != hdspm_qs_wire(hdspm);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003470 hdspm_set_qs_wire(hdspm, val);
3471 spin_unlock_irq(&hdspm->lock);
3472 return change;
3473}
3474
Adrian Knothacf14762013-07-05 11:28:00 +02003475#define HDSPM_CONTROL_TRISTATE(xname, xindex) \
3476{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3477 .name = xname, \
3478 .private_value = xindex, \
3479 .info = snd_hdspm_info_tristate, \
3480 .get = snd_hdspm_get_tristate, \
3481 .put = snd_hdspm_put_tristate \
3482}
3483
3484static int hdspm_tristate(struct hdspm *hdspm, u32 regmask)
3485{
3486 u32 reg = hdspm->settings_register & (regmask * 3);
3487 return reg / regmask;
3488}
3489
3490static int hdspm_set_tristate(struct hdspm *hdspm, int mode, u32 regmask)
3491{
3492 hdspm->settings_register &= ~(regmask * 3);
3493 hdspm->settings_register |= (regmask * mode);
3494 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
3495
3496 return 0;
3497}
3498
3499static int snd_hdspm_info_tristate(struct snd_kcontrol *kcontrol,
3500 struct snd_ctl_elem_info *uinfo)
3501{
3502 u32 regmask = kcontrol->private_value;
3503
Adrian Knoth38816542013-07-05 11:28:20 +02003504 static const char *const texts_spdif[] = { "Optical", "Coaxial", "Internal" };
3505 static const char *const texts_levels[] = { "Hi Gain", "+4 dBu", "-10 dBV" };
Adrian Knothacf14762013-07-05 11:28:00 +02003506
3507 switch (regmask) {
3508 case HDSPM_c0_Input0:
3509 ENUMERATED_CTL_INFO(uinfo, texts_spdif);
3510 break;
3511 default:
3512 ENUMERATED_CTL_INFO(uinfo, texts_levels);
3513 break;
3514 }
3515 return 0;
3516}
3517
3518static int snd_hdspm_get_tristate(struct snd_kcontrol *kcontrol,
3519 struct snd_ctl_elem_value *ucontrol)
3520{
3521 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3522 u32 regmask = kcontrol->private_value;
3523
3524 spin_lock_irq(&hdspm->lock);
3525 ucontrol->value.enumerated.item[0] = hdspm_tristate(hdspm, regmask);
3526 spin_unlock_irq(&hdspm->lock);
3527 return 0;
3528}
3529
3530static int snd_hdspm_put_tristate(struct snd_kcontrol *kcontrol,
3531 struct snd_ctl_elem_value *ucontrol)
3532{
3533 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3534 u32 regmask = kcontrol->private_value;
3535 int change;
3536 int val;
3537
3538 if (!snd_hdspm_use_is_exclusive(hdspm))
3539 return -EBUSY;
3540 val = ucontrol->value.integer.value[0];
3541 if (val < 0)
3542 val = 0;
3543 if (val > 2)
3544 val = 2;
3545
3546 spin_lock_irq(&hdspm->lock);
3547 change = val != hdspm_tristate(hdspm, regmask);
3548 hdspm_set_tristate(hdspm, val, regmask);
3549 spin_unlock_irq(&hdspm->lock);
3550 return change;
3551}
3552
Adrian Knoth700d1ef2011-07-29 03:11:02 +02003553#define HDSPM_MADI_SPEEDMODE(xname, xindex) \
3554{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3555 .name = xname, \
3556 .index = xindex, \
3557 .info = snd_hdspm_info_madi_speedmode, \
3558 .get = snd_hdspm_get_madi_speedmode, \
3559 .put = snd_hdspm_put_madi_speedmode \
3560}
3561
3562static int hdspm_madi_speedmode(struct hdspm *hdspm)
3563{
3564 if (hdspm->control_register & HDSPM_QuadSpeed)
3565 return 2;
3566 if (hdspm->control_register & HDSPM_DoubleSpeed)
3567 return 1;
3568 return 0;
3569}
3570
3571static int hdspm_set_madi_speedmode(struct hdspm *hdspm, int mode)
3572{
3573 hdspm->control_register &= ~(HDSPM_DoubleSpeed | HDSPM_QuadSpeed);
3574 switch (mode) {
3575 case 0:
3576 break;
3577 case 1:
3578 hdspm->control_register |= HDSPM_DoubleSpeed;
3579 break;
3580 case 2:
3581 hdspm->control_register |= HDSPM_QuadSpeed;
3582 break;
3583 }
3584 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3585
3586 return 0;
3587}
3588
3589static int snd_hdspm_info_madi_speedmode(struct snd_kcontrol *kcontrol,
3590 struct snd_ctl_elem_info *uinfo)
3591{
Adrian Knoth38816542013-07-05 11:28:20 +02003592 static const char *const texts[] = { "Single", "Double", "Quad" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01003593 ENUMERATED_CTL_INFO(uinfo, texts);
Adrian Knoth700d1ef2011-07-29 03:11:02 +02003594 return 0;
3595}
3596
3597static int snd_hdspm_get_madi_speedmode(struct snd_kcontrol *kcontrol,
3598 struct snd_ctl_elem_value *ucontrol)
3599{
3600 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3601
3602 spin_lock_irq(&hdspm->lock);
3603 ucontrol->value.enumerated.item[0] = hdspm_madi_speedmode(hdspm);
3604 spin_unlock_irq(&hdspm->lock);
3605 return 0;
3606}
3607
3608static int snd_hdspm_put_madi_speedmode(struct snd_kcontrol *kcontrol,
3609 struct snd_ctl_elem_value *ucontrol)
3610{
3611 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3612 int change;
3613 int val;
3614
3615 if (!snd_hdspm_use_is_exclusive(hdspm))
3616 return -EBUSY;
3617 val = ucontrol->value.integer.value[0];
3618 if (val < 0)
3619 val = 0;
3620 if (val > 2)
3621 val = 2;
3622 spin_lock_irq(&hdspm->lock);
3623 change = val != hdspm_madi_speedmode(hdspm);
3624 hdspm_set_madi_speedmode(hdspm, val);
3625 spin_unlock_irq(&hdspm->lock);
3626 return change;
3627}
Takashi Iwai763f3562005-06-03 11:25:34 +02003628
3629#define HDSPM_MIXER(xname, xindex) \
Adrian Knothf27a64f2012-10-19 17:42:30 +02003630{ .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
3631 .name = xname, \
3632 .index = xindex, \
3633 .device = 0, \
3634 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
3635 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3636 .info = snd_hdspm_info_mixer, \
3637 .get = snd_hdspm_get_mixer, \
3638 .put = snd_hdspm_put_mixer \
Takashi Iwai763f3562005-06-03 11:25:34 +02003639}
3640
Takashi Iwai98274f02005-11-17 14:52:34 +01003641static int snd_hdspm_info_mixer(struct snd_kcontrol *kcontrol,
3642 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003643{
3644 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3645 uinfo->count = 3;
3646 uinfo->value.integer.min = 0;
3647 uinfo->value.integer.max = 65535;
3648 uinfo->value.integer.step = 1;
3649 return 0;
3650}
3651
Takashi Iwai98274f02005-11-17 14:52:34 +01003652static int snd_hdspm_get_mixer(struct snd_kcontrol *kcontrol,
3653 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003654{
Takashi Iwai98274f02005-11-17 14:52:34 +01003655 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003656 int source;
3657 int destination;
3658
3659 source = ucontrol->value.integer.value[0];
3660 if (source < 0)
3661 source = 0;
3662 else if (source >= 2 * HDSPM_MAX_CHANNELS)
3663 source = 2 * HDSPM_MAX_CHANNELS - 1;
3664
3665 destination = ucontrol->value.integer.value[1];
3666 if (destination < 0)
3667 destination = 0;
3668 else if (destination >= HDSPM_MAX_CHANNELS)
3669 destination = HDSPM_MAX_CHANNELS - 1;
3670
3671 spin_lock_irq(&hdspm->lock);
3672 if (source >= HDSPM_MAX_CHANNELS)
3673 ucontrol->value.integer.value[2] =
3674 hdspm_read_pb_gain(hdspm, destination,
3675 source - HDSPM_MAX_CHANNELS);
3676 else
3677 ucontrol->value.integer.value[2] =
3678 hdspm_read_in_gain(hdspm, destination, source);
3679
3680 spin_unlock_irq(&hdspm->lock);
3681
3682 return 0;
3683}
3684
Takashi Iwai98274f02005-11-17 14:52:34 +01003685static int snd_hdspm_put_mixer(struct snd_kcontrol *kcontrol,
3686 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003687{
Takashi Iwai98274f02005-11-17 14:52:34 +01003688 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003689 int change;
3690 int source;
3691 int destination;
3692 int gain;
3693
3694 if (!snd_hdspm_use_is_exclusive(hdspm))
3695 return -EBUSY;
3696
3697 source = ucontrol->value.integer.value[0];
3698 destination = ucontrol->value.integer.value[1];
3699
3700 if (source < 0 || source >= 2 * HDSPM_MAX_CHANNELS)
3701 return -1;
3702 if (destination < 0 || destination >= HDSPM_MAX_CHANNELS)
3703 return -1;
3704
3705 gain = ucontrol->value.integer.value[2];
3706
3707 spin_lock_irq(&hdspm->lock);
3708
3709 if (source >= HDSPM_MAX_CHANNELS)
3710 change = gain != hdspm_read_pb_gain(hdspm, destination,
3711 source -
3712 HDSPM_MAX_CHANNELS);
3713 else
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02003714 change = gain != hdspm_read_in_gain(hdspm, destination,
3715 source);
Takashi Iwai763f3562005-06-03 11:25:34 +02003716
3717 if (change) {
3718 if (source >= HDSPM_MAX_CHANNELS)
3719 hdspm_write_pb_gain(hdspm, destination,
3720 source - HDSPM_MAX_CHANNELS,
3721 gain);
3722 else
3723 hdspm_write_in_gain(hdspm, destination, source,
3724 gain);
3725 }
3726 spin_unlock_irq(&hdspm->lock);
3727
3728 return change;
3729}
3730
3731/* The simple mixer control(s) provide gain control for the
3732 basic 1:1 mappings of playback streams to output
Adrian Knoth0dca1792011-01-26 19:32:14 +01003733 streams.
Takashi Iwai763f3562005-06-03 11:25:34 +02003734*/
3735
3736#define HDSPM_PLAYBACK_MIXER \
Adrian Knothf27a64f2012-10-19 17:42:30 +02003737{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3738 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_WRITE | \
3739 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3740 .info = snd_hdspm_info_playback_mixer, \
3741 .get = snd_hdspm_get_playback_mixer, \
3742 .put = snd_hdspm_put_playback_mixer \
Takashi Iwai763f3562005-06-03 11:25:34 +02003743}
3744
Takashi Iwai98274f02005-11-17 14:52:34 +01003745static int snd_hdspm_info_playback_mixer(struct snd_kcontrol *kcontrol,
3746 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003747{
3748 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3749 uinfo->count = 1;
3750 uinfo->value.integer.min = 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003751 uinfo->value.integer.max = 64;
Takashi Iwai763f3562005-06-03 11:25:34 +02003752 uinfo->value.integer.step = 1;
3753 return 0;
3754}
3755
Takashi Iwai98274f02005-11-17 14:52:34 +01003756static int snd_hdspm_get_playback_mixer(struct snd_kcontrol *kcontrol,
3757 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003758{
Takashi Iwai98274f02005-11-17 14:52:34 +01003759 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003760 int channel;
Takashi Iwai763f3562005-06-03 11:25:34 +02003761
3762 channel = ucontrol->id.index - 1;
3763
Takashi Iwaida3cec32008-08-08 17:12:14 +02003764 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3765 return -EINVAL;
Takashi Iwai763f3562005-06-03 11:25:34 +02003766
Takashi Iwai763f3562005-06-03 11:25:34 +02003767 spin_lock_irq(&hdspm->lock);
3768 ucontrol->value.integer.value[0] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01003769 (hdspm_read_pb_gain(hdspm, channel, channel)*64)/UNITY_GAIN;
Takashi Iwai763f3562005-06-03 11:25:34 +02003770 spin_unlock_irq(&hdspm->lock);
3771
Takashi Iwai763f3562005-06-03 11:25:34 +02003772 return 0;
3773}
3774
Takashi Iwai98274f02005-11-17 14:52:34 +01003775static int snd_hdspm_put_playback_mixer(struct snd_kcontrol *kcontrol,
3776 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02003777{
Takashi Iwai98274f02005-11-17 14:52:34 +01003778 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02003779 int change;
3780 int channel;
Takashi Iwai763f3562005-06-03 11:25:34 +02003781 int gain;
3782
3783 if (!snd_hdspm_use_is_exclusive(hdspm))
3784 return -EBUSY;
3785
3786 channel = ucontrol->id.index - 1;
3787
Takashi Iwaida3cec32008-08-08 17:12:14 +02003788 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3789 return -EINVAL;
Takashi Iwai763f3562005-06-03 11:25:34 +02003790
Adrian Knoth0dca1792011-01-26 19:32:14 +01003791 gain = ucontrol->value.integer.value[0]*UNITY_GAIN/64;
Takashi Iwai763f3562005-06-03 11:25:34 +02003792
3793 spin_lock_irq(&hdspm->lock);
3794 change =
Adrian Knoth0dca1792011-01-26 19:32:14 +01003795 gain != hdspm_read_pb_gain(hdspm, channel,
3796 channel);
Takashi Iwai763f3562005-06-03 11:25:34 +02003797 if (change)
Adrian Knoth0dca1792011-01-26 19:32:14 +01003798 hdspm_write_pb_gain(hdspm, channel, channel,
Takashi Iwai763f3562005-06-03 11:25:34 +02003799 gain);
3800 spin_unlock_irq(&hdspm->lock);
3801 return change;
3802}
3803
Adrian Knoth0dca1792011-01-26 19:32:14 +01003804#define HDSPM_SYNC_CHECK(xname, xindex) \
3805{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3806 .name = xname, \
3807 .private_value = xindex, \
3808 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3809 .info = snd_hdspm_info_sync_check, \
3810 .get = snd_hdspm_get_sync_check \
Takashi Iwai763f3562005-06-03 11:25:34 +02003811}
3812
Adrian Knoth34542212013-03-10 00:37:25 +01003813#define HDSPM_TCO_LOCK_CHECK(xname, xindex) \
3814{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3815 .name = xname, \
3816 .private_value = xindex, \
3817 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3818 .info = snd_hdspm_tco_info_lock_check, \
3819 .get = snd_hdspm_get_sync_check \
3820}
3821
3822
Adrian Knoth0dca1792011-01-26 19:32:14 +01003823
Takashi Iwai98274f02005-11-17 14:52:34 +01003824static int snd_hdspm_info_sync_check(struct snd_kcontrol *kcontrol,
3825 struct snd_ctl_elem_info *uinfo)
Takashi Iwai763f3562005-06-03 11:25:34 +02003826{
Adrian Knoth38816542013-07-05 11:28:20 +02003827 static const char *const texts[] = { "No Lock", "Lock", "Sync", "N/A" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01003828 ENUMERATED_CTL_INFO(uinfo, texts);
Takashi Iwai763f3562005-06-03 11:25:34 +02003829 return 0;
3830}
3831
Adrian Knoth34542212013-03-10 00:37:25 +01003832static int snd_hdspm_tco_info_lock_check(struct snd_kcontrol *kcontrol,
3833 struct snd_ctl_elem_info *uinfo)
3834{
Adrian Knoth38816542013-07-05 11:28:20 +02003835 static const char *const texts[] = { "No Lock", "Lock" };
Adrian Knoth34542212013-03-10 00:37:25 +01003836 ENUMERATED_CTL_INFO(uinfo, texts);
3837 return 0;
3838}
3839
Adrian Knoth0dca1792011-01-26 19:32:14 +01003840static int hdspm_wc_sync_check(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003841{
Adrian Knoth0dca1792011-01-26 19:32:14 +01003842 int status, status2;
3843
3844 switch (hdspm->io_type) {
3845 case AES32:
3846 status = hdspm_read(hdspm, HDSPM_statusRegister);
Andre Schramm56bde0f2013-01-09 14:40:18 +01003847 if (status & HDSPM_AES32_wcLock) {
3848 if (status & HDSPM_AES32_wcSync)
3849 return 2;
3850 else
3851 return 1;
3852 }
Remy Bruno3cee5a62006-10-16 12:46:32 +02003853 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003854 break;
3855
3856 case MADI:
3857 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Remy Bruno3cee5a62006-10-16 12:46:32 +02003858 if (status2 & HDSPM_wcLock) {
3859 if (status2 & HDSPM_wcSync)
3860 return 2;
3861 else
3862 return 1;
3863 }
3864 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003865 break;
3866
3867 case RayDAT:
3868 case AIO:
3869 status = hdspm_read(hdspm, HDSPM_statusRegister);
3870
3871 if (status & 0x2000000)
3872 return 2;
3873 else if (status & 0x1000000)
3874 return 1;
3875 return 0;
3876
3877 break;
3878
3879 case MADIface:
3880 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02003881 }
Takashi Iwai763f3562005-06-03 11:25:34 +02003882
Takashi Iwai763f3562005-06-03 11:25:34 +02003883
Adrian Knoth0dca1792011-01-26 19:32:14 +01003884 return 3;
Takashi Iwai763f3562005-06-03 11:25:34 +02003885}
3886
3887
Adrian Knoth0dca1792011-01-26 19:32:14 +01003888static int hdspm_madi_sync_check(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02003889{
3890 int status = hdspm_read(hdspm, HDSPM_statusRegister);
3891 if (status & HDSPM_madiLock) {
3892 if (status & HDSPM_madiSync)
3893 return 2;
3894 else
3895 return 1;
3896 }
3897 return 0;
3898}
3899
Adrian Knoth0dca1792011-01-26 19:32:14 +01003900
3901static int hdspm_s1_sync_check(struct hdspm *hdspm, int idx)
3902{
3903 int status, lock, sync;
3904
3905 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
3906
3907 lock = (status & (0x1<<idx)) ? 1 : 0;
3908 sync = (status & (0x100<<idx)) ? 1 : 0;
3909
3910 if (lock && sync)
3911 return 2;
3912 else if (lock)
3913 return 1;
3914 return 0;
3915}
3916
3917
3918static int hdspm_sync_in_sync_check(struct hdspm *hdspm)
3919{
3920 int status, lock = 0, sync = 0;
3921
3922 switch (hdspm->io_type) {
3923 case RayDAT:
3924 case AIO:
3925 status = hdspm_read(hdspm, HDSPM_RD_STATUS_3);
3926 lock = (status & 0x400) ? 1 : 0;
3927 sync = (status & 0x800) ? 1 : 0;
3928 break;
3929
3930 case MADI:
Adrian Knoth2e0452f2012-10-19 17:42:27 +02003931 status = hdspm_read(hdspm, HDSPM_statusRegister);
3932 lock = (status & HDSPM_syncInLock) ? 1 : 0;
3933 sync = (status & HDSPM_syncInSync) ? 1 : 0;
3934 break;
3935
Adrian Knoth0dca1792011-01-26 19:32:14 +01003936 case AES32:
3937 status = hdspm_read(hdspm, HDSPM_statusRegister2);
Adrian Knoth9a215f42012-10-19 17:42:28 +02003938 lock = (status & 0x100000) ? 1 : 0;
3939 sync = (status & 0x200000) ? 1 : 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003940 break;
3941
3942 case MADIface:
3943 break;
3944 }
3945
3946 if (lock && sync)
3947 return 2;
3948 else if (lock)
3949 return 1;
3950
3951 return 0;
3952}
3953
3954static int hdspm_aes_sync_check(struct hdspm *hdspm, int idx)
3955{
3956 int status2, lock, sync;
3957 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3958
3959 lock = (status2 & (0x0080 >> idx)) ? 1 : 0;
3960 sync = (status2 & (0x8000 >> idx)) ? 1 : 0;
3961
3962 if (sync)
3963 return 2;
3964 else if (lock)
3965 return 1;
3966 return 0;
3967}
3968
Adrian Knoth34542212013-03-10 00:37:25 +01003969static int hdspm_tco_input_check(struct hdspm *hdspm, u32 mask)
3970{
3971 u32 status;
3972 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3973
3974 return (status & mask) ? 1 : 0;
3975}
3976
Adrian Knoth0dca1792011-01-26 19:32:14 +01003977
3978static int hdspm_tco_sync_check(struct hdspm *hdspm)
3979{
3980 int status;
3981
3982 if (hdspm->tco) {
3983 switch (hdspm->io_type) {
3984 case MADI:
Adrian Knothb0bf5502013-07-05 11:28:05 +02003985 status = hdspm_read(hdspm, HDSPM_statusRegister);
3986 if (status & HDSPM_tcoLockMadi) {
3987 if (status & HDSPM_tcoSync)
3988 return 2;
3989 else
3990 return 1;
3991 }
3992 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01003993 case AES32:
3994 status = hdspm_read(hdspm, HDSPM_statusRegister);
Adrian Knothb0bf5502013-07-05 11:28:05 +02003995 if (status & HDSPM_tcoLockAes) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01003996 if (status & HDSPM_tcoSync)
3997 return 2;
3998 else
3999 return 1;
4000 }
4001 return 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004002 case RayDAT:
4003 case AIO:
4004 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
4005
4006 if (status & 0x8000000)
4007 return 2; /* Sync */
4008 if (status & 0x4000000)
4009 return 1; /* Lock */
4010 return 0; /* No signal */
Adrian Knoth0dca1792011-01-26 19:32:14 +01004011
4012 default:
4013 break;
4014 }
4015 }
4016
4017 return 3; /* N/A */
4018}
4019
4020
4021static int snd_hdspm_get_sync_check(struct snd_kcontrol *kcontrol,
4022 struct snd_ctl_elem_value *ucontrol)
4023{
4024 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4025 int val = -1;
4026
4027 switch (hdspm->io_type) {
4028 case RayDAT:
4029 switch (kcontrol->private_value) {
4030 case 0: /* WC */
4031 val = hdspm_wc_sync_check(hdspm); break;
4032 case 7: /* TCO */
4033 val = hdspm_tco_sync_check(hdspm); break;
4034 case 8: /* SYNC IN */
4035 val = hdspm_sync_in_sync_check(hdspm); break;
4036 default:
Adrian Knothd1a3c982012-11-07 18:00:09 +01004037 val = hdspm_s1_sync_check(hdspm,
4038 kcontrol->private_value-1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004039 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02004040 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004041
4042 case AIO:
4043 switch (kcontrol->private_value) {
4044 case 0: /* WC */
4045 val = hdspm_wc_sync_check(hdspm); break;
4046 case 4: /* TCO */
4047 val = hdspm_tco_sync_check(hdspm); break;
4048 case 5: /* SYNC IN */
4049 val = hdspm_sync_in_sync_check(hdspm); break;
4050 default:
Adrian Knoth1cb7dbf2013-07-05 11:28:03 +02004051 val = hdspm_s1_sync_check(hdspm,
4052 kcontrol->private_value-1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004053 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02004054 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004055
4056 case MADI:
4057 switch (kcontrol->private_value) {
4058 case 0: /* WC */
4059 val = hdspm_wc_sync_check(hdspm); break;
4060 case 1: /* MADI */
4061 val = hdspm_madi_sync_check(hdspm); break;
4062 case 2: /* TCO */
4063 val = hdspm_tco_sync_check(hdspm); break;
4064 case 3: /* SYNC_IN */
4065 val = hdspm_sync_in_sync_check(hdspm); break;
4066 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02004067 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004068
4069 case MADIface:
4070 val = hdspm_madi_sync_check(hdspm); /* MADI */
4071 break;
4072
4073 case AES32:
4074 switch (kcontrol->private_value) {
4075 case 0: /* WC */
4076 val = hdspm_wc_sync_check(hdspm); break;
4077 case 9: /* TCO */
4078 val = hdspm_tco_sync_check(hdspm); break;
4079 case 10 /* SYNC IN */:
4080 val = hdspm_sync_in_sync_check(hdspm); break;
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01004081 default: /* AES1 to AES8 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01004082 val = hdspm_aes_sync_check(hdspm,
Adrian Knoth7c4a95b2011-02-23 11:43:13 +01004083 kcontrol->private_value-1);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004084 }
Adrian Knothfba30fd2012-10-19 17:42:24 +02004085 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004086
4087 }
4088
Adrian Knoth34542212013-03-10 00:37:25 +01004089 if (hdspm->tco) {
4090 switch (kcontrol->private_value) {
4091 case 11:
4092 /* Check TCO for lock state of its current input */
4093 val = hdspm_tco_input_check(hdspm, HDSPM_TCO1_TCO_lock);
4094 break;
4095 case 12:
4096 /* Check TCO for valid time code on LTC input. */
4097 val = hdspm_tco_input_check(hdspm,
4098 HDSPM_TCO1_LTC_Input_valid);
4099 break;
4100 default:
4101 break;
4102 }
4103 }
4104
Adrian Knoth0dca1792011-01-26 19:32:14 +01004105 if (-1 == val)
4106 val = 3;
4107
4108 ucontrol->value.enumerated.item[0] = val;
4109 return 0;
4110}
4111
4112
4113
Takashi Iwaiddcecf62014-11-10 17:24:26 +01004114/*
Adrian Knoth0dca1792011-01-26 19:32:14 +01004115 * TCO controls
Takashi Iwaiddcecf62014-11-10 17:24:26 +01004116 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01004117static void hdspm_tco_write(struct hdspm *hdspm)
4118{
4119 unsigned int tc[4] = { 0, 0, 0, 0};
4120
4121 switch (hdspm->tco->input) {
4122 case 0:
4123 tc[2] |= HDSPM_TCO2_set_input_MSB;
4124 break;
4125 case 1:
4126 tc[2] |= HDSPM_TCO2_set_input_LSB;
4127 break;
4128 default:
4129 break;
4130 }
4131
4132 switch (hdspm->tco->framerate) {
4133 case 1:
4134 tc[1] |= HDSPM_TCO1_LTC_Format_LSB;
4135 break;
4136 case 2:
4137 tc[1] |= HDSPM_TCO1_LTC_Format_MSB;
4138 break;
4139 case 3:
4140 tc[1] |= HDSPM_TCO1_LTC_Format_MSB +
4141 HDSPM_TCO1_set_drop_frame_flag;
4142 break;
4143 case 4:
4144 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
4145 HDSPM_TCO1_LTC_Format_MSB;
4146 break;
4147 case 5:
4148 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
4149 HDSPM_TCO1_LTC_Format_MSB +
4150 HDSPM_TCO1_set_drop_frame_flag;
4151 break;
4152 default:
4153 break;
4154 }
4155
4156 switch (hdspm->tco->wordclock) {
4157 case 1:
4158 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_LSB;
4159 break;
4160 case 2:
4161 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_MSB;
4162 break;
4163 default:
4164 break;
4165 }
4166
4167 switch (hdspm->tco->samplerate) {
4168 case 1:
4169 tc[2] |= HDSPM_TCO2_set_freq;
4170 break;
4171 case 2:
4172 tc[2] |= HDSPM_TCO2_set_freq_from_app;
4173 break;
4174 default:
4175 break;
4176 }
4177
4178 switch (hdspm->tco->pull) {
4179 case 1:
4180 tc[2] |= HDSPM_TCO2_set_pull_up;
4181 break;
4182 case 2:
4183 tc[2] |= HDSPM_TCO2_set_pull_down;
4184 break;
4185 case 3:
4186 tc[2] |= HDSPM_TCO2_set_pull_up + HDSPM_TCO2_set_01_4;
4187 break;
4188 case 4:
4189 tc[2] |= HDSPM_TCO2_set_pull_down + HDSPM_TCO2_set_01_4;
4190 break;
4191 default:
4192 break;
4193 }
4194
4195 if (1 == hdspm->tco->term) {
4196 tc[2] |= HDSPM_TCO2_set_term_75R;
4197 }
4198
4199 hdspm_write(hdspm, HDSPM_WR_TCO, tc[0]);
4200 hdspm_write(hdspm, HDSPM_WR_TCO+4, tc[1]);
4201 hdspm_write(hdspm, HDSPM_WR_TCO+8, tc[2]);
4202 hdspm_write(hdspm, HDSPM_WR_TCO+12, tc[3]);
4203}
4204
4205
4206#define HDSPM_TCO_SAMPLE_RATE(xname, xindex) \
4207{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4208 .name = xname, \
4209 .index = xindex, \
4210 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4211 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4212 .info = snd_hdspm_info_tco_sample_rate, \
4213 .get = snd_hdspm_get_tco_sample_rate, \
4214 .put = snd_hdspm_put_tco_sample_rate \
4215}
4216
4217static int snd_hdspm_info_tco_sample_rate(struct snd_kcontrol *kcontrol,
4218 struct snd_ctl_elem_info *uinfo)
4219{
Martin Dausel69358fc2013-07-05 11:28:23 +02004220 /* TODO freq from app could be supported here, see tco->samplerate */
Adrian Knoth38816542013-07-05 11:28:20 +02004221 static const char *const texts[] = { "44.1 kHz", "48 kHz" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01004222 ENUMERATED_CTL_INFO(uinfo, texts);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004223 return 0;
4224}
4225
4226static int snd_hdspm_get_tco_sample_rate(struct snd_kcontrol *kcontrol,
4227 struct snd_ctl_elem_value *ucontrol)
Takashi Iwai763f3562005-06-03 11:25:34 +02004228{
Takashi Iwai98274f02005-11-17 14:52:34 +01004229 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
Takashi Iwai763f3562005-06-03 11:25:34 +02004230
Adrian Knoth0dca1792011-01-26 19:32:14 +01004231 ucontrol->value.enumerated.item[0] = hdspm->tco->samplerate;
4232
Takashi Iwai763f3562005-06-03 11:25:34 +02004233 return 0;
4234}
4235
Adrian Knoth0dca1792011-01-26 19:32:14 +01004236static int snd_hdspm_put_tco_sample_rate(struct snd_kcontrol *kcontrol,
4237 struct snd_ctl_elem_value *ucontrol)
Remy Bruno3cee5a62006-10-16 12:46:32 +02004238{
Adrian Knoth0dca1792011-01-26 19:32:14 +01004239 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4240
4241 if (hdspm->tco->samplerate != ucontrol->value.enumerated.item[0]) {
4242 hdspm->tco->samplerate = ucontrol->value.enumerated.item[0];
4243
4244 hdspm_tco_write(hdspm);
4245
4246 return 1;
Remy Bruno3cee5a62006-10-16 12:46:32 +02004247 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01004248
Remy Bruno3cee5a62006-10-16 12:46:32 +02004249 return 0;
4250}
4251
Adrian Knoth0dca1792011-01-26 19:32:14 +01004252
4253#define HDSPM_TCO_PULL(xname, xindex) \
4254{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4255 .name = xname, \
4256 .index = xindex, \
4257 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4258 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4259 .info = snd_hdspm_info_tco_pull, \
4260 .get = snd_hdspm_get_tco_pull, \
4261 .put = snd_hdspm_put_tco_pull \
4262}
4263
4264static int snd_hdspm_info_tco_pull(struct snd_kcontrol *kcontrol,
4265 struct snd_ctl_elem_info *uinfo)
4266{
Adrian Knoth38816542013-07-05 11:28:20 +02004267 static const char *const texts[] = { "0", "+ 0.1 %", "- 0.1 %",
4268 "+ 4 %", "- 4 %" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01004269 ENUMERATED_CTL_INFO(uinfo, texts);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004270 return 0;
4271}
4272
4273static int snd_hdspm_get_tco_pull(struct snd_kcontrol *kcontrol,
4274 struct snd_ctl_elem_value *ucontrol)
4275{
4276 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4277
4278 ucontrol->value.enumerated.item[0] = hdspm->tco->pull;
4279
4280 return 0;
4281}
4282
4283static int snd_hdspm_put_tco_pull(struct snd_kcontrol *kcontrol,
4284 struct snd_ctl_elem_value *ucontrol)
4285{
4286 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4287
4288 if (hdspm->tco->pull != ucontrol->value.enumerated.item[0]) {
4289 hdspm->tco->pull = ucontrol->value.enumerated.item[0];
4290
4291 hdspm_tco_write(hdspm);
4292
4293 return 1;
4294 }
4295
4296 return 0;
4297}
4298
4299#define HDSPM_TCO_WCK_CONVERSION(xname, xindex) \
4300{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4301 .name = xname, \
4302 .index = xindex, \
4303 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4304 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4305 .info = snd_hdspm_info_tco_wck_conversion, \
4306 .get = snd_hdspm_get_tco_wck_conversion, \
4307 .put = snd_hdspm_put_tco_wck_conversion \
4308}
4309
4310static int snd_hdspm_info_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4311 struct snd_ctl_elem_info *uinfo)
4312{
Adrian Knoth38816542013-07-05 11:28:20 +02004313 static const char *const texts[] = { "1:1", "44.1 -> 48", "48 -> 44.1" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01004314 ENUMERATED_CTL_INFO(uinfo, texts);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004315 return 0;
4316}
4317
4318static int snd_hdspm_get_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4319 struct snd_ctl_elem_value *ucontrol)
4320{
4321 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4322
4323 ucontrol->value.enumerated.item[0] = hdspm->tco->wordclock;
4324
4325 return 0;
4326}
4327
4328static int snd_hdspm_put_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4329 struct snd_ctl_elem_value *ucontrol)
4330{
4331 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4332
4333 if (hdspm->tco->wordclock != ucontrol->value.enumerated.item[0]) {
4334 hdspm->tco->wordclock = ucontrol->value.enumerated.item[0];
4335
4336 hdspm_tco_write(hdspm);
4337
4338 return 1;
4339 }
4340
4341 return 0;
4342}
4343
4344
4345#define HDSPM_TCO_FRAME_RATE(xname, xindex) \
4346{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4347 .name = xname, \
4348 .index = xindex, \
4349 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4350 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4351 .info = snd_hdspm_info_tco_frame_rate, \
4352 .get = snd_hdspm_get_tco_frame_rate, \
4353 .put = snd_hdspm_put_tco_frame_rate \
4354}
4355
4356static int snd_hdspm_info_tco_frame_rate(struct snd_kcontrol *kcontrol,
4357 struct snd_ctl_elem_info *uinfo)
4358{
Adrian Knoth38816542013-07-05 11:28:20 +02004359 static const char *const texts[] = { "24 fps", "25 fps", "29.97fps",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004360 "29.97 dfps", "30 fps", "30 dfps" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01004361 ENUMERATED_CTL_INFO(uinfo, texts);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004362 return 0;
4363}
4364
4365static int snd_hdspm_get_tco_frame_rate(struct snd_kcontrol *kcontrol,
Remy Bruno3cee5a62006-10-16 12:46:32 +02004366 struct snd_ctl_elem_value *ucontrol)
4367{
Remy Bruno3cee5a62006-10-16 12:46:32 +02004368 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4369
Adrian Knoth0dca1792011-01-26 19:32:14 +01004370 ucontrol->value.enumerated.item[0] = hdspm->tco->framerate;
Remy Bruno3cee5a62006-10-16 12:46:32 +02004371
Remy Bruno3cee5a62006-10-16 12:46:32 +02004372 return 0;
4373}
Takashi Iwai763f3562005-06-03 11:25:34 +02004374
Adrian Knoth0dca1792011-01-26 19:32:14 +01004375static int snd_hdspm_put_tco_frame_rate(struct snd_kcontrol *kcontrol,
4376 struct snd_ctl_elem_value *ucontrol)
4377{
4378 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4379
4380 if (hdspm->tco->framerate != ucontrol->value.enumerated.item[0]) {
4381 hdspm->tco->framerate = ucontrol->value.enumerated.item[0];
4382
4383 hdspm_tco_write(hdspm);
4384
4385 return 1;
4386 }
4387
4388 return 0;
4389}
4390
4391
4392#define HDSPM_TCO_SYNC_SOURCE(xname, xindex) \
4393{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4394 .name = xname, \
4395 .index = xindex, \
4396 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4397 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4398 .info = snd_hdspm_info_tco_sync_source, \
4399 .get = snd_hdspm_get_tco_sync_source, \
4400 .put = snd_hdspm_put_tco_sync_source \
4401}
4402
4403static int snd_hdspm_info_tco_sync_source(struct snd_kcontrol *kcontrol,
4404 struct snd_ctl_elem_info *uinfo)
4405{
Adrian Knoth38816542013-07-05 11:28:20 +02004406 static const char *const texts[] = { "LTC", "Video", "WCK" };
Adrian Knothe5b7b1f2013-03-10 00:37:24 +01004407 ENUMERATED_CTL_INFO(uinfo, texts);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004408 return 0;
4409}
4410
4411static int snd_hdspm_get_tco_sync_source(struct snd_kcontrol *kcontrol,
4412 struct snd_ctl_elem_value *ucontrol)
4413{
4414 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4415
4416 ucontrol->value.enumerated.item[0] = hdspm->tco->input;
4417
4418 return 0;
4419}
4420
4421static int snd_hdspm_put_tco_sync_source(struct snd_kcontrol *kcontrol,
4422 struct snd_ctl_elem_value *ucontrol)
4423{
4424 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4425
4426 if (hdspm->tco->input != ucontrol->value.enumerated.item[0]) {
4427 hdspm->tco->input = ucontrol->value.enumerated.item[0];
4428
4429 hdspm_tco_write(hdspm);
4430
4431 return 1;
4432 }
4433
4434 return 0;
4435}
4436
4437
4438#define HDSPM_TCO_WORD_TERM(xname, xindex) \
4439{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4440 .name = xname, \
4441 .index = xindex, \
4442 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4443 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4444 .info = snd_hdspm_info_tco_word_term, \
4445 .get = snd_hdspm_get_tco_word_term, \
4446 .put = snd_hdspm_put_tco_word_term \
4447}
4448
4449static int snd_hdspm_info_tco_word_term(struct snd_kcontrol *kcontrol,
4450 struct snd_ctl_elem_info *uinfo)
4451{
4452 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
4453 uinfo->count = 1;
4454 uinfo->value.integer.min = 0;
4455 uinfo->value.integer.max = 1;
4456
4457 return 0;
4458}
4459
4460
4461static int snd_hdspm_get_tco_word_term(struct snd_kcontrol *kcontrol,
4462 struct snd_ctl_elem_value *ucontrol)
4463{
4464 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4465
Takashi Iwai537e4812016-02-29 14:25:16 +01004466 ucontrol->value.integer.value[0] = hdspm->tco->term;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004467
4468 return 0;
4469}
4470
4471
4472static int snd_hdspm_put_tco_word_term(struct snd_kcontrol *kcontrol,
4473 struct snd_ctl_elem_value *ucontrol)
4474{
4475 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4476
Takashi Iwai537e4812016-02-29 14:25:16 +01004477 if (hdspm->tco->term != ucontrol->value.integer.value[0]) {
4478 hdspm->tco->term = ucontrol->value.integer.value[0];
Adrian Knoth0dca1792011-01-26 19:32:14 +01004479
4480 hdspm_tco_write(hdspm);
4481
4482 return 1;
4483 }
4484
4485 return 0;
4486}
4487
4488
4489
Takashi Iwai763f3562005-06-03 11:25:34 +02004490
Remy Bruno3cee5a62006-10-16 12:46:32 +02004491static struct snd_kcontrol_new snd_hdspm_controls_madi[] = {
Takashi Iwai763f3562005-06-03 11:25:34 +02004492 HDSPM_MIXER("Mixer", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004493 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
Takashi Iwai763f3562005-06-03 11:25:34 +02004494 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4495 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4496 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4497 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
Adrian Knothb8812c52012-10-19 17:42:26 +02004498 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004499 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4500 HDSPM_SYNC_CHECK("MADI SyncCheck", 1),
Adrian Knoth930f4ff2012-10-19 17:42:29 +02004501 HDSPM_SYNC_CHECK("TCO SyncCheck", 2),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004502 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 3),
Adrian Knothc9e16682012-12-03 14:55:50 +01004503 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4504 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
Adrian Knoth696be0f2013-03-10 00:37:23 +01004505 HDSPM_TOGGLE_SETTING("Disable 96K frames", HDSPM_SMUX),
Adrian Knothc9e16682012-12-03 14:55:50 +01004506 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4507 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
Adrian Knoth700d1ef2011-07-29 03:11:02 +02004508 HDSPM_INPUT_SELECT("Input Select", 0),
4509 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
Adrian Knoth0dca1792011-01-26 19:32:14 +01004510};
4511
4512
4513static struct snd_kcontrol_new snd_hdspm_controls_madiface[] = {
4514 HDSPM_MIXER("Mixer", 0),
4515 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4516 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4517 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4518 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4519 HDSPM_SYNC_CHECK("MADI SyncCheck", 0),
Adrian Knothc9e16682012-12-03 14:55:50 +01004520 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
4521 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4522 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
Adrian Knoth700d1ef2011-07-29 03:11:02 +02004523 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02004524};
4525
Adrian Knoth0dca1792011-01-26 19:32:14 +01004526static struct snd_kcontrol_new snd_hdspm_controls_aio[] = {
Remy Bruno3cee5a62006-10-16 12:46:32 +02004527 HDSPM_MIXER("Mixer", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004528 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
Remy Bruno3cee5a62006-10-16 12:46:32 +02004529 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4530 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
Remy Bruno3cee5a62006-10-16 12:46:32 +02004531 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
Remy Bruno3cee5a62006-10-16 12:46:32 +02004532 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004533 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4534 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4535 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4536 HDSPM_SYNC_CHECK("ADAT SyncCheck", 3),
4537 HDSPM_SYNC_CHECK("TCO SyncCheck", 4),
4538 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 5),
4539 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4540 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4541 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4542 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT Frequency", 3),
4543 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 4),
Adrian Knothfb0f1212013-07-05 11:27:58 +02004544 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 5),
Adrian Knoth42f4c122013-07-05 11:28:01 +02004545 HDSPM_CONTROL_TRISTATE("S/PDIF Input", HDSPM_c0_Input0),
Adrian Knothfb0f1212013-07-05 11:27:58 +02004546 HDSPM_TOGGLE_SETTING("S/PDIF Out Optical", HDSPM_c0_Spdif_Opt),
4547 HDSPM_TOGGLE_SETTING("S/PDIF Out Professional", HDSPM_c0_Pro),
4548 HDSPM_TOGGLE_SETTING("ADAT internal (AEB/TEB)", HDSPM_c0_AEB1),
4549 HDSPM_TOGGLE_SETTING("XLR Breakout Cable", HDSPM_c0_Sym6db),
Adrian Knoth42f4c122013-07-05 11:28:01 +02004550 HDSPM_TOGGLE_SETTING("Single Speed WordClock Out", HDSPM_c0_Wck48),
4551 HDSPM_CONTROL_TRISTATE("Input Level", HDSPM_c0_AD_GAIN0),
4552 HDSPM_CONTROL_TRISTATE("Output Level", HDSPM_c0_DA_GAIN0),
4553 HDSPM_CONTROL_TRISTATE("Phones Level", HDSPM_c0_PH_GAIN0)
Adrian Knoth0dca1792011-01-26 19:32:14 +01004554
4555 /*
4556 HDSPM_INPUT_SELECT("Input Select", 0),
4557 HDSPM_SPDIF_OPTICAL("SPDIF Out Optical", 0),
4558 HDSPM_PROFESSIONAL("SPDIF Out Professional", 0);
4559 HDSPM_SPDIF_IN("SPDIF In", 0);
4560 HDSPM_BREAKOUT_CABLE("Breakout Cable", 0);
4561 HDSPM_INPUT_LEVEL("Input Level", 0);
4562 HDSPM_OUTPUT_LEVEL("Output Level", 0);
4563 HDSPM_PHONES("Phones", 0);
4564 */
4565};
4566
4567static struct snd_kcontrol_new snd_hdspm_controls_raydat[] = {
4568 HDSPM_MIXER("Mixer", 0),
4569 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4570 HDSPM_SYSTEM_CLOCK_MODE("Clock Mode", 0),
4571 HDSPM_PREF_SYNC_REF("Pref Sync Ref", 0),
4572 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4573 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4574 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4575 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4576 HDSPM_SYNC_CHECK("ADAT1 SyncCheck", 3),
4577 HDSPM_SYNC_CHECK("ADAT2 SyncCheck", 4),
4578 HDSPM_SYNC_CHECK("ADAT3 SyncCheck", 5),
4579 HDSPM_SYNC_CHECK("ADAT4 SyncCheck", 6),
4580 HDSPM_SYNC_CHECK("TCO SyncCheck", 7),
4581 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 8),
4582 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4583 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4584 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4585 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT1 Frequency", 3),
4586 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT2 Frequency", 4),
4587 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT3 Frequency", 5),
4588 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT4 Frequency", 6),
4589 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 7),
Adrian Knoth11a5cd32013-07-05 11:27:57 +02004590 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 8),
4591 HDSPM_TOGGLE_SETTING("S/PDIF Out Professional", HDSPM_c0_Pro),
4592 HDSPM_TOGGLE_SETTING("Single Speed WordClock Out", HDSPM_c0_Wck48)
Adrian Knoth0dca1792011-01-26 19:32:14 +01004593};
4594
4595static struct snd_kcontrol_new snd_hdspm_controls_aes32[] = {
4596 HDSPM_MIXER("Mixer", 0),
4597 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4598 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4599 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4600 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4601 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
Adrian Knoth2d63ec32013-07-05 11:28:18 +02004602 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 11),
Adrian Knoth0dca1792011-01-26 19:32:14 +01004603 HDSPM_SYNC_CHECK("WC Sync Check", 0),
4604 HDSPM_SYNC_CHECK("AES1 Sync Check", 1),
4605 HDSPM_SYNC_CHECK("AES2 Sync Check", 2),
4606 HDSPM_SYNC_CHECK("AES3 Sync Check", 3),
4607 HDSPM_SYNC_CHECK("AES4 Sync Check", 4),
4608 HDSPM_SYNC_CHECK("AES5 Sync Check", 5),
4609 HDSPM_SYNC_CHECK("AES6 Sync Check", 6),
4610 HDSPM_SYNC_CHECK("AES7 Sync Check", 7),
4611 HDSPM_SYNC_CHECK("AES8 Sync Check", 8),
4612 HDSPM_SYNC_CHECK("TCO Sync Check", 9),
4613 HDSPM_SYNC_CHECK("SYNC IN Sync Check", 10),
4614 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4615 HDSPM_AUTOSYNC_SAMPLE_RATE("AES1 Frequency", 1),
4616 HDSPM_AUTOSYNC_SAMPLE_RATE("AES2 Frequency", 2),
4617 HDSPM_AUTOSYNC_SAMPLE_RATE("AES3 Frequency", 3),
4618 HDSPM_AUTOSYNC_SAMPLE_RATE("AES4 Frequency", 4),
4619 HDSPM_AUTOSYNC_SAMPLE_RATE("AES5 Frequency", 5),
4620 HDSPM_AUTOSYNC_SAMPLE_RATE("AES6 Frequency", 6),
4621 HDSPM_AUTOSYNC_SAMPLE_RATE("AES7 Frequency", 7),
4622 HDSPM_AUTOSYNC_SAMPLE_RATE("AES8 Frequency", 8),
4623 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 9),
4624 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 10),
Adrian Knothc9e16682012-12-03 14:55:50 +01004625 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4626 HDSPM_TOGGLE_SETTING("Emphasis", HDSPM_Emphasis),
4627 HDSPM_TOGGLE_SETTING("Non Audio", HDSPM_Dolby),
4628 HDSPM_TOGGLE_SETTING("Professional", HDSPM_Professional),
4629 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
Remy Bruno3cee5a62006-10-16 12:46:32 +02004630 HDSPM_DS_WIRE("Double Speed Wire Mode", 0),
4631 HDSPM_QS_WIRE("Quad Speed Wire Mode", 0),
4632};
4633
Adrian Knoth0dca1792011-01-26 19:32:14 +01004634
4635
4636/* Control elements for the optional TCO module */
4637static struct snd_kcontrol_new snd_hdspm_controls_tco[] = {
4638 HDSPM_TCO_SAMPLE_RATE("TCO Sample Rate", 0),
4639 HDSPM_TCO_PULL("TCO Pull", 0),
4640 HDSPM_TCO_WCK_CONVERSION("TCO WCK Conversion", 0),
4641 HDSPM_TCO_FRAME_RATE("TCO Frame Rate", 0),
4642 HDSPM_TCO_SYNC_SOURCE("TCO Sync Source", 0),
Adrian Knotha8176502013-03-10 00:37:27 +01004643 HDSPM_TCO_WORD_TERM("TCO Word Term", 0),
4644 HDSPM_TCO_LOCK_CHECK("TCO Input Check", 11),
4645 HDSPM_TCO_LOCK_CHECK("TCO LTC Valid", 12),
4646 HDSPM_TCO_LTC_FRAMES("TCO Detected Frame Rate", 0),
4647 HDSPM_TCO_VIDEO_INPUT_FORMAT("Video Input Format", 0)
Adrian Knoth0dca1792011-01-26 19:32:14 +01004648};
4649
4650
Takashi Iwai98274f02005-11-17 14:52:34 +01004651static struct snd_kcontrol_new snd_hdspm_playback_mixer = HDSPM_PLAYBACK_MIXER;
Takashi Iwai763f3562005-06-03 11:25:34 +02004652
4653
Takashi Iwai98274f02005-11-17 14:52:34 +01004654static int hdspm_update_simple_mixer_controls(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02004655{
4656 int i;
4657
Adrian Knoth0dca1792011-01-26 19:32:14 +01004658 for (i = hdspm->ds_out_channels; i < hdspm->ss_out_channels; ++i) {
Takashi Iwai763f3562005-06-03 11:25:34 +02004659 if (hdspm->system_sample_rate > 48000) {
4660 hdspm->playback_mixer_ctls[i]->vd[0].access =
Adrian Knoth0dca1792011-01-26 19:32:14 +01004661 SNDRV_CTL_ELEM_ACCESS_INACTIVE |
4662 SNDRV_CTL_ELEM_ACCESS_READ |
4663 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
Takashi Iwai763f3562005-06-03 11:25:34 +02004664 } else {
4665 hdspm->playback_mixer_ctls[i]->vd[0].access =
Adrian Knoth0dca1792011-01-26 19:32:14 +01004666 SNDRV_CTL_ELEM_ACCESS_READWRITE |
4667 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
Takashi Iwai763f3562005-06-03 11:25:34 +02004668 }
4669 snd_ctl_notify(hdspm->card, SNDRV_CTL_EVENT_MASK_VALUE |
Adrian Knoth0dca1792011-01-26 19:32:14 +01004670 SNDRV_CTL_EVENT_MASK_INFO,
4671 &hdspm->playback_mixer_ctls[i]->id);
Takashi Iwai763f3562005-06-03 11:25:34 +02004672 }
4673
4674 return 0;
4675}
4676
4677
Adrian Knoth0dca1792011-01-26 19:32:14 +01004678static int snd_hdspm_create_controls(struct snd_card *card,
4679 struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02004680{
4681 unsigned int idx, limit;
4682 int err;
Takashi Iwai98274f02005-11-17 14:52:34 +01004683 struct snd_kcontrol *kctl;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004684 struct snd_kcontrol_new *list = NULL;
Takashi Iwai763f3562005-06-03 11:25:34 +02004685
Adrian Knoth0dca1792011-01-26 19:32:14 +01004686 switch (hdspm->io_type) {
4687 case MADI:
4688 list = snd_hdspm_controls_madi;
4689 limit = ARRAY_SIZE(snd_hdspm_controls_madi);
4690 break;
4691 case MADIface:
4692 list = snd_hdspm_controls_madiface;
4693 limit = ARRAY_SIZE(snd_hdspm_controls_madiface);
4694 break;
4695 case AIO:
4696 list = snd_hdspm_controls_aio;
4697 limit = ARRAY_SIZE(snd_hdspm_controls_aio);
4698 break;
4699 case RayDAT:
4700 list = snd_hdspm_controls_raydat;
4701 limit = ARRAY_SIZE(snd_hdspm_controls_raydat);
4702 break;
4703 case AES32:
4704 list = snd_hdspm_controls_aes32;
4705 limit = ARRAY_SIZE(snd_hdspm_controls_aes32);
4706 break;
4707 }
Takashi Iwai763f3562005-06-03 11:25:34 +02004708
Markus Elfringda2ea372017-08-12 17:07:09 +02004709 if (list) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01004710 for (idx = 0; idx < limit; idx++) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02004711 err = snd_ctl_add(card,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004712 snd_ctl_new1(&list[idx], hdspm));
Remy Bruno3cee5a62006-10-16 12:46:32 +02004713 if (err < 0)
4714 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02004715 }
4716 }
4717
Takashi Iwai763f3562005-06-03 11:25:34 +02004718
Adrian Knoth0dca1792011-01-26 19:32:14 +01004719 /* create simple 1:1 playback mixer controls */
Takashi Iwai763f3562005-06-03 11:25:34 +02004720 snd_hdspm_playback_mixer.name = "Chn";
Adrian Knoth0dca1792011-01-26 19:32:14 +01004721 if (hdspm->system_sample_rate >= 128000) {
4722 limit = hdspm->qs_out_channels;
4723 } else if (hdspm->system_sample_rate >= 64000) {
4724 limit = hdspm->ds_out_channels;
4725 } else {
4726 limit = hdspm->ss_out_channels;
4727 }
Takashi Iwai763f3562005-06-03 11:25:34 +02004728 for (idx = 0; idx < limit; ++idx) {
4729 snd_hdspm_playback_mixer.index = idx + 1;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02004730 kctl = snd_ctl_new1(&snd_hdspm_playback_mixer, hdspm);
4731 err = snd_ctl_add(card, kctl);
4732 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02004733 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02004734 hdspm->playback_mixer_ctls[idx] = kctl;
4735 }
4736
Adrian Knoth0dca1792011-01-26 19:32:14 +01004737
4738 if (hdspm->tco) {
4739 /* add tco control elements */
4740 list = snd_hdspm_controls_tco;
4741 limit = ARRAY_SIZE(snd_hdspm_controls_tco);
4742 for (idx = 0; idx < limit; idx++) {
4743 err = snd_ctl_add(card,
4744 snd_ctl_new1(&list[idx], hdspm));
4745 if (err < 0)
4746 return err;
4747 }
4748 }
4749
Takashi Iwai763f3562005-06-03 11:25:34 +02004750 return 0;
4751}
4752
4753/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01004754 /proc interface
Takashi Iwai763f3562005-06-03 11:25:34 +02004755 ------------------------------------------------------------*/
4756
4757static void
Adrian Knoth57601072013-07-05 11:28:04 +02004758snd_hdspm_proc_read_tco(struct snd_info_entry *entry,
4759 struct snd_info_buffer *buffer)
Takashi Iwai763f3562005-06-03 11:25:34 +02004760{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02004761 struct hdspm *hdspm = entry->private_data;
Adrian Knoth57601072013-07-05 11:28:04 +02004762 unsigned int status, control;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004763 int a, ltc, frames, seconds, minutes, hours;
4764 unsigned int period;
4765 u64 freq_const = 0;
4766 u32 rate;
4767
Adrian Knoth57601072013-07-05 11:28:04 +02004768 snd_iprintf(buffer, "--- TCO ---\n");
4769
Takashi Iwai763f3562005-06-03 11:25:34 +02004770 status = hdspm_read(hdspm, HDSPM_statusRegister);
Adrian Knoth0dca1792011-01-26 19:32:14 +01004771 control = hdspm->control_register;
Takashi Iwai763f3562005-06-03 11:25:34 +02004772
Adrian Knoth0dca1792011-01-26 19:32:14 +01004773
Adrian Knoth0dca1792011-01-26 19:32:14 +01004774 if (status & HDSPM_tco_detect) {
4775 snd_iprintf(buffer, "TCO module detected.\n");
4776 a = hdspm_read(hdspm, HDSPM_RD_TCO+4);
4777 if (a & HDSPM_TCO1_LTC_Input_valid) {
4778 snd_iprintf(buffer, " LTC valid, ");
4779 switch (a & (HDSPM_TCO1_LTC_Format_LSB |
4780 HDSPM_TCO1_LTC_Format_MSB)) {
4781 case 0:
4782 snd_iprintf(buffer, "24 fps, ");
4783 break;
4784 case HDSPM_TCO1_LTC_Format_LSB:
4785 snd_iprintf(buffer, "25 fps, ");
4786 break;
4787 case HDSPM_TCO1_LTC_Format_MSB:
4788 snd_iprintf(buffer, "29.97 fps, ");
4789 break;
4790 default:
4791 snd_iprintf(buffer, "30 fps, ");
4792 break;
4793 }
4794 if (a & HDSPM_TCO1_set_drop_frame_flag) {
4795 snd_iprintf(buffer, "drop frame\n");
4796 } else {
4797 snd_iprintf(buffer, "full frame\n");
4798 }
4799 } else {
4800 snd_iprintf(buffer, " no LTC\n");
4801 }
4802 if (a & HDSPM_TCO1_Video_Input_Format_NTSC) {
4803 snd_iprintf(buffer, " Video: NTSC\n");
4804 } else if (a & HDSPM_TCO1_Video_Input_Format_PAL) {
4805 snd_iprintf(buffer, " Video: PAL\n");
4806 } else {
4807 snd_iprintf(buffer, " No video\n");
4808 }
4809 if (a & HDSPM_TCO1_TCO_lock) {
4810 snd_iprintf(buffer, " Sync: lock\n");
4811 } else {
4812 snd_iprintf(buffer, " Sync: no lock\n");
4813 }
4814
4815 switch (hdspm->io_type) {
4816 case MADI:
4817 case AES32:
4818 freq_const = 110069313433624ULL;
4819 break;
4820 case RayDAT:
4821 case AIO:
4822 freq_const = 104857600000000ULL;
4823 break;
4824 case MADIface:
4825 break; /* no TCO possible */
4826 }
4827
4828 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
4829 snd_iprintf(buffer, " period: %u\n", period);
4830
4831
4832 /* rate = freq_const/period; */
4833 rate = div_u64(freq_const, period);
4834
4835 if (control & HDSPM_QuadSpeed) {
4836 rate *= 4;
4837 } else if (control & HDSPM_DoubleSpeed) {
4838 rate *= 2;
4839 }
4840
4841 snd_iprintf(buffer, " Frequency: %u Hz\n",
4842 (unsigned int) rate);
4843
4844 ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
4845 frames = ltc & 0xF;
4846 ltc >>= 4;
4847 frames += (ltc & 0x3) * 10;
4848 ltc >>= 4;
4849 seconds = ltc & 0xF;
4850 ltc >>= 4;
4851 seconds += (ltc & 0x7) * 10;
4852 ltc >>= 4;
4853 minutes = ltc & 0xF;
4854 ltc >>= 4;
4855 minutes += (ltc & 0x7) * 10;
4856 ltc >>= 4;
4857 hours = ltc & 0xF;
4858 ltc >>= 4;
4859 hours += (ltc & 0x3) * 10;
4860 snd_iprintf(buffer,
4861 " LTC In: %02d:%02d:%02d:%02d\n",
4862 hours, minutes, seconds, frames);
4863
4864 } else {
4865 snd_iprintf(buffer, "No TCO module detected.\n");
4866 }
Adrian Knoth57601072013-07-05 11:28:04 +02004867}
4868
4869static void
4870snd_hdspm_proc_read_madi(struct snd_info_entry *entry,
4871 struct snd_info_buffer *buffer)
4872{
4873 struct hdspm *hdspm = entry->private_data;
Sudip Mukherjeedf57de12014-10-29 20:09:45 +05304874 unsigned int status, status2;
Adrian Knoth57601072013-07-05 11:28:04 +02004875
4876 char *pref_sync_ref;
4877 char *autosync_ref;
4878 char *system_clock_mode;
Adrian Knoth57601072013-07-05 11:28:04 +02004879 int x, x2;
4880
4881 status = hdspm_read(hdspm, HDSPM_statusRegister);
4882 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Adrian Knoth57601072013-07-05 11:28:04 +02004883
4884 snd_iprintf(buffer, "%s (Card #%d) Rev.%x Status2first3bits: %x\n",
4885 hdspm->card_name, hdspm->card->number + 1,
4886 hdspm->firmware_rev,
4887 (status2 & HDSPM_version0) |
4888 (status2 & HDSPM_version1) | (status2 &
4889 HDSPM_version2));
4890
4891 snd_iprintf(buffer, "HW Serial: 0x%06x%06x\n",
4892 (hdspm_read(hdspm, HDSPM_midiStatusIn1)>>8) & 0xFFFFFF,
4893 hdspm->serial);
4894
4895 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
4896 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
4897
4898 snd_iprintf(buffer, "--- System ---\n");
4899
4900 snd_iprintf(buffer,
4901 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4902 status & HDSPM_audioIRQPending,
4903 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4904 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4905 hdspm->irq_count);
4906 snd_iprintf(buffer,
4907 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4908 "estimated= %ld (bytes)\n",
4909 ((status & HDSPM_BufferID) ? 1 : 0),
4910 (status & HDSPM_BufferPositionMask),
4911 (status & HDSPM_BufferPositionMask) %
4912 (2 * (int)hdspm->period_bytes),
4913 ((status & HDSPM_BufferPositionMask) - 64) %
4914 (2 * (int)hdspm->period_bytes),
4915 (long) hdspm_hw_pointer(hdspm) * 4);
4916
4917 snd_iprintf(buffer,
4918 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4919 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4920 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4921 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4922 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
4923 snd_iprintf(buffer,
4924 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4925 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4926 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4927 snd_iprintf(buffer,
4928 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4929 "status2=0x%x\n",
4930 hdspm->control_register, hdspm->control2_register,
4931 status, status2);
4932
Takashi Iwai763f3562005-06-03 11:25:34 +02004933
4934 snd_iprintf(buffer, "--- Settings ---\n");
4935
Adrian Knoth7cb155f2011-08-15 00:22:53 +02004936 x = hdspm_get_latency(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02004937
4938 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004939 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4940 x, (unsigned long) hdspm->period_bytes);
Takashi Iwai763f3562005-06-03 11:25:34 +02004941
Adrian Knoth0dca1792011-01-26 19:32:14 +01004942 snd_iprintf(buffer, "Line out: %s\n",
4943 (hdspm->control_register & HDSPM_LineOut) ? "on " : "off");
Takashi Iwai763f3562005-06-03 11:25:34 +02004944
Takashi Iwai763f3562005-06-03 11:25:34 +02004945 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01004946 "ClearTrackMarker = %s, Transmit in %s Channel Mode, "
4947 "Auto Input %s\n",
4948 (hdspm->control_register & HDSPM_clr_tms) ? "on" : "off",
4949 (hdspm->control_register & HDSPM_TX_64ch) ? "64" : "56",
4950 (hdspm->control_register & HDSPM_AutoInp) ? "on" : "off");
Takashi Iwai763f3562005-06-03 11:25:34 +02004951
Adrian Knoth0dca1792011-01-26 19:32:14 +01004952
Remy Bruno3cee5a62006-10-16 12:46:32 +02004953 if (!(hdspm->control_register & HDSPM_ClockModeMaster))
Adrian Knoth0dca1792011-01-26 19:32:14 +01004954 system_clock_mode = "AutoSync";
Remy Bruno3cee5a62006-10-16 12:46:32 +02004955 else
Takashi Iwai763f3562005-06-03 11:25:34 +02004956 system_clock_mode = "Master";
Adrian Knoth0dca1792011-01-26 19:32:14 +01004957 snd_iprintf(buffer, "AutoSync Reference: %s\n", system_clock_mode);
Takashi Iwai763f3562005-06-03 11:25:34 +02004958
4959 switch (hdspm_pref_sync_ref(hdspm)) {
4960 case HDSPM_SYNC_FROM_WORD:
4961 pref_sync_ref = "Word Clock";
4962 break;
4963 case HDSPM_SYNC_FROM_MADI:
4964 pref_sync_ref = "MADI Sync";
4965 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01004966 case HDSPM_SYNC_FROM_TCO:
4967 pref_sync_ref = "TCO";
4968 break;
4969 case HDSPM_SYNC_FROM_SYNC_IN:
4970 pref_sync_ref = "Sync In";
4971 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02004972 default:
4973 pref_sync_ref = "XXXX Clock";
4974 break;
4975 }
4976 snd_iprintf(buffer, "Preferred Sync Reference: %s\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004977 pref_sync_ref);
Takashi Iwai763f3562005-06-03 11:25:34 +02004978
4979 snd_iprintf(buffer, "System Clock Frequency: %d\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004980 hdspm->system_sample_rate);
Takashi Iwai763f3562005-06-03 11:25:34 +02004981
4982
4983 snd_iprintf(buffer, "--- Status:\n");
4984
4985 x = status & HDSPM_madiSync;
4986 x2 = status2 & HDSPM_wcSync;
4987
4988 snd_iprintf(buffer, "Inputs MADI=%s, WordClock=%s\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01004989 (status & HDSPM_madiLock) ? (x ? "Sync" : "Lock") :
4990 "NoLock",
4991 (status2 & HDSPM_wcLock) ? (x2 ? "Sync" : "Lock") :
4992 "NoLock");
Takashi Iwai763f3562005-06-03 11:25:34 +02004993
4994 switch (hdspm_autosync_ref(hdspm)) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01004995 case HDSPM_AUTOSYNC_FROM_SYNC_IN:
4996 autosync_ref = "Sync In";
4997 break;
4998 case HDSPM_AUTOSYNC_FROM_TCO:
4999 autosync_ref = "TCO";
5000 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02005001 case HDSPM_AUTOSYNC_FROM_WORD:
5002 autosync_ref = "Word Clock";
5003 break;
5004 case HDSPM_AUTOSYNC_FROM_MADI:
5005 autosync_ref = "MADI Sync";
5006 break;
5007 case HDSPM_AUTOSYNC_FROM_NONE:
5008 autosync_ref = "Input not valid";
5009 break;
5010 default:
5011 autosync_ref = "---";
5012 break;
5013 }
5014 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005015 "AutoSync: Reference= %s, Freq=%d (MADI = %d, Word = %d)\n",
5016 autosync_ref, hdspm_external_sample_rate(hdspm),
5017 (status & HDSPM_madiFreqMask) >> 22,
5018 (status2 & HDSPM_wcFreqMask) >> 5);
Takashi Iwai763f3562005-06-03 11:25:34 +02005019
5020 snd_iprintf(buffer, "Input: %s, Mode=%s\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01005021 (status & HDSPM_AB_int) ? "Coax" : "Optical",
5022 (status & HDSPM_RX_64ch) ? "64 channels" :
5023 "56 channels");
Takashi Iwai763f3562005-06-03 11:25:34 +02005024
Adrian Knoth57601072013-07-05 11:28:04 +02005025 /* call readout function for TCO specific status */
5026 snd_hdspm_proc_read_tco(entry, buffer);
5027
Takashi Iwai763f3562005-06-03 11:25:34 +02005028 snd_iprintf(buffer, "\n");
5029}
5030
Remy Bruno3cee5a62006-10-16 12:46:32 +02005031static void
5032snd_hdspm_proc_read_aes32(struct snd_info_entry * entry,
5033 struct snd_info_buffer *buffer)
5034{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005035 struct hdspm *hdspm = entry->private_data;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005036 unsigned int status;
5037 unsigned int status2;
5038 unsigned int timecode;
Andre Schramm56bde0f2013-01-09 14:40:18 +01005039 unsigned int wcLock, wcSync;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005040 int pref_syncref;
5041 char *autosync_ref;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005042 int x;
5043
5044 status = hdspm_read(hdspm, HDSPM_statusRegister);
5045 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
5046 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
5047
5048 snd_iprintf(buffer, "%s (Card #%d) Rev.%x\n",
5049 hdspm->card_name, hdspm->card->number + 1,
5050 hdspm->firmware_rev);
5051
5052 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
5053 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
5054
5055 snd_iprintf(buffer, "--- System ---\n");
5056
5057 snd_iprintf(buffer,
5058 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
5059 status & HDSPM_audioIRQPending,
5060 (status & HDSPM_midi0IRQPending) ? 1 : 0,
5061 (status & HDSPM_midi1IRQPending) ? 1 : 0,
5062 hdspm->irq_count);
5063 snd_iprintf(buffer,
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005064 "HW pointer: id = %d, rawptr = %d (%d->%d) "
5065 "estimated= %ld (bytes)\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005066 ((status & HDSPM_BufferID) ? 1 : 0),
5067 (status & HDSPM_BufferPositionMask),
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005068 (status & HDSPM_BufferPositionMask) %
5069 (2 * (int)hdspm->period_bytes),
5070 ((status & HDSPM_BufferPositionMask) - 64) %
5071 (2 * (int)hdspm->period_bytes),
Remy Bruno3cee5a62006-10-16 12:46:32 +02005072 (long) hdspm_hw_pointer(hdspm) * 4);
5073
5074 snd_iprintf(buffer,
5075 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
5076 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
5077 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
5078 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
5079 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
5080 snd_iprintf(buffer,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005081 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
5082 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
5083 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
5084 snd_iprintf(buffer,
5085 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
5086 "status2=0x%x\n",
5087 hdspm->control_register, hdspm->control2_register,
5088 status, status2);
Remy Bruno3cee5a62006-10-16 12:46:32 +02005089
5090 snd_iprintf(buffer, "--- Settings ---\n");
5091
Adrian Knoth7cb155f2011-08-15 00:22:53 +02005092 x = hdspm_get_latency(hdspm);
Remy Bruno3cee5a62006-10-16 12:46:32 +02005093
5094 snd_iprintf(buffer,
5095 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
5096 x, (unsigned long) hdspm->period_bytes);
5097
Adrian Knoth0dca1792011-01-26 19:32:14 +01005098 snd_iprintf(buffer, "Line out: %s\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005099 (hdspm->
Adrian Knoth0dca1792011-01-26 19:32:14 +01005100 control_register & HDSPM_LineOut) ? "on " : "off");
Remy Bruno3cee5a62006-10-16 12:46:32 +02005101
5102 snd_iprintf(buffer,
5103 "ClearTrackMarker %s, Emphasis %s, Dolby %s\n",
5104 (hdspm->
5105 control_register & HDSPM_clr_tms) ? "on" : "off",
5106 (hdspm->
5107 control_register & HDSPM_Emphasis) ? "on" : "off",
5108 (hdspm->
5109 control_register & HDSPM_Dolby) ? "on" : "off");
5110
Remy Bruno3cee5a62006-10-16 12:46:32 +02005111
5112 pref_syncref = hdspm_pref_sync_ref(hdspm);
5113 if (pref_syncref == 0)
5114 snd_iprintf(buffer, "Preferred Sync Reference: Word Clock\n");
5115 else
5116 snd_iprintf(buffer, "Preferred Sync Reference: AES%d\n",
5117 pref_syncref);
5118
5119 snd_iprintf(buffer, "System Clock Frequency: %d\n",
5120 hdspm->system_sample_rate);
5121
5122 snd_iprintf(buffer, "Double speed: %s\n",
5123 hdspm->control_register & HDSPM_DS_DoubleWire?
5124 "Double wire" : "Single wire");
5125 snd_iprintf(buffer, "Quad speed: %s\n",
5126 hdspm->control_register & HDSPM_QS_DoubleWire?
5127 "Double wire" :
5128 hdspm->control_register & HDSPM_QS_QuadWire?
5129 "Quad wire" : "Single wire");
5130
5131 snd_iprintf(buffer, "--- Status:\n");
5132
Andre Schramm56bde0f2013-01-09 14:40:18 +01005133 wcLock = status & HDSPM_AES32_wcLock;
5134 wcSync = wcLock && (status & HDSPM_AES32_wcSync);
5135
Remy Bruno3cee5a62006-10-16 12:46:32 +02005136 snd_iprintf(buffer, "Word: %s Frequency: %d\n",
Andre Schramm56bde0f2013-01-09 14:40:18 +01005137 (wcLock) ? (wcSync ? "Sync " : "Lock ") : "No Lock",
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005138 HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF));
Remy Bruno3cee5a62006-10-16 12:46:32 +02005139
5140 for (x = 0; x < 8; x++) {
5141 snd_iprintf(buffer, "AES%d: %s Frequency: %d\n",
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005142 x+1,
5143 (status2 & (HDSPM_LockAES >> x)) ?
Adrian Knoth0dca1792011-01-26 19:32:14 +01005144 "Sync " : "No Lock",
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005145 HDSPM_bit2freq((timecode >> (4*x)) & 0xF));
Remy Bruno3cee5a62006-10-16 12:46:32 +02005146 }
5147
5148 switch (hdspm_autosync_ref(hdspm)) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005149 case HDSPM_AES32_AUTOSYNC_FROM_NONE:
5150 autosync_ref = "None"; break;
5151 case HDSPM_AES32_AUTOSYNC_FROM_WORD:
5152 autosync_ref = "Word Clock"; break;
5153 case HDSPM_AES32_AUTOSYNC_FROM_AES1:
5154 autosync_ref = "AES1"; break;
5155 case HDSPM_AES32_AUTOSYNC_FROM_AES2:
5156 autosync_ref = "AES2"; break;
5157 case HDSPM_AES32_AUTOSYNC_FROM_AES3:
5158 autosync_ref = "AES3"; break;
5159 case HDSPM_AES32_AUTOSYNC_FROM_AES4:
5160 autosync_ref = "AES4"; break;
5161 case HDSPM_AES32_AUTOSYNC_FROM_AES5:
5162 autosync_ref = "AES5"; break;
5163 case HDSPM_AES32_AUTOSYNC_FROM_AES6:
5164 autosync_ref = "AES6"; break;
5165 case HDSPM_AES32_AUTOSYNC_FROM_AES7:
5166 autosync_ref = "AES7"; break;
5167 case HDSPM_AES32_AUTOSYNC_FROM_AES8:
5168 autosync_ref = "AES8"; break;
Adrian Knoth194062d2013-07-05 11:28:16 +02005169 case HDSPM_AES32_AUTOSYNC_FROM_TCO:
5170 autosync_ref = "TCO"; break;
5171 case HDSPM_AES32_AUTOSYNC_FROM_SYNC_IN:
5172 autosync_ref = "Sync In"; break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005173 default:
5174 autosync_ref = "---"; break;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005175 }
5176 snd_iprintf(buffer, "AutoSync ref = %s\n", autosync_ref);
5177
Adrian Knoth194062d2013-07-05 11:28:16 +02005178 /* call readout function for TCO specific status */
5179 snd_hdspm_proc_read_tco(entry, buffer);
5180
Remy Bruno3cee5a62006-10-16 12:46:32 +02005181 snd_iprintf(buffer, "\n");
5182}
5183
Adrian Knoth0dca1792011-01-26 19:32:14 +01005184static void
5185snd_hdspm_proc_read_raydat(struct snd_info_entry *entry,
5186 struct snd_info_buffer *buffer)
5187{
5188 struct hdspm *hdspm = entry->private_data;
Sudip Mukherjeedf57de12014-10-29 20:09:45 +05305189 unsigned int status1, status2, status3, i;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005190 unsigned int lock, sync;
5191
5192 status1 = hdspm_read(hdspm, HDSPM_RD_STATUS_1); /* s1 */
5193 status2 = hdspm_read(hdspm, HDSPM_RD_STATUS_2); /* freq */
5194 status3 = hdspm_read(hdspm, HDSPM_RD_STATUS_3); /* s2 */
5195
Adrian Knoth0dca1792011-01-26 19:32:14 +01005196 snd_iprintf(buffer, "STATUS1: 0x%08x\n", status1);
5197 snd_iprintf(buffer, "STATUS2: 0x%08x\n", status2);
5198 snd_iprintf(buffer, "STATUS3: 0x%08x\n", status3);
5199
5200
5201 snd_iprintf(buffer, "\n*** CLOCK MODE\n\n");
5202
5203 snd_iprintf(buffer, "Clock mode : %s\n",
5204 (hdspm_system_clock_mode(hdspm) == 0) ? "master" : "slave");
5205 snd_iprintf(buffer, "System frequency: %d Hz\n",
5206 hdspm_get_system_sample_rate(hdspm));
5207
5208 snd_iprintf(buffer, "\n*** INPUT STATUS\n\n");
5209
5210 lock = 0x1;
5211 sync = 0x100;
5212
5213 for (i = 0; i < 8; i++) {
5214 snd_iprintf(buffer, "s1_input %d: Lock %d, Sync %d, Freq %s\n",
5215 i,
5216 (status1 & lock) ? 1 : 0,
5217 (status1 & sync) ? 1 : 0,
5218 texts_freq[(status2 >> (i * 4)) & 0xF]);
5219
5220 lock = lock<<1;
5221 sync = sync<<1;
5222 }
5223
5224 snd_iprintf(buffer, "WC input: Lock %d, Sync %d, Freq %s\n",
5225 (status1 & 0x1000000) ? 1 : 0,
5226 (status1 & 0x2000000) ? 1 : 0,
5227 texts_freq[(status1 >> 16) & 0xF]);
5228
5229 snd_iprintf(buffer, "TCO input: Lock %d, Sync %d, Freq %s\n",
5230 (status1 & 0x4000000) ? 1 : 0,
5231 (status1 & 0x8000000) ? 1 : 0,
5232 texts_freq[(status1 >> 20) & 0xF]);
5233
5234 snd_iprintf(buffer, "SYNC IN: Lock %d, Sync %d, Freq %s\n",
5235 (status3 & 0x400) ? 1 : 0,
5236 (status3 & 0x800) ? 1 : 0,
5237 texts_freq[(status2 >> 12) & 0xF]);
5238
5239}
5240
Remy Bruno3cee5a62006-10-16 12:46:32 +02005241#ifdef CONFIG_SND_DEBUG
5242static void
Adrian Knoth0dca1792011-01-26 19:32:14 +01005243snd_hdspm_proc_read_debug(struct snd_info_entry *entry,
Remy Bruno3cee5a62006-10-16 12:46:32 +02005244 struct snd_info_buffer *buffer)
5245{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005246 struct hdspm *hdspm = entry->private_data;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005247
5248 int j,i;
5249
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005250 for (i = 0; i < 256 /* 1024*64 */; i += j) {
Remy Bruno3cee5a62006-10-16 12:46:32 +02005251 snd_iprintf(buffer, "0x%08X: ", i);
5252 for (j = 0; j < 16; j += 4)
5253 snd_iprintf(buffer, "%08X ", hdspm_read(hdspm, i + j));
5254 snd_iprintf(buffer, "\n");
5255 }
5256}
5257#endif
5258
5259
Adrian Knoth0dca1792011-01-26 19:32:14 +01005260static void snd_hdspm_proc_ports_in(struct snd_info_entry *entry,
5261 struct snd_info_buffer *buffer)
5262{
5263 struct hdspm *hdspm = entry->private_data;
5264 int i;
Remy Bruno3cee5a62006-10-16 12:46:32 +02005265
Adrian Knoth0dca1792011-01-26 19:32:14 +01005266 snd_iprintf(buffer, "# generated by hdspm\n");
5267
5268 for (i = 0; i < hdspm->max_channels_in; i++) {
5269 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_in[i]);
5270 }
5271}
5272
5273static void snd_hdspm_proc_ports_out(struct snd_info_entry *entry,
5274 struct snd_info_buffer *buffer)
5275{
5276 struct hdspm *hdspm = entry->private_data;
5277 int i;
5278
5279 snd_iprintf(buffer, "# generated by hdspm\n");
5280
5281 for (i = 0; i < hdspm->max_channels_out; i++) {
5282 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_out[i]);
5283 }
5284}
5285
5286
Bill Pembertone23e7a12012-12-06 12:35:10 -05005287static void snd_hdspm_proc_init(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02005288{
Takashi Iwai98274f02005-11-17 14:52:34 +01005289 struct snd_info_entry *entry;
Takashi Iwai763f3562005-06-03 11:25:34 +02005290
Adrian Knoth0dca1792011-01-26 19:32:14 +01005291 if (!snd_card_proc_new(hdspm->card, "hdspm", &entry)) {
5292 switch (hdspm->io_type) {
5293 case AES32:
5294 snd_info_set_text_ops(entry, hdspm,
5295 snd_hdspm_proc_read_aes32);
5296 break;
5297 case MADI:
5298 snd_info_set_text_ops(entry, hdspm,
5299 snd_hdspm_proc_read_madi);
5300 break;
5301 case MADIface:
5302 /* snd_info_set_text_ops(entry, hdspm,
5303 snd_hdspm_proc_read_madiface); */
5304 break;
5305 case RayDAT:
5306 snd_info_set_text_ops(entry, hdspm,
5307 snd_hdspm_proc_read_raydat);
5308 break;
5309 case AIO:
5310 break;
5311 }
5312 }
5313
5314 if (!snd_card_proc_new(hdspm->card, "ports.in", &entry)) {
5315 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_in);
5316 }
5317
5318 if (!snd_card_proc_new(hdspm->card, "ports.out", &entry)) {
5319 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_out);
5320 }
5321
Remy Bruno3cee5a62006-10-16 12:46:32 +02005322#ifdef CONFIG_SND_DEBUG
5323 /* debug file to read all hdspm registers */
5324 if (!snd_card_proc_new(hdspm->card, "debug", &entry))
5325 snd_info_set_text_ops(entry, hdspm,
5326 snd_hdspm_proc_read_debug);
5327#endif
Takashi Iwai763f3562005-06-03 11:25:34 +02005328}
5329
5330/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01005331 hdspm intitialize
Takashi Iwai763f3562005-06-03 11:25:34 +02005332 ------------------------------------------------------------*/
5333
Takashi Iwai98274f02005-11-17 14:52:34 +01005334static int snd_hdspm_set_defaults(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02005335{
Takashi Iwai763f3562005-06-03 11:25:34 +02005336 /* ASSUMPTION: hdspm->lock is either held, or there is no need to
Joe Perches561de312007-12-18 13:13:47 +01005337 hold it (e.g. during module initialization).
Adrian Knoth0dca1792011-01-26 19:32:14 +01005338 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005339
5340 /* set defaults: */
5341
Adrian Knoth0dca1792011-01-26 19:32:14 +01005342 hdspm->settings_register = 0;
5343
5344 switch (hdspm->io_type) {
5345 case MADI:
5346 case MADIface:
5347 hdspm->control_register =
5348 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5349 break;
5350
5351 case RayDAT:
5352 case AIO:
5353 hdspm->settings_register = 0x1 + 0x1000;
5354 /* Magic values are: LAT_0, LAT_2, Master, freq1, tx64ch, inp_0,
5355 * line_out */
5356 hdspm->control_register =
5357 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5358 break;
5359
5360 case AES32:
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005361 hdspm->control_register =
Adrian Knothe71b95a2013-07-05 11:28:06 +02005362 HDSPM_ClockModeMaster | /* Master Clock Mode on */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005363 hdspm_encode_latency(7) | /* latency max=8192samples */
Remy Bruno3cee5a62006-10-16 12:46:32 +02005364 HDSPM_SyncRef0 | /* AES1 is syncclock */
5365 HDSPM_LineOut | /* Analog output in */
5366 HDSPM_Professional; /* Professional mode */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005367 break;
5368 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005369
5370 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5371
Adrian Knoth0dca1792011-01-26 19:32:14 +01005372 if (AES32 == hdspm->io_type) {
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005373 /* No control2 register for AES32 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005374#ifdef SNDRV_BIG_ENDIAN
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005375 hdspm->control2_register = HDSPM_BIGENDIAN_MODE;
Takashi Iwai763f3562005-06-03 11:25:34 +02005376#else
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005377 hdspm->control2_register = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02005378#endif
5379
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005380 hdspm_write(hdspm, HDSPM_control2Reg, hdspm->control2_register);
5381 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005382 hdspm_compute_period_size(hdspm);
5383
5384 /* silence everything */
5385
5386 all_in_all_mixer(hdspm, 0 * UNITY_GAIN);
5387
Adrian Knothb2ed6322013-07-05 11:27:54 +02005388 if (hdspm_is_raydat_or_aio(hdspm))
Adrian Knoth0dca1792011-01-26 19:32:14 +01005389 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
Takashi Iwai763f3562005-06-03 11:25:34 +02005390
5391 /* set a default rate so that the channel map is set up. */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005392 hdspm_set_rate(hdspm, 48000, 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02005393
5394 return 0;
5395}
5396
5397
5398/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01005399 interrupt
Takashi Iwai763f3562005-06-03 11:25:34 +02005400 ------------------------------------------------------------*/
5401
David Howells7d12e782006-10-05 14:55:46 +01005402static irqreturn_t snd_hdspm_interrupt(int irq, void *dev_id)
Takashi Iwai763f3562005-06-03 11:25:34 +02005403{
Takashi Iwai98274f02005-11-17 14:52:34 +01005404 struct hdspm *hdspm = (struct hdspm *) dev_id;
Takashi Iwai763f3562005-06-03 11:25:34 +02005405 unsigned int status;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005406 int i, audio, midi, schedule = 0;
5407 /* cycles_t now; */
Takashi Iwai763f3562005-06-03 11:25:34 +02005408
5409 status = hdspm_read(hdspm, HDSPM_statusRegister);
5410
5411 audio = status & HDSPM_audioIRQPending;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005412 midi = status & (HDSPM_midi0IRQPending | HDSPM_midi1IRQPending |
5413 HDSPM_midi2IRQPending | HDSPM_midi3IRQPending);
Takashi Iwai763f3562005-06-03 11:25:34 +02005414
Adrian Knoth0dca1792011-01-26 19:32:14 +01005415 /* now = get_cycles(); */
Takashi Iwaiddcecf62014-11-10 17:24:26 +01005416 /*
Adrian Knoth0dca1792011-01-26 19:32:14 +01005417 * LAT_2..LAT_0 period counter (win) counter (mac)
5418 * 6 4096 ~256053425 ~514672358
5419 * 5 2048 ~128024983 ~257373821
5420 * 4 1024 ~64023706 ~128718089
5421 * 3 512 ~32005945 ~64385999
5422 * 2 256 ~16003039 ~32260176
5423 * 1 128 ~7998738 ~16194507
5424 * 0 64 ~3998231 ~8191558
Takashi Iwaiddcecf62014-11-10 17:24:26 +01005425 */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005426 /*
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005427 dev_info(hdspm->card->dev, "snd_hdspm_interrupt %llu @ %llx\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01005428 now-hdspm->last_interrupt, status & 0xFFC0);
5429 hdspm->last_interrupt = now;
5430 */
5431
5432 if (!audio && !midi)
Takashi Iwai763f3562005-06-03 11:25:34 +02005433 return IRQ_NONE;
5434
5435 hdspm_write(hdspm, HDSPM_interruptConfirmation, 0);
5436 hdspm->irq_count++;
5437
Takashi Iwai763f3562005-06-03 11:25:34 +02005438
5439 if (audio) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005440 if (hdspm->capture_substream)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005441 snd_pcm_period_elapsed(hdspm->capture_substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005442
5443 if (hdspm->playback_substream)
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005444 snd_pcm_period_elapsed(hdspm->playback_substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005445 }
5446
Adrian Knoth0dca1792011-01-26 19:32:14 +01005447 if (midi) {
5448 i = 0;
5449 while (i < hdspm->midiPorts) {
5450 if ((hdspm_read(hdspm,
5451 hdspm->midi[i].statusIn) & 0xff) &&
5452 (status & hdspm->midi[i].irq)) {
5453 /* we disable interrupts for this input until
5454 * processing is done
5455 */
5456 hdspm->control_register &= ~hdspm->midi[i].ie;
5457 hdspm_write(hdspm, HDSPM_controlRegister,
5458 hdspm->control_register);
5459 hdspm->midi[i].pending = 1;
5460 schedule = 1;
5461 }
5462
5463 i++;
5464 }
5465
5466 if (schedule)
5467 tasklet_hi_schedule(&hdspm->midi_tasklet);
Takashi Iwai763f3562005-06-03 11:25:34 +02005468 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005469
Takashi Iwai763f3562005-06-03 11:25:34 +02005470 return IRQ_HANDLED;
5471}
5472
5473/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01005474 pcm interface
Takashi Iwai763f3562005-06-03 11:25:34 +02005475 ------------------------------------------------------------*/
5476
5477
Adrian Knoth0dca1792011-01-26 19:32:14 +01005478static snd_pcm_uframes_t snd_hdspm_hw_pointer(struct snd_pcm_substream
5479 *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005480{
Takashi Iwai98274f02005-11-17 14:52:34 +01005481 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005482 return hdspm_hw_pointer(hdspm);
5483}
5484
Takashi Iwai763f3562005-06-03 11:25:34 +02005485
Takashi Iwai98274f02005-11-17 14:52:34 +01005486static int snd_hdspm_reset(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005487{
Takashi Iwai98274f02005-11-17 14:52:34 +01005488 struct snd_pcm_runtime *runtime = substream->runtime;
5489 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5490 struct snd_pcm_substream *other;
Takashi Iwai763f3562005-06-03 11:25:34 +02005491
5492 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5493 other = hdspm->capture_substream;
5494 else
5495 other = hdspm->playback_substream;
5496
5497 if (hdspm->running)
5498 runtime->status->hw_ptr = hdspm_hw_pointer(hdspm);
5499 else
5500 runtime->status->hw_ptr = 0;
5501 if (other) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005502 struct snd_pcm_substream *s;
5503 struct snd_pcm_runtime *oruntime = other->runtime;
Takashi Iwaief991b92007-02-22 12:52:53 +01005504 snd_pcm_group_for_each_entry(s, substream) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005505 if (s == other) {
5506 oruntime->status->hw_ptr =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005507 runtime->status->hw_ptr;
Takashi Iwai763f3562005-06-03 11:25:34 +02005508 break;
5509 }
5510 }
5511 }
5512 return 0;
5513}
5514
Takashi Iwai98274f02005-11-17 14:52:34 +01005515static int snd_hdspm_hw_params(struct snd_pcm_substream *substream,
5516 struct snd_pcm_hw_params *params)
Takashi Iwai763f3562005-06-03 11:25:34 +02005517{
Takashi Iwai98274f02005-11-17 14:52:34 +01005518 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005519 int err;
5520 int i;
5521 pid_t this_pid;
5522 pid_t other_pid;
Takashi Iwai763f3562005-06-03 11:25:34 +02005523
5524 spin_lock_irq(&hdspm->lock);
5525
5526 if (substream->pstr->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5527 this_pid = hdspm->playback_pid;
5528 other_pid = hdspm->capture_pid;
5529 } else {
5530 this_pid = hdspm->capture_pid;
5531 other_pid = hdspm->playback_pid;
5532 }
5533
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005534 if (other_pid > 0 && this_pid != other_pid) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005535
5536 /* The other stream is open, and not by the same
5537 task as this one. Make sure that the parameters
5538 that matter are the same.
Adrian Knoth0dca1792011-01-26 19:32:14 +01005539 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005540
5541 if (params_rate(params) != hdspm->system_sample_rate) {
5542 spin_unlock_irq(&hdspm->lock);
5543 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005544 SNDRV_PCM_HW_PARAM_RATE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005545 return -EBUSY;
5546 }
5547
5548 if (params_period_size(params) != hdspm->period_bytes / 4) {
5549 spin_unlock_irq(&hdspm->lock);
5550 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005551 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005552 return -EBUSY;
5553 }
5554
5555 }
5556 /* We're fine. */
5557 spin_unlock_irq(&hdspm->lock);
5558
5559 /* how to make sure that the rate matches an externally-set one ? */
5560
5561 spin_lock_irq(&hdspm->lock);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005562 err = hdspm_set_rate(hdspm, params_rate(params), 0);
5563 if (err < 0) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005564 dev_info(hdspm->card->dev, "err on hdspm_set_rate: %d\n", err);
Takashi Iwai763f3562005-06-03 11:25:34 +02005565 spin_unlock_irq(&hdspm->lock);
5566 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005567 SNDRV_PCM_HW_PARAM_RATE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005568 return err;
5569 }
5570 spin_unlock_irq(&hdspm->lock);
5571
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005572 err = hdspm_set_interrupt_interval(hdspm,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005573 params_period_size(params));
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005574 if (err < 0) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005575 dev_info(hdspm->card->dev,
5576 "err on hdspm_set_interrupt_interval: %d\n", err);
Takashi Iwai763f3562005-06-03 11:25:34 +02005577 _snd_pcm_hw_param_setempty(params,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005578 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
Takashi Iwai763f3562005-06-03 11:25:34 +02005579 return err;
5580 }
5581
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005582 /* Memory allocation, takashi's method, dont know if we should
5583 * spinlock
5584 */
Takashi Iwai763f3562005-06-03 11:25:34 +02005585 /* malloc all buffer even if not enabled to get sure */
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005586 /* Update for MADI rev 204: we need to allocate for all channels,
5587 * otherwise it doesn't work at 96kHz */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005588
Takashi Iwai763f3562005-06-03 11:25:34 +02005589 err =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005590 snd_pcm_lib_malloc_pages(substream, HDSPM_DMA_AREA_BYTES);
5591 if (err < 0) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005592 dev_info(hdspm->card->dev,
5593 "err on snd_pcm_lib_malloc_pages: %d\n", err);
Takashi Iwai763f3562005-06-03 11:25:34 +02005594 return err;
Adrian Knoth0dca1792011-01-26 19:32:14 +01005595 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005596
Takashi Iwai763f3562005-06-03 11:25:34 +02005597 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5598
Takashi Iwai77a23f22008-08-21 13:00:13 +02005599 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferOut,
Takashi Iwai763f3562005-06-03 11:25:34 +02005600 params_channels(params));
5601
5602 for (i = 0; i < params_channels(params); ++i)
5603 snd_hdspm_enable_out(hdspm, i, 1);
5604
5605 hdspm->playback_buffer =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005606 (unsigned char *) substream->runtime->dma_area;
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005607 dev_dbg(hdspm->card->dev,
5608 "Allocated sample buffer for playback at %p\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005609 hdspm->playback_buffer);
Takashi Iwai763f3562005-06-03 11:25:34 +02005610 } else {
Takashi Iwai77a23f22008-08-21 13:00:13 +02005611 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferIn,
Takashi Iwai763f3562005-06-03 11:25:34 +02005612 params_channels(params));
5613
5614 for (i = 0; i < params_channels(params); ++i)
5615 snd_hdspm_enable_in(hdspm, i, 1);
5616
5617 hdspm->capture_buffer =
Adrian Knoth0dca1792011-01-26 19:32:14 +01005618 (unsigned char *) substream->runtime->dma_area;
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005619 dev_dbg(hdspm->card->dev,
5620 "Allocated sample buffer for capture at %p\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005621 hdspm->capture_buffer);
Takashi Iwai763f3562005-06-03 11:25:34 +02005622 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005623
Remy Bruno3cee5a62006-10-16 12:46:32 +02005624 /*
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005625 dev_dbg(hdspm->card->dev,
5626 "Allocated sample buffer for %s at 0x%08X\n",
Remy Bruno3cee5a62006-10-16 12:46:32 +02005627 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5628 "playback" : "capture",
Takashi Iwai77a23f22008-08-21 13:00:13 +02005629 snd_pcm_sgbuf_get_addr(substream, 0));
Adrian Knoth0dca1792011-01-26 19:32:14 +01005630 */
Remy Brunoffb2c3c2007-03-07 19:08:46 +01005631 /*
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005632 dev_dbg(hdspm->card->dev,
5633 "set_hwparams: %s %d Hz, %d channels, bs = %d\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01005634 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5635 "playback" : "capture",
5636 params_rate(params), params_channels(params),
5637 params_buffer_size(params));
5638 */
5639
5640
Adrian Knoth3ac9b0a2013-07-05 11:28:13 +02005641 /* For AES cards, the float format bit is the same as the
5642 * preferred sync reference. Since we don't want to break
5643 * sync settings, we have to skip the remaining part of this
5644 * function.
5645 */
5646 if (hdspm->io_type == AES32) {
5647 return 0;
5648 }
5649
5650
Adrian Knoth0dca1792011-01-26 19:32:14 +01005651 /* Switch to native float format if requested */
5652 if (SNDRV_PCM_FORMAT_FLOAT_LE == params_format(params)) {
5653 if (!(hdspm->control_register & HDSPe_FLOAT_FORMAT))
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005654 dev_info(hdspm->card->dev,
5655 "Switching to native 32bit LE float format.\n");
Adrian Knoth0dca1792011-01-26 19:32:14 +01005656
5657 hdspm->control_register |= HDSPe_FLOAT_FORMAT;
5658 } else if (SNDRV_PCM_FORMAT_S32_LE == params_format(params)) {
5659 if (hdspm->control_register & HDSPe_FLOAT_FORMAT)
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005660 dev_info(hdspm->card->dev,
5661 "Switching to native 32bit LE integer format.\n");
Adrian Knoth0dca1792011-01-26 19:32:14 +01005662
5663 hdspm->control_register &= ~HDSPe_FLOAT_FORMAT;
5664 }
5665 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5666
Takashi Iwai763f3562005-06-03 11:25:34 +02005667 return 0;
5668}
5669
Takashi Iwai98274f02005-11-17 14:52:34 +01005670static int snd_hdspm_hw_free(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005671{
5672 int i;
Takashi Iwai98274f02005-11-17 14:52:34 +01005673 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005674
5675 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5676
Adrian Knoth0dca1792011-01-26 19:32:14 +01005677 /* params_channels(params) should be enough,
Takashi Iwai763f3562005-06-03 11:25:34 +02005678 but to get sure in case of error */
Adrian Knoth0dca1792011-01-26 19:32:14 +01005679 for (i = 0; i < hdspm->max_channels_out; ++i)
Takashi Iwai763f3562005-06-03 11:25:34 +02005680 snd_hdspm_enable_out(hdspm, i, 0);
5681
5682 hdspm->playback_buffer = NULL;
5683 } else {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005684 for (i = 0; i < hdspm->max_channels_in; ++i)
Takashi Iwai763f3562005-06-03 11:25:34 +02005685 snd_hdspm_enable_in(hdspm, i, 0);
5686
5687 hdspm->capture_buffer = NULL;
5688
5689 }
5690
5691 snd_pcm_lib_free_pages(substream);
5692
5693 return 0;
5694}
5695
Adrian Knoth0dca1792011-01-26 19:32:14 +01005696
Takashi Iwai98274f02005-11-17 14:52:34 +01005697static int snd_hdspm_channel_info(struct snd_pcm_substream *substream,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005698 struct snd_pcm_channel_info *info)
Takashi Iwai763f3562005-06-03 11:25:34 +02005699{
Takashi Iwai98274f02005-11-17 14:52:34 +01005700 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005701
Adrian Knoth0dca1792011-01-26 19:32:14 +01005702 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5703 if (snd_BUG_ON(info->channel >= hdspm->max_channels_out)) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005704 dev_info(hdspm->card->dev,
5705 "snd_hdspm_channel_info: output channel out of range (%d)\n",
5706 info->channel);
Adrian Knoth0dca1792011-01-26 19:32:14 +01005707 return -EINVAL;
5708 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005709
Adrian Knoth0dca1792011-01-26 19:32:14 +01005710 if (hdspm->channel_map_out[info->channel] < 0) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005711 dev_info(hdspm->card->dev,
5712 "snd_hdspm_channel_info: output channel %d mapped out\n",
5713 info->channel);
Adrian Knoth0dca1792011-01-26 19:32:14 +01005714 return -EINVAL;
5715 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005716
Adrian Knoth0dca1792011-01-26 19:32:14 +01005717 info->offset = hdspm->channel_map_out[info->channel] *
5718 HDSPM_CHANNEL_BUFFER_BYTES;
5719 } else {
5720 if (snd_BUG_ON(info->channel >= hdspm->max_channels_in)) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005721 dev_info(hdspm->card->dev,
5722 "snd_hdspm_channel_info: input channel out of range (%d)\n",
5723 info->channel);
Adrian Knoth0dca1792011-01-26 19:32:14 +01005724 return -EINVAL;
5725 }
5726
5727 if (hdspm->channel_map_in[info->channel] < 0) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01005728 dev_info(hdspm->card->dev,
5729 "snd_hdspm_channel_info: input channel %d mapped out\n",
5730 info->channel);
Adrian Knoth0dca1792011-01-26 19:32:14 +01005731 return -EINVAL;
5732 }
5733
5734 info->offset = hdspm->channel_map_in[info->channel] *
5735 HDSPM_CHANNEL_BUFFER_BYTES;
5736 }
5737
Takashi Iwai763f3562005-06-03 11:25:34 +02005738 info->first = 0;
5739 info->step = 32;
5740 return 0;
5741}
5742
Adrian Knoth0dca1792011-01-26 19:32:14 +01005743
Takashi Iwai98274f02005-11-17 14:52:34 +01005744static int snd_hdspm_ioctl(struct snd_pcm_substream *substream,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005745 unsigned int cmd, void *arg)
Takashi Iwai763f3562005-06-03 11:25:34 +02005746{
5747 switch (cmd) {
5748 case SNDRV_PCM_IOCTL1_RESET:
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02005749 return snd_hdspm_reset(substream);
Takashi Iwai763f3562005-06-03 11:25:34 +02005750
5751 case SNDRV_PCM_IOCTL1_CHANNEL_INFO:
Adrian Knoth0dca1792011-01-26 19:32:14 +01005752 {
5753 struct snd_pcm_channel_info *info = arg;
5754 return snd_hdspm_channel_info(substream, info);
5755 }
Takashi Iwai763f3562005-06-03 11:25:34 +02005756 default:
5757 break;
5758 }
5759
5760 return snd_pcm_lib_ioctl(substream, cmd, arg);
5761}
5762
Takashi Iwai98274f02005-11-17 14:52:34 +01005763static int snd_hdspm_trigger(struct snd_pcm_substream *substream, int cmd)
Takashi Iwai763f3562005-06-03 11:25:34 +02005764{
Takashi Iwai98274f02005-11-17 14:52:34 +01005765 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5766 struct snd_pcm_substream *other;
Takashi Iwai763f3562005-06-03 11:25:34 +02005767 int running;
5768
5769 spin_lock(&hdspm->lock);
5770 running = hdspm->running;
5771 switch (cmd) {
5772 case SNDRV_PCM_TRIGGER_START:
5773 running |= 1 << substream->stream;
5774 break;
5775 case SNDRV_PCM_TRIGGER_STOP:
5776 running &= ~(1 << substream->stream);
5777 break;
5778 default:
5779 snd_BUG();
5780 spin_unlock(&hdspm->lock);
5781 return -EINVAL;
5782 }
5783 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5784 other = hdspm->capture_substream;
5785 else
5786 other = hdspm->playback_substream;
5787
5788 if (other) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005789 struct snd_pcm_substream *s;
Takashi Iwaief991b92007-02-22 12:52:53 +01005790 snd_pcm_group_for_each_entry(s, substream) {
Takashi Iwai763f3562005-06-03 11:25:34 +02005791 if (s == other) {
5792 snd_pcm_trigger_done(s, substream);
5793 if (cmd == SNDRV_PCM_TRIGGER_START)
5794 running |= 1 << s->stream;
5795 else
5796 running &= ~(1 << s->stream);
5797 goto _ok;
5798 }
5799 }
5800 if (cmd == SNDRV_PCM_TRIGGER_START) {
5801 if (!(running & (1 << SNDRV_PCM_STREAM_PLAYBACK))
Adrian Knoth0dca1792011-01-26 19:32:14 +01005802 && substream->stream ==
5803 SNDRV_PCM_STREAM_CAPTURE)
Takashi Iwai763f3562005-06-03 11:25:34 +02005804 hdspm_silence_playback(hdspm);
5805 } else {
5806 if (running &&
Adrian Knoth0dca1792011-01-26 19:32:14 +01005807 substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Takashi Iwai763f3562005-06-03 11:25:34 +02005808 hdspm_silence_playback(hdspm);
5809 }
5810 } else {
5811 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
5812 hdspm_silence_playback(hdspm);
5813 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005814_ok:
Takashi Iwai763f3562005-06-03 11:25:34 +02005815 snd_pcm_trigger_done(substream, substream);
5816 if (!hdspm->running && running)
5817 hdspm_start_audio(hdspm);
5818 else if (hdspm->running && !running)
5819 hdspm_stop_audio(hdspm);
5820 hdspm->running = running;
5821 spin_unlock(&hdspm->lock);
5822
5823 return 0;
5824}
5825
Takashi Iwai98274f02005-11-17 14:52:34 +01005826static int snd_hdspm_prepare(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02005827{
5828 return 0;
5829}
5830
Takashi Iwai98274f02005-11-17 14:52:34 +01005831static struct snd_pcm_hardware snd_hdspm_playback_subinfo = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005832 .info = (SNDRV_PCM_INFO_MMAP |
5833 SNDRV_PCM_INFO_MMAP_VALID |
5834 SNDRV_PCM_INFO_NONINTERLEAVED |
5835 SNDRV_PCM_INFO_SYNC_START | SNDRV_PCM_INFO_DOUBLE),
5836 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5837 .rates = (SNDRV_PCM_RATE_32000 |
5838 SNDRV_PCM_RATE_44100 |
5839 SNDRV_PCM_RATE_48000 |
5840 SNDRV_PCM_RATE_64000 |
Remy Bruno3cee5a62006-10-16 12:46:32 +02005841 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5842 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000 ),
Takashi Iwai763f3562005-06-03 11:25:34 +02005843 .rate_min = 32000,
Remy Bruno3cee5a62006-10-16 12:46:32 +02005844 .rate_max = 192000,
Takashi Iwai763f3562005-06-03 11:25:34 +02005845 .channels_min = 1,
5846 .channels_max = HDSPM_MAX_CHANNELS,
5847 .buffer_bytes_max =
5848 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
Adrian Knoth1b6fa102011-08-15 00:22:51 +02005849 .period_bytes_min = (32 * 4),
Takashi Iwai52e6fb42011-08-15 10:40:59 +02005850 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
Takashi Iwai763f3562005-06-03 11:25:34 +02005851 .periods_min = 2,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005852 .periods_max = 512,
Takashi Iwai763f3562005-06-03 11:25:34 +02005853 .fifo_size = 0
5854};
5855
Takashi Iwai98274f02005-11-17 14:52:34 +01005856static struct snd_pcm_hardware snd_hdspm_capture_subinfo = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005857 .info = (SNDRV_PCM_INFO_MMAP |
5858 SNDRV_PCM_INFO_MMAP_VALID |
5859 SNDRV_PCM_INFO_NONINTERLEAVED |
5860 SNDRV_PCM_INFO_SYNC_START),
5861 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5862 .rates = (SNDRV_PCM_RATE_32000 |
5863 SNDRV_PCM_RATE_44100 |
5864 SNDRV_PCM_RATE_48000 |
5865 SNDRV_PCM_RATE_64000 |
Remy Bruno3cee5a62006-10-16 12:46:32 +02005866 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5867 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000),
Takashi Iwai763f3562005-06-03 11:25:34 +02005868 .rate_min = 32000,
Remy Bruno3cee5a62006-10-16 12:46:32 +02005869 .rate_max = 192000,
Takashi Iwai763f3562005-06-03 11:25:34 +02005870 .channels_min = 1,
5871 .channels_max = HDSPM_MAX_CHANNELS,
5872 .buffer_bytes_max =
5873 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
Adrian Knoth1b6fa102011-08-15 00:22:51 +02005874 .period_bytes_min = (32 * 4),
Takashi Iwai52e6fb42011-08-15 10:40:59 +02005875 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
Takashi Iwai763f3562005-06-03 11:25:34 +02005876 .periods_min = 2,
Adrian Knoth0dca1792011-01-26 19:32:14 +01005877 .periods_max = 512,
Takashi Iwai763f3562005-06-03 11:25:34 +02005878 .fifo_size = 0
5879};
5880
Adrian Knoth0dca1792011-01-26 19:32:14 +01005881static int snd_hdspm_hw_rule_in_channels_rate(struct snd_pcm_hw_params *params,
5882 struct snd_pcm_hw_rule *rule)
Takashi Iwai763f3562005-06-03 11:25:34 +02005883{
Takashi Iwai98274f02005-11-17 14:52:34 +01005884 struct hdspm *hdspm = rule->private;
5885 struct snd_interval *c =
Takashi Iwai763f3562005-06-03 11:25:34 +02005886 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
Takashi Iwai98274f02005-11-17 14:52:34 +01005887 struct snd_interval *r =
Takashi Iwai763f3562005-06-03 11:25:34 +02005888 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5889
Adrian Knoth0dca1792011-01-26 19:32:14 +01005890 if (r->min > 96000 && r->max <= 192000) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005891 struct snd_interval t = {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005892 .min = hdspm->qs_in_channels,
5893 .max = hdspm->qs_in_channels,
5894 .integer = 1,
5895 };
5896 return snd_interval_refine(c, &t);
5897 } else if (r->min > 48000 && r->max <= 96000) {
5898 struct snd_interval t = {
5899 .min = hdspm->ds_in_channels,
5900 .max = hdspm->ds_in_channels,
Takashi Iwai763f3562005-06-03 11:25:34 +02005901 .integer = 1,
5902 };
5903 return snd_interval_refine(c, &t);
5904 } else if (r->max < 64000) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005905 struct snd_interval t = {
Adrian Knoth0dca1792011-01-26 19:32:14 +01005906 .min = hdspm->ss_in_channels,
5907 .max = hdspm->ss_in_channels,
Takashi Iwai763f3562005-06-03 11:25:34 +02005908 .integer = 1,
5909 };
5910 return snd_interval_refine(c, &t);
5911 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005912
Takashi Iwai763f3562005-06-03 11:25:34 +02005913 return 0;
5914}
5915
Adrian Knoth0dca1792011-01-26 19:32:14 +01005916static int snd_hdspm_hw_rule_out_channels_rate(struct snd_pcm_hw_params *params,
Takashi Iwai98274f02005-11-17 14:52:34 +01005917 struct snd_pcm_hw_rule * rule)
Takashi Iwai763f3562005-06-03 11:25:34 +02005918{
Takashi Iwai98274f02005-11-17 14:52:34 +01005919 struct hdspm *hdspm = rule->private;
5920 struct snd_interval *c =
Takashi Iwai763f3562005-06-03 11:25:34 +02005921 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
Takashi Iwai98274f02005-11-17 14:52:34 +01005922 struct snd_interval *r =
Takashi Iwai763f3562005-06-03 11:25:34 +02005923 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5924
Adrian Knoth0dca1792011-01-26 19:32:14 +01005925 if (r->min > 96000 && r->max <= 192000) {
5926 struct snd_interval t = {
5927 .min = hdspm->qs_out_channels,
5928 .max = hdspm->qs_out_channels,
5929 .integer = 1,
5930 };
5931 return snd_interval_refine(c, &t);
5932 } else if (r->min > 48000 && r->max <= 96000) {
5933 struct snd_interval t = {
5934 .min = hdspm->ds_out_channels,
5935 .max = hdspm->ds_out_channels,
5936 .integer = 1,
5937 };
5938 return snd_interval_refine(c, &t);
5939 } else if (r->max < 64000) {
5940 struct snd_interval t = {
5941 .min = hdspm->ss_out_channels,
5942 .max = hdspm->ss_out_channels,
5943 .integer = 1,
5944 };
5945 return snd_interval_refine(c, &t);
5946 } else {
5947 }
5948 return 0;
5949}
5950
5951static int snd_hdspm_hw_rule_rate_in_channels(struct snd_pcm_hw_params *params,
5952 struct snd_pcm_hw_rule * rule)
5953{
5954 struct hdspm *hdspm = rule->private;
5955 struct snd_interval *c =
5956 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5957 struct snd_interval *r =
5958 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5959
5960 if (c->min >= hdspm->ss_in_channels) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005961 struct snd_interval t = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005962 .min = 32000,
5963 .max = 48000,
5964 .integer = 1,
5965 };
5966 return snd_interval_refine(r, &t);
Adrian Knoth0dca1792011-01-26 19:32:14 +01005967 } else if (c->max <= hdspm->qs_in_channels) {
5968 struct snd_interval t = {
5969 .min = 128000,
5970 .max = 192000,
5971 .integer = 1,
5972 };
5973 return snd_interval_refine(r, &t);
5974 } else if (c->max <= hdspm->ds_in_channels) {
Takashi Iwai98274f02005-11-17 14:52:34 +01005975 struct snd_interval t = {
Takashi Iwai763f3562005-06-03 11:25:34 +02005976 .min = 64000,
5977 .max = 96000,
5978 .integer = 1,
5979 };
Takashi Iwai763f3562005-06-03 11:25:34 +02005980 return snd_interval_refine(r, &t);
5981 }
Adrian Knoth0dca1792011-01-26 19:32:14 +01005982
5983 return 0;
5984}
5985static int snd_hdspm_hw_rule_rate_out_channels(struct snd_pcm_hw_params *params,
5986 struct snd_pcm_hw_rule *rule)
5987{
5988 struct hdspm *hdspm = rule->private;
5989 struct snd_interval *c =
5990 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5991 struct snd_interval *r =
5992 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5993
5994 if (c->min >= hdspm->ss_out_channels) {
5995 struct snd_interval t = {
5996 .min = 32000,
5997 .max = 48000,
5998 .integer = 1,
5999 };
6000 return snd_interval_refine(r, &t);
6001 } else if (c->max <= hdspm->qs_out_channels) {
6002 struct snd_interval t = {
6003 .min = 128000,
6004 .max = 192000,
6005 .integer = 1,
6006 };
6007 return snd_interval_refine(r, &t);
6008 } else if (c->max <= hdspm->ds_out_channels) {
6009 struct snd_interval t = {
6010 .min = 64000,
6011 .max = 96000,
6012 .integer = 1,
6013 };
6014 return snd_interval_refine(r, &t);
6015 }
6016
Takashi Iwai763f3562005-06-03 11:25:34 +02006017 return 0;
6018}
6019
Adrian Knoth0dca1792011-01-26 19:32:14 +01006020static int snd_hdspm_hw_rule_in_channels(struct snd_pcm_hw_params *params,
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006021 struct snd_pcm_hw_rule *rule)
6022{
6023 unsigned int list[3];
6024 struct hdspm *hdspm = rule->private;
6025 struct snd_interval *c = hw_param_interval(params,
6026 SNDRV_PCM_HW_PARAM_CHANNELS);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006027
6028 list[0] = hdspm->qs_in_channels;
6029 list[1] = hdspm->ds_in_channels;
6030 list[2] = hdspm->ss_in_channels;
6031 return snd_interval_list(c, 3, list, 0);
6032}
6033
6034static int snd_hdspm_hw_rule_out_channels(struct snd_pcm_hw_params *params,
6035 struct snd_pcm_hw_rule *rule)
6036{
6037 unsigned int list[3];
6038 struct hdspm *hdspm = rule->private;
6039 struct snd_interval *c = hw_param_interval(params,
6040 SNDRV_PCM_HW_PARAM_CHANNELS);
6041
6042 list[0] = hdspm->qs_out_channels;
6043 list[1] = hdspm->ds_out_channels;
6044 list[2] = hdspm->ss_out_channels;
6045 return snd_interval_list(c, 3, list, 0);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006046}
6047
6048
Takashi Iwaibdf84db2017-06-07 14:22:35 +02006049static const unsigned int hdspm_aes32_sample_rates[] = {
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006050 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000
6051};
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006052
Takashi Iwaibdf84db2017-06-07 14:22:35 +02006053static const struct snd_pcm_hw_constraint_list
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006054hdspm_hw_constraints_aes32_sample_rates = {
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006055 .count = ARRAY_SIZE(hdspm_aes32_sample_rates),
6056 .list = hdspm_aes32_sample_rates,
6057 .mask = 0
6058};
6059
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006060static int snd_hdspm_open(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02006061{
Takashi Iwai98274f02005-11-17 14:52:34 +01006062 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
6063 struct snd_pcm_runtime *runtime = substream->runtime;
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006064 bool playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Takashi Iwai763f3562005-06-03 11:25:34 +02006065
Takashi Iwai763f3562005-06-03 11:25:34 +02006066 spin_lock_irq(&hdspm->lock);
Takashi Iwai763f3562005-06-03 11:25:34 +02006067 snd_pcm_set_sync(substream);
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006068 runtime->hw = (playback) ? snd_hdspm_playback_subinfo :
6069 snd_hdspm_capture_subinfo;
Takashi Iwai763f3562005-06-03 11:25:34 +02006070
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006071 if (playback) {
Markus Elfringda2ea372017-08-12 17:07:09 +02006072 if (!hdspm->capture_substream)
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006073 hdspm_stop_audio(hdspm);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006074
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006075 hdspm->playback_pid = current->pid;
6076 hdspm->playback_substream = substream;
6077 } else {
Markus Elfringda2ea372017-08-12 17:07:09 +02006078 if (!hdspm->playback_substream)
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006079 hdspm_stop_audio(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02006080
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006081 hdspm->capture_pid = current->pid;
6082 hdspm->capture_substream = substream;
6083 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006084
6085 spin_unlock_irq(&hdspm->lock);
6086
6087 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
Takashi Iwaid8776812011-08-15 10:45:42 +02006088 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
Takashi Iwai763f3562005-06-03 11:25:34 +02006089
Adrian Knoth0dca1792011-01-26 19:32:14 +01006090 switch (hdspm->io_type) {
6091 case AIO:
6092 case RayDAT:
Takashi Iwaid8776812011-08-15 10:45:42 +02006093 snd_pcm_hw_constraint_minmax(runtime,
6094 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
6095 32, 4096);
6096 /* RayDAT & AIO have a fixed buffer of 16384 samples per channel */
Lars-Peter Clausenb4ffc1b2015-10-18 15:39:21 +02006097 snd_pcm_hw_constraint_single(runtime,
Takashi Iwaid8776812011-08-15 10:45:42 +02006098 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
Lars-Peter Clausenb4ffc1b2015-10-18 15:39:21 +02006099 16384);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006100 break;
6101
6102 default:
Takashi Iwaid8776812011-08-15 10:45:42 +02006103 snd_pcm_hw_constraint_minmax(runtime,
6104 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
6105 64, 8192);
Lars-Peter Clausenb4ffc1b2015-10-18 15:39:21 +02006106 snd_pcm_hw_constraint_single(runtime,
6107 SNDRV_PCM_HW_PARAM_PERIODS, 2);
Takashi Iwaid8776812011-08-15 10:45:42 +02006108 break;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006109 }
6110
6111 if (AES32 == hdspm->io_type) {
Takashi Iwai3fa9e3d2011-08-15 10:42:23 +02006112 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006113 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
6114 &hdspm_hw_constraints_aes32_sample_rates);
6115 } else {
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006116 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006117 (playback ?
6118 snd_hdspm_hw_rule_rate_out_channels :
6119 snd_hdspm_hw_rule_rate_in_channels), hdspm,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006120 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Remy Brunoffb2c3c2007-03-07 19:08:46 +01006121 }
Adrian Knoth88fabbf2011-02-23 11:43:10 +01006122
6123 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006124 (playback ? snd_hdspm_hw_rule_out_channels :
6125 snd_hdspm_hw_rule_in_channels), hdspm,
Adrian Knoth88fabbf2011-02-23 11:43:10 +01006126 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
6127
6128 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006129 (playback ? snd_hdspm_hw_rule_out_channels_rate :
6130 snd_hdspm_hw_rule_in_channels_rate), hdspm,
Adrian Knoth88fabbf2011-02-23 11:43:10 +01006131 SNDRV_PCM_HW_PARAM_RATE, -1);
6132
Takashi Iwai763f3562005-06-03 11:25:34 +02006133 return 0;
6134}
6135
Adrian Knoth8b73b862015-02-17 00:05:05 +01006136static int snd_hdspm_release(struct snd_pcm_substream *substream)
Takashi Iwai763f3562005-06-03 11:25:34 +02006137{
Takashi Iwai98274f02005-11-17 14:52:34 +01006138 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
Adrian Knoth8b73b862015-02-17 00:05:05 +01006139 bool playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Takashi Iwai763f3562005-06-03 11:25:34 +02006140
6141 spin_lock_irq(&hdspm->lock);
6142
Adrian Knoth8b73b862015-02-17 00:05:05 +01006143 if (playback) {
6144 hdspm->playback_pid = -1;
6145 hdspm->playback_substream = NULL;
6146 } else {
6147 hdspm->capture_pid = -1;
6148 hdspm->capture_substream = NULL;
6149 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006150
6151 spin_unlock_irq(&hdspm->lock);
6152
6153 return 0;
6154}
6155
Adrian Knoth0dca1792011-01-26 19:32:14 +01006156static int snd_hdspm_hwdep_dummy_op(struct snd_hwdep *hw, struct file *file)
Takashi Iwai763f3562005-06-03 11:25:34 +02006157{
Adrian Knoth0dca1792011-01-26 19:32:14 +01006158 /* we have nothing to initialize but the call is required */
6159 return 0;
6160}
6161
6162static inline int copy_u32_le(void __user *dest, void __iomem *src)
6163{
6164 u32 val = readl(src);
6165 return copy_to_user(dest, &val, 4);
6166}
6167
6168static int snd_hdspm_hwdep_ioctl(struct snd_hwdep *hw, struct file *file,
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006169 unsigned int cmd, unsigned long arg)
Adrian Knoth0dca1792011-01-26 19:32:14 +01006170{
6171 void __user *argp = (void __user *)arg;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006172 struct hdspm *hdspm = hw->private_data;
Takashi Iwai98274f02005-11-17 14:52:34 +01006173 struct hdspm_mixer_ioctl mixer;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006174 struct hdspm_config info;
6175 struct hdspm_status status;
Takashi Iwai98274f02005-11-17 14:52:34 +01006176 struct hdspm_version hdspm_version;
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006177 struct hdspm_peak_rms *levels;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006178 struct hdspm_ltc ltc;
6179 unsigned int statusregister;
6180 long unsigned int s;
6181 int i = 0;
Takashi Iwai763f3562005-06-03 11:25:34 +02006182
6183 switch (cmd) {
6184
Takashi Iwai763f3562005-06-03 11:25:34 +02006185 case SNDRV_HDSPM_IOCTL_GET_PEAK_RMS:
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006186 levels = &hdspm->peak_rms;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006187 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006188 levels->input_peaks[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006189 readl(hdspm->iobase +
6190 HDSPM_MADI_INPUT_PEAK + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006191 levels->playback_peaks[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006192 readl(hdspm->iobase +
6193 HDSPM_MADI_PLAYBACK_PEAK + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006194 levels->output_peaks[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006195 readl(hdspm->iobase +
6196 HDSPM_MADI_OUTPUT_PEAK + i*4);
6197
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006198 levels->input_rms[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006199 ((uint64_t) readl(hdspm->iobase +
6200 HDSPM_MADI_INPUT_RMS_H + i*4) << 32) |
6201 (uint64_t) readl(hdspm->iobase +
6202 HDSPM_MADI_INPUT_RMS_L + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006203 levels->playback_rms[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006204 ((uint64_t)readl(hdspm->iobase +
6205 HDSPM_MADI_PLAYBACK_RMS_H+i*4) << 32) |
6206 (uint64_t)readl(hdspm->iobase +
6207 HDSPM_MADI_PLAYBACK_RMS_L + i*4);
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006208 levels->output_rms[i] =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006209 ((uint64_t)readl(hdspm->iobase +
6210 HDSPM_MADI_OUTPUT_RMS_H + i*4) << 32) |
6211 (uint64_t)readl(hdspm->iobase +
6212 HDSPM_MADI_OUTPUT_RMS_L + i*4);
6213 }
6214
6215 if (hdspm->system_sample_rate > 96000) {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006216 levels->speed = qs;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006217 } else if (hdspm->system_sample_rate > 48000) {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006218 levels->speed = ds;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006219 } else {
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006220 levels->speed = ss;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006221 }
Jaroslav Kysela730a5862011-01-27 13:03:15 +01006222 levels->status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006223
Markus Elfring7dfec502017-08-12 16:50:06 +02006224 s = copy_to_user(argp, levels, sizeof(*levels));
Adrian Knoth0dca1792011-01-26 19:32:14 +01006225 if (0 != s) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006226 /* dev_err(hdspm->card->dev, "copy_to_user(.., .., %lu): %lu
Adrian Knoth0dca1792011-01-26 19:32:14 +01006227 [Levels]\n", sizeof(struct hdspm_peak_rms), s);
6228 */
Takashi Iwai763f3562005-06-03 11:25:34 +02006229 return -EFAULT;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006230 }
6231 break;
6232
6233 case SNDRV_HDSPM_IOCTL_GET_LTC:
6234 ltc.ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
6235 i = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
6236 if (i & HDSPM_TCO1_LTC_Input_valid) {
6237 switch (i & (HDSPM_TCO1_LTC_Format_LSB |
6238 HDSPM_TCO1_LTC_Format_MSB)) {
6239 case 0:
6240 ltc.format = fps_24;
6241 break;
6242 case HDSPM_TCO1_LTC_Format_LSB:
6243 ltc.format = fps_25;
6244 break;
6245 case HDSPM_TCO1_LTC_Format_MSB:
6246 ltc.format = fps_2997;
6247 break;
6248 default:
Adrian Knoth17d2f002013-08-19 17:20:30 +02006249 ltc.format = fps_30;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006250 break;
6251 }
6252 if (i & HDSPM_TCO1_set_drop_frame_flag) {
6253 ltc.frame = drop_frame;
6254 } else {
6255 ltc.frame = full_frame;
6256 }
6257 } else {
6258 ltc.format = format_invalid;
6259 ltc.frame = frame_invalid;
6260 }
6261 if (i & HDSPM_TCO1_Video_Input_Format_NTSC) {
6262 ltc.input_format = ntsc;
6263 } else if (i & HDSPM_TCO1_Video_Input_Format_PAL) {
6264 ltc.input_format = pal;
6265 } else {
6266 ltc.input_format = no_video;
6267 }
6268
Markus Elfring7dfec502017-08-12 16:50:06 +02006269 s = copy_to_user(argp, &ltc, sizeof(ltc));
Adrian Knoth0dca1792011-01-26 19:32:14 +01006270 if (0 != s) {
6271 /*
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006272 dev_err(hdspm->card->dev, "copy_to_user(.., .., %lu): %lu [LTC]\n", sizeof(struct hdspm_ltc), s); */
Takashi Iwai763f3562005-06-03 11:25:34 +02006273 return -EFAULT;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006274 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006275
6276 break;
Takashi Iwai763f3562005-06-03 11:25:34 +02006277
Adrian Knoth0dca1792011-01-26 19:32:14 +01006278 case SNDRV_HDSPM_IOCTL_GET_CONFIG:
Takashi Iwai763f3562005-06-03 11:25:34 +02006279
Adrian Knoth4ab69a22011-02-23 11:43:14 +01006280 memset(&info, 0, sizeof(info));
Takashi Iwai763f3562005-06-03 11:25:34 +02006281 spin_lock_irq(&hdspm->lock);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006282 info.pref_sync_ref = hdspm_pref_sync_ref(hdspm);
6283 info.wordclock_sync_check = hdspm_wc_sync_check(hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02006284
6285 info.system_sample_rate = hdspm->system_sample_rate;
6286 info.autosync_sample_rate =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006287 hdspm_external_sample_rate(hdspm);
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006288 info.system_clock_mode = hdspm_system_clock_mode(hdspm);
6289 info.clock_source = hdspm_clock_source(hdspm);
6290 info.autosync_ref = hdspm_autosync_ref(hdspm);
Adrian Knothc9e16682012-12-03 14:55:50 +01006291 info.line_out = hdspm_toggle_setting(hdspm, HDSPM_LineOut);
Takashi Iwai763f3562005-06-03 11:25:34 +02006292 info.passthru = 0;
6293 spin_unlock_irq(&hdspm->lock);
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006294 if (copy_to_user(argp, &info, sizeof(info)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006295 return -EFAULT;
6296 break;
6297
Adrian Knoth0dca1792011-01-26 19:32:14 +01006298 case SNDRV_HDSPM_IOCTL_GET_STATUS:
Dan Carpenter643d6bb2011-09-23 09:24:21 +03006299 memset(&status, 0, sizeof(status));
6300
Adrian Knoth0dca1792011-01-26 19:32:14 +01006301 status.card_type = hdspm->io_type;
6302
6303 status.autosync_source = hdspm_autosync_ref(hdspm);
6304
6305 status.card_clock = 110069313433624ULL;
6306 status.master_period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
6307
6308 switch (hdspm->io_type) {
6309 case MADI:
6310 case MADIface:
6311 status.card_specific.madi.sync_wc =
6312 hdspm_wc_sync_check(hdspm);
6313 status.card_specific.madi.sync_madi =
6314 hdspm_madi_sync_check(hdspm);
6315 status.card_specific.madi.sync_tco =
6316 hdspm_tco_sync_check(hdspm);
6317 status.card_specific.madi.sync_in =
6318 hdspm_sync_in_sync_check(hdspm);
6319
6320 statusregister =
6321 hdspm_read(hdspm, HDSPM_statusRegister);
6322 status.card_specific.madi.madi_input =
6323 (statusregister & HDSPM_AB_int) ? 1 : 0;
6324 status.card_specific.madi.channel_format =
Adrian Knoth9e6ff522011-10-27 21:57:52 +02006325 (statusregister & HDSPM_RX_64ch) ? 1 : 0;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006326 /* TODO: Mac driver sets it when f_s>48kHz */
6327 status.card_specific.madi.frame_format = 0;
6328
6329 default:
6330 break;
6331 }
6332
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006333 if (copy_to_user(argp, &status, sizeof(status)))
Adrian Knoth0dca1792011-01-26 19:32:14 +01006334 return -EFAULT;
6335
6336
6337 break;
6338
Takashi Iwai763f3562005-06-03 11:25:34 +02006339 case SNDRV_HDSPM_IOCTL_GET_VERSION:
Dan Carpenter643d6bb2011-09-23 09:24:21 +03006340 memset(&hdspm_version, 0, sizeof(hdspm_version));
6341
Adrian Knoth0dca1792011-01-26 19:32:14 +01006342 hdspm_version.card_type = hdspm->io_type;
Takashi Iwai57a44512013-10-29 15:26:12 +01006343 strlcpy(hdspm_version.cardname, hdspm->card_name,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006344 sizeof(hdspm_version.cardname));
Adrian Knoth7d53a632012-01-04 14:31:16 +01006345 hdspm_version.serial = hdspm->serial;
Takashi Iwai763f3562005-06-03 11:25:34 +02006346 hdspm_version.firmware_rev = hdspm->firmware_rev;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006347 hdspm_version.addons = 0;
6348 if (hdspm->tco)
6349 hdspm_version.addons |= HDSPM_ADDON_TCO;
6350
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006351 if (copy_to_user(argp, &hdspm_version,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006352 sizeof(hdspm_version)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006353 return -EFAULT;
6354 break;
6355
6356 case SNDRV_HDSPM_IOCTL_GET_MIXER:
Dan Carpenter2ca595a2011-09-23 09:25:05 +03006357 if (copy_from_user(&mixer, argp, sizeof(mixer)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006358 return -EFAULT;
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006359 if (copy_to_user((void __user *)mixer.mixer, hdspm->mixer,
Markus Elfring7dfec502017-08-12 16:50:06 +02006360 sizeof(*mixer.mixer)))
Takashi Iwai763f3562005-06-03 11:25:34 +02006361 return -EFAULT;
6362 break;
6363
6364 default:
6365 return -EINVAL;
6366 }
6367 return 0;
6368}
6369
Julia Lawall6769e9882016-09-02 00:13:10 +02006370static const struct snd_pcm_ops snd_hdspm_ops = {
Adrian Knoth5ecc5dc2015-02-17 00:05:04 +01006371 .open = snd_hdspm_open,
Adrian Knoth8b73b862015-02-17 00:05:05 +01006372 .close = snd_hdspm_release,
Takashi Iwai763f3562005-06-03 11:25:34 +02006373 .ioctl = snd_hdspm_ioctl,
6374 .hw_params = snd_hdspm_hw_params,
6375 .hw_free = snd_hdspm_hw_free,
6376 .prepare = snd_hdspm_prepare,
6377 .trigger = snd_hdspm_trigger,
6378 .pointer = snd_hdspm_hw_pointer,
Takashi Iwai763f3562005-06-03 11:25:34 +02006379 .page = snd_pcm_sgbuf_ops_page,
6380};
6381
Bill Pembertone23e7a12012-12-06 12:35:10 -05006382static int snd_hdspm_create_hwdep(struct snd_card *card,
6383 struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006384{
Takashi Iwai98274f02005-11-17 14:52:34 +01006385 struct snd_hwdep *hw;
Takashi Iwai763f3562005-06-03 11:25:34 +02006386 int err;
6387
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006388 err = snd_hwdep_new(card, "HDSPM hwdep", 0, &hw);
6389 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006390 return err;
6391
6392 hdspm->hwdep = hw;
6393 hw->private_data = hdspm;
6394 strcpy(hw->name, "HDSPM hwdep interface");
6395
Adrian Knoth0dca1792011-01-26 19:32:14 +01006396 hw->ops.open = snd_hdspm_hwdep_dummy_op;
Takashi Iwai763f3562005-06-03 11:25:34 +02006397 hw->ops.ioctl = snd_hdspm_hwdep_ioctl;
Adrian Knoth8de5d6f2012-03-08 15:38:04 +01006398 hw->ops.ioctl_compat = snd_hdspm_hwdep_ioctl;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006399 hw->ops.release = snd_hdspm_hwdep_dummy_op;
Takashi Iwai763f3562005-06-03 11:25:34 +02006400
6401 return 0;
6402}
6403
6404
6405/*------------------------------------------------------------
Adrian Knoth0dca1792011-01-26 19:32:14 +01006406 memory interface
Takashi Iwai763f3562005-06-03 11:25:34 +02006407 ------------------------------------------------------------*/
Bill Pembertone23e7a12012-12-06 12:35:10 -05006408static int snd_hdspm_preallocate_memory(struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006409{
6410 int err;
Takashi Iwai98274f02005-11-17 14:52:34 +01006411 struct snd_pcm *pcm;
Takashi Iwai763f3562005-06-03 11:25:34 +02006412 size_t wanted;
6413
6414 pcm = hdspm->pcm;
6415
Remy Bruno3cee5a62006-10-16 12:46:32 +02006416 wanted = HDSPM_DMA_AREA_BYTES;
Takashi Iwai763f3562005-06-03 11:25:34 +02006417
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006418 err =
Takashi Iwai763f3562005-06-03 11:25:34 +02006419 snd_pcm_lib_preallocate_pages_for_all(pcm,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006420 SNDRV_DMA_TYPE_DEV_SG,
Takashi Iwai763f3562005-06-03 11:25:34 +02006421 snd_dma_pci_data(hdspm->pci),
6422 wanted,
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006423 wanted);
6424 if (err < 0) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006425 dev_dbg(hdspm->card->dev,
6426 "Could not preallocate %zd Bytes\n", wanted);
Takashi Iwai763f3562005-06-03 11:25:34 +02006427
6428 return err;
6429 } else
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006430 dev_dbg(hdspm->card->dev,
6431 " Preallocated %zd Bytes\n", wanted);
Takashi Iwai763f3562005-06-03 11:25:34 +02006432
6433 return 0;
6434}
6435
Adrian Knoth0dca1792011-01-26 19:32:14 +01006436
6437static void hdspm_set_sgbuf(struct hdspm *hdspm,
Takashi Iwai77a23f22008-08-21 13:00:13 +02006438 struct snd_pcm_substream *substream,
Takashi Iwai763f3562005-06-03 11:25:34 +02006439 unsigned int reg, int channels)
6440{
6441 int i;
Adrian Knoth0dca1792011-01-26 19:32:14 +01006442
6443 /* continuous memory segment */
Takashi Iwai763f3562005-06-03 11:25:34 +02006444 for (i = 0; i < (channels * 16); i++)
6445 hdspm_write(hdspm, reg + 4 * i,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006446 snd_pcm_sgbuf_get_addr(substream, 4096 * i));
Takashi Iwai763f3562005-06-03 11:25:34 +02006447}
6448
Adrian Knoth0dca1792011-01-26 19:32:14 +01006449
Takashi Iwai763f3562005-06-03 11:25:34 +02006450/* ------------- ALSA Devices ---------------------------- */
Bill Pembertone23e7a12012-12-06 12:35:10 -05006451static int snd_hdspm_create_pcm(struct snd_card *card,
6452 struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006453{
Takashi Iwai98274f02005-11-17 14:52:34 +01006454 struct snd_pcm *pcm;
Takashi Iwai763f3562005-06-03 11:25:34 +02006455 int err;
6456
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006457 err = snd_pcm_new(card, hdspm->card_name, 0, 1, 1, &pcm);
6458 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006459 return err;
6460
6461 hdspm->pcm = pcm;
6462 pcm->private_data = hdspm;
6463 strcpy(pcm->name, hdspm->card_name);
6464
6465 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
Adrian Knoth0c8d9482015-02-17 00:05:06 +01006466 &snd_hdspm_ops);
Takashi Iwai763f3562005-06-03 11:25:34 +02006467 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
Adrian Knoth0c8d9482015-02-17 00:05:06 +01006468 &snd_hdspm_ops);
Takashi Iwai763f3562005-06-03 11:25:34 +02006469
6470 pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
6471
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006472 err = snd_hdspm_preallocate_memory(hdspm);
6473 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006474 return err;
6475
6476 return 0;
6477}
6478
Takashi Iwai98274f02005-11-17 14:52:34 +01006479static inline void snd_hdspm_initialize_midi_flush(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006480{
Adrian Knoth7c7102b2011-02-28 15:14:50 +01006481 int i;
6482
6483 for (i = 0; i < hdspm->midiPorts; i++)
6484 snd_hdspm_flush_midi_input(hdspm, i);
Takashi Iwai763f3562005-06-03 11:25:34 +02006485}
6486
Bill Pembertone23e7a12012-12-06 12:35:10 -05006487static int snd_hdspm_create_alsa_devices(struct snd_card *card,
6488 struct hdspm *hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006489{
Adrian Knoth0dca1792011-01-26 19:32:14 +01006490 int err, i;
Takashi Iwai763f3562005-06-03 11:25:34 +02006491
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006492 dev_dbg(card->dev, "Create card...\n");
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006493 err = snd_hdspm_create_pcm(card, hdspm);
6494 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006495 return err;
6496
Adrian Knoth0dca1792011-01-26 19:32:14 +01006497 i = 0;
6498 while (i < hdspm->midiPorts) {
6499 err = snd_hdspm_create_midi(card, hdspm, i);
6500 if (err < 0) {
6501 return err;
6502 }
6503 i++;
6504 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006505
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006506 err = snd_hdspm_create_controls(card, hdspm);
6507 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006508 return err;
6509
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006510 err = snd_hdspm_create_hwdep(card, hdspm);
6511 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006512 return err;
6513
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006514 dev_dbg(card->dev, "proc init...\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02006515 snd_hdspm_proc_init(hdspm);
6516
6517 hdspm->system_sample_rate = -1;
6518 hdspm->last_external_sample_rate = -1;
6519 hdspm->last_internal_sample_rate = -1;
6520 hdspm->playback_pid = -1;
6521 hdspm->capture_pid = -1;
6522 hdspm->capture_substream = NULL;
6523 hdspm->playback_substream = NULL;
6524
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006525 dev_dbg(card->dev, "Set defaults...\n");
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006526 err = snd_hdspm_set_defaults(hdspm);
6527 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006528 return err;
6529
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006530 dev_dbg(card->dev, "Update mixer controls...\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02006531 hdspm_update_simple_mixer_controls(hdspm);
6532
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006533 dev_dbg(card->dev, "Initializeing complete ???\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02006534
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006535 err = snd_card_register(card);
6536 if (err < 0) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006537 dev_err(card->dev, "error registering card\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02006538 return err;
6539 }
6540
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006541 dev_dbg(card->dev, "... yes now\n");
Takashi Iwai763f3562005-06-03 11:25:34 +02006542
6543 return 0;
6544}
6545
Bill Pembertone23e7a12012-12-06 12:35:10 -05006546static int snd_hdspm_create(struct snd_card *card,
6547 struct hdspm *hdspm)
6548{
Adrian Knoth0dca1792011-01-26 19:32:14 +01006549
Takashi Iwai763f3562005-06-03 11:25:34 +02006550 struct pci_dev *pci = hdspm->pci;
6551 int err;
Takashi Iwai763f3562005-06-03 11:25:34 +02006552 unsigned long io_extent;
6553
6554 hdspm->irq = -1;
Takashi Iwai763f3562005-06-03 11:25:34 +02006555 hdspm->card = card;
6556
6557 spin_lock_init(&hdspm->lock);
6558
Takashi Iwai763f3562005-06-03 11:25:34 +02006559 pci_read_config_word(hdspm->pci,
Adrian Knoth0dca1792011-01-26 19:32:14 +01006560 PCI_CLASS_REVISION, &hdspm->firmware_rev);
Remy Bruno3cee5a62006-10-16 12:46:32 +02006561
Takashi Iwai763f3562005-06-03 11:25:34 +02006562 strcpy(card->mixername, "Xilinx FPGA");
Adrian Knoth0dca1792011-01-26 19:32:14 +01006563 strcpy(card->driver, "HDSPM");
6564
6565 switch (hdspm->firmware_rev) {
Adrian Knoth0dca1792011-01-26 19:32:14 +01006566 case HDSPM_RAYDAT_REV:
6567 hdspm->io_type = RayDAT;
6568 hdspm->card_name = "RME RayDAT";
6569 hdspm->midiPorts = 2;
6570 break;
6571 case HDSPM_AIO_REV:
6572 hdspm->io_type = AIO;
6573 hdspm->card_name = "RME AIO";
6574 hdspm->midiPorts = 1;
6575 break;
6576 case HDSPM_MADIFACE_REV:
6577 hdspm->io_type = MADIface;
6578 hdspm->card_name = "RME MADIface";
6579 hdspm->midiPorts = 1;
6580 break;
Adrian Knoth5027f342011-02-28 15:14:49 +01006581 default:
Adrian Knothc09403d2011-10-27 21:57:54 +02006582 if ((hdspm->firmware_rev == 0xf0) ||
6583 ((hdspm->firmware_rev >= 0xe6) &&
6584 (hdspm->firmware_rev <= 0xea))) {
6585 hdspm->io_type = AES32;
6586 hdspm->card_name = "RME AES32";
6587 hdspm->midiPorts = 2;
Adrian Knoth05c7cc92011-11-21 16:15:36 +01006588 } else if ((hdspm->firmware_rev == 0xd2) ||
Adrian Knothc09403d2011-10-27 21:57:54 +02006589 ((hdspm->firmware_rev >= 0xc8) &&
6590 (hdspm->firmware_rev <= 0xcf))) {
6591 hdspm->io_type = MADI;
6592 hdspm->card_name = "RME MADI";
6593 hdspm->midiPorts = 3;
6594 } else {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006595 dev_err(card->dev,
6596 "unknown firmware revision %x\n",
Adrian Knoth5027f342011-02-28 15:14:49 +01006597 hdspm->firmware_rev);
Adrian Knothc09403d2011-10-27 21:57:54 +02006598 return -ENODEV;
6599 }
Remy Bruno3cee5a62006-10-16 12:46:32 +02006600 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006601
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006602 err = pci_enable_device(pci);
6603 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006604 return err;
6605
6606 pci_set_master(hdspm->pci);
6607
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006608 err = pci_request_regions(pci, "hdspm");
6609 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006610 return err;
6611
6612 hdspm->port = pci_resource_start(pci, 0);
6613 io_extent = pci_resource_len(pci, 0);
6614
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006615 dev_dbg(card->dev, "grabbed memory region 0x%lx-0x%lx\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01006616 hdspm->port, hdspm->port + io_extent - 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02006617
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006618 hdspm->iobase = ioremap_nocache(hdspm->port, io_extent);
6619 if (!hdspm->iobase) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006620 dev_err(card->dev, "unable to remap region 0x%lx-0x%lx\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01006621 hdspm->port, hdspm->port + io_extent - 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02006622 return -EBUSY;
6623 }
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006624 dev_dbg(card->dev, "remapped region (0x%lx) 0x%lx-0x%lx\n",
Adrian Knoth0dca1792011-01-26 19:32:14 +01006625 (unsigned long)hdspm->iobase, hdspm->port,
6626 hdspm->port + io_extent - 1);
Takashi Iwai763f3562005-06-03 11:25:34 +02006627
6628 if (request_irq(pci->irq, snd_hdspm_interrupt,
Takashi Iwai934c2b62011-06-10 16:36:37 +02006629 IRQF_SHARED, KBUILD_MODNAME, hdspm)) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006630 dev_err(card->dev, "unable to use IRQ %d\n", pci->irq);
Takashi Iwai763f3562005-06-03 11:25:34 +02006631 return -EBUSY;
6632 }
6633
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006634 dev_dbg(card->dev, "use IRQ %d\n", pci->irq);
Takashi Iwai763f3562005-06-03 11:25:34 +02006635
6636 hdspm->irq = pci->irq;
Takashi Iwai763f3562005-06-03 11:25:34 +02006637
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006638 dev_dbg(card->dev, "kmalloc Mixer memory of %zd Bytes\n",
Markus Elfring7dfec502017-08-12 16:50:06 +02006639 sizeof(*hdspm->mixer));
6640 hdspm->mixer = kzalloc(sizeof(*hdspm->mixer), GFP_KERNEL);
Markus Elfring9dba5422017-08-12 16:10:32 +02006641 if (!hdspm->mixer)
Julia Lawallb17cbdd2012-08-19 09:02:54 +02006642 return -ENOMEM;
Takashi Iwai763f3562005-06-03 11:25:34 +02006643
Adrian Knoth0dca1792011-01-26 19:32:14 +01006644 hdspm->port_names_in = NULL;
6645 hdspm->port_names_out = NULL;
6646
6647 switch (hdspm->io_type) {
6648 case AES32:
Adrian Knothd2d10a22011-02-28 15:14:47 +01006649 hdspm->ss_in_channels = hdspm->ss_out_channels = AES32_CHANNELS;
6650 hdspm->ds_in_channels = hdspm->ds_out_channels = AES32_CHANNELS;
6651 hdspm->qs_in_channels = hdspm->qs_out_channels = AES32_CHANNELS;
Adrian Knoth432d2502011-02-23 11:43:08 +01006652
6653 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6654 channel_map_aes32;
6655 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6656 channel_map_aes32;
6657 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6658 channel_map_aes32;
6659 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6660 texts_ports_aes32;
6661 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6662 texts_ports_aes32;
6663 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6664 texts_ports_aes32;
6665
Adrian Knothd2d10a22011-02-28 15:14:47 +01006666 hdspm->max_channels_out = hdspm->max_channels_in =
6667 AES32_CHANNELS;
Adrian Knoth432d2502011-02-23 11:43:08 +01006668 hdspm->port_names_in = hdspm->port_names_out =
6669 texts_ports_aes32;
6670 hdspm->channel_map_in = hdspm->channel_map_out =
6671 channel_map_aes32;
6672
Adrian Knoth0dca1792011-01-26 19:32:14 +01006673 break;
6674
6675 case MADI:
6676 case MADIface:
6677 hdspm->ss_in_channels = hdspm->ss_out_channels =
6678 MADI_SS_CHANNELS;
6679 hdspm->ds_in_channels = hdspm->ds_out_channels =
6680 MADI_DS_CHANNELS;
6681 hdspm->qs_in_channels = hdspm->qs_out_channels =
6682 MADI_QS_CHANNELS;
6683
6684 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6685 channel_map_unity_ss;
Adrian Knoth01e96072011-02-23 11:43:11 +01006686 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006687 channel_map_unity_ss;
Adrian Knoth01e96072011-02-23 11:43:11 +01006688 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
Adrian Knoth0dca1792011-01-26 19:32:14 +01006689 channel_map_unity_ss;
6690
6691 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6692 texts_ports_madi;
6693 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6694 texts_ports_madi;
6695 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6696 texts_ports_madi;
6697 break;
6698
6699 case AIO:
Adrian Knoth0dca1792011-01-26 19:32:14 +01006700 hdspm->ss_in_channels = AIO_IN_SS_CHANNELS;
6701 hdspm->ds_in_channels = AIO_IN_DS_CHANNELS;
6702 hdspm->qs_in_channels = AIO_IN_QS_CHANNELS;
6703 hdspm->ss_out_channels = AIO_OUT_SS_CHANNELS;
6704 hdspm->ds_out_channels = AIO_OUT_DS_CHANNELS;
6705 hdspm->qs_out_channels = AIO_OUT_QS_CHANNELS;
6706
Adrian Knoth3de9db22013-07-05 11:28:02 +02006707 if (0 == (hdspm_read(hdspm, HDSPM_statusRegister2) & HDSPM_s2_AEBI_D)) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006708 dev_info(card->dev, "AEB input board found\n");
Adrian Knoth3de9db22013-07-05 11:28:02 +02006709 hdspm->ss_in_channels += 4;
6710 hdspm->ds_in_channels += 4;
6711 hdspm->qs_in_channels += 4;
6712 }
6713
6714 if (0 == (hdspm_read(hdspm, HDSPM_statusRegister2) & HDSPM_s2_AEBO_D)) {
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006715 dev_info(card->dev, "AEB output board found\n");
Adrian Knoth3de9db22013-07-05 11:28:02 +02006716 hdspm->ss_out_channels += 4;
6717 hdspm->ds_out_channels += 4;
6718 hdspm->qs_out_channels += 4;
6719 }
6720
Adrian Knoth0dca1792011-01-26 19:32:14 +01006721 hdspm->channel_map_out_ss = channel_map_aio_out_ss;
6722 hdspm->channel_map_out_ds = channel_map_aio_out_ds;
6723 hdspm->channel_map_out_qs = channel_map_aio_out_qs;
6724
6725 hdspm->channel_map_in_ss = channel_map_aio_in_ss;
6726 hdspm->channel_map_in_ds = channel_map_aio_in_ds;
6727 hdspm->channel_map_in_qs = channel_map_aio_in_qs;
6728
6729 hdspm->port_names_in_ss = texts_ports_aio_in_ss;
6730 hdspm->port_names_out_ss = texts_ports_aio_out_ss;
6731 hdspm->port_names_in_ds = texts_ports_aio_in_ds;
6732 hdspm->port_names_out_ds = texts_ports_aio_out_ds;
6733 hdspm->port_names_in_qs = texts_ports_aio_in_qs;
6734 hdspm->port_names_out_qs = texts_ports_aio_out_qs;
6735
6736 break;
6737
6738 case RayDAT:
6739 hdspm->ss_in_channels = hdspm->ss_out_channels =
6740 RAYDAT_SS_CHANNELS;
6741 hdspm->ds_in_channels = hdspm->ds_out_channels =
6742 RAYDAT_DS_CHANNELS;
6743 hdspm->qs_in_channels = hdspm->qs_out_channels =
6744 RAYDAT_QS_CHANNELS;
6745
6746 hdspm->max_channels_in = RAYDAT_SS_CHANNELS;
6747 hdspm->max_channels_out = RAYDAT_SS_CHANNELS;
6748
6749 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6750 channel_map_raydat_ss;
6751 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6752 channel_map_raydat_ds;
6753 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6754 channel_map_raydat_qs;
6755 hdspm->channel_map_in = hdspm->channel_map_out =
6756 channel_map_raydat_ss;
6757
6758 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6759 texts_ports_raydat_ss;
6760 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6761 texts_ports_raydat_ds;
6762 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6763 texts_ports_raydat_qs;
6764
6765
6766 break;
6767
6768 }
6769
6770 /* TCO detection */
6771 switch (hdspm->io_type) {
6772 case AIO:
6773 case RayDAT:
6774 if (hdspm_read(hdspm, HDSPM_statusRegister2) &
6775 HDSPM_s2_tco_detect) {
6776 hdspm->midiPorts++;
Markus Elfring7dfec502017-08-12 16:50:06 +02006777 hdspm->tco = kzalloc(sizeof(*hdspm->tco), GFP_KERNEL);
Markus Elfringda2ea372017-08-12 17:07:09 +02006778 if (hdspm->tco)
Adrian Knoth0dca1792011-01-26 19:32:14 +01006779 hdspm_tco_write(hdspm);
Markus Elfringda2ea372017-08-12 17:07:09 +02006780
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006781 dev_info(card->dev, "AIO/RayDAT TCO module found\n");
Adrian Knoth0dca1792011-01-26 19:32:14 +01006782 } else {
6783 hdspm->tco = NULL;
6784 }
6785 break;
6786
6787 case MADI:
Adrian Knoth0dc831b2013-07-05 11:28:19 +02006788 case AES32:
Adrian Knoth0dca1792011-01-26 19:32:14 +01006789 if (hdspm_read(hdspm, HDSPM_statusRegister) & HDSPM_tco_detect) {
6790 hdspm->midiPorts++;
Markus Elfring7dfec502017-08-12 16:50:06 +02006791 hdspm->tco = kzalloc(sizeof(*hdspm->tco), GFP_KERNEL);
Markus Elfringda2ea372017-08-12 17:07:09 +02006792 if (hdspm->tco)
Adrian Knoth0dca1792011-01-26 19:32:14 +01006793 hdspm_tco_write(hdspm);
Markus Elfringda2ea372017-08-12 17:07:09 +02006794
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006795 dev_info(card->dev, "MADI/AES TCO module found\n");
Adrian Knoth0dca1792011-01-26 19:32:14 +01006796 } else {
6797 hdspm->tco = NULL;
6798 }
6799 break;
6800
6801 default:
6802 hdspm->tco = NULL;
6803 }
6804
6805 /* texts */
6806 switch (hdspm->io_type) {
6807 case AES32:
6808 if (hdspm->tco) {
6809 hdspm->texts_autosync = texts_autosync_aes_tco;
Adrian Knothe71b95a2013-07-05 11:28:06 +02006810 hdspm->texts_autosync_items =
6811 ARRAY_SIZE(texts_autosync_aes_tco);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006812 } else {
6813 hdspm->texts_autosync = texts_autosync_aes;
Adrian Knothe71b95a2013-07-05 11:28:06 +02006814 hdspm->texts_autosync_items =
6815 ARRAY_SIZE(texts_autosync_aes);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006816 }
6817 break;
6818
6819 case MADI:
6820 if (hdspm->tco) {
6821 hdspm->texts_autosync = texts_autosync_madi_tco;
6822 hdspm->texts_autosync_items = 4;
6823 } else {
6824 hdspm->texts_autosync = texts_autosync_madi;
6825 hdspm->texts_autosync_items = 3;
6826 }
6827 break;
6828
6829 case MADIface:
6830
6831 break;
6832
6833 case RayDAT:
6834 if (hdspm->tco) {
6835 hdspm->texts_autosync = texts_autosync_raydat_tco;
6836 hdspm->texts_autosync_items = 9;
6837 } else {
6838 hdspm->texts_autosync = texts_autosync_raydat;
6839 hdspm->texts_autosync_items = 8;
6840 }
6841 break;
6842
6843 case AIO:
6844 if (hdspm->tco) {
6845 hdspm->texts_autosync = texts_autosync_aio_tco;
6846 hdspm->texts_autosync_items = 6;
6847 } else {
6848 hdspm->texts_autosync = texts_autosync_aio;
6849 hdspm->texts_autosync_items = 5;
6850 }
6851 break;
6852
6853 }
6854
6855 tasklet_init(&hdspm->midi_tasklet,
6856 hdspm_midi_tasklet, (unsigned long) hdspm);
Takashi Iwai763f3562005-06-03 11:25:34 +02006857
Adrian Knothf7de8ba2012-01-10 20:58:40 +01006858
6859 if (hdspm->io_type != MADIface) {
6860 hdspm->serial = (hdspm_read(hdspm,
6861 HDSPM_midiStatusIn0)>>8) & 0xFFFFFF;
6862 /* id contains either a user-provided value or the default
6863 * NULL. If it's the default, we're safe to
6864 * fill card->id with the serial number.
6865 *
6866 * If the serial number is 0xFFFFFF, then we're dealing with
6867 * an old PCI revision that comes without a sane number. In
6868 * this case, we don't set card->id to avoid collisions
6869 * when running with multiple cards.
6870 */
Markus Elfringda2ea372017-08-12 17:07:09 +02006871 if (!id[hdspm->dev] && hdspm->serial != 0xFFFFFF) {
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02006872 snprintf(card->id, sizeof(card->id),
6873 "HDSPMx%06x", hdspm->serial);
Adrian Knothf7de8ba2012-01-10 20:58:40 +01006874 snd_card_set_id(card, card->id);
6875 }
6876 }
6877
Takashi Iwaie3a471d62014-02-26 12:05:40 +01006878 dev_dbg(card->dev, "create alsa devices.\n");
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006879 err = snd_hdspm_create_alsa_devices(card, hdspm);
6880 if (err < 0)
Takashi Iwai763f3562005-06-03 11:25:34 +02006881 return err;
6882
6883 snd_hdspm_initialize_midi_flush(hdspm);
6884
6885 return 0;
6886}
6887
Adrian Knoth0dca1792011-01-26 19:32:14 +01006888
Takashi Iwai98274f02005-11-17 14:52:34 +01006889static int snd_hdspm_free(struct hdspm * hdspm)
Takashi Iwai763f3562005-06-03 11:25:34 +02006890{
6891
6892 if (hdspm->port) {
6893
6894 /* stop th audio, and cancel all interrupts */
6895 hdspm->control_register &=
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006896 ~(HDSPM_Start | HDSPM_AudioInterruptEnable |
Adrian Knoth0dca1792011-01-26 19:32:14 +01006897 HDSPM_Midi0InterruptEnable | HDSPM_Midi1InterruptEnable |
6898 HDSPM_Midi2InterruptEnable | HDSPM_Midi3InterruptEnable);
Takashi Iwai763f3562005-06-03 11:25:34 +02006899 hdspm_write(hdspm, HDSPM_controlRegister,
6900 hdspm->control_register);
6901 }
6902
6903 if (hdspm->irq >= 0)
6904 free_irq(hdspm->irq, (void *) hdspm);
6905
Jesper Juhlfc584222005-10-24 15:11:28 +02006906 kfree(hdspm->mixer);
Markus Elfringff6defa2015-01-03 22:55:54 +01006907 iounmap(hdspm->iobase);
Takashi Iwai763f3562005-06-03 11:25:34 +02006908
Takashi Iwai763f3562005-06-03 11:25:34 +02006909 if (hdspm->port)
6910 pci_release_regions(hdspm->pci);
6911
6912 pci_disable_device(hdspm->pci);
6913 return 0;
6914}
6915
Adrian Knoth0dca1792011-01-26 19:32:14 +01006916
Takashi Iwai98274f02005-11-17 14:52:34 +01006917static void snd_hdspm_card_free(struct snd_card *card)
Takashi Iwai763f3562005-06-03 11:25:34 +02006918{
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006919 struct hdspm *hdspm = card->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02006920
6921 if (hdspm)
6922 snd_hdspm_free(hdspm);
6923}
6924
Adrian Knoth0dca1792011-01-26 19:32:14 +01006925
Bill Pembertone23e7a12012-12-06 12:35:10 -05006926static int snd_hdspm_probe(struct pci_dev *pci,
6927 const struct pci_device_id *pci_id)
Takashi Iwai763f3562005-06-03 11:25:34 +02006928{
6929 static int dev;
Takashi Iwai98274f02005-11-17 14:52:34 +01006930 struct hdspm *hdspm;
6931 struct snd_card *card;
Takashi Iwai763f3562005-06-03 11:25:34 +02006932 int err;
6933
6934 if (dev >= SNDRV_CARDS)
6935 return -ENODEV;
6936 if (!enable[dev]) {
6937 dev++;
6938 return -ENOENT;
6939 }
6940
Takashi Iwai60c57722014-01-29 14:20:19 +01006941 err = snd_card_new(&pci->dev, index[dev], id[dev],
Markus Elfring7dfec502017-08-12 16:50:06 +02006942 THIS_MODULE, sizeof(*hdspm), &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01006943 if (err < 0)
6944 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02006945
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006946 hdspm = card->private_data;
Takashi Iwai763f3562005-06-03 11:25:34 +02006947 card->private_free = snd_hdspm_card_free;
6948 hdspm->dev = dev;
6949 hdspm->pci = pci;
6950
Adrian Knoth0dca1792011-01-26 19:32:14 +01006951 err = snd_hdspm_create(card, hdspm);
Markus Elfringe35e9dd2017-09-05 22:22:21 +02006952 if (err < 0)
6953 goto free_card;
Takashi Iwai763f3562005-06-03 11:25:34 +02006954
Adrian Knoth0dca1792011-01-26 19:32:14 +01006955 if (hdspm->io_type != MADIface) {
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02006956 snprintf(card->shortname, sizeof(card->shortname), "%s_%x",
6957 hdspm->card_name, hdspm->serial);
6958 snprintf(card->longname, sizeof(card->longname),
6959 "%s S/N 0x%x at 0x%lx, irq %d",
6960 hdspm->card_name, hdspm->serial,
6961 hdspm->port, hdspm->irq);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006962 } else {
Arnd Bergmann7ad210a2017-07-18 13:48:09 +02006963 snprintf(card->shortname, sizeof(card->shortname), "%s",
6964 hdspm->card_name);
6965 snprintf(card->longname, sizeof(card->longname),
6966 "%s at 0x%lx, irq %d",
6967 hdspm->card_name, hdspm->port, hdspm->irq);
Adrian Knoth0dca1792011-01-26 19:32:14 +01006968 }
Takashi Iwai763f3562005-06-03 11:25:34 +02006969
Takashi Iwaief5fa1a2007-07-27 16:52:46 +02006970 err = snd_card_register(card);
Markus Elfringe35e9dd2017-09-05 22:22:21 +02006971 if (err < 0)
6972 goto free_card;
Takashi Iwai763f3562005-06-03 11:25:34 +02006973
6974 pci_set_drvdata(pci, card);
6975
6976 dev++;
6977 return 0;
Markus Elfringe35e9dd2017-09-05 22:22:21 +02006978
6979free_card:
6980 snd_card_free(card);
6981 return err;
Takashi Iwai763f3562005-06-03 11:25:34 +02006982}
6983
Bill Pembertone23e7a12012-12-06 12:35:10 -05006984static void snd_hdspm_remove(struct pci_dev *pci)
Takashi Iwai763f3562005-06-03 11:25:34 +02006985{
6986 snd_card_free(pci_get_drvdata(pci));
Takashi Iwai763f3562005-06-03 11:25:34 +02006987}
6988
Takashi Iwaie9f66d92012-04-24 12:25:00 +02006989static struct pci_driver hdspm_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02006990 .name = KBUILD_MODNAME,
Takashi Iwai763f3562005-06-03 11:25:34 +02006991 .id_table = snd_hdspm_ids,
6992 .probe = snd_hdspm_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05006993 .remove = snd_hdspm_remove,
Takashi Iwai763f3562005-06-03 11:25:34 +02006994};
6995
Takashi Iwaie9f66d92012-04-24 12:25:00 +02006996module_pci_driver(hdspm_driver);