blob: 3f43adefd1c0f13617249cf5da8834d3dbbc4e55 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01006#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +01007#include "i915_gem_timeline.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07008
9#define I915_CMD_HASH_ORDER 9
10
Oscar Mateo47122742014-07-24 17:04:28 +010011/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
12 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
13 * to give some inclination as to some of the magic values used in the various
14 * workarounds!
15 */
16#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010017#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010018
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020019/*
20 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
21 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
22 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
23 *
24 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
25 * cacheline, the Head Pointer must not be greater than the Tail
26 * Pointer."
27 */
28#define I915_RING_FREE_SPACE 64
29
Chris Wilson57e88532016-08-15 10:48:57 +010030struct intel_hw_status_page {
31 struct i915_vma *vma;
32 u32 *page_addr;
33 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080034};
35
Dave Gordonbbdc070a2016-07-20 18:16:05 +010036#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
37#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080038
Dave Gordonbbdc070a2016-07-20 18:16:05 +010039#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
40#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080041
Dave Gordonbbdc070a2016-07-20 18:16:05 +010042#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
43#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080044
Dave Gordonbbdc070a2016-07-20 18:16:05 +010045#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
46#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080047
Dave Gordonbbdc070a2016-07-20 18:16:05 +010048#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
49#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020050
Dave Gordonbbdc070a2016-07-20 18:16:05 +010051#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
52#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053053
Ben Widawsky3e789982014-06-30 09:53:37 -070054/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
55 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
56 */
Chris Wilson8c12672e2016-04-07 07:29:14 +010057#define gen8_semaphore_seqno_size sizeof(uint64_t)
58#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
59 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070060#define GEN8_SIGNAL_OFFSET(__ring, to) \
Chris Wilson51d545d2016-08-15 10:49:02 +010061 (dev_priv->semaphore->node.start + \
Chris Wilson8c12672e2016-04-07 07:29:14 +010062 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070063#define GEN8_WAIT_OFFSET(__ring, from) \
Chris Wilson51d545d2016-08-15 10:49:02 +010064 (dev_priv->semaphore->node.start + \
Chris Wilson8c12672e2016-04-07 07:29:14 +010065 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070066
Chris Wilson7e37f882016-08-02 22:50:21 +010067enum intel_engine_hangcheck_action {
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020068 ENGINE_IDLE = 0,
69 ENGINE_WAIT,
70 ENGINE_ACTIVE_SEQNO,
71 ENGINE_ACTIVE_HEAD,
72 ENGINE_ACTIVE_SUBUNITS,
73 ENGINE_WAIT_KICK,
74 ENGINE_DEAD,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030075};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030076
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020077static inline const char *
78hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
79{
80 switch (a) {
81 case ENGINE_IDLE:
82 return "idle";
83 case ENGINE_WAIT:
84 return "wait";
85 case ENGINE_ACTIVE_SEQNO:
86 return "active seqno";
87 case ENGINE_ACTIVE_HEAD:
88 return "active head";
89 case ENGINE_ACTIVE_SUBUNITS:
90 return "active subunits";
91 case ENGINE_WAIT_KICK:
92 return "wait kick";
93 case ENGINE_DEAD:
94 return "dead";
95 }
96
97 return "unknown";
98}
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020099
Ben Widawskyf9e61372016-09-20 16:54:33 +0300100#define I915_MAX_SLICES 3
101#define I915_MAX_SUBSLICES 3
102
103#define instdone_slice_mask(dev_priv__) \
104 (INTEL_GEN(dev_priv__) == 7 ? \
105 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
106
107#define instdone_subslice_mask(dev_priv__) \
108 (INTEL_GEN(dev_priv__) == 7 ? \
109 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
110
111#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
112 for ((slice__) = 0, (subslice__) = 0; \
113 (slice__) < I915_MAX_SLICES; \
114 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
115 (slice__) += ((subslice__) == 0)) \
116 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
117 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
118
Ben Widawskyd6369512016-09-20 16:54:32 +0300119struct intel_instdone {
120 u32 instdone;
121 /* The following exist only in the RCS engine */
122 u32 slice_common;
Ben Widawskyf9e61372016-09-20 16:54:33 +0300123 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
124 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
Ben Widawskyd6369512016-09-20 16:54:32 +0300125};
126
Chris Wilson7e37f882016-08-02 22:50:21 +0100127struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +0000128 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300129 u32 seqno;
Chris Wilson7e37f882016-08-02 22:50:21 +0100130 enum intel_engine_hangcheck_action action;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200131 unsigned long action_timestamp;
Chris Wilson4be17382014-06-06 10:22:29 +0100132 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +0300133 struct intel_instdone instdone;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200134 bool stalled;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300135};
136
Chris Wilson7e37f882016-08-02 22:50:21 +0100137struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000138 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +0100139 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100140
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000141 struct intel_engine_cs *engine;
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200142
Chris Wilson675d9ad2016-08-04 07:52:36 +0100143 struct list_head request_list;
144
Oscar Mateo8ee14972014-05-22 14:13:34 +0100145 u32 head;
146 u32 tail;
147 int space;
148 int size;
149 int effective_size;
150
151 /** We track the position of the requests in the ring buffer, and
152 * when each is retired we increment last_retired_head as the GPU
153 * must have finished processing the request and so we know we
154 * can advance the ringbuffer up to that position.
155 *
156 * last_retired_head is set to -1 after the value is consumed so
157 * we can detect new retirements.
158 */
159 u32 last_retired_head;
160};
161
Chris Wilsone2efd132016-05-24 14:53:34 +0100162struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800163struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000164
Arun Siluvery17ee9502015-06-19 19:07:01 +0100165/*
166 * we use a single page to load ctx workarounds so all of these
167 * values are referred in terms of dwords
168 *
169 * struct i915_wa_ctx_bb:
170 * offset: specifies batch starting position, also helpful in case
171 * if we want to have multiple batches at different offsets based on
172 * some criteria. It is not a requirement at the moment but provides
173 * an option for future use.
174 * size: size of the batch in DWORDS
175 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100176struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100177 struct i915_wa_ctx_bb {
178 u32 offset;
179 u32 size;
180 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100181 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100182};
183
Chris Wilsonc81d4612016-07-01 17:23:25 +0100184struct drm_i915_gem_request;
Chris Wilson4e50f082016-10-28 13:58:31 +0100185struct intel_render_state;
Chris Wilsonc81d4612016-07-01 17:23:25 +0100186
Chris Wilsonc0336662016-05-06 15:40:21 +0100187struct intel_engine_cs {
188 struct drm_i915_private *i915;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800189 const char *name;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000190 enum intel_engine_id {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000191 RCS = 0,
Daniel Vetter96154f22011-12-14 13:57:00 +0100192 BCS,
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000193 VCS,
194 VCS2, /* Keep instances of the same type engine together. */
195 VECS
Chris Wilson92204342010-09-18 11:02:01 +0100196 } id;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000197#define _VCS(n) (VCS + (n))
Chris Wilson426960b2016-01-15 16:51:46 +0000198 unsigned int exec_id;
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100199 enum intel_engine_hw_id {
200 RCS_HW = 0,
201 VCS_HW,
202 BCS_HW,
203 VECS_HW,
204 VCS2_HW
205 } hw_id;
206 enum intel_engine_hw_id guc_id; /* XXX same as hw_id? */
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200207 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100208 unsigned int irq_shift;
Chris Wilson7e37f882016-08-02 22:50:21 +0100209 struct intel_ring *buffer;
Chris Wilson73cb9702016-10-28 13:58:46 +0100210 struct intel_timeline *timeline;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800211
Chris Wilson4e50f082016-10-28 13:58:31 +0100212 struct intel_render_state *render_state;
213
Chris Wilson688e6c72016-07-01 17:23:15 +0100214 /* Rather than have every client wait upon all user interrupts,
215 * with the herd waking after every interrupt and each doing the
216 * heavyweight seqno dance, we delegate the task (of being the
217 * bottom-half of the user interrupt) to the first client. After
218 * every interrupt, we wake up one client, who does the heavyweight
219 * coherent seqno read and either goes back to sleep (if incomplete),
220 * or wakes up all the completed clients in parallel, before then
221 * transferring the bottom-half status to the next client in the queue.
222 *
223 * Compared to walking the entire list of waiters in a single dedicated
224 * bottom-half, we reduce the latency of the first waiter by avoiding
225 * a context switch, but incur additional coherent seqno reads when
226 * following the chain of request breadcrumbs. Since it is most likely
227 * that we have a single client waiting on each seqno, then reducing
228 * the overhead of waking that client is much preferred.
229 */
230 struct intel_breadcrumbs {
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100231 struct task_struct __rcu *irq_seqno_bh; /* bh for interrupts */
Chris Wilsonaca34b62016-07-06 12:39:02 +0100232 bool irq_posted;
233
Chris Wilsonf6168e32016-10-28 13:58:55 +0100234 spinlock_t lock; /* protects the lists of requests; irqsafe */
Chris Wilson688e6c72016-07-01 17:23:15 +0100235 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100236 struct rb_root signals; /* sorted by retirement */
Chris Wilson688e6c72016-07-01 17:23:15 +0100237 struct intel_wait *first_wait; /* oldest waiter by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100238 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsonb3850852016-07-01 17:23:26 +0100239 struct drm_i915_gem_request *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100240 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100241 struct timer_list hangcheck; /* detect missed interrupts */
242
243 unsigned long timeout;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100244
245 bool irq_enabled : 1;
246 bool rpm_wakelock : 1;
Chris Wilson688e6c72016-07-01 17:23:15 +0100247 } breadcrumbs;
248
Chris Wilson06fbca72015-04-07 16:20:36 +0100249 /*
250 * A pool of objects to use as shadow copies of client batch buffers
251 * when the command parser is enabled. Prevents the client from
252 * modifying the batch contents after software parsing.
253 */
254 struct i915_gem_batch_pool batch_pool;
255
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800256 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100257 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100258 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800259
Chris Wilson61ff75a2016-07-01 17:23:28 +0100260 u32 irq_keep_mask; /* always keep these interrupts */
261 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100262 void (*irq_enable)(struct intel_engine_cs *engine);
263 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800264
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100265 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100266 void (*reset_hw)(struct intel_engine_cs *engine,
267 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800268
John Harrison87531812015-05-29 17:43:44 +0100269 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100270
Chris Wilsonddd66c52016-08-02 22:50:31 +0100271 int (*emit_flush)(struct drm_i915_gem_request *request,
272 u32 mode);
273#define EMIT_INVALIDATE BIT(0)
274#define EMIT_FLUSH BIT(1)
275#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
276 int (*emit_bb_start)(struct drm_i915_gem_request *req,
277 u64 offset, u32 length,
278 unsigned int dispatch_flags);
279#define I915_DISPATCH_SECURE BIT(0)
280#define I915_DISPATCH_PINNED BIT(1)
281#define I915_DISPATCH_RS BIT(2)
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100282 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
283 u32 *out);
Chris Wilson98f29e82016-10-28 13:58:51 +0100284 int emit_breadcrumb_sz;
Chris Wilson5590af32016-09-09 14:11:54 +0100285
286 /* Pass the request to the hardware queue (e.g. directly into
287 * the legacy ringbuffer or to the end of an execlist).
288 *
289 * This is called from an atomic context with irqs disabled; must
290 * be irq safe.
291 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100292 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100293
Chris Wilson0de91362016-11-14 20:41:01 +0000294 /* Call when the priority on a request has changed and it and its
295 * dependencies may need rescheduling. Note the request itself may
296 * not be ready to run!
297 *
298 * Called under the struct_mutex.
299 */
300 void (*schedule)(struct drm_i915_gem_request *request,
301 int priority);
302
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100303 /* Some chipsets are not quite as coherent as advertised and need
304 * an expensive kick to force a true read of the up-to-date seqno.
305 * However, the up-to-date seqno is not always required and the last
306 * seen value is good enough. Note that the seqno will always be
307 * monotonic, even if not coherent.
308 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100309 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100310 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700311
Ben Widawsky3e789982014-06-30 09:53:37 -0700312 /* GEN8 signal/wait table - never trust comments!
313 * signal to signal to signal to signal to signal to
314 * RCS VCS BCS VECS VCS2
315 * --------------------------------------------------------------------
316 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
317 * |-------------------------------------------------------------------
318 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
319 * |-------------------------------------------------------------------
320 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
321 * |-------------------------------------------------------------------
322 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
323 * |-------------------------------------------------------------------
324 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
325 * |-------------------------------------------------------------------
326 *
327 * Generalization:
328 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
329 * ie. transpose of g(x, y)
330 *
331 * sync from sync from sync from sync from sync from
332 * RCS VCS BCS VECS VCS2
333 * --------------------------------------------------------------------
334 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
335 * |-------------------------------------------------------------------
336 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
337 * |-------------------------------------------------------------------
338 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
339 * |-------------------------------------------------------------------
340 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
341 * |-------------------------------------------------------------------
342 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
343 * |-------------------------------------------------------------------
344 *
345 * Generalization:
346 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
347 * ie. transpose of f(x, y)
348 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700349 struct {
Ben Widawsky3e789982014-06-30 09:53:37 -0700350 union {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100351#define GEN6_SEMAPHORE_LAST VECS_HW
352#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
353#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700354 struct {
355 /* our mbox written by others */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100356 u32 wait[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700357 /* mboxes this ring signals to */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100358 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700359 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000360 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700361 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700362
363 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100364 int (*sync_to)(struct drm_i915_gem_request *req,
365 struct drm_i915_gem_request *signal);
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100366 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *out);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700367 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700368
Oscar Mateo4da46e12014-07-24 17:04:27 +0100369 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100370 struct tasklet_struct irq_tasklet;
Chris Wilson70c2a242016-09-09 14:11:46 +0100371 struct execlist_port {
372 struct drm_i915_gem_request *request;
373 unsigned int count;
374 } execlist_port[2];
Chris Wilson20311bd2016-11-14 20:41:03 +0000375 struct rb_root execlist_queue;
376 struct rb_node *execlist_first;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100377 unsigned int fw_domains;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000378 bool disable_lite_restore_wa;
Chris Wilson70c2a242016-09-09 14:11:46 +0100379 bool preempt_wa;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000380 u32 ctx_desc_template;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100381
Chris Wilsone2efd132016-05-24 14:53:34 +0100382 struct i915_gem_context *last_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700383
Chris Wilson7e37f882016-08-02 22:50:21 +0100384 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300385
Brad Volkin44e895a2014-05-10 14:10:43 -0700386 bool needs_cmd_parser;
387
Brad Volkin351e3db2014-02-18 10:15:46 -0800388 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700389 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100390 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800391 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700392 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800393
394 /*
395 * Table of registers allowed in commands that read/write registers.
396 */
Jordan Justen361b0272016-03-06 23:30:27 -0800397 const struct drm_i915_reg_table *reg_tables;
398 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800399
400 /*
401 * Returns the bitmask for the length field of the specified command.
402 * Return 0 for an unrecognized/invalid command.
403 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100404 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800405 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100406 * If not, it calls this function to determine the per-engine length
407 * field encoding for the command (i.e. different opcode ranges use
408 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800409 */
410 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800411};
412
Daniel Vetter96154f22011-12-14 13:57:00 +0100413static inline unsigned
Chris Wilson67d97da2016-07-04 08:08:31 +0100414intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100415{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000416 return 1 << engine->id;
Daniel Vetter96154f22011-12-14 13:57:00 +0100417}
418
Imre Deak319404d2015-08-14 18:35:27 +0300419static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000420intel_flush_status_page(struct intel_engine_cs *engine, int reg)
Imre Deak319404d2015-08-14 18:35:27 +0300421{
Chris Wilson0d317ce2016-04-09 10:57:56 +0100422 mb();
423 clflush(&engine->status_page.page_addr[reg]);
424 mb();
Imre Deak319404d2015-08-14 18:35:27 +0300425}
426
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000427static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100428intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800429{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200430 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100431 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432}
433
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200434static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435intel_write_status_page(struct intel_engine_cs *engine,
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200436 int reg, u32 value)
437{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 engine->status_page.page_addr[reg] = value;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200439}
440
Jani Nikulae2828912016-01-18 09:19:47 +0200441/*
Chris Wilson311bd682011-01-13 19:06:50 +0000442 * Reads a dword out of the status page, which is written to from the command
443 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
444 * MI_STORE_DATA_IMM.
445 *
446 * The following dwords have a reserved meaning:
447 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
448 * 0x04: ring 0 head pointer
449 * 0x05: ring 1 head pointer (915-class)
450 * 0x06: ring 2 head pointer (915-class)
451 * 0x10-0x1b: Context status DWords (GM45)
452 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000453 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000454 *
Thomas Danielb07da532015-02-18 11:48:21 +0000455 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000456 */
Thomas Danielb07da532015-02-18 11:48:21 +0000457#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200458#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000459#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700460#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000461
Chris Wilson7e37f882016-08-02 22:50:21 +0100462struct intel_ring *
463intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100464int intel_ring_pin(struct intel_ring *ring);
465void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100466void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100467
Chris Wilson7e37f882016-08-02 22:50:21 +0100468void intel_engine_stop(struct intel_engine_cs *engine);
469void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700470
Chris Wilson821ed7d2016-09-09 14:11:53 +0100471void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
472
John Harrison6689cb22015-03-19 12:30:08 +0000473int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);
474
John Harrison5fb9de12015-05-29 17:44:07 +0100475int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n);
John Harrisonbba09b12015-05-29 17:44:06 +0100476int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100477
Chris Wilson7e37f882016-08-02 22:50:21 +0100478static inline void intel_ring_emit(struct intel_ring *ring, u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100479{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100480 *(uint32_t *)(ring->vaddr + ring->tail) = data;
481 ring->tail += 4;
Chris Wilsone898cd22010-08-04 15:18:14 +0100482}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100483
Chris Wilson7e37f882016-08-02 22:50:21 +0100484static inline void intel_ring_emit_reg(struct intel_ring *ring, i915_reg_t reg)
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200485{
Chris Wilsonb5321f32016-08-02 22:50:18 +0100486 intel_ring_emit(ring, i915_mmio_reg_offset(reg));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200487}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100488
Chris Wilson7e37f882016-08-02 22:50:21 +0100489static inline void intel_ring_advance(struct intel_ring *ring)
Chris Wilson09246732013-08-10 22:16:32 +0100490{
Chris Wilson8f942012016-08-02 22:50:30 +0100491 /* Dummy function.
492 *
493 * This serves as a placeholder in the code so that the reader
494 * can compare against the preceding intel_ring_begin() and
495 * check that the number of dwords emitted matches the space
496 * reserved for the command packet (i.e. the value passed to
497 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100498 */
Chris Wilson8f942012016-08-02 22:50:30 +0100499}
500
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100501static inline u32 intel_ring_offset(struct intel_ring *ring, void *addr)
Chris Wilson8f942012016-08-02 22:50:30 +0100502{
503 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100504 u32 offset = addr - ring->vaddr;
505 return offset & (ring->size - 1);
Chris Wilson09246732013-08-10 22:16:32 +0100506}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100507
Oscar Mateo82e104c2014-07-24 17:04:26 +0100508int __intel_ring_space(int head, int tail, int size);
Chris Wilson32c04f12016-08-02 22:50:22 +0100509void intel_ring_update_space(struct intel_ring *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100510
Chris Wilson73cb9702016-10-28 13:58:46 +0100511void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800512
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100513void intel_engine_setup_common(struct intel_engine_cs *engine);
514int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100515int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100516void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100517
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100518int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
519int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
520int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine);
521int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
522int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800523
Chris Wilson7e37f882016-08-02 22:50:21 +0100524u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b365952016-10-04 21:11:31 +0100525u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
526
Chris Wilson1b7744e2016-07-01 17:23:17 +0100527static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
528{
529 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
530}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200531
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000532static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
533{
534 /* We are only peeking at the tail of the submit queue (and not the
535 * queue itself) in order to gain a hint as to the current active
536 * state of the engine. Callers are not expected to be taking
537 * engine->timeline->lock, nor are they expected to be concerned
538 * wtih serialising this hint with anything, so document it as
539 * a hint and nothing more.
540 */
541 return READ_ONCE(engine->timeline->last_submitted_seqno);
542}
543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544int init_workarounds_ring(struct intel_engine_cs *engine);
Michel Thierry771b9a52014-11-11 16:47:33 +0000545
Chris Wilson0e704472016-10-12 10:05:17 +0100546void intel_engine_get_instdone(struct intel_engine_cs *engine,
547 struct intel_instdone *instdone);
548
John Harrison29b1b412015-06-18 13:10:09 +0100549/*
550 * Arbitrary size for largest possible 'add request' sequence. The code paths
551 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100552 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
553 * we need to allocate double the largest single packet within that emission
554 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100555 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100556#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100557
Chris Wilsona58c01a2016-04-29 13:18:21 +0100558static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
559{
Chris Wilson57e88532016-08-15 10:48:57 +0100560 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100561}
562
Chris Wilson688e6c72016-07-01 17:23:15 +0100563/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100564int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
565
566static inline void intel_wait_init(struct intel_wait *wait, u32 seqno)
567{
568 wait->tsk = current;
569 wait->seqno = seqno;
570}
571
572static inline bool intel_wait_complete(const struct intel_wait *wait)
573{
574 return RB_EMPTY_NODE(&wait->node);
575}
576
577bool intel_engine_add_wait(struct intel_engine_cs *engine,
578 struct intel_wait *wait);
579void intel_engine_remove_wait(struct intel_engine_cs *engine,
580 struct intel_wait *wait);
Chris Wilsonb3850852016-07-01 17:23:26 +0100581void intel_engine_enable_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100582
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100583static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100584{
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100585 return rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh);
Chris Wilson688e6c72016-07-01 17:23:15 +0100586}
587
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100588static inline bool intel_engine_wakeup(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100589{
590 bool wakeup = false;
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100591
Chris Wilson688e6c72016-07-01 17:23:15 +0100592 /* Note that for this not to dangerously chase a dangling pointer,
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100593 * we must hold the rcu_read_lock here.
Chris Wilson688e6c72016-07-01 17:23:15 +0100594 *
595 * Also note that tsk is likely to be in !TASK_RUNNING state so an
596 * early test for tsk->state != TASK_RUNNING before wake_up_process()
597 * is unlikely to be beneficial.
598 */
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100599 if (intel_engine_has_waiter(engine)) {
600 struct task_struct *tsk;
601
602 rcu_read_lock();
603 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
604 if (tsk)
605 wakeup = wake_up_process(tsk);
606 rcu_read_unlock();
607 }
608
Chris Wilson688e6c72016-07-01 17:23:15 +0100609 return wakeup;
610}
611
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100612void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100613void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson6a5d1db2016-11-08 14:37:19 +0000614unsigned int intel_breadcrumbs_busy(struct drm_i915_private *i915);
Chris Wilson688e6c72016-07-01 17:23:15 +0100615
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616#endif /* _INTEL_RINGBUFFER_H_ */