blob: f59ac2e91c5995fa205d12d428575619323b61e4 [file] [log] [blame]
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001/*
2 * drxk_hard: DRX-K DVB-C/T demodulator driver
3 *
4 * Copyright (C) 2010-2011 Digital Devices GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 only, as published by the Free Software Foundation.
9 *
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
Sakari Ailusbcb63312016-10-28 09:31:20 -020016 * To obtain the license, point your browser to
17 * http://www.gnu.org/copyleft/gpl.html
Ralph Metzler43dd07f2011-07-03 13:42:18 -030018 */
19
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -030020#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
Ralph Metzler43dd07f2011-07-03 13:42:18 -030022#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/moduleparam.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/firmware.h>
28#include <linux/i2c.h>
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -030029#include <linux/hardirq.h>
Ralph Metzler43dd07f2011-07-03 13:42:18 -030030#include <asm/div64.h>
31
32#include "dvb_frontend.h"
33#include "drxk.h"
34#include "drxk_hard.h"
Mauro Carvalho Chehabb5e9eb62013-04-28 11:47:43 -030035#include "dvb_math.h"
Ralph Metzler43dd07f2011-07-03 13:42:18 -030036
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030037static int power_down_dvbt(struct drxk_state *state, bool set_power_mode);
38static int power_down_qam(struct drxk_state *state);
39static int set_dvbt_standard(struct drxk_state *state,
40 enum operation_mode o_mode);
41static int set_qam_standard(struct drxk_state *state,
42 enum operation_mode o_mode);
43static int set_qam(struct drxk_state *state, u16 intermediate_freqk_hz,
44 s32 tuner_freq_offset);
45static int set_dvbt_standard(struct drxk_state *state,
46 enum operation_mode o_mode);
47static int dvbt_start(struct drxk_state *state);
48static int set_dvbt(struct drxk_state *state, u16 intermediate_freqk_hz,
49 s32 tuner_freq_offset);
50static int get_qam_lock_status(struct drxk_state *state, u32 *p_lock_status);
51static int get_dvbt_lock_status(struct drxk_state *state, u32 *p_lock_status);
52static int switch_antenna_to_qam(struct drxk_state *state);
53static int switch_antenna_to_dvbt(struct drxk_state *state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -030054
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030055static bool is_dvbt(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -030056{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030057 return state->m_operation_mode == OM_DVBT;
Ralph Metzler43dd07f2011-07-03 13:42:18 -030058}
59
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030060static bool is_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -030061{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030062 return state->m_operation_mode == OM_QAM_ITU_A ||
63 state->m_operation_mode == OM_QAM_ITU_B ||
64 state->m_operation_mode == OM_QAM_ITU_C;
Ralph Metzler43dd07f2011-07-03 13:42:18 -030065}
66
Ralph Metzler43dd07f2011-07-03 13:42:18 -030067#define NOA1ROM 0
68
Ralph Metzler43dd07f2011-07-03 13:42:18 -030069#define DRXDAP_FASI_SHORT_FORMAT(addr) (((addr) & 0xFC30FF80) == 0)
70#define DRXDAP_FASI_LONG_FORMAT(addr) (((addr) & 0xFC30FF80) != 0)
71
72#define DEFAULT_MER_83 165
73#define DEFAULT_MER_93 250
74
75#ifndef DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH
76#define DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH (0x02)
77#endif
78
79#ifndef DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH
80#define DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH (0x03)
81#endif
82
Ralph Metzler43dd07f2011-07-03 13:42:18 -030083#define DEFAULT_DRXK_MPEG_LOCK_TIMEOUT 700
84#define DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT 500
85
86#ifndef DRXK_KI_RAGC_ATV
87#define DRXK_KI_RAGC_ATV 4
88#endif
89#ifndef DRXK_KI_IAGC_ATV
90#define DRXK_KI_IAGC_ATV 6
91#endif
92#ifndef DRXK_KI_DAGC_ATV
93#define DRXK_KI_DAGC_ATV 7
94#endif
95
96#ifndef DRXK_KI_RAGC_QAM
97#define DRXK_KI_RAGC_QAM 3
98#endif
99#ifndef DRXK_KI_IAGC_QAM
100#define DRXK_KI_IAGC_QAM 4
101#endif
102#ifndef DRXK_KI_DAGC_QAM
103#define DRXK_KI_DAGC_QAM 7
104#endif
105#ifndef DRXK_KI_RAGC_DVBT
106#define DRXK_KI_RAGC_DVBT (IsA1WithPatchCode(state) ? 3 : 2)
107#endif
108#ifndef DRXK_KI_IAGC_DVBT
109#define DRXK_KI_IAGC_DVBT (IsA1WithPatchCode(state) ? 4 : 2)
110#endif
111#ifndef DRXK_KI_DAGC_DVBT
112#define DRXK_KI_DAGC_DVBT (IsA1WithPatchCode(state) ? 10 : 7)
113#endif
114
115#ifndef DRXK_AGC_DAC_OFFSET
116#define DRXK_AGC_DAC_OFFSET (0x800)
117#endif
118
119#ifndef DRXK_BANDWIDTH_8MHZ_IN_HZ
120#define DRXK_BANDWIDTH_8MHZ_IN_HZ (0x8B8249L)
121#endif
122
123#ifndef DRXK_BANDWIDTH_7MHZ_IN_HZ
124#define DRXK_BANDWIDTH_7MHZ_IN_HZ (0x7A1200L)
125#endif
126
127#ifndef DRXK_BANDWIDTH_6MHZ_IN_HZ
128#define DRXK_BANDWIDTH_6MHZ_IN_HZ (0x68A1B6L)
129#endif
130
131#ifndef DRXK_QAM_SYMBOLRATE_MAX
132#define DRXK_QAM_SYMBOLRATE_MAX (7233000)
133#endif
134
135#define DRXK_BL_ROM_OFFSET_TAPS_DVBT 56
136#define DRXK_BL_ROM_OFFSET_TAPS_ITU_A 64
137#define DRXK_BL_ROM_OFFSET_TAPS_ITU_C 0x5FE0
138#define DRXK_BL_ROM_OFFSET_TAPS_BG 24
139#define DRXK_BL_ROM_OFFSET_TAPS_DKILLP 32
140#define DRXK_BL_ROM_OFFSET_TAPS_NTSC 40
141#define DRXK_BL_ROM_OFFSET_TAPS_FM 48
142#define DRXK_BL_ROM_OFFSET_UCODE 0
143
144#define DRXK_BLC_TIMEOUT 100
145
146#define DRXK_BLCC_NR_ELEMENTS_TAPS 2
147#define DRXK_BLCC_NR_ELEMENTS_UCODE 6
148
149#define DRXK_BLDC_NR_ELEMENTS_TAPS 28
150
151#ifndef DRXK_OFDM_NE_NOTCH_WIDTH
152#define DRXK_OFDM_NE_NOTCH_WIDTH (4)
153#endif
154
155#define DRXK_QAM_SL_SIG_POWER_QAM16 (40960)
156#define DRXK_QAM_SL_SIG_POWER_QAM32 (20480)
157#define DRXK_QAM_SL_SIG_POWER_QAM64 (43008)
158#define DRXK_QAM_SL_SIG_POWER_QAM128 (20992)
159#define DRXK_QAM_SL_SIG_POWER_QAM256 (43520)
160
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300161static unsigned int debug;
162module_param(debug, int, 0644);
163MODULE_PARM_DESC(debug, "enable debug messages");
164
Mauro Carvalho Chehab52ee29f2014-09-28 23:23:19 -0300165#define dprintk(level, fmt, arg...) do { \
166if (debug >= level) \
167 printk(KERN_DEBUG KBUILD_MODNAME ": %s " fmt, __func__, ##arg); \
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300168} while (0)
169
170
Mauro Carvalho Chehabb01fbc12011-07-03 17:18:57 -0300171static inline u32 MulDiv32(u32 a, u32 b, u32 c)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300172{
173 u64 tmp64;
174
Oliver Endrissebc7de22011-07-03 13:49:44 -0300175 tmp64 = (u64) a * (u64) b;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300176 do_div(tmp64, c);
177
178 return (u32) tmp64;
179}
180
Mauro Carvalho Chehabff38c212012-10-25 13:40:04 -0200181static inline u32 Frac28a(u32 a, u32 c)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300182{
183 int i = 0;
184 u32 Q1 = 0;
185 u32 R0 = 0;
186
Oliver Endrissebc7de22011-07-03 13:49:44 -0300187 R0 = (a % c) << 4; /* 32-28 == 4 shifts possible at max */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -0300188 Q1 = a / c; /*
189 * integer part, only the 4 least significant
190 * bits will be visible in the result
191 */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300192
193 /* division using radix 16, 7 nibbles in the result */
194 for (i = 0; i < 7; i++) {
195 Q1 = (Q1 << 4) | (R0 / c);
196 R0 = (R0 % c) << 4;
197 }
198 /* rounding */
199 if ((R0 >> 3) >= c)
200 Q1++;
201
202 return Q1;
203}
204
Mauro Carvalho Chehabb5e9eb62013-04-28 11:47:43 -0300205static inline u32 log10times100(u32 value)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300206{
Mauro Carvalho Chehabb5e9eb62013-04-28 11:47:43 -0300207 return (100L * intlog10(value)) >> 24;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300208}
209
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -0500210/***************************************************************************/
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300211/* I2C **********************************************************************/
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -0500212/***************************************************************************/
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300213
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -0300214static int drxk_i2c_lock(struct drxk_state *state)
215{
216 i2c_lock_adapter(state->i2c);
217 state->drxk_i2c_exclusive_lock = true;
218
219 return 0;
220}
221
222static void drxk_i2c_unlock(struct drxk_state *state)
223{
224 if (!state->drxk_i2c_exclusive_lock)
225 return;
226
227 i2c_unlock_adapter(state->i2c);
228 state->drxk_i2c_exclusive_lock = false;
229}
230
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300231static int drxk_i2c_transfer(struct drxk_state *state, struct i2c_msg *msgs,
232 unsigned len)
233{
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -0300234 if (state->drxk_i2c_exclusive_lock)
235 return __i2c_transfer(state->i2c, msgs, len);
236 else
237 return i2c_transfer(state->i2c, msgs, len);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300238}
239
240static int i2c_read1(struct drxk_state *state, u8 adr, u8 *val)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300241{
Oliver Endrissebc7de22011-07-03 13:49:44 -0300242 struct i2c_msg msgs[1] = { {.addr = adr, .flags = I2C_M_RD,
243 .buf = val, .len = 1}
244 };
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300245
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300246 return drxk_i2c_transfer(state, msgs, 1);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300247}
248
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300249static int i2c_write(struct drxk_state *state, u8 adr, u8 *data, int len)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300250{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300251 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300252 struct i2c_msg msg = {
253 .addr = adr, .flags = 0, .buf = data, .len = len };
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300254
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300255 dprintk(3, ":");
256 if (debug > 2) {
257 int i;
258 for (i = 0; i < len; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300259 pr_cont(" %02x", data[i]);
260 pr_cont("\n");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300261 }
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300262 status = drxk_i2c_transfer(state, &msg, 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300263 if (status >= 0 && status != 1)
264 status = -EIO;
265
266 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300267 pr_err("i2c write error at addr 0x%02x\n", adr);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300268
269 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300270}
271
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300272static int i2c_read(struct drxk_state *state,
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300273 u8 adr, u8 *msg, int len, u8 *answ, int alen)
274{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300275 int status;
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -0300276 struct i2c_msg msgs[2] = {
277 {.addr = adr, .flags = 0,
Oliver Endrissebc7de22011-07-03 13:49:44 -0300278 .buf = msg, .len = len},
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -0300279 {.addr = adr, .flags = I2C_M_RD,
280 .buf = answ, .len = alen}
Oliver Endrissebc7de22011-07-03 13:49:44 -0300281 };
Mauro Carvalho Chehabf07a0bc2011-07-21 22:30:27 -0300282
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300283 status = drxk_i2c_transfer(state, msgs, 2);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300284 if (status != 2) {
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300285 if (debug > 2)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300286 pr_cont(": ERROR!\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300287 if (status >= 0)
288 status = -EIO;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300289
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300290 pr_err("i2c read error at addr 0x%02x\n", adr);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300291 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300292 }
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300293 if (debug > 2) {
294 int i;
Mauro Carvalho Chehab0d3e6fe2011-07-22 12:34:41 -0300295 dprintk(2, ": read from");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300296 for (i = 0; i < len; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300297 pr_cont(" %02x", msg[i]);
298 pr_cont(", value = ");
Mauro Carvalho Chehabf07a0bc2011-07-21 22:30:27 -0300299 for (i = 0; i < alen; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300300 pr_cont(" %02x", answ[i]);
301 pr_cont("\n");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300302 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300303 return 0;
304}
305
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300306static int read16_flags(struct drxk_state *state, u32 reg, u16 *data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300307{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300308 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300309 u8 adr = state->demod_address, mm1[4], mm2[2], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300310
311 if (state->single_master)
312 flags |= 0xC0;
313
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300314 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
315 mm1[0] = (((reg << 1) & 0xFF) | 0x01);
316 mm1[1] = ((reg >> 16) & 0xFF);
317 mm1[2] = ((reg >> 24) & 0xFF) | flags;
318 mm1[3] = ((reg >> 7) & 0xFF);
319 len = 4;
320 } else {
321 mm1[0] = ((reg << 1) & 0xFF);
322 mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
323 len = 2;
324 }
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300325 dprintk(2, "(0x%08x, 0x%02x)\n", reg, flags);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300326 status = i2c_read(state, adr, mm1, len, mm2, 2);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300327 if (status < 0)
328 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300329 if (data)
330 *data = mm2[0] | (mm2[1] << 8);
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300331
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300332 return 0;
333}
334
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300335static int read16(struct drxk_state *state, u32 reg, u16 *data)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300336{
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300337 return read16_flags(state, reg, data, 0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300338}
339
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300340static int read32_flags(struct drxk_state *state, u32 reg, u32 *data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300341{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300342 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300343 u8 adr = state->demod_address, mm1[4], mm2[4], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300344
345 if (state->single_master)
346 flags |= 0xC0;
347
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300348 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
349 mm1[0] = (((reg << 1) & 0xFF) | 0x01);
350 mm1[1] = ((reg >> 16) & 0xFF);
351 mm1[2] = ((reg >> 24) & 0xFF) | flags;
352 mm1[3] = ((reg >> 7) & 0xFF);
353 len = 4;
354 } else {
355 mm1[0] = ((reg << 1) & 0xFF);
356 mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
357 len = 2;
358 }
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300359 dprintk(2, "(0x%08x, 0x%02x)\n", reg, flags);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300360 status = i2c_read(state, adr, mm1, len, mm2, 4);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300361 if (status < 0)
362 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300363 if (data)
364 *data = mm2[0] | (mm2[1] << 8) |
Oliver Endrissebc7de22011-07-03 13:49:44 -0300365 (mm2[2] << 16) | (mm2[3] << 24);
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300366
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300367 return 0;
368}
369
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300370static int read32(struct drxk_state *state, u32 reg, u32 *data)
371{
372 return read32_flags(state, reg, data, 0);
373}
374
375static int write16_flags(struct drxk_state *state, u32 reg, u16 data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300376{
377 u8 adr = state->demod_address, mm[6], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300378
379 if (state->single_master)
380 flags |= 0xC0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300381 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
382 mm[0] = (((reg << 1) & 0xFF) | 0x01);
383 mm[1] = ((reg >> 16) & 0xFF);
384 mm[2] = ((reg >> 24) & 0xFF) | flags;
385 mm[3] = ((reg >> 7) & 0xFF);
386 len = 4;
387 } else {
388 mm[0] = ((reg << 1) & 0xFF);
389 mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
390 len = 2;
391 }
392 mm[len] = data & 0xff;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300393 mm[len + 1] = (data >> 8) & 0xff;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300394
395 dprintk(2, "(0x%08x, 0x%04x, 0x%02x)\n", reg, data, flags);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300396 return i2c_write(state, adr, mm, len + 2);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300397}
398
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300399static int write16(struct drxk_state *state, u32 reg, u16 data)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300400{
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300401 return write16_flags(state, reg, data, 0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300402}
403
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300404static int write32_flags(struct drxk_state *state, u32 reg, u32 data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300405{
406 u8 adr = state->demod_address, mm[8], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300407
408 if (state->single_master)
409 flags |= 0xC0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300410 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
411 mm[0] = (((reg << 1) & 0xFF) | 0x01);
412 mm[1] = ((reg >> 16) & 0xFF);
413 mm[2] = ((reg >> 24) & 0xFF) | flags;
414 mm[3] = ((reg >> 7) & 0xFF);
415 len = 4;
416 } else {
417 mm[0] = ((reg << 1) & 0xFF);
418 mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
419 len = 2;
420 }
421 mm[len] = data & 0xff;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300422 mm[len + 1] = (data >> 8) & 0xff;
423 mm[len + 2] = (data >> 16) & 0xff;
424 mm[len + 3] = (data >> 24) & 0xff;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300425 dprintk(2, "(0x%08x, 0x%08x, 0x%02x)\n", reg, data, flags);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300426
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300427 return i2c_write(state, adr, mm, len + 4);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300428}
429
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300430static int write32(struct drxk_state *state, u32 reg, u32 data)
431{
432 return write32_flags(state, reg, data, 0);
433}
434
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300435static int write_block(struct drxk_state *state, u32 address,
436 const int block_size, const u8 p_block[])
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300437{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300438 int status = 0, blk_size = block_size;
439 u8 flags = 0;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300440
441 if (state->single_master)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300442 flags |= 0xC0;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300443
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300444 while (blk_size > 0) {
445 int chunk = blk_size > state->m_chunk_size ?
446 state->m_chunk_size : blk_size;
447 u8 *adr_buf = &state->chunk[0];
448 u32 adr_length = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300449
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300450 if (DRXDAP_FASI_LONG_FORMAT(address) || (flags != 0)) {
451 adr_buf[0] = (((address << 1) & 0xFF) | 0x01);
452 adr_buf[1] = ((address >> 16) & 0xFF);
453 adr_buf[2] = ((address >> 24) & 0xFF);
454 adr_buf[3] = ((address >> 7) & 0xFF);
455 adr_buf[2] |= flags;
456 adr_length = 4;
457 if (chunk == state->m_chunk_size)
458 chunk -= 2;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300459 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300460 adr_buf[0] = ((address << 1) & 0xFF);
461 adr_buf[1] = (((address >> 16) & 0x0F) |
462 ((address >> 18) & 0xF0));
463 adr_length = 2;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300464 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300465 memcpy(&state->chunk[adr_length], p_block, chunk);
466 dprintk(2, "(0x%08x, 0x%02x)\n", address, flags);
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300467 if (debug > 1) {
468 int i;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300469 if (p_block)
470 for (i = 0; i < chunk; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300471 pr_cont(" %02x", p_block[i]);
472 pr_cont("\n");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300473 }
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300474 status = i2c_write(state, state->demod_address,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300475 &state->chunk[0], chunk + adr_length);
Oliver Endrissebc7de22011-07-03 13:49:44 -0300476 if (status < 0) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300477 pr_err("%s: i2c write error at addr 0x%02x\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300478 __func__, address);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300479 break;
480 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300481 p_block += chunk;
482 address += (chunk >> 1);
483 blk_size -= chunk;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300484 }
Oliver Endrissebc7de22011-07-03 13:49:44 -0300485 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300486}
487
488#ifndef DRXK_MAX_RETRIES_POWERUP
489#define DRXK_MAX_RETRIES_POWERUP 20
490#endif
491
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300492static int power_up_device(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300493{
494 int status;
495 u8 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300496 u16 retry_count = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300497
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300498 dprintk(1, "\n");
499
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300500 status = i2c_read1(state, state->demod_address, &data);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300501 if (status < 0) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300502 do {
503 data = 0;
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300504 status = i2c_write(state, state->demod_address,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300505 &data, 1);
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -0300506 usleep_range(10000, 11000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300507 retry_count++;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300508 if (status < 0)
509 continue;
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300510 status = i2c_read1(state, state->demod_address,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300511 &data);
512 } while (status < 0 &&
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300513 (retry_count < DRXK_MAX_RETRIES_POWERUP));
514 if (status < 0 && retry_count >= DRXK_MAX_RETRIES_POWERUP)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300515 goto error;
516 }
517
518 /* Make sure all clk domains are active */
519 status = write16(state, SIO_CC_PWD_MODE__A, SIO_CC_PWD_MODE_LEVEL_NONE);
520 if (status < 0)
521 goto error;
522 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
523 if (status < 0)
524 goto error;
525 /* Enable pll lock tests */
526 status = write16(state, SIO_CC_PLL_LOCK__A, 1);
527 if (status < 0)
528 goto error;
529
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300530 state->m_current_power_mode = DRX_POWER_UP;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300531
532error:
533 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300534 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300535
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300536 return status;
537}
538
539
540static int init_state(struct drxk_state *state)
541{
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -0300542 /*
Mauro Carvalho Chehab5a13e402015-05-08 08:59:16 -0300543 * FIXME: most (all?) of the values below should be moved into
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -0300544 * struct drxk_config, as they are probably board-specific
545 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300546 u32 ul_vsb_if_agc_mode = DRXK_AGC_CTRL_AUTO;
547 u32 ul_vsb_if_agc_output_level = 0;
548 u32 ul_vsb_if_agc_min_level = 0;
549 u32 ul_vsb_if_agc_max_level = 0x7FFF;
550 u32 ul_vsb_if_agc_speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300551
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300552 u32 ul_vsb_rf_agc_mode = DRXK_AGC_CTRL_AUTO;
553 u32 ul_vsb_rf_agc_output_level = 0;
554 u32 ul_vsb_rf_agc_min_level = 0;
555 u32 ul_vsb_rf_agc_max_level = 0x7FFF;
556 u32 ul_vsb_rf_agc_speed = 3;
557 u32 ul_vsb_rf_agc_top = 9500;
558 u32 ul_vsb_rf_agc_cut_off_current = 4000;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300559
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300560 u32 ul_atv_if_agc_mode = DRXK_AGC_CTRL_AUTO;
561 u32 ul_atv_if_agc_output_level = 0;
562 u32 ul_atv_if_agc_min_level = 0;
563 u32 ul_atv_if_agc_max_level = 0;
564 u32 ul_atv_if_agc_speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300565
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300566 u32 ul_atv_rf_agc_mode = DRXK_AGC_CTRL_OFF;
567 u32 ul_atv_rf_agc_output_level = 0;
568 u32 ul_atv_rf_agc_min_level = 0;
569 u32 ul_atv_rf_agc_max_level = 0;
570 u32 ul_atv_rf_agc_top = 9500;
571 u32 ul_atv_rf_agc_cut_off_current = 4000;
572 u32 ul_atv_rf_agc_speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300573
574 u32 ulQual83 = DEFAULT_MER_83;
575 u32 ulQual93 = DEFAULT_MER_93;
576
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300577 u32 ul_mpeg_lock_time_out = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
578 u32 ul_demod_lock_time_out = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300579
580 /* io_pad_cfg register (8 bit reg.) MSB bit is 1 (default value) */
581 /* io_pad_cfg_mode output mode is drive always */
582 /* io_pad_cfg_drive is set to power 2 (23 mA) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300583 u32 ul_gpio_cfg = 0x0113;
584 u32 ul_invert_ts_clock = 0;
585 u32 ul_ts_data_strength = DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH;
586 u32 ul_dvbt_bitrate = 50000000;
587 u32 ul_dvbc_bitrate = DRXK_QAM_SYMBOLRATE_MAX * 8;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300588
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300589 u32 ul_insert_rs_byte = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300590
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300591 u32 ul_rf_mirror = 1;
592 u32 ul_power_down = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300593
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300594 dprintk(1, "\n");
595
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300596 state->m_has_lna = false;
597 state->m_has_dvbt = false;
598 state->m_has_dvbc = false;
599 state->m_has_atv = false;
600 state->m_has_oob = false;
601 state->m_has_audio = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300602
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300603 if (!state->m_chunk_size)
604 state->m_chunk_size = 124;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300605
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300606 state->m_osc_clock_freq = 0;
607 state->m_smart_ant_inverted = false;
608 state->m_b_p_down_open_bridge = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300609
610 /* real system clock frequency in kHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300611 state->m_sys_clock_freq = 151875;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300612 /* Timing div, 250ns/Psys */
613 /* Timing div, = (delay (nano seconds) * sysclk (kHz))/ 1000 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300614 state->m_hi_cfg_timing_div = ((state->m_sys_clock_freq / 1000) *
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300615 HI_I2C_DELAY) / 1000;
616 /* Clipping */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300617 if (state->m_hi_cfg_timing_div > SIO_HI_RA_RAM_PAR_2_CFG_DIV__M)
618 state->m_hi_cfg_timing_div = SIO_HI_RA_RAM_PAR_2_CFG_DIV__M;
619 state->m_hi_cfg_wake_up_key = (state->demod_address << 1);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300620 /* port/bridge/power down ctrl */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300621 state->m_hi_cfg_ctrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300622
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300623 state->m_b_power_down = (ul_power_down != 0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300624
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300625 state->m_drxk_a3_patch_code = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300626
627 /* Init AGC and PGA parameters */
628 /* VSB IF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300629 state->m_vsb_if_agc_cfg.ctrl_mode = ul_vsb_if_agc_mode;
630 state->m_vsb_if_agc_cfg.output_level = ul_vsb_if_agc_output_level;
631 state->m_vsb_if_agc_cfg.min_output_level = ul_vsb_if_agc_min_level;
632 state->m_vsb_if_agc_cfg.max_output_level = ul_vsb_if_agc_max_level;
633 state->m_vsb_if_agc_cfg.speed = ul_vsb_if_agc_speed;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300634 state->m_vsb_pga_cfg = 140;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300635
636 /* VSB RF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300637 state->m_vsb_rf_agc_cfg.ctrl_mode = ul_vsb_rf_agc_mode;
638 state->m_vsb_rf_agc_cfg.output_level = ul_vsb_rf_agc_output_level;
639 state->m_vsb_rf_agc_cfg.min_output_level = ul_vsb_rf_agc_min_level;
640 state->m_vsb_rf_agc_cfg.max_output_level = ul_vsb_rf_agc_max_level;
641 state->m_vsb_rf_agc_cfg.speed = ul_vsb_rf_agc_speed;
642 state->m_vsb_rf_agc_cfg.top = ul_vsb_rf_agc_top;
643 state->m_vsb_rf_agc_cfg.cut_off_current = ul_vsb_rf_agc_cut_off_current;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300644 state->m_vsb_pre_saw_cfg.reference = 0x07;
645 state->m_vsb_pre_saw_cfg.use_pre_saw = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300646
647 state->m_Quality83percent = DEFAULT_MER_83;
648 state->m_Quality93percent = DEFAULT_MER_93;
649 if (ulQual93 <= 500 && ulQual83 < ulQual93) {
650 state->m_Quality83percent = ulQual83;
651 state->m_Quality93percent = ulQual93;
652 }
653
654 /* ATV IF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300655 state->m_atv_if_agc_cfg.ctrl_mode = ul_atv_if_agc_mode;
656 state->m_atv_if_agc_cfg.output_level = ul_atv_if_agc_output_level;
657 state->m_atv_if_agc_cfg.min_output_level = ul_atv_if_agc_min_level;
658 state->m_atv_if_agc_cfg.max_output_level = ul_atv_if_agc_max_level;
659 state->m_atv_if_agc_cfg.speed = ul_atv_if_agc_speed;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300660
661 /* ATV RF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300662 state->m_atv_rf_agc_cfg.ctrl_mode = ul_atv_rf_agc_mode;
663 state->m_atv_rf_agc_cfg.output_level = ul_atv_rf_agc_output_level;
664 state->m_atv_rf_agc_cfg.min_output_level = ul_atv_rf_agc_min_level;
665 state->m_atv_rf_agc_cfg.max_output_level = ul_atv_rf_agc_max_level;
666 state->m_atv_rf_agc_cfg.speed = ul_atv_rf_agc_speed;
667 state->m_atv_rf_agc_cfg.top = ul_atv_rf_agc_top;
668 state->m_atv_rf_agc_cfg.cut_off_current = ul_atv_rf_agc_cut_off_current;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300669 state->m_atv_pre_saw_cfg.reference = 0x04;
670 state->m_atv_pre_saw_cfg.use_pre_saw = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300671
672
673 /* DVBT RF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300674 state->m_dvbt_rf_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_OFF;
675 state->m_dvbt_rf_agc_cfg.output_level = 0;
676 state->m_dvbt_rf_agc_cfg.min_output_level = 0;
677 state->m_dvbt_rf_agc_cfg.max_output_level = 0xFFFF;
678 state->m_dvbt_rf_agc_cfg.top = 0x2100;
679 state->m_dvbt_rf_agc_cfg.cut_off_current = 4000;
680 state->m_dvbt_rf_agc_cfg.speed = 1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300681
682
683 /* DVBT IF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300684 state->m_dvbt_if_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_AUTO;
685 state->m_dvbt_if_agc_cfg.output_level = 0;
686 state->m_dvbt_if_agc_cfg.min_output_level = 0;
687 state->m_dvbt_if_agc_cfg.max_output_level = 9000;
688 state->m_dvbt_if_agc_cfg.top = 13424;
689 state->m_dvbt_if_agc_cfg.cut_off_current = 0;
690 state->m_dvbt_if_agc_cfg.speed = 3;
691 state->m_dvbt_if_agc_cfg.fast_clip_ctrl_delay = 30;
692 state->m_dvbt_if_agc_cfg.ingain_tgt_max = 30000;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300693 /* state->m_dvbtPgaCfg = 140; */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300694
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300695 state->m_dvbt_pre_saw_cfg.reference = 4;
696 state->m_dvbt_pre_saw_cfg.use_pre_saw = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300697
698 /* QAM RF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300699 state->m_qam_rf_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_OFF;
700 state->m_qam_rf_agc_cfg.output_level = 0;
701 state->m_qam_rf_agc_cfg.min_output_level = 6023;
702 state->m_qam_rf_agc_cfg.max_output_level = 27000;
703 state->m_qam_rf_agc_cfg.top = 0x2380;
704 state->m_qam_rf_agc_cfg.cut_off_current = 4000;
705 state->m_qam_rf_agc_cfg.speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300706
707 /* QAM IF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300708 state->m_qam_if_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_AUTO;
709 state->m_qam_if_agc_cfg.output_level = 0;
710 state->m_qam_if_agc_cfg.min_output_level = 0;
711 state->m_qam_if_agc_cfg.max_output_level = 9000;
712 state->m_qam_if_agc_cfg.top = 0x0511;
713 state->m_qam_if_agc_cfg.cut_off_current = 0;
714 state->m_qam_if_agc_cfg.speed = 3;
715 state->m_qam_if_agc_cfg.ingain_tgt_max = 5119;
716 state->m_qam_if_agc_cfg.fast_clip_ctrl_delay = 50;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300717
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300718 state->m_qam_pga_cfg = 140;
719 state->m_qam_pre_saw_cfg.reference = 4;
720 state->m_qam_pre_saw_cfg.use_pre_saw = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300721
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300722 state->m_operation_mode = OM_NONE;
723 state->m_drxk_state = DRXK_UNINITIALIZED;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300724
725 /* MPEG output configuration */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300726 state->m_enable_mpeg_output = true; /* If TRUE; enable MPEG ouput */
727 state->m_insert_rs_byte = false; /* If TRUE; insert RS byte */
728 state->m_invert_data = false; /* If TRUE; invert DATA signals */
729 state->m_invert_err = false; /* If TRUE; invert ERR signal */
730 state->m_invert_str = false; /* If TRUE; invert STR signals */
731 state->m_invert_val = false; /* If TRUE; invert VAL signals */
732 state->m_invert_clk = (ul_invert_ts_clock != 0); /* If TRUE; invert CLK signals */
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -0300733
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300734 /* If TRUE; static MPEG clockrate will be used;
735 otherwise clockrate will adapt to the bitrate of the TS */
736
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300737 state->m_dvbt_bitrate = ul_dvbt_bitrate;
738 state->m_dvbc_bitrate = ul_dvbc_bitrate;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300739
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300740 state->m_ts_data_strength = (ul_ts_data_strength & 0x07);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300741
742 /* Maximum bitrate in b/s in case static clockrate is selected */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300743 state->m_mpeg_ts_static_bitrate = 19392658;
744 state->m_disable_te_ihandling = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300745
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300746 if (ul_insert_rs_byte)
747 state->m_insert_rs_byte = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300748
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300749 state->m_mpeg_lock_time_out = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
750 if (ul_mpeg_lock_time_out < 10000)
751 state->m_mpeg_lock_time_out = ul_mpeg_lock_time_out;
752 state->m_demod_lock_time_out = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;
753 if (ul_demod_lock_time_out < 10000)
754 state->m_demod_lock_time_out = ul_demod_lock_time_out;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300755
Oliver Endrissebc7de22011-07-03 13:49:44 -0300756 /* QAM defaults */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300757 state->m_constellation = DRX_CONSTELLATION_AUTO;
758 state->m_qam_interleave_mode = DRXK_QAM_I12_J17;
759 state->m_fec_rs_plen = 204 * 8; /* fecRsPlen annex A */
760 state->m_fec_rs_prescale = 1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300761
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300762 state->m_sqi_speed = DRXK_DVBT_SQI_SPEED_MEDIUM;
763 state->m_agcfast_clip_ctrl_delay = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300764
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300765 state->m_gpio_cfg = ul_gpio_cfg;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300766
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300767 state->m_b_power_down = false;
768 state->m_current_power_mode = DRX_POWER_DOWN;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300769
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300770 state->m_rfmirror = (ul_rf_mirror == 0);
771 state->m_if_agc_pol = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300772 return 0;
773}
774
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300775static int drxx_open(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300776{
777 int status = 0;
778 u32 jtag = 0;
779 u16 bid = 0;
780 u16 key = 0;
781
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300782 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300783 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -0300784 status = write16(state, SCU_RAM_GPIO__A,
785 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300786 if (status < 0)
787 goto error;
788 /* Check device id */
789 status = read16(state, SIO_TOP_COMM_KEY__A, &key);
790 if (status < 0)
791 goto error;
792 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
793 if (status < 0)
794 goto error;
795 status = read32(state, SIO_TOP_JTAGID_LO__A, &jtag);
796 if (status < 0)
797 goto error;
798 status = read16(state, SIO_PDR_UIO_IN_HI__A, &bid);
799 if (status < 0)
800 goto error;
801 status = write16(state, SIO_TOP_COMM_KEY__A, key);
802error:
803 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300804 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300805 return status;
806}
807
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300808static int get_device_capabilities(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300809{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300810 u16 sio_pdr_ohw_cfg = 0;
811 u32 sio_top_jtagid_lo = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300812 int status;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300813 const char *spin = "";
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300814
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300815 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300816
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300817 /* driver 0.9.0 */
818 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -0300819 status = write16(state, SCU_RAM_GPIO__A,
820 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300821 if (status < 0)
822 goto error;
Martin Blumenstingl84183662012-10-04 14:22:55 -0300823 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300824 if (status < 0)
825 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300826 status = read16(state, SIO_PDR_OHW_CFG__A, &sio_pdr_ohw_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300827 if (status < 0)
828 goto error;
829 status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
830 if (status < 0)
831 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300832
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300833 switch ((sio_pdr_ohw_cfg & SIO_PDR_OHW_CFG_FREF_SEL__M)) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300834 case 0:
835 /* ignore (bypass ?) */
836 break;
837 case 1:
838 /* 27 MHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300839 state->m_osc_clock_freq = 27000;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300840 break;
841 case 2:
842 /* 20.25 MHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300843 state->m_osc_clock_freq = 20250;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300844 break;
845 case 3:
846 /* 4 MHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300847 state->m_osc_clock_freq = 20250;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300848 break;
849 default:
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300850 pr_err("Clock Frequency is unknown\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300851 return -EINVAL;
852 }
853 /*
854 Determine device capabilities
855 Based on pinning v14
856 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300857 status = read32(state, SIO_TOP_JTAGID_LO__A, &sio_top_jtagid_lo);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300858 if (status < 0)
859 goto error;
Mauro Carvalho Chehab0d3e6fe2011-07-22 12:34:41 -0300860
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300861 pr_info("status = 0x%08x\n", sio_top_jtagid_lo);
Mauro Carvalho Chehab0d3e6fe2011-07-22 12:34:41 -0300862
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300863 /* driver 0.9.0 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300864 switch ((sio_top_jtagid_lo >> 29) & 0xF) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300865 case 0:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300866 state->m_device_spin = DRXK_SPIN_A1;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300867 spin = "A1";
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300868 break;
869 case 2:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300870 state->m_device_spin = DRXK_SPIN_A2;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300871 spin = "A2";
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300872 break;
873 case 3:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300874 state->m_device_spin = DRXK_SPIN_A3;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300875 spin = "A3";
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300876 break;
877 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300878 state->m_device_spin = DRXK_SPIN_UNKNOWN;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300879 status = -EINVAL;
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300880 pr_err("Spin %d unknown\n", (sio_top_jtagid_lo >> 29) & 0xF);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300881 goto error2;
882 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300883 switch ((sio_top_jtagid_lo >> 12) & 0xFF) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300884 case 0x13:
885 /* typeId = DRX3913K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300886 state->m_has_lna = false;
887 state->m_has_oob = false;
888 state->m_has_atv = false;
889 state->m_has_audio = false;
890 state->m_has_dvbt = true;
891 state->m_has_dvbc = true;
892 state->m_has_sawsw = true;
893 state->m_has_gpio2 = false;
894 state->m_has_gpio1 = false;
895 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300896 break;
897 case 0x15:
898 /* typeId = DRX3915K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300899 state->m_has_lna = false;
900 state->m_has_oob = false;
901 state->m_has_atv = true;
902 state->m_has_audio = false;
903 state->m_has_dvbt = true;
904 state->m_has_dvbc = false;
905 state->m_has_sawsw = true;
906 state->m_has_gpio2 = true;
907 state->m_has_gpio1 = true;
908 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300909 break;
910 case 0x16:
911 /* typeId = DRX3916K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300912 state->m_has_lna = false;
913 state->m_has_oob = false;
914 state->m_has_atv = true;
915 state->m_has_audio = false;
916 state->m_has_dvbt = true;
917 state->m_has_dvbc = false;
918 state->m_has_sawsw = true;
919 state->m_has_gpio2 = true;
920 state->m_has_gpio1 = true;
921 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300922 break;
923 case 0x18:
924 /* typeId = DRX3918K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300925 state->m_has_lna = false;
926 state->m_has_oob = false;
927 state->m_has_atv = true;
928 state->m_has_audio = true;
929 state->m_has_dvbt = true;
930 state->m_has_dvbc = false;
931 state->m_has_sawsw = true;
932 state->m_has_gpio2 = true;
933 state->m_has_gpio1 = true;
934 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300935 break;
936 case 0x21:
937 /* typeId = DRX3921K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300938 state->m_has_lna = false;
939 state->m_has_oob = false;
940 state->m_has_atv = true;
941 state->m_has_audio = true;
942 state->m_has_dvbt = true;
943 state->m_has_dvbc = true;
944 state->m_has_sawsw = true;
945 state->m_has_gpio2 = true;
946 state->m_has_gpio1 = true;
947 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300948 break;
949 case 0x23:
950 /* typeId = DRX3923K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300951 state->m_has_lna = false;
952 state->m_has_oob = false;
953 state->m_has_atv = true;
954 state->m_has_audio = true;
955 state->m_has_dvbt = true;
956 state->m_has_dvbc = true;
957 state->m_has_sawsw = true;
958 state->m_has_gpio2 = true;
959 state->m_has_gpio1 = true;
960 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300961 break;
962 case 0x25:
963 /* typeId = DRX3925K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300964 state->m_has_lna = false;
965 state->m_has_oob = false;
966 state->m_has_atv = true;
967 state->m_has_audio = true;
968 state->m_has_dvbt = true;
969 state->m_has_dvbc = true;
970 state->m_has_sawsw = true;
971 state->m_has_gpio2 = true;
972 state->m_has_gpio1 = true;
973 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300974 break;
975 case 0x26:
976 /* typeId = DRX3926K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300977 state->m_has_lna = false;
978 state->m_has_oob = false;
979 state->m_has_atv = true;
980 state->m_has_audio = false;
981 state->m_has_dvbt = true;
982 state->m_has_dvbc = true;
983 state->m_has_sawsw = true;
984 state->m_has_gpio2 = true;
985 state->m_has_gpio1 = true;
986 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300987 break;
988 default:
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300989 pr_err("DeviceID 0x%02x not supported\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300990 ((sio_top_jtagid_lo >> 12) & 0xFF));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300991 status = -EINVAL;
992 goto error2;
993 }
994
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300995 pr_info("detected a drx-39%02xk, spin %s, xtal %d.%03d MHz\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300996 ((sio_top_jtagid_lo >> 12) & 0xFF), spin,
997 state->m_osc_clock_freq / 1000,
998 state->m_osc_clock_freq % 1000);
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300999
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001000error:
1001 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001002 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001003
1004error2:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001005 return status;
1006}
1007
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001008static int hi_command(struct drxk_state *state, u16 cmd, u16 *p_result)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001009{
1010 int status;
1011 bool powerdown_cmd;
1012
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001013 dprintk(1, "\n");
1014
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001015 /* Write command */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001016 status = write16(state, SIO_HI_RA_RAM_CMD__A, cmd);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001017 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001018 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001019 if (cmd == SIO_HI_RA_RAM_CMD_RESET)
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001020 usleep_range(1000, 2000);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001021
1022 powerdown_cmd =
Oliver Endrissebc7de22011-07-03 13:49:44 -03001023 (bool) ((cmd == SIO_HI_RA_RAM_CMD_CONFIG) &&
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001024 ((state->m_hi_cfg_ctrl) &
Oliver Endrissebc7de22011-07-03 13:49:44 -03001025 SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__M) ==
1026 SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ);
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001027 if (!powerdown_cmd) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001028 /* Wait until command rdy */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001029 u32 retry_count = 0;
1030 u16 wait_cmd;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001031
1032 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001033 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001034 retry_count += 1;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001035 status = read16(state, SIO_HI_RA_RAM_CMD__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001036 &wait_cmd);
1037 } while ((status < 0) && (retry_count < DRXK_MAX_RETRIES)
1038 && (wait_cmd != 0));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001039 if (status < 0)
1040 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001041 status = read16(state, SIO_HI_RA_RAM_RES__A, p_result);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001042 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001043error:
1044 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001045 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001046
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001047 return status;
1048}
1049
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001050static int hi_cfg_command(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001051{
1052 int status;
1053
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001054 dprintk(1, "\n");
1055
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001056 mutex_lock(&state->mutex);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001057
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001058 status = write16(state, SIO_HI_RA_RAM_PAR_6__A,
1059 state->m_hi_cfg_timeout);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001060 if (status < 0)
1061 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001062 status = write16(state, SIO_HI_RA_RAM_PAR_5__A,
1063 state->m_hi_cfg_ctrl);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001064 if (status < 0)
1065 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001066 status = write16(state, SIO_HI_RA_RAM_PAR_4__A,
1067 state->m_hi_cfg_wake_up_key);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001068 if (status < 0)
1069 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001070 status = write16(state, SIO_HI_RA_RAM_PAR_3__A,
1071 state->m_hi_cfg_bridge_delay);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001072 if (status < 0)
1073 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001074 status = write16(state, SIO_HI_RA_RAM_PAR_2__A,
1075 state->m_hi_cfg_timing_div);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001076 if (status < 0)
1077 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001078 status = write16(state, SIO_HI_RA_RAM_PAR_1__A,
1079 SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001080 if (status < 0)
1081 goto error;
Hans Verkuilb1cf2012013-10-04 11:01:45 -03001082 status = hi_command(state, SIO_HI_RA_RAM_CMD_CONFIG, NULL);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001083 if (status < 0)
1084 goto error;
1085
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001086 state->m_hi_cfg_ctrl &= ~SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001087error:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001088 mutex_unlock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001089 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001090 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001091 return status;
1092}
1093
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001094static int init_hi(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001095{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001096 dprintk(1, "\n");
1097
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001098 state->m_hi_cfg_wake_up_key = (state->demod_address << 1);
1099 state->m_hi_cfg_timeout = 0x96FF;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001100 /* port/bridge/power down ctrl */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001101 state->m_hi_cfg_ctrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001102
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001103 return hi_cfg_command(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001104}
1105
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001106static int mpegts_configure_pins(struct drxk_state *state, bool mpeg_enable)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001107{
1108 int status = -1;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001109 u16 sio_pdr_mclk_cfg = 0;
1110 u16 sio_pdr_mdx_cfg = 0;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001111 u16 err_cfg = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001112
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03001113 dprintk(1, ": mpeg %s, %s mode\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001114 mpeg_enable ? "enable" : "disable",
1115 state->m_enable_parallel ? "parallel" : "serial");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001116
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001117 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001118 status = write16(state, SCU_RAM_GPIO__A,
1119 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001120 if (status < 0)
1121 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001122
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001123 /* MPEG TS pad configuration */
Martin Blumenstingl84183662012-10-04 14:22:55 -03001124 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001125 if (status < 0)
1126 goto error;
1127
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001128 if (!mpeg_enable) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001129 /* Set MPEG TS pads to inputmode */
1130 status = write16(state, SIO_PDR_MSTRT_CFG__A, 0x0000);
1131 if (status < 0)
1132 goto error;
1133 status = write16(state, SIO_PDR_MERR_CFG__A, 0x0000);
1134 if (status < 0)
1135 goto error;
1136 status = write16(state, SIO_PDR_MCLK_CFG__A, 0x0000);
1137 if (status < 0)
1138 goto error;
1139 status = write16(state, SIO_PDR_MVAL_CFG__A, 0x0000);
1140 if (status < 0)
1141 goto error;
1142 status = write16(state, SIO_PDR_MD0_CFG__A, 0x0000);
1143 if (status < 0)
1144 goto error;
1145 status = write16(state, SIO_PDR_MD1_CFG__A, 0x0000);
1146 if (status < 0)
1147 goto error;
1148 status = write16(state, SIO_PDR_MD2_CFG__A, 0x0000);
1149 if (status < 0)
1150 goto error;
1151 status = write16(state, SIO_PDR_MD3_CFG__A, 0x0000);
1152 if (status < 0)
1153 goto error;
1154 status = write16(state, SIO_PDR_MD4_CFG__A, 0x0000);
1155 if (status < 0)
1156 goto error;
1157 status = write16(state, SIO_PDR_MD5_CFG__A, 0x0000);
1158 if (status < 0)
1159 goto error;
1160 status = write16(state, SIO_PDR_MD6_CFG__A, 0x0000);
1161 if (status < 0)
1162 goto error;
1163 status = write16(state, SIO_PDR_MD7_CFG__A, 0x0000);
1164 if (status < 0)
1165 goto error;
1166 } else {
1167 /* Enable MPEG output */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001168 sio_pdr_mdx_cfg =
1169 ((state->m_ts_data_strength <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001170 SIO_PDR_MD0_CFG_DRIVE__B) | 0x0003);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001171 sio_pdr_mclk_cfg = ((state->m_ts_clockk_strength <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001172 SIO_PDR_MCLK_CFG_DRIVE__B) |
1173 0x0003);
1174
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001175 status = write16(state, SIO_PDR_MSTRT_CFG__A, sio_pdr_mdx_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001176 if (status < 0)
1177 goto error;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001178
1179 if (state->enable_merr_cfg)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001180 err_cfg = sio_pdr_mdx_cfg;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001181
1182 status = write16(state, SIO_PDR_MERR_CFG__A, err_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001183 if (status < 0)
1184 goto error;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001185 status = write16(state, SIO_PDR_MVAL_CFG__A, err_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001186 if (status < 0)
1187 goto error;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001188
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001189 if (state->m_enable_parallel) {
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001190 /* parallel -> enable MD1 to MD7 */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001191 status = write16(state, SIO_PDR_MD1_CFG__A,
1192 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001193 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001194 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001195 status = write16(state, SIO_PDR_MD2_CFG__A,
1196 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001197 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001198 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001199 status = write16(state, SIO_PDR_MD3_CFG__A,
1200 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001201 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001202 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001203 status = write16(state, SIO_PDR_MD4_CFG__A,
1204 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001205 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001206 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001207 status = write16(state, SIO_PDR_MD5_CFG__A,
1208 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001209 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001210 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001211 status = write16(state, SIO_PDR_MD6_CFG__A,
1212 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001213 if (status < 0)
1214 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001215 status = write16(state, SIO_PDR_MD7_CFG__A,
1216 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001217 if (status < 0)
1218 goto error;
1219 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001220 sio_pdr_mdx_cfg = ((state->m_ts_data_strength <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001221 SIO_PDR_MD0_CFG_DRIVE__B)
1222 | 0x0003);
1223 /* serial -> disable MD1 to MD7 */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001224 status = write16(state, SIO_PDR_MD1_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001225 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001226 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001227 status = write16(state, SIO_PDR_MD2_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001228 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001229 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001230 status = write16(state, SIO_PDR_MD3_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001231 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001232 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001233 status = write16(state, SIO_PDR_MD4_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001234 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001235 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001236 status = write16(state, SIO_PDR_MD5_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001237 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001238 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001239 status = write16(state, SIO_PDR_MD6_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001240 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001241 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001242 status = write16(state, SIO_PDR_MD7_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001243 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001244 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001245 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001246 status = write16(state, SIO_PDR_MCLK_CFG__A, sio_pdr_mclk_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001247 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001248 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001249 status = write16(state, SIO_PDR_MD0_CFG__A, sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001250 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001251 goto error;
1252 }
1253 /* Enable MB output over MPEG pads and ctl input */
1254 status = write16(state, SIO_PDR_MON_CFG__A, 0x0000);
1255 if (status < 0)
1256 goto error;
1257 /* Write nomagic word to enable pdr reg write */
1258 status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
1259error:
1260 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001261 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001262 return status;
1263}
1264
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001265static int mpegts_disable(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001266{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001267 dprintk(1, "\n");
1268
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001269 return mpegts_configure_pins(state, false);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001270}
1271
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001272static int bl_chain_cmd(struct drxk_state *state,
1273 u16 rom_offset, u16 nr_of_elements, u32 time_out)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001274{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001275 u16 bl_status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001276 int status;
1277 unsigned long end;
1278
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001279 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001280 mutex_lock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001281 status = write16(state, SIO_BL_MODE__A, SIO_BL_MODE_CHAIN);
1282 if (status < 0)
1283 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001284 status = write16(state, SIO_BL_CHAIN_ADDR__A, rom_offset);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001285 if (status < 0)
1286 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001287 status = write16(state, SIO_BL_CHAIN_LEN__A, nr_of_elements);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001288 if (status < 0)
1289 goto error;
1290 status = write16(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
1291 if (status < 0)
1292 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001293
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001294 end = jiffies + msecs_to_jiffies(time_out);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001295 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001296 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001297 status = read16(state, SIO_BL_STATUS__A, &bl_status);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001298 if (status < 0)
1299 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001300 } while ((bl_status == 0x1) &&
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001301 ((time_is_after_jiffies(end))));
1302
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001303 if (bl_status == 0x1) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001304 pr_err("SIO not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001305 status = -EINVAL;
1306 goto error2;
1307 }
1308error:
1309 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001310 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001311error2:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001312 mutex_unlock(&state->mutex);
1313 return status;
1314}
1315
1316
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001317static int download_microcode(struct drxk_state *state,
1318 const u8 p_mc_image[], u32 length)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001319{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001320 const u8 *p_src = p_mc_image;
1321 u32 address;
1322 u16 n_blocks;
1323 u16 block_size;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001324 u32 offset = 0;
1325 u32 i;
Mauro Carvalho Chehab1bd09dd2011-07-03 18:21:59 -03001326 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001327
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001328 dprintk(1, "\n");
1329
Hans Verkuil5becbc52012-05-14 10:22:58 -03001330 /* down the drain (we don't care about MAGIC_WORD) */
1331#if 0
1332 /* For future reference */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001333 drain = (p_src[0] << 8) | p_src[1];
Hans Verkuil5becbc52012-05-14 10:22:58 -03001334#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001335 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001336 offset += sizeof(u16);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001337 n_blocks = (p_src[0] << 8) | p_src[1];
1338 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001339 offset += sizeof(u16);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001340
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001341 for (i = 0; i < n_blocks; i += 1) {
1342 address = (p_src[0] << 24) | (p_src[1] << 16) |
1343 (p_src[2] << 8) | p_src[3];
1344 p_src += sizeof(u32);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001345 offset += sizeof(u32);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001346
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001347 block_size = ((p_src[0] << 8) | p_src[1]) * sizeof(u16);
1348 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001349 offset += sizeof(u16);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001350
Hans Verkuil5becbc52012-05-14 10:22:58 -03001351#if 0
1352 /* For future reference */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001353 flags = (p_src[0] << 8) | p_src[1];
Hans Verkuil5becbc52012-05-14 10:22:58 -03001354#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001355 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001356 offset += sizeof(u16);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001357
Hans Verkuil5becbc52012-05-14 10:22:58 -03001358#if 0
1359 /* For future reference */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001360 block_crc = (p_src[0] << 8) | p_src[1];
Hans Verkuil5becbc52012-05-14 10:22:58 -03001361#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001362 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001363 offset += sizeof(u16);
Mauro Carvalho Chehabbcd2ebb2011-07-09 18:57:54 -03001364
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001365 if (offset + block_size > length) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001366 pr_err("Firmware is corrupted.\n");
Mauro Carvalho Chehabbcd2ebb2011-07-09 18:57:54 -03001367 return -EINVAL;
1368 }
1369
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001370 status = write_block(state, address, block_size, p_src);
Mauro Carvalho Chehab39624f72011-07-09 19:23:44 -03001371 if (status < 0) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001372 pr_err("Error %d while loading firmware\n", status);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001373 break;
Mauro Carvalho Chehab39624f72011-07-09 19:23:44 -03001374 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001375 p_src += block_size;
1376 offset += block_size;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001377 }
1378 return status;
1379}
1380
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001381static int dvbt_enable_ofdm_token_ring(struct drxk_state *state, bool enable)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001382{
1383 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -03001384 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001385 u16 desired_ctrl = SIO_OFDM_SH_OFDM_RING_ENABLE_ON;
1386 u16 desired_status = SIO_OFDM_SH_OFDM_RING_STATUS_ENABLED;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001387 unsigned long end;
1388
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001389 dprintk(1, "\n");
1390
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001391 if (!enable) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001392 desired_ctrl = SIO_OFDM_SH_OFDM_RING_ENABLE_OFF;
1393 desired_status = SIO_OFDM_SH_OFDM_RING_STATUS_DOWN;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001394 }
1395
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001396 status = read16(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001397 if (status >= 0 && data == desired_status) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001398 /* tokenring already has correct status */
1399 return status;
1400 }
1401 /* Disable/enable dvbt tokenring bridge */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001402 status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, desired_ctrl);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001403
Oliver Endrissebc7de22011-07-03 13:49:44 -03001404 end = jiffies + msecs_to_jiffies(DRXK_OFDM_TR_SHUTDOWN_TIMEOUT);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001405 do {
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001406 status = read16(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001407 if ((status >= 0 && data == desired_status)
1408 || time_is_after_jiffies(end))
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001409 break;
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001410 usleep_range(1000, 2000);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001411 } while (1);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001412 if (data != desired_status) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001413 pr_err("SIO not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001414 return -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001415 }
1416 return status;
1417}
1418
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001419static int mpegts_stop(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001420{
1421 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001422 u16 fec_oc_snc_mode = 0;
1423 u16 fec_oc_ipr_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001424
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001425 dprintk(1, "\n");
1426
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001427 /* Graceful shutdown (byte boundaries) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001428 status = read16(state, FEC_OC_SNC_MODE__A, &fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001429 if (status < 0)
1430 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001431 fec_oc_snc_mode |= FEC_OC_SNC_MODE_SHUTDOWN__M;
1432 status = write16(state, FEC_OC_SNC_MODE__A, fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001433 if (status < 0)
1434 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001435
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001436 /* Suppress MCLK during absence of data */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001437 status = read16(state, FEC_OC_IPR_MODE__A, &fec_oc_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001438 if (status < 0)
1439 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001440 fec_oc_ipr_mode |= FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__M;
1441 status = write16(state, FEC_OC_IPR_MODE__A, fec_oc_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001442
1443error:
1444 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001445 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001446
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001447 return status;
1448}
1449
1450static int scu_command(struct drxk_state *state,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001451 u16 cmd, u8 parameter_len,
1452 u16 *parameter, u8 result_len, u16 *result)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001453{
1454#if (SCU_RAM_PARAM_0__A - SCU_RAM_PARAM_15__A) != 15
1455#error DRXK register mapping no longer compatible with this routine!
1456#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001457 u16 cur_cmd = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001458 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001459 unsigned long end;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001460 u8 buffer[34];
1461 int cnt = 0, ii;
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001462 const char *p;
1463 char errname[30];
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001464
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001465 dprintk(1, "\n");
1466
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001467 if ((cmd == 0) || ((parameter_len > 0) && (parameter == NULL)) ||
1468 ((result_len > 0) && (result == NULL))) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001469 pr_err("Error %d on %s\n", status, __func__);
Alexey Khoroshilove4459e12012-04-05 18:53:20 -03001470 return status;
1471 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001472
1473 mutex_lock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001474
1475 /* assume that the command register is ready
1476 since it is checked afterwards */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001477 for (ii = parameter_len - 1; ii >= 0; ii -= 1) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001478 buffer[cnt++] = (parameter[ii] & 0xFF);
1479 buffer[cnt++] = ((parameter[ii] >> 8) & 0xFF);
1480 }
1481 buffer[cnt++] = (cmd & 0xFF);
1482 buffer[cnt++] = ((cmd >> 8) & 0xFF);
1483
1484 write_block(state, SCU_RAM_PARAM_0__A -
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001485 (parameter_len - 1), cnt, buffer);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001486 /* Wait until SCU has processed command */
1487 end = jiffies + msecs_to_jiffies(DRXK_MAX_WAITTIME);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001488 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001489 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001490 status = read16(state, SCU_RAM_COMMAND__A, &cur_cmd);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001491 if (status < 0)
1492 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001493 } while (!(cur_cmd == DRX_SCU_READY) && (time_is_after_jiffies(end)));
1494 if (cur_cmd != DRX_SCU_READY) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001495 pr_err("SCU not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001496 status = -EIO;
1497 goto error2;
1498 }
1499 /* read results */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001500 if ((result_len > 0) && (result != NULL)) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001501 s16 err;
1502 int ii;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001503
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001504 for (ii = result_len - 1; ii >= 0; ii -= 1) {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001505 status = read16(state, SCU_RAM_PARAM_0__A - ii,
1506 &result[ii]);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001507 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001508 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001509 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001510
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001511 /* Check if an error was reported by SCU */
1512 err = (s16)result[0];
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001513 if (err >= 0)
1514 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001515
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001516 /* check for the known error codes */
1517 switch (err) {
1518 case SCU_RESULT_UNKCMD:
1519 p = "SCU_RESULT_UNKCMD";
1520 break;
1521 case SCU_RESULT_UNKSTD:
1522 p = "SCU_RESULT_UNKSTD";
1523 break;
1524 case SCU_RESULT_SIZE:
1525 p = "SCU_RESULT_SIZE";
1526 break;
1527 case SCU_RESULT_INVPAR:
1528 p = "SCU_RESULT_INVPAR";
1529 break;
1530 default: /* Other negative values are errors */
1531 sprintf(errname, "ERROR: %d\n", err);
1532 p = errname;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001533 }
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001534 pr_err("%s while sending cmd 0x%04x with params:", p, cmd);
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001535 print_hex_dump_bytes("drxk: ", DUMP_PREFIX_NONE, buffer, cnt);
1536 status = -EINVAL;
1537 goto error2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001538 }
1539
1540error:
Oliver Endrissebc7de22011-07-03 13:49:44 -03001541 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001542 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001543error2:
1544 mutex_unlock(&state->mutex);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001545 return status;
1546}
1547
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001548static int set_iqm_af(struct drxk_state *state, bool active)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001549{
1550 u16 data = 0;
1551 int status;
1552
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001553 dprintk(1, "\n");
1554
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001555 /* Configure IQM */
1556 status = read16(state, IQM_AF_STDBY__A, &data);
1557 if (status < 0)
1558 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03001559
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001560 if (!active) {
1561 data |= (IQM_AF_STDBY_STDBY_ADC_STANDBY
1562 | IQM_AF_STDBY_STDBY_AMP_STANDBY
1563 | IQM_AF_STDBY_STDBY_PD_STANDBY
1564 | IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY
1565 | IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY);
1566 } else {
1567 data &= ((~IQM_AF_STDBY_STDBY_ADC_STANDBY)
1568 & (~IQM_AF_STDBY_STDBY_AMP_STANDBY)
1569 & (~IQM_AF_STDBY_STDBY_PD_STANDBY)
1570 & (~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY)
1571 & (~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY)
1572 );
1573 }
1574 status = write16(state, IQM_AF_STDBY__A, data);
1575
1576error:
1577 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001578 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001579 return status;
1580}
1581
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001582static int ctrl_power_mode(struct drxk_state *state, enum drx_power_mode *mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001583{
1584 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001585 u16 sio_cc_pwd_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001586
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001587 dprintk(1, "\n");
1588
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001589 /* Check arguments */
1590 if (mode == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001591 return -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001592
1593 switch (*mode) {
1594 case DRX_POWER_UP:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001595 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_NONE;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001596 break;
1597 case DRXK_POWER_DOWN_OFDM:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001598 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_OFDM;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001599 break;
1600 case DRXK_POWER_DOWN_CORE:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001601 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_CLOCK;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001602 break;
1603 case DRXK_POWER_DOWN_PLL:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001604 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_PLL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001605 break;
1606 case DRX_POWER_DOWN:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001607 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_OSC;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001608 break;
1609 default:
1610 /* Unknow sleep mode */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001611 return -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001612 }
1613
1614 /* If already in requested power mode, do nothing */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001615 if (state->m_current_power_mode == *mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001616 return 0;
1617
1618 /* For next steps make sure to start from DRX_POWER_UP mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001619 if (state->m_current_power_mode != DRX_POWER_UP) {
1620 status = power_up_device(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001621 if (status < 0)
1622 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001623 status = dvbt_enable_ofdm_token_ring(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001624 if (status < 0)
1625 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001626 }
1627
1628 if (*mode == DRX_POWER_UP) {
Masahiro Yamada2c149602017-02-27 14:29:31 -08001629 /* Restore analog & pin configuration */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001630 } else {
1631 /* Power down to requested mode */
1632 /* Backup some register settings */
1633 /* Set pins with possible pull-ups connected
1634 to them in input mode */
1635 /* Analog power down */
1636 /* ADC power down */
1637 /* Power down device */
1638 /* stop all comm_exec */
1639 /* Stop and power down previous standard */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001640 switch (state->m_operation_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001641 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001642 status = mpegts_stop(state);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001643 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001644 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001645 status = power_down_dvbt(state, false);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001646 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001647 goto error;
1648 break;
1649 case OM_QAM_ITU_A:
1650 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001651 status = mpegts_stop(state);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001652 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001653 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001654 status = power_down_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001655 if (status < 0)
1656 goto error;
1657 break;
1658 default:
1659 break;
1660 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001661 status = dvbt_enable_ofdm_token_ring(state, false);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001662 if (status < 0)
1663 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001664 status = write16(state, SIO_CC_PWD_MODE__A, sio_cc_pwd_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001665 if (status < 0)
1666 goto error;
1667 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
1668 if (status < 0)
1669 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001670
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001671 if (*mode != DRXK_POWER_DOWN_OFDM) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001672 state->m_hi_cfg_ctrl |=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001673 SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001674 status = hi_cfg_command(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001675 if (status < 0)
1676 goto error;
1677 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001678 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001679 state->m_current_power_mode = *mode;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001680
1681error:
1682 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001683 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001684
Oliver Endrissebc7de22011-07-03 13:49:44 -03001685 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001686}
1687
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001688static int power_down_dvbt(struct drxk_state *state, bool set_power_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001689{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001690 enum drx_power_mode power_mode = DRXK_POWER_DOWN_OFDM;
1691 u16 cmd_result = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001692 u16 data = 0;
1693 int status;
1694
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001695 dprintk(1, "\n");
1696
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001697 status = read16(state, SCU_COMM_EXEC__A, &data);
1698 if (status < 0)
1699 goto error;
1700 if (data == SCU_COMM_EXEC_ACTIVE) {
1701 /* Send OFDM stop command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001702 status = scu_command(state,
1703 SCU_RAM_COMMAND_STANDARD_OFDM
1704 | SCU_RAM_COMMAND_CMD_DEMOD_STOP,
1705 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001706 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001707 goto error;
1708 /* Send OFDM reset command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001709 status = scu_command(state,
1710 SCU_RAM_COMMAND_STANDARD_OFDM
1711 | SCU_RAM_COMMAND_CMD_DEMOD_RESET,
1712 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001713 if (status < 0)
1714 goto error;
1715 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001716
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001717 /* Reset datapath for OFDM, processors first */
1718 status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
1719 if (status < 0)
1720 goto error;
1721 status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
1722 if (status < 0)
1723 goto error;
1724 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
1725 if (status < 0)
1726 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001727
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001728 /* powerdown AFE */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001729 status = set_iqm_af(state, false);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001730 if (status < 0)
1731 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001732
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001733 /* powerdown to OFDM mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001734 if (set_power_mode) {
1735 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001736 if (status < 0)
1737 goto error;
1738 }
1739error:
1740 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001741 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001742 return status;
1743}
1744
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001745static int setoperation_mode(struct drxk_state *state,
1746 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001747{
1748 int status = 0;
1749
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001750 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001751 /*
Oliver Endrissebc7de22011-07-03 13:49:44 -03001752 Stop and power down previous standard
1753 TODO investigate total power down instead of partial
1754 power down depending on "previous" standard.
1755 */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001756
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001757 /* disable HW lock indicator */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001758 status = write16(state, SCU_RAM_GPIO__A,
1759 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001760 if (status < 0)
1761 goto error;
1762
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001763 /* Device is already at the required mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001764 if (state->m_operation_mode == o_mode)
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001765 return 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001766
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001767 switch (state->m_operation_mode) {
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001768 /* OM_NONE was added for start up */
1769 case OM_NONE:
1770 break;
1771 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001772 status = mpegts_stop(state);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001773 if (status < 0)
1774 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001775 status = power_down_dvbt(state, true);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001776 if (status < 0)
1777 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001778 state->m_operation_mode = OM_NONE;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001779 break;
1780 case OM_QAM_ITU_A: /* fallthrough */
1781 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001782 status = mpegts_stop(state);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001783 if (status < 0)
1784 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001785 status = power_down_qam(state);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001786 if (status < 0)
1787 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001788 state->m_operation_mode = OM_NONE;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001789 break;
1790 case OM_QAM_ITU_B:
1791 default:
1792 status = -EINVAL;
1793 goto error;
1794 }
1795
1796 /*
1797 Power up new standard
1798 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001799 switch (o_mode) {
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001800 case OM_DVBT:
Mauro Carvalho Chehab48763e22011-12-09 08:53:36 -02001801 dprintk(1, ": DVB-T\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001802 state->m_operation_mode = o_mode;
1803 status = set_dvbt_standard(state, o_mode);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001804 if (status < 0)
1805 goto error;
1806 break;
1807 case OM_QAM_ITU_A: /* fallthrough */
1808 case OM_QAM_ITU_C:
Mauro Carvalho Chehab48763e22011-12-09 08:53:36 -02001809 dprintk(1, ": DVB-C Annex %c\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001810 (state->m_operation_mode == OM_QAM_ITU_A) ? 'A' : 'C');
1811 state->m_operation_mode = o_mode;
1812 status = set_qam_standard(state, o_mode);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001813 if (status < 0)
1814 goto error;
1815 break;
1816 case OM_QAM_ITU_B:
1817 default:
1818 status = -EINVAL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001819 }
1820error:
1821 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001822 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001823 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001824}
1825
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001826static int start(struct drxk_state *state, s32 offset_freq,
1827 s32 intermediate_frequency)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001828{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001829 int status = -EINVAL;
1830
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001831 u16 i_freqk_hz;
1832 s32 offsetk_hz = offset_freq / 1000;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001833
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001834 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001835 if (state->m_drxk_state != DRXK_STOPPED &&
1836 state->m_drxk_state != DRXK_DTV_STARTED)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001837 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001838
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001839 state->m_b_mirror_freq_spect = (state->props.inversion == INVERSION_ON);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001840
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001841 if (intermediate_frequency < 0) {
1842 state->m_b_mirror_freq_spect = !state->m_b_mirror_freq_spect;
1843 intermediate_frequency = -intermediate_frequency;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001844 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001845
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001846 switch (state->m_operation_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001847 case OM_QAM_ITU_A:
1848 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001849 i_freqk_hz = (intermediate_frequency / 1000);
1850 status = set_qam(state, i_freqk_hz, offsetk_hz);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001851 if (status < 0)
1852 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001853 state->m_drxk_state = DRXK_DTV_STARTED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001854 break;
1855 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001856 i_freqk_hz = (intermediate_frequency / 1000);
1857 status = mpegts_stop(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001858 if (status < 0)
1859 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001860 status = set_dvbt(state, i_freqk_hz, offsetk_hz);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001861 if (status < 0)
1862 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001863 status = dvbt_start(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001864 if (status < 0)
1865 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001866 state->m_drxk_state = DRXK_DTV_STARTED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001867 break;
1868 default:
1869 break;
1870 }
1871error:
1872 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001873 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001874 return status;
1875}
1876
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001877static int shut_down(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001878{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001879 dprintk(1, "\n");
1880
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001881 mpegts_stop(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001882 return 0;
1883}
1884
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001885static int get_lock_status(struct drxk_state *state, u32 *p_lock_status)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001886{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001887 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001888
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001889 dprintk(1, "\n");
1890
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001891 if (p_lock_status == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001892 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001893
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001894 *p_lock_status = NOT_LOCKED;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001895
1896 /* define the SCU command code */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001897 switch (state->m_operation_mode) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001898 case OM_QAM_ITU_A:
1899 case OM_QAM_ITU_B:
1900 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001901 status = get_qam_lock_status(state, p_lock_status);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001902 break;
1903 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001904 status = get_dvbt_lock_status(state, p_lock_status);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001905 break;
1906 default:
Daniel Schellerb73bb2a2017-03-14 19:22:37 -03001907 pr_debug("Unsupported operation mode %d in %s\n",
1908 state->m_operation_mode, __func__);
1909 return 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001910 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001911error:
1912 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001913 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001914 return status;
1915}
1916
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001917static int mpegts_start(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001918{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001919 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001920
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001921 u16 fec_oc_snc_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001922
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001923 /* Allow OC to sync again */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001924 status = read16(state, FEC_OC_SNC_MODE__A, &fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001925 if (status < 0)
1926 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001927 fec_oc_snc_mode &= ~FEC_OC_SNC_MODE_SHUTDOWN__M;
1928 status = write16(state, FEC_OC_SNC_MODE__A, fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001929 if (status < 0)
1930 goto error;
1931 status = write16(state, FEC_OC_SNC_UNLOCK__A, 1);
1932error:
1933 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001934 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001935 return status;
1936}
1937
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001938static int mpegts_dto_init(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001939{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001940 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001941
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001942 dprintk(1, "\n");
1943
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001944 /* Rate integration settings */
1945 status = write16(state, FEC_OC_RCN_CTL_STEP_LO__A, 0x0000);
1946 if (status < 0)
1947 goto error;
1948 status = write16(state, FEC_OC_RCN_CTL_STEP_HI__A, 0x000C);
1949 if (status < 0)
1950 goto error;
1951 status = write16(state, FEC_OC_RCN_GAIN__A, 0x000A);
1952 if (status < 0)
1953 goto error;
1954 status = write16(state, FEC_OC_AVR_PARM_A__A, 0x0008);
1955 if (status < 0)
1956 goto error;
1957 status = write16(state, FEC_OC_AVR_PARM_B__A, 0x0006);
1958 if (status < 0)
1959 goto error;
1960 status = write16(state, FEC_OC_TMD_HI_MARGIN__A, 0x0680);
1961 if (status < 0)
1962 goto error;
1963 status = write16(state, FEC_OC_TMD_LO_MARGIN__A, 0x0080);
1964 if (status < 0)
1965 goto error;
1966 status = write16(state, FEC_OC_TMD_COUNT__A, 0x03F4);
1967 if (status < 0)
1968 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001969
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001970 /* Additional configuration */
1971 status = write16(state, FEC_OC_OCR_INVERT__A, 0);
1972 if (status < 0)
1973 goto error;
1974 status = write16(state, FEC_OC_SNC_LWM__A, 2);
1975 if (status < 0)
1976 goto error;
1977 status = write16(state, FEC_OC_SNC_HWM__A, 12);
1978error:
1979 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001980 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001981
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001982 return status;
1983}
1984
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001985static int mpegts_dto_setup(struct drxk_state *state,
1986 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001987{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001988 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001989
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001990 u16 fec_oc_reg_mode = 0; /* FEC_OC_MODE register value */
1991 u16 fec_oc_reg_ipr_mode = 0; /* FEC_OC_IPR_MODE register value */
1992 u16 fec_oc_dto_mode = 0; /* FEC_OC_IPR_INVERT register value */
1993 u16 fec_oc_fct_mode = 0; /* FEC_OC_IPR_INVERT register value */
1994 u16 fec_oc_dto_period = 2; /* FEC_OC_IPR_INVERT register value */
1995 u16 fec_oc_dto_burst_len = 188; /* FEC_OC_IPR_INVERT register value */
1996 u32 fec_oc_rcn_ctl_rate = 0; /* FEC_OC_IPR_INVERT register value */
1997 u16 fec_oc_tmd_mode = 0;
1998 u16 fec_oc_tmd_int_upd_rate = 0;
1999 u32 max_bit_rate = 0;
2000 bool static_clk = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002001
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002002 dprintk(1, "\n");
2003
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002004 /* Check insertion of the Reed-Solomon parity bytes */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002005 status = read16(state, FEC_OC_MODE__A, &fec_oc_reg_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002006 if (status < 0)
2007 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002008 status = read16(state, FEC_OC_IPR_MODE__A, &fec_oc_reg_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002009 if (status < 0)
2010 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002011 fec_oc_reg_mode &= (~FEC_OC_MODE_PARITY__M);
2012 fec_oc_reg_ipr_mode &= (~FEC_OC_IPR_MODE_MVAL_DIS_PAR__M);
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002013 if (state->m_insert_rs_byte) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002014 /* enable parity symbol forward */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002015 fec_oc_reg_mode |= FEC_OC_MODE_PARITY__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002016 /* MVAL disable during parity bytes */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002017 fec_oc_reg_ipr_mode |= FEC_OC_IPR_MODE_MVAL_DIS_PAR__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002018 /* TS burst length to 204 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002019 fec_oc_dto_burst_len = 204;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002020 }
2021
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03002022 /* Check serial or parallel output */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002023 fec_oc_reg_ipr_mode &= (~(FEC_OC_IPR_MODE_SERIAL__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002024 if (!state->m_enable_parallel) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002025 /* MPEG data output is serial -> set ipr_mode[0] */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002026 fec_oc_reg_ipr_mode |= FEC_OC_IPR_MODE_SERIAL__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002027 }
2028
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002029 switch (o_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002030 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002031 max_bit_rate = state->m_dvbt_bitrate;
2032 fec_oc_tmd_mode = 3;
2033 fec_oc_rcn_ctl_rate = 0xC00000;
2034 static_clk = state->m_dvbt_static_clk;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002035 break;
2036 case OM_QAM_ITU_A: /* fallthrough */
2037 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002038 fec_oc_tmd_mode = 0x0004;
2039 fec_oc_rcn_ctl_rate = 0xD2B4EE; /* good for >63 Mb/s */
2040 max_bit_rate = state->m_dvbc_bitrate;
2041 static_clk = state->m_dvbc_static_clk;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002042 break;
2043 default:
2044 status = -EINVAL;
2045 } /* switch (standard) */
2046 if (status < 0)
2047 goto error;
2048
2049 /* Configure DTO's */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002050 if (static_clk) {
2051 u32 bit_rate = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002052
2053 /* Rational DTO for MCLK source (static MCLK rate),
2054 Dynamic DTO for optimal grouping
2055 (avoid intra-packet gaps),
2056 DTO offset enable to sync TS burst with MSTRT */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002057 fec_oc_dto_mode = (FEC_OC_DTO_MODE_DYNAMIC__M |
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002058 FEC_OC_DTO_MODE_OFFSET_ENABLE__M);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002059 fec_oc_fct_mode = (FEC_OC_FCT_MODE_RAT_ENA__M |
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002060 FEC_OC_FCT_MODE_VIRT_ENA__M);
2061
2062 /* Check user defined bitrate */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002063 bit_rate = max_bit_rate;
2064 if (bit_rate > 75900000UL) { /* max is 75.9 Mb/s */
2065 bit_rate = 75900000UL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002066 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002067 /* Rational DTO period:
2068 dto_period = (Fsys / bitrate) - 2
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002069
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002070 result should be floored,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002071 to make sure >= requested bitrate
2072 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002073 fec_oc_dto_period = (u16) (((state->m_sys_clock_freq)
2074 * 1000) / bit_rate);
2075 if (fec_oc_dto_period <= 2)
2076 fec_oc_dto_period = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002077 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002078 fec_oc_dto_period -= 2;
2079 fec_oc_tmd_int_upd_rate = 8;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002080 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002081 /* (commonAttr->static_clk == false) => dynamic mode */
2082 fec_oc_dto_mode = FEC_OC_DTO_MODE_DYNAMIC__M;
2083 fec_oc_fct_mode = FEC_OC_FCT_MODE__PRE;
2084 fec_oc_tmd_int_upd_rate = 5;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002085 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002086
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002087 /* Write appropriate registers with requested configuration */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002088 status = write16(state, FEC_OC_DTO_BURST_LEN__A, fec_oc_dto_burst_len);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002089 if (status < 0)
2090 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002091 status = write16(state, FEC_OC_DTO_PERIOD__A, fec_oc_dto_period);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002092 if (status < 0)
2093 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002094 status = write16(state, FEC_OC_DTO_MODE__A, fec_oc_dto_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002095 if (status < 0)
2096 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002097 status = write16(state, FEC_OC_FCT_MODE__A, fec_oc_fct_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002098 if (status < 0)
2099 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002100 status = write16(state, FEC_OC_MODE__A, fec_oc_reg_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002101 if (status < 0)
2102 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002103 status = write16(state, FEC_OC_IPR_MODE__A, fec_oc_reg_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002104 if (status < 0)
2105 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002106
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002107 /* Rate integration settings */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002108 status = write32(state, FEC_OC_RCN_CTL_RATE_LO__A, fec_oc_rcn_ctl_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002109 if (status < 0)
2110 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002111 status = write16(state, FEC_OC_TMD_INT_UPD_RATE__A,
2112 fec_oc_tmd_int_upd_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002113 if (status < 0)
2114 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002115 status = write16(state, FEC_OC_TMD_MODE__A, fec_oc_tmd_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002116error:
2117 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002118 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002119 return status;
2120}
2121
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002122static int mpegts_configure_polarity(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002123{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002124 u16 fec_oc_reg_ipr_invert = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002125
2126 /* Data mask for the output data byte */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002127 u16 invert_data_mask =
Oliver Endrissebc7de22011-07-03 13:49:44 -03002128 FEC_OC_IPR_INVERT_MD7__M | FEC_OC_IPR_INVERT_MD6__M |
2129 FEC_OC_IPR_INVERT_MD5__M | FEC_OC_IPR_INVERT_MD4__M |
2130 FEC_OC_IPR_INVERT_MD3__M | FEC_OC_IPR_INVERT_MD2__M |
2131 FEC_OC_IPR_INVERT_MD1__M | FEC_OC_IPR_INVERT_MD0__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002132
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002133 dprintk(1, "\n");
2134
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002135 /* Control selective inversion of output bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002136 fec_oc_reg_ipr_invert &= (~(invert_data_mask));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002137 if (state->m_invert_data)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002138 fec_oc_reg_ipr_invert |= invert_data_mask;
2139 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MERR__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002140 if (state->m_invert_err)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002141 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MERR__M;
2142 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MSTRT__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002143 if (state->m_invert_str)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002144 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MSTRT__M;
2145 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MVAL__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002146 if (state->m_invert_val)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002147 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MVAL__M;
2148 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MCLK__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002149 if (state->m_invert_clk)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002150 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MCLK__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002151
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002152 return write16(state, FEC_OC_IPR_INVERT__A, fec_oc_reg_ipr_invert);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002153}
2154
2155#define SCU_RAM_AGC_KI_INV_RF_POL__M 0x4000
2156
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002157static int set_agc_rf(struct drxk_state *state,
2158 struct s_cfg_agc *p_agc_cfg, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002159{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002160 int status = -EINVAL;
2161 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002162 struct s_cfg_agc *p_if_agc_settings;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002163
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002164 dprintk(1, "\n");
2165
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002166 if (p_agc_cfg == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002167 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002168
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002169 switch (p_agc_cfg->ctrl_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002170 case DRXK_AGC_CTRL_AUTO:
2171 /* Enable RF AGC DAC */
2172 status = read16(state, IQM_AF_STDBY__A, &data);
2173 if (status < 0)
2174 goto error;
2175 data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2176 status = write16(state, IQM_AF_STDBY__A, data);
2177 if (status < 0)
2178 goto error;
2179 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2180 if (status < 0)
2181 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002182
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002183 /* Enable SCU RF AGC loop */
2184 data &= ~SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002185
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002186 /* Polarity */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002187 if (state->m_rf_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002188 data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2189 else
2190 data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2191 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2192 if (status < 0)
2193 goto error;
2194
2195 /* Set speed (using complementary reduction value) */
2196 status = read16(state, SCU_RAM_AGC_KI_RED__A, &data);
2197 if (status < 0)
2198 goto error;
2199
2200 data &= ~SCU_RAM_AGC_KI_RED_RAGC_RED__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002201 data |= (~(p_agc_cfg->speed <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002202 SCU_RAM_AGC_KI_RED_RAGC_RED__B)
2203 & SCU_RAM_AGC_KI_RED_RAGC_RED__M);
2204
2205 status = write16(state, SCU_RAM_AGC_KI_RED__A, data);
2206 if (status < 0)
2207 goto error;
2208
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002209 if (is_dvbt(state))
2210 p_if_agc_settings = &state->m_dvbt_if_agc_cfg;
2211 else if (is_qam(state))
2212 p_if_agc_settings = &state->m_qam_if_agc_cfg;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002213 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002214 p_if_agc_settings = &state->m_atv_if_agc_cfg;
2215 if (p_if_agc_settings == NULL) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002216 status = -EINVAL;
2217 goto error;
2218 }
2219
2220 /* Set TOP, only if IF-AGC is in AUTO mode */
Mauro Carvalho Chehab89fffac2014-09-03 19:11:45 -03002221 if (p_if_agc_settings->ctrl_mode == DRXK_AGC_CTRL_AUTO) {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002222 status = write16(state,
2223 SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
2224 p_agc_cfg->top);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002225 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002226 goto error;
Mauro Carvalho Chehab89fffac2014-09-03 19:11:45 -03002227 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002228
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002229 /* Cut-Off current */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002230 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A,
2231 p_agc_cfg->cut_off_current);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002232 if (status < 0)
2233 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002234
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002235 /* Max. output level */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002236 status = write16(state, SCU_RAM_AGC_RF_MAX__A,
2237 p_agc_cfg->max_output_level);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002238 if (status < 0)
2239 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002240
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002241 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002242
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002243 case DRXK_AGC_CTRL_USER:
2244 /* Enable RF AGC DAC */
2245 status = read16(state, IQM_AF_STDBY__A, &data);
2246 if (status < 0)
2247 goto error;
2248 data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2249 status = write16(state, IQM_AF_STDBY__A, data);
2250 if (status < 0)
2251 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002252
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002253 /* Disable SCU RF AGC loop */
2254 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2255 if (status < 0)
2256 goto error;
2257 data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002258 if (state->m_rf_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002259 data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2260 else
2261 data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2262 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2263 if (status < 0)
2264 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002265
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002266 /* SCU c.o.c. to 0, enabling full control range */
2267 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, 0);
2268 if (status < 0)
2269 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002270
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002271 /* Write value to output pin */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002272 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI__A,
2273 p_agc_cfg->output_level);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002274 if (status < 0)
2275 goto error;
2276 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002277
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002278 case DRXK_AGC_CTRL_OFF:
2279 /* Disable RF AGC DAC */
2280 status = read16(state, IQM_AF_STDBY__A, &data);
2281 if (status < 0)
2282 goto error;
2283 data |= IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2284 status = write16(state, IQM_AF_STDBY__A, data);
2285 if (status < 0)
2286 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002287
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002288 /* Disable SCU RF AGC loop */
2289 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2290 if (status < 0)
2291 goto error;
2292 data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
2293 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2294 if (status < 0)
2295 goto error;
2296 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002297
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002298 default:
2299 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002300
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002301 }
2302error:
2303 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002304 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002305 return status;
2306}
2307
2308#define SCU_RAM_AGC_KI_INV_IF_POL__M 0x2000
2309
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002310static int set_agc_if(struct drxk_state *state,
2311 struct s_cfg_agc *p_agc_cfg, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002312{
2313 u16 data = 0;
2314 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002315 struct s_cfg_agc *p_rf_agc_settings;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002316
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002317 dprintk(1, "\n");
2318
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002319 switch (p_agc_cfg->ctrl_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002320 case DRXK_AGC_CTRL_AUTO:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002321
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002322 /* Enable IF AGC DAC */
2323 status = read16(state, IQM_AF_STDBY__A, &data);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002324 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002325 goto error;
2326 data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2327 status = write16(state, IQM_AF_STDBY__A, data);
2328 if (status < 0)
2329 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002330
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002331 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2332 if (status < 0)
2333 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002334
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002335 /* Enable SCU IF AGC loop */
2336 data &= ~SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2337
2338 /* Polarity */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002339 if (state->m_if_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002340 data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2341 else
2342 data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2343 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2344 if (status < 0)
2345 goto error;
2346
2347 /* Set speed (using complementary reduction value) */
2348 status = read16(state, SCU_RAM_AGC_KI_RED__A, &data);
2349 if (status < 0)
2350 goto error;
2351 data &= ~SCU_RAM_AGC_KI_RED_IAGC_RED__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002352 data |= (~(p_agc_cfg->speed <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002353 SCU_RAM_AGC_KI_RED_IAGC_RED__B)
2354 & SCU_RAM_AGC_KI_RED_IAGC_RED__M);
2355
2356 status = write16(state, SCU_RAM_AGC_KI_RED__A, data);
2357 if (status < 0)
2358 goto error;
2359
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002360 if (is_qam(state))
2361 p_rf_agc_settings = &state->m_qam_rf_agc_cfg;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002362 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002363 p_rf_agc_settings = &state->m_atv_rf_agc_cfg;
2364 if (p_rf_agc_settings == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002365 return -1;
2366 /* Restore TOP */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002367 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
2368 p_rf_agc_settings->top);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002369 if (status < 0)
2370 goto error;
2371 break;
2372
2373 case DRXK_AGC_CTRL_USER:
2374
2375 /* Enable IF AGC DAC */
2376 status = read16(state, IQM_AF_STDBY__A, &data);
2377 if (status < 0)
2378 goto error;
2379 data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2380 status = write16(state, IQM_AF_STDBY__A, data);
2381 if (status < 0)
2382 goto error;
2383
2384 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2385 if (status < 0)
2386 goto error;
2387
2388 /* Disable SCU IF AGC loop */
2389 data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2390
2391 /* Polarity */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002392 if (state->m_if_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002393 data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2394 else
2395 data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2396 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2397 if (status < 0)
2398 goto error;
2399
2400 /* Write value to output pin */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002401 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
2402 p_agc_cfg->output_level);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002403 if (status < 0)
2404 goto error;
2405 break;
2406
2407 case DRXK_AGC_CTRL_OFF:
2408
2409 /* Disable If AGC DAC */
2410 status = read16(state, IQM_AF_STDBY__A, &data);
2411 if (status < 0)
2412 goto error;
2413 data |= IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2414 status = write16(state, IQM_AF_STDBY__A, data);
2415 if (status < 0)
2416 goto error;
2417
2418 /* Disable SCU IF AGC loop */
2419 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2420 if (status < 0)
2421 goto error;
2422 data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2423 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2424 if (status < 0)
2425 goto error;
2426 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002427 } /* switch (agcSettingsIf->ctrl_mode) */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002428
2429 /* always set the top to support
2430 configurations without if-loop */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002431 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, p_agc_cfg->top);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002432error:
2433 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002434 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002435 return status;
2436}
2437
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002438static int get_qam_signal_to_noise(struct drxk_state *state,
2439 s32 *p_signal_to_noise)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002440{
2441 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002442 u16 qam_sl_err_power = 0; /* accum. error between
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002443 raw and sliced symbols */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002444 u32 qam_sl_sig_power = 0; /* used for MER, depends of
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03002445 QAM modulation */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002446 u32 qam_sl_mer = 0; /* QAM MER */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002447
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002448 dprintk(1, "\n");
2449
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002450 /* MER calculation */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002451
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002452 /* get the register value needed for MER */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002453 status = read16(state, QAM_SL_ERR_POWER__A, &qam_sl_err_power);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002454 if (status < 0) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002455 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002456 return -EINVAL;
2457 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002458
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03002459 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002460 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002461 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM16 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002462 break;
2463 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002464 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM32 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002465 break;
2466 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002467 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM64 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002468 break;
2469 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002470 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM128 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002471 break;
2472 default:
2473 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002474 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM256 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002475 break;
2476 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002477
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002478 if (qam_sl_err_power > 0) {
2479 qam_sl_mer = log10times100(qam_sl_sig_power) -
2480 log10times100((u32) qam_sl_err_power);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002481 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002482 *p_signal_to_noise = qam_sl_mer;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002483
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002484 return status;
2485}
2486
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002487static int get_dvbt_signal_to_noise(struct drxk_state *state,
2488 s32 *p_signal_to_noise)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002489{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002490 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002491 u16 reg_data = 0;
2492 u32 eq_reg_td_sqr_err_i = 0;
2493 u32 eq_reg_td_sqr_err_q = 0;
2494 u16 eq_reg_td_sqr_err_exp = 0;
2495 u16 eq_reg_td_tps_pwr_ofs = 0;
2496 u16 eq_reg_td_req_smb_cnt = 0;
2497 u32 tps_cnt = 0;
2498 u32 sqr_err_iq = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002499 u32 a = 0;
2500 u32 b = 0;
2501 u32 c = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002502 u32 i_mer = 0;
2503 u16 transmission_params = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002504
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002505 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002506
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002507 status = read16(state, OFDM_EQ_TOP_TD_TPS_PWR_OFS__A,
2508 &eq_reg_td_tps_pwr_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002509 if (status < 0)
2510 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002511 status = read16(state, OFDM_EQ_TOP_TD_REQ_SMB_CNT__A,
2512 &eq_reg_td_req_smb_cnt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002513 if (status < 0)
2514 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002515 status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_EXP__A,
2516 &eq_reg_td_sqr_err_exp);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002517 if (status < 0)
2518 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002519 status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_I__A,
2520 &reg_data);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002521 if (status < 0)
2522 goto error;
2523 /* Extend SQR_ERR_I operational range */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002524 eq_reg_td_sqr_err_i = (u32) reg_data;
2525 if ((eq_reg_td_sqr_err_exp > 11) &&
2526 (eq_reg_td_sqr_err_i < 0x00000FFFUL)) {
2527 eq_reg_td_sqr_err_i += 0x00010000UL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002528 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002529 status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_Q__A, &reg_data);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002530 if (status < 0)
2531 goto error;
2532 /* Extend SQR_ERR_Q operational range */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002533 eq_reg_td_sqr_err_q = (u32) reg_data;
2534 if ((eq_reg_td_sqr_err_exp > 11) &&
2535 (eq_reg_td_sqr_err_q < 0x00000FFFUL))
2536 eq_reg_td_sqr_err_q += 0x00010000UL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002537
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002538 status = read16(state, OFDM_SC_RA_RAM_OP_PARAM__A,
2539 &transmission_params);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002540 if (status < 0)
2541 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002542
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002543 /* Check input data for MER */
2544
2545 /* MER calculation (in 0.1 dB) without math.h */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002546 if ((eq_reg_td_tps_pwr_ofs == 0) || (eq_reg_td_req_smb_cnt == 0))
2547 i_mer = 0;
2548 else if ((eq_reg_td_sqr_err_i + eq_reg_td_sqr_err_q) == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002549 /* No error at all, this must be the HW reset value
2550 * Apparently no first measurement yet
2551 * Set MER to 0.0 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002552 i_mer = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002553 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002554 sqr_err_iq = (eq_reg_td_sqr_err_i + eq_reg_td_sqr_err_q) <<
2555 eq_reg_td_sqr_err_exp;
2556 if ((transmission_params &
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002557 OFDM_SC_RA_RAM_OP_PARAM_MODE__M)
2558 == OFDM_SC_RA_RAM_OP_PARAM_MODE_2K)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002559 tps_cnt = 17;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002560 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002561 tps_cnt = 68;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002562
2563 /* IMER = 100 * log10 (x)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002564 where x = (eq_reg_td_tps_pwr_ofs^2 *
2565 eq_reg_td_req_smb_cnt * tps_cnt)/sqr_err_iq
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002566
2567 => IMER = a + b -c
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002568 where a = 100 * log10 (eq_reg_td_tps_pwr_ofs^2)
2569 b = 100 * log10 (eq_reg_td_req_smb_cnt * tps_cnt)
2570 c = 100 * log10 (sqr_err_iq)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002571 */
2572
2573 /* log(x) x = 9bits * 9bits->18 bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002574 a = log10times100(eq_reg_td_tps_pwr_ofs *
2575 eq_reg_td_tps_pwr_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002576 /* log(x) x = 16bits * 7bits->23 bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002577 b = log10times100(eq_reg_td_req_smb_cnt * tps_cnt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002578 /* log(x) x = (16bits + 16bits) << 15 ->32 bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002579 c = log10times100(sqr_err_iq);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002580
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002581 i_mer = a + b - c;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002582 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002583 *p_signal_to_noise = i_mer;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002584
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002585error:
2586 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002587 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002588 return status;
2589}
2590
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002591static int get_signal_to_noise(struct drxk_state *state, s32 *p_signal_to_noise)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002592{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002593 dprintk(1, "\n");
2594
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002595 *p_signal_to_noise = 0;
2596 switch (state->m_operation_mode) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002597 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002598 return get_dvbt_signal_to_noise(state, p_signal_to_noise);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002599 case OM_QAM_ITU_A:
2600 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002601 return get_qam_signal_to_noise(state, p_signal_to_noise);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002602 default:
2603 break;
2604 }
2605 return 0;
2606}
2607
2608#if 0
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002609static int get_dvbt_quality(struct drxk_state *state, s32 *p_quality)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002610{
2611 /* SNR Values for quasi errorfree reception rom Nordig 2.2 */
2612 int status = 0;
2613
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002614 dprintk(1, "\n");
2615
Oliver Endrissebc7de22011-07-03 13:49:44 -03002616 static s32 QE_SN[] = {
2617 51, /* QPSK 1/2 */
2618 69, /* QPSK 2/3 */
2619 79, /* QPSK 3/4 */
2620 89, /* QPSK 5/6 */
2621 97, /* QPSK 7/8 */
2622 108, /* 16-QAM 1/2 */
2623 131, /* 16-QAM 2/3 */
2624 146, /* 16-QAM 3/4 */
2625 156, /* 16-QAM 5/6 */
2626 160, /* 16-QAM 7/8 */
2627 165, /* 64-QAM 1/2 */
2628 187, /* 64-QAM 2/3 */
2629 202, /* 64-QAM 3/4 */
2630 216, /* 64-QAM 5/6 */
2631 225, /* 64-QAM 7/8 */
2632 };
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002633
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002634 *p_quality = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002635
2636 do {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002637 s32 signal_to_noise = 0;
2638 u16 constellation = 0;
2639 u16 code_rate = 0;
2640 u32 signal_to_noise_rel;
2641 u32 ber_quality;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002642
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002643 status = get_dvbt_signal_to_noise(state, &signal_to_noise);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002644 if (status < 0)
2645 break;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002646 status = read16(state, OFDM_EQ_TOP_TD_TPS_CONST__A,
2647 &constellation);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002648 if (status < 0)
2649 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002650 constellation &= OFDM_EQ_TOP_TD_TPS_CONST__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002651
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002652 status = read16(state, OFDM_EQ_TOP_TD_TPS_CODE_HP__A,
2653 &code_rate);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002654 if (status < 0)
2655 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002656 code_rate &= OFDM_EQ_TOP_TD_TPS_CODE_HP__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002657
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002658 if (constellation > OFDM_EQ_TOP_TD_TPS_CONST_64QAM ||
2659 code_rate > OFDM_EQ_TOP_TD_TPS_CODE_LP_7_8)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002660 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002661 signal_to_noise_rel = signal_to_noise -
2662 QE_SN[constellation * 5 + code_rate];
2663 ber_quality = 100;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002664
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002665 if (signal_to_noise_rel < -70)
2666 *p_quality = 0;
2667 else if (signal_to_noise_rel < 30)
2668 *p_quality = ((signal_to_noise_rel + 70) *
2669 ber_quality) / 100;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002670 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002671 *p_quality = ber_quality;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002672 } while (0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002673 return 0;
2674};
2675
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002676static int get_dvbc_quality(struct drxk_state *state, s32 *p_quality)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002677{
2678 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002679 *p_quality = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002680
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002681 dprintk(1, "\n");
2682
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002683 do {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002684 u32 signal_to_noise = 0;
2685 u32 ber_quality = 100;
2686 u32 signal_to_noise_rel = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002687
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002688 status = get_qam_signal_to_noise(state, &signal_to_noise);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002689 if (status < 0)
2690 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002691
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03002692 switch (state->props.modulation) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002693 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002694 signal_to_noise_rel = signal_to_noise - 200;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002695 break;
2696 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002697 signal_to_noise_rel = signal_to_noise - 230;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002698 break; /* Not in NorDig */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002699 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002700 signal_to_noise_rel = signal_to_noise - 260;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002701 break;
2702 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002703 signal_to_noise_rel = signal_to_noise - 290;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002704 break;
2705 default:
2706 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002707 signal_to_noise_rel = signal_to_noise - 320;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002708 break;
2709 }
2710
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002711 if (signal_to_noise_rel < -70)
2712 *p_quality = 0;
2713 else if (signal_to_noise_rel < 30)
2714 *p_quality = ((signal_to_noise_rel + 70) *
2715 ber_quality) / 100;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002716 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002717 *p_quality = ber_quality;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002718 } while (0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002719
2720 return status;
2721}
2722
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002723static int get_quality(struct drxk_state *state, s32 *p_quality)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002724{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002725 dprintk(1, "\n");
2726
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002727 switch (state->m_operation_mode) {
Oliver Endrissebc7de22011-07-03 13:49:44 -03002728 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002729 return get_dvbt_quality(state, p_quality);
Oliver Endrissebc7de22011-07-03 13:49:44 -03002730 case OM_QAM_ITU_A:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002731 return get_dvbc_quality(state, p_quality);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002732 default:
2733 break;
2734 }
2735
2736 return 0;
2737}
2738#endif
2739
2740/* Free data ram in SIO HI */
2741#define SIO_HI_RA_RAM_USR_BEGIN__A 0x420040
2742#define SIO_HI_RA_RAM_USR_END__A 0x420060
2743
2744#define DRXK_HI_ATOMIC_BUF_START (SIO_HI_RA_RAM_USR_BEGIN__A)
2745#define DRXK_HI_ATOMIC_BUF_END (SIO_HI_RA_RAM_USR_BEGIN__A + 7)
2746#define DRXK_HI_ATOMIC_READ SIO_HI_RA_RAM_PAR_3_ACP_RW_READ
2747#define DRXK_HI_ATOMIC_WRITE SIO_HI_RA_RAM_PAR_3_ACP_RW_WRITE
2748
2749#define DRXDAP_FASI_ADDR2BLOCK(addr) (((addr) >> 22) & 0x3F)
2750#define DRXDAP_FASI_ADDR2BANK(addr) (((addr) >> 16) & 0x3F)
2751#define DRXDAP_FASI_ADDR2OFFSET(addr) ((addr) & 0x7FFF)
2752
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002753static int ConfigureI2CBridge(struct drxk_state *state, bool b_enable_bridge)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002754{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002755 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002756
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002757 dprintk(1, "\n");
2758
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002759 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03002760 return 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002761 if (state->m_drxk_state == DRXK_POWERED_DOWN)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002762 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002763
Mauro Carvalho Chehabf1fe1b72011-07-09 21:59:33 -03002764 if (state->no_i2c_bridge)
2765 return 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002766
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002767 status = write16(state, SIO_HI_RA_RAM_PAR_1__A,
2768 SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002769 if (status < 0)
2770 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002771 if (b_enable_bridge) {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002772 status = write16(state, SIO_HI_RA_RAM_PAR_2__A,
2773 SIO_HI_RA_RAM_PAR_2_BRD_CFG_CLOSED);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002774 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002775 goto error;
2776 } else {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002777 status = write16(state, SIO_HI_RA_RAM_PAR_2__A,
2778 SIO_HI_RA_RAM_PAR_2_BRD_CFG_OPEN);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002779 if (status < 0)
2780 goto error;
2781 }
2782
Hans Verkuilb1cf2012013-10-04 11:01:45 -03002783 status = hi_command(state, SIO_HI_RA_RAM_CMD_BRDCTRL, NULL);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002784
2785error:
2786 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002787 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002788 return status;
2789}
2790
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002791static int set_pre_saw(struct drxk_state *state,
2792 struct s_cfg_pre_saw *p_pre_saw_cfg)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002793{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002794 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002795
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002796 dprintk(1, "\n");
2797
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002798 if ((p_pre_saw_cfg == NULL)
2799 || (p_pre_saw_cfg->reference > IQM_AF_PDREF__M))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002800 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002801
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002802 status = write16(state, IQM_AF_PDREF__A, p_pre_saw_cfg->reference);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002803error:
2804 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002805 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002806 return status;
2807}
2808
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002809static int bl_direct_cmd(struct drxk_state *state, u32 target_addr,
2810 u16 rom_offset, u16 nr_of_elements, u32 time_out)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002811{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002812 u16 bl_status = 0;
2813 u16 offset = (u16) ((target_addr >> 0) & 0x00FFFF);
2814 u16 blockbank = (u16) ((target_addr >> 16) & 0x000FFF);
Oliver Endrissebc7de22011-07-03 13:49:44 -03002815 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002816 unsigned long end;
2817
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002818 dprintk(1, "\n");
2819
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002820 mutex_lock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002821 status = write16(state, SIO_BL_MODE__A, SIO_BL_MODE_DIRECT);
2822 if (status < 0)
2823 goto error;
2824 status = write16(state, SIO_BL_TGT_HDR__A, blockbank);
2825 if (status < 0)
2826 goto error;
2827 status = write16(state, SIO_BL_TGT_ADDR__A, offset);
2828 if (status < 0)
2829 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002830 status = write16(state, SIO_BL_SRC_ADDR__A, rom_offset);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002831 if (status < 0)
2832 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002833 status = write16(state, SIO_BL_SRC_LEN__A, nr_of_elements);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002834 if (status < 0)
2835 goto error;
2836 status = write16(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
2837 if (status < 0)
2838 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002839
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002840 end = jiffies + msecs_to_jiffies(time_out);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002841 do {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002842 status = read16(state, SIO_BL_STATUS__A, &bl_status);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002843 if (status < 0)
2844 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002845 } while ((bl_status == 0x1) && time_is_after_jiffies(end));
2846 if (bl_status == 0x1) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002847 pr_err("SIO not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002848 status = -EINVAL;
2849 goto error2;
2850 }
2851error:
2852 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002853 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002854error2:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002855 mutex_unlock(&state->mutex);
2856 return status;
2857
2858}
2859
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002860static int adc_sync_measurement(struct drxk_state *state, u16 *count)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002861{
2862 u16 data = 0;
2863 int status;
2864
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002865 dprintk(1, "\n");
2866
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002867 /* start measurement */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002868 status = write16(state, IQM_AF_COMM_EXEC__A, IQM_AF_COMM_EXEC_ACTIVE);
2869 if (status < 0)
2870 goto error;
2871 status = write16(state, IQM_AF_START_LOCK__A, 1);
2872 if (status < 0)
2873 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002874
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002875 *count = 0;
2876 status = read16(state, IQM_AF_PHASE0__A, &data);
2877 if (status < 0)
2878 goto error;
2879 if (data == 127)
2880 *count = *count + 1;
2881 status = read16(state, IQM_AF_PHASE1__A, &data);
2882 if (status < 0)
2883 goto error;
2884 if (data == 127)
2885 *count = *count + 1;
2886 status = read16(state, IQM_AF_PHASE2__A, &data);
2887 if (status < 0)
2888 goto error;
2889 if (data == 127)
2890 *count = *count + 1;
2891
2892error:
2893 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002894 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002895 return status;
2896}
2897
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002898static int adc_synchronization(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002899{
2900 u16 count = 0;
2901 int status;
2902
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002903 dprintk(1, "\n");
2904
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002905 status = adc_sync_measurement(state, &count);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002906 if (status < 0)
2907 goto error;
2908
2909 if (count == 1) {
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03002910 /* Try sampling on a different edge */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002911 u16 clk_neg = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002912
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002913 status = read16(state, IQM_AF_CLKNEG__A, &clk_neg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002914 if (status < 0)
2915 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002916 if ((clk_neg & IQM_AF_CLKNEG_CLKNEGDATA__M) ==
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002917 IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002918 clk_neg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
2919 clk_neg |=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002920 IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_NEG;
2921 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002922 clk_neg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
2923 clk_neg |=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002924 IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS;
2925 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002926 status = write16(state, IQM_AF_CLKNEG__A, clk_neg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002927 if (status < 0)
2928 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002929 status = adc_sync_measurement(state, &count);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002930 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002931 goto error;
2932 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002933
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002934 if (count < 2)
2935 status = -EINVAL;
2936error:
2937 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002938 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002939 return status;
2940}
2941
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002942static int set_frequency_shifter(struct drxk_state *state,
2943 u16 intermediate_freqk_hz,
2944 s32 tuner_freq_offset, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002945{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002946 bool select_pos_image = false;
2947 u32 rf_freq_residual = tuner_freq_offset;
2948 u32 fm_frequency_shift = 0;
2949 bool tuner_mirror = !state->m_b_mirror_freq_spect;
2950 u32 adc_freq;
2951 bool adc_flip;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002952 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002953 u32 if_freq_actual;
2954 u32 sampling_frequency = (u32) (state->m_sys_clock_freq / 3);
2955 u32 frequency_shift;
2956 bool image_to_select;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002957
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002958 dprintk(1, "\n");
2959
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002960 /*
Oliver Endrissebc7de22011-07-03 13:49:44 -03002961 Program frequency shifter
2962 No need to account for mirroring on RF
2963 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002964 if (is_dtv) {
2965 if ((state->m_operation_mode == OM_QAM_ITU_A) ||
2966 (state->m_operation_mode == OM_QAM_ITU_C) ||
2967 (state->m_operation_mode == OM_DVBT))
2968 select_pos_image = true;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002969 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002970 select_pos_image = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002971 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002972 if (tuner_mirror)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002973 /* tuner doesn't mirror */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002974 if_freq_actual = intermediate_freqk_hz +
2975 rf_freq_residual + fm_frequency_shift;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002976 else
2977 /* tuner mirrors */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002978 if_freq_actual = intermediate_freqk_hz -
2979 rf_freq_residual - fm_frequency_shift;
2980 if (if_freq_actual > sampling_frequency / 2) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002981 /* adc mirrors */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002982 adc_freq = sampling_frequency - if_freq_actual;
2983 adc_flip = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002984 } else {
2985 /* adc doesn't mirror */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002986 adc_freq = if_freq_actual;
2987 adc_flip = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002988 }
2989
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002990 frequency_shift = adc_freq;
2991 image_to_select = state->m_rfmirror ^ tuner_mirror ^
2992 adc_flip ^ select_pos_image;
2993 state->m_iqm_fs_rate_ofs =
2994 Frac28a((frequency_shift), sampling_frequency);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002995
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002996 if (image_to_select)
2997 state->m_iqm_fs_rate_ofs = ~state->m_iqm_fs_rate_ofs + 1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002998
2999 /* Program frequency shifter with tuner offset compensation */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003000 /* frequency_shift += tuner_freq_offset; TODO */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003001 status = write32(state, IQM_FS_RATE_OFS_LO__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003002 state->m_iqm_fs_rate_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003003 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003004 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003005 return status;
3006}
3007
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003008static int init_agc(struct drxk_state *state, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003009{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003010 u16 ingain_tgt = 0;
3011 u16 ingain_tgt_min = 0;
3012 u16 ingain_tgt_max = 0;
3013 u16 clp_cyclen = 0;
3014 u16 clp_sum_min = 0;
3015 u16 clp_dir_to = 0;
3016 u16 sns_sum_min = 0;
3017 u16 sns_sum_max = 0;
3018 u16 clp_sum_max = 0;
3019 u16 sns_dir_to = 0;
3020 u16 ki_innergain_min = 0;
3021 u16 if_iaccu_hi_tgt = 0;
3022 u16 if_iaccu_hi_tgt_min = 0;
3023 u16 if_iaccu_hi_tgt_max = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003024 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003025 u16 fast_clp_ctrl_delay = 0;
3026 u16 clp_ctrl_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003027 int status = 0;
3028
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003029 dprintk(1, "\n");
3030
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003031 /* Common settings */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003032 sns_sum_max = 1023;
3033 if_iaccu_hi_tgt_min = 2047;
3034 clp_cyclen = 500;
3035 clp_sum_max = 1023;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003036
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003037 /* AGCInit() not available for DVBT; init done in microcode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003038 if (!is_qam(state)) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003039 pr_err("%s: mode %d is not DVB-C\n",
3040 __func__, state->m_operation_mode);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003041 return -EINVAL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003042 }
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003043
3044 /* FIXME: Analog TV AGC require different settings */
3045
3046 /* Standard specific settings */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003047 clp_sum_min = 8;
3048 clp_dir_to = (u16) -9;
3049 clp_ctrl_mode = 0;
3050 sns_sum_min = 8;
3051 sns_dir_to = (u16) -9;
3052 ki_innergain_min = (u16) -1030;
3053 if_iaccu_hi_tgt_max = 0x2380;
3054 if_iaccu_hi_tgt = 0x2380;
3055 ingain_tgt_min = 0x0511;
3056 ingain_tgt = 0x0511;
3057 ingain_tgt_max = 5119;
3058 fast_clp_ctrl_delay = state->m_qam_if_agc_cfg.fast_clip_ctrl_delay;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003059
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003060 status = write16(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A,
3061 fast_clp_ctrl_delay);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003062 if (status < 0)
3063 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003064
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003065 status = write16(state, SCU_RAM_AGC_CLP_CTRL_MODE__A, clp_ctrl_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003066 if (status < 0)
3067 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003068 status = write16(state, SCU_RAM_AGC_INGAIN_TGT__A, ingain_tgt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003069 if (status < 0)
3070 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003071 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, ingain_tgt_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003072 if (status < 0)
3073 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003074 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A, ingain_tgt_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003075 if (status < 0)
3076 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003077 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__A,
3078 if_iaccu_hi_tgt_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003079 if (status < 0)
3080 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003081 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
3082 if_iaccu_hi_tgt_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003083 if (status < 0)
3084 goto error;
3085 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI__A, 0);
3086 if (status < 0)
3087 goto error;
3088 status = write16(state, SCU_RAM_AGC_IF_IACCU_LO__A, 0);
3089 if (status < 0)
3090 goto error;
3091 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI__A, 0);
3092 if (status < 0)
3093 goto error;
3094 status = write16(state, SCU_RAM_AGC_RF_IACCU_LO__A, 0);
3095 if (status < 0)
3096 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003097 status = write16(state, SCU_RAM_AGC_CLP_SUM_MAX__A, clp_sum_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003098 if (status < 0)
3099 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003100 status = write16(state, SCU_RAM_AGC_SNS_SUM_MAX__A, sns_sum_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003101 if (status < 0)
3102 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003103
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003104 status = write16(state, SCU_RAM_AGC_KI_INNERGAIN_MIN__A,
3105 ki_innergain_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003106 if (status < 0)
3107 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003108 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT__A,
3109 if_iaccu_hi_tgt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003110 if (status < 0)
3111 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003112 status = write16(state, SCU_RAM_AGC_CLP_CYCLEN__A, clp_cyclen);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003113 if (status < 0)
3114 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003115
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003116 status = write16(state, SCU_RAM_AGC_RF_SNS_DEV_MAX__A, 1023);
3117 if (status < 0)
3118 goto error;
3119 status = write16(state, SCU_RAM_AGC_RF_SNS_DEV_MIN__A, (u16) -1023);
3120 if (status < 0)
3121 goto error;
3122 status = write16(state, SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__A, 50);
3123 if (status < 0)
3124 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003125
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003126 status = write16(state, SCU_RAM_AGC_KI_MAXMINGAIN_TH__A, 20);
3127 if (status < 0)
3128 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003129 status = write16(state, SCU_RAM_AGC_CLP_SUM_MIN__A, clp_sum_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003130 if (status < 0)
3131 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003132 status = write16(state, SCU_RAM_AGC_SNS_SUM_MIN__A, sns_sum_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003133 if (status < 0)
3134 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003135 status = write16(state, SCU_RAM_AGC_CLP_DIR_TO__A, clp_dir_to);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003136 if (status < 0)
3137 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003138 status = write16(state, SCU_RAM_AGC_SNS_DIR_TO__A, sns_dir_to);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003139 if (status < 0)
3140 goto error;
3141 status = write16(state, SCU_RAM_AGC_KI_MINGAIN__A, 0x7fff);
3142 if (status < 0)
3143 goto error;
3144 status = write16(state, SCU_RAM_AGC_KI_MAXGAIN__A, 0x0);
3145 if (status < 0)
3146 goto error;
3147 status = write16(state, SCU_RAM_AGC_KI_MIN__A, 0x0117);
3148 if (status < 0)
3149 goto error;
3150 status = write16(state, SCU_RAM_AGC_KI_MAX__A, 0x0657);
3151 if (status < 0)
3152 goto error;
3153 status = write16(state, SCU_RAM_AGC_CLP_SUM__A, 0);
3154 if (status < 0)
3155 goto error;
3156 status = write16(state, SCU_RAM_AGC_CLP_CYCCNT__A, 0);
3157 if (status < 0)
3158 goto error;
3159 status = write16(state, SCU_RAM_AGC_CLP_DIR_WD__A, 0);
3160 if (status < 0)
3161 goto error;
3162 status = write16(state, SCU_RAM_AGC_CLP_DIR_STP__A, 1);
3163 if (status < 0)
3164 goto error;
3165 status = write16(state, SCU_RAM_AGC_SNS_SUM__A, 0);
3166 if (status < 0)
3167 goto error;
3168 status = write16(state, SCU_RAM_AGC_SNS_CYCCNT__A, 0);
3169 if (status < 0)
3170 goto error;
3171 status = write16(state, SCU_RAM_AGC_SNS_DIR_WD__A, 0);
3172 if (status < 0)
3173 goto error;
3174 status = write16(state, SCU_RAM_AGC_SNS_DIR_STP__A, 1);
3175 if (status < 0)
3176 goto error;
3177 status = write16(state, SCU_RAM_AGC_SNS_CYCLEN__A, 500);
3178 if (status < 0)
3179 goto error;
3180 status = write16(state, SCU_RAM_AGC_KI_CYCLEN__A, 500);
3181 if (status < 0)
3182 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003183
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003184 /* Initialize inner-loop KI gain factors */
3185 status = read16(state, SCU_RAM_AGC_KI__A, &data);
3186 if (status < 0)
3187 goto error;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003188
3189 data = 0x0657;
3190 data &= ~SCU_RAM_AGC_KI_RF__M;
3191 data |= (DRXK_KI_RAGC_QAM << SCU_RAM_AGC_KI_RF__B);
3192 data &= ~SCU_RAM_AGC_KI_IF__M;
3193 data |= (DRXK_KI_IAGC_QAM << SCU_RAM_AGC_KI_IF__B);
3194
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003195 status = write16(state, SCU_RAM_AGC_KI__A, data);
3196error:
3197 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003198 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003199 return status;
3200}
3201
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003202static int dvbtqam_get_acc_pkt_err(struct drxk_state *state, u16 *packet_err)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003203{
3204 int status;
3205
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003206 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003207 if (packet_err == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003208 status = write16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, 0);
3209 else
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003210 status = read16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A,
3211 packet_err);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003212 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003213 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003214 return status;
3215}
3216
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003217static int dvbt_sc_command(struct drxk_state *state,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003218 u16 cmd, u16 subcmd,
3219 u16 param0, u16 param1, u16 param2,
3220 u16 param3, u16 param4)
3221{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003222 u16 cur_cmd = 0;
3223 u16 err_code = 0;
3224 u16 retry_cnt = 0;
3225 u16 sc_exec = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003226 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003227
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003228 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003229 status = read16(state, OFDM_SC_COMM_EXEC__A, &sc_exec);
3230 if (sc_exec != 1) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003231 /* SC is not running */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003232 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003233 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003234 if (status < 0)
3235 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003236
3237 /* Wait until sc is ready to receive command */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003238 retry_cnt = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003239 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03003240 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003241 status = read16(state, OFDM_SC_RA_RAM_CMD__A, &cur_cmd);
3242 retry_cnt++;
3243 } while ((cur_cmd != 0) && (retry_cnt < DRXK_MAX_RETRIES));
3244 if (retry_cnt >= DRXK_MAX_RETRIES && (status < 0))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003245 goto error;
3246
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003247 /* Write sub-command */
3248 switch (cmd) {
3249 /* All commands using sub-cmd */
3250 case OFDM_SC_RA_RAM_CMD_PROC_START:
3251 case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
3252 case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003253 status = write16(state, OFDM_SC_RA_RAM_CMD_ADDR__A, subcmd);
3254 if (status < 0)
3255 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003256 break;
3257 default:
3258 /* Do nothing */
3259 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003260 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003261
3262 /* Write needed parameters and the command */
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003263 status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003264 switch (cmd) {
3265 /* All commands using 5 parameters */
3266 /* All commands using 4 parameters */
3267 /* All commands using 3 parameters */
3268 /* All commands using 2 parameters */
3269 case OFDM_SC_RA_RAM_CMD_PROC_START:
3270 case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
3271 case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003272 status |= write16(state, OFDM_SC_RA_RAM_PARAM1__A, param1);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003273 /* All commands using 1 parameters */
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003274 /* fall through */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003275 case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
3276 case OFDM_SC_RA_RAM_CMD_USER_IO:
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003277 status |= write16(state, OFDM_SC_RA_RAM_PARAM0__A, param0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003278 /* All commands using 0 parameters */
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003279 /* fall through */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003280 case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
3281 case OFDM_SC_RA_RAM_CMD_NULL:
3282 /* Write command */
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003283 status |= write16(state, OFDM_SC_RA_RAM_CMD__A, cmd);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003284 break;
3285 default:
3286 /* Unknown command */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003287 status = -EINVAL;
3288 }
3289 if (status < 0)
3290 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003291
3292 /* Wait until sc is ready processing command */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003293 retry_cnt = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003294 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03003295 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003296 status = read16(state, OFDM_SC_RA_RAM_CMD__A, &cur_cmd);
3297 retry_cnt++;
3298 } while ((cur_cmd != 0) && (retry_cnt < DRXK_MAX_RETRIES));
3299 if (retry_cnt >= DRXK_MAX_RETRIES && (status < 0))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003300 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003301
3302 /* Check for illegal cmd */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003303 status = read16(state, OFDM_SC_RA_RAM_CMD_ADDR__A, &err_code);
3304 if (err_code == 0xFFFF) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003305 /* illegal command */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003306 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003307 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003308 if (status < 0)
3309 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003310
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03003311 /* Retrieve results parameters from SC */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003312 switch (cmd) {
3313 /* All commands yielding 5 results */
3314 /* All commands yielding 4 results */
3315 /* All commands yielding 3 results */
3316 /* All commands yielding 2 results */
3317 /* All commands yielding 1 result */
3318 case OFDM_SC_RA_RAM_CMD_USER_IO:
3319 case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003320 status = read16(state, OFDM_SC_RA_RAM_PARAM0__A, &(param0));
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003321 /* All commands yielding 0 results */
3322 case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
3323 case OFDM_SC_RA_RAM_CMD_SET_TIMER:
3324 case OFDM_SC_RA_RAM_CMD_PROC_START:
3325 case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
3326 case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
3327 case OFDM_SC_RA_RAM_CMD_NULL:
3328 break;
3329 default:
3330 /* Unknown command */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003331 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003332 break;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003333 } /* switch (cmd->cmd) */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003334error:
3335 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003336 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003337 return status;
3338}
3339
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003340static int power_up_dvbt(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003341{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003342 enum drx_power_mode power_mode = DRX_POWER_UP;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003343 int status;
3344
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003345 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003346 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003347 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003348 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003349 return status;
3350}
3351
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003352static int dvbt_ctrl_set_inc_enable(struct drxk_state *state, bool *enabled)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003353{
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003354 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003355
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003356 dprintk(1, "\n");
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03003357 if (*enabled)
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003358 status = write16(state, IQM_CF_BYPASSDET__A, 0);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003359 else
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003360 status = write16(state, IQM_CF_BYPASSDET__A, 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003361 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003362 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003363 return status;
3364}
3365
3366#define DEFAULT_FR_THRES_8K 4000
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003367static int dvbt_ctrl_set_fr_enable(struct drxk_state *state, bool *enabled)
Oliver Endrissebc7de22011-07-03 13:49:44 -03003368{
3369
3370 int status;
3371
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003372 dprintk(1, "\n");
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03003373 if (*enabled) {
Oliver Endrissebc7de22011-07-03 13:49:44 -03003374 /* write mask to 1 */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003375 status = write16(state, OFDM_SC_RA_RAM_FR_THRES_8K__A,
Oliver Endrissebc7de22011-07-03 13:49:44 -03003376 DEFAULT_FR_THRES_8K);
3377 } else {
3378 /* write mask to 0 */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003379 status = write16(state, OFDM_SC_RA_RAM_FR_THRES_8K__A, 0);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003380 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003381 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003382 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003383
3384 return status;
3385}
3386
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003387static int dvbt_ctrl_set_echo_threshold(struct drxk_state *state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003388 struct drxk_cfg_dvbt_echo_thres_t *echo_thres)
Oliver Endrissebc7de22011-07-03 13:49:44 -03003389{
3390 u16 data = 0;
3391 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003392
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003393 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003394 status = read16(state, OFDM_SC_RA_RAM_ECHO_THRES__A, &data);
3395 if (status < 0)
3396 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003397
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003398 switch (echo_thres->fft_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003399 case DRX_FFTMODE_2K:
3400 data &= ~OFDM_SC_RA_RAM_ECHO_THRES_2K__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003401 data |= ((echo_thres->threshold <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003402 OFDM_SC_RA_RAM_ECHO_THRES_2K__B)
3403 & (OFDM_SC_RA_RAM_ECHO_THRES_2K__M));
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003404 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003405 case DRX_FFTMODE_8K:
3406 data &= ~OFDM_SC_RA_RAM_ECHO_THRES_8K__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003407 data |= ((echo_thres->threshold <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003408 OFDM_SC_RA_RAM_ECHO_THRES_8K__B)
3409 & (OFDM_SC_RA_RAM_ECHO_THRES_8K__M));
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003410 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003411 default:
3412 return -EINVAL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003413 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003414
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003415 status = write16(state, OFDM_SC_RA_RAM_ECHO_THRES__A, data);
3416error:
3417 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003418 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003419 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003420}
3421
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003422static int dvbt_ctrl_set_sqi_speed(struct drxk_state *state,
3423 enum drxk_cfg_dvbt_sqi_speed *speed)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003424{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003425 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003426
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003427 dprintk(1, "\n");
3428
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003429 switch (*speed) {
3430 case DRXK_DVBT_SQI_SPEED_FAST:
3431 case DRXK_DVBT_SQI_SPEED_MEDIUM:
3432 case DRXK_DVBT_SQI_SPEED_SLOW:
3433 break;
3434 default:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003435 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003436 }
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003437 status = write16(state, SCU_RAM_FEC_PRE_RS_BER_FILTER_SH__A,
Oliver Endrissebc7de22011-07-03 13:49:44 -03003438 (u16) *speed);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003439error:
3440 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003441 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003442 return status;
3443}
3444
3445/*============================================================================*/
3446
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05003447/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003448* \brief Activate DVBT specific presets
3449* \param demod instance of demodulator.
3450* \return DRXStatus_t.
3451*
3452* Called in DVBTSetStandard
3453*
3454*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003455static int dvbt_activate_presets(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003456{
Oliver Endrissebc7de22011-07-03 13:49:44 -03003457 int status;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003458 bool setincenable = false;
3459 bool setfrenable = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003460
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003461 struct drxk_cfg_dvbt_echo_thres_t echo_thres2k = { 0, DRX_FFTMODE_2K };
3462 struct drxk_cfg_dvbt_echo_thres_t echo_thres8k = { 0, DRX_FFTMODE_8K };
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003463
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003464 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003465 status = dvbt_ctrl_set_inc_enable(state, &setincenable);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003466 if (status < 0)
3467 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003468 status = dvbt_ctrl_set_fr_enable(state, &setfrenable);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003469 if (status < 0)
3470 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003471 status = dvbt_ctrl_set_echo_threshold(state, &echo_thres2k);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003472 if (status < 0)
3473 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003474 status = dvbt_ctrl_set_echo_threshold(state, &echo_thres8k);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003475 if (status < 0)
3476 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003477 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A,
3478 state->m_dvbt_if_agc_cfg.ingain_tgt_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003479error:
3480 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003481 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003482 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003483}
Oliver Endrissebc7de22011-07-03 13:49:44 -03003484
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003485/*============================================================================*/
3486
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05003487/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003488* \brief Initialize channelswitch-independent settings for DVBT.
3489* \param demod instance of demodulator.
3490* \return DRXStatus_t.
3491*
3492* For ROM code channel filter taps are loaded from the bootloader. For microcode
3493* the DVB-T taps from the drxk_filters.h are used.
3494*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003495static int set_dvbt_standard(struct drxk_state *state,
3496 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003497{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003498 u16 cmd_result = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003499 u16 data = 0;
3500 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003501
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003502 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003503
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003504 power_up_dvbt(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003505 /* added antenna switch */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003506 switch_antenna_to_dvbt(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003507 /* send OFDM reset command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003508 status = scu_command(state,
3509 SCU_RAM_COMMAND_STANDARD_OFDM
3510 | SCU_RAM_COMMAND_CMD_DEMOD_RESET,
3511 0, NULL, 1, &cmd_result);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003512 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003513 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003514
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003515 /* send OFDM setenv command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003516 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM
3517 | SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV,
3518 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003519 if (status < 0)
3520 goto error;
3521
3522 /* reset datapath for OFDM, processors first */
3523 status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
3524 if (status < 0)
3525 goto error;
3526 status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
3527 if (status < 0)
3528 goto error;
3529 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
3530 if (status < 0)
3531 goto error;
3532
3533 /* IQM setup */
3534 /* synchronize on ofdstate->m_festart */
3535 status = write16(state, IQM_AF_UPD_SEL__A, 1);
3536 if (status < 0)
3537 goto error;
3538 /* window size for clipping ADC detection */
3539 status = write16(state, IQM_AF_CLP_LEN__A, 0);
3540 if (status < 0)
3541 goto error;
3542 /* window size for for sense pre-SAW detection */
3543 status = write16(state, IQM_AF_SNS_LEN__A, 0);
3544 if (status < 0)
3545 goto error;
3546 /* sense threshold for sense pre-SAW detection */
3547 status = write16(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
3548 if (status < 0)
3549 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003550 status = set_iqm_af(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003551 if (status < 0)
3552 goto error;
3553
3554 status = write16(state, IQM_AF_AGC_RF__A, 0);
3555 if (status < 0)
3556 goto error;
3557
3558 /* Impulse noise cruncher setup */
3559 status = write16(state, IQM_AF_INC_LCT__A, 0); /* crunch in IQM_CF */
3560 if (status < 0)
3561 goto error;
3562 status = write16(state, IQM_CF_DET_LCT__A, 0); /* detect in IQM_CF */
3563 if (status < 0)
3564 goto error;
3565 status = write16(state, IQM_CF_WND_LEN__A, 3); /* peak detector window length */
3566 if (status < 0)
3567 goto error;
3568
3569 status = write16(state, IQM_RC_STRETCH__A, 16);
3570 if (status < 0)
3571 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003572 status = write16(state, IQM_CF_OUT_ENA__A, 0x4); /* enable output 2 */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003573 if (status < 0)
3574 goto error;
3575 status = write16(state, IQM_CF_DS_ENA__A, 0x4); /* decimate output 2 */
3576 if (status < 0)
3577 goto error;
3578 status = write16(state, IQM_CF_SCALE__A, 1600);
3579 if (status < 0)
3580 goto error;
3581 status = write16(state, IQM_CF_SCALE_SH__A, 0);
3582 if (status < 0)
3583 goto error;
3584
3585 /* virtual clipping threshold for clipping ADC detection */
3586 status = write16(state, IQM_AF_CLP_TH__A, 448);
3587 if (status < 0)
3588 goto error;
3589 status = write16(state, IQM_CF_DATATH__A, 495); /* crunching threshold */
3590 if (status < 0)
3591 goto error;
3592
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003593 status = bl_chain_cmd(state, DRXK_BL_ROM_OFFSET_TAPS_DVBT,
3594 DRXK_BLCC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003595 if (status < 0)
3596 goto error;
3597
3598 status = write16(state, IQM_CF_PKDTH__A, 2); /* peak detector threshold */
3599 if (status < 0)
3600 goto error;
3601 status = write16(state, IQM_CF_POW_MEAS_LEN__A, 2);
3602 if (status < 0)
3603 goto error;
3604 /* enable power measurement interrupt */
3605 status = write16(state, IQM_CF_COMM_INT_MSK__A, 1);
3606 if (status < 0)
3607 goto error;
3608 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
3609 if (status < 0)
3610 goto error;
3611
3612 /* IQM will not be reset from here, sync ADC and update/init AGC */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003613 status = adc_synchronization(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003614 if (status < 0)
3615 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003616 status = set_pre_saw(state, &state->m_dvbt_pre_saw_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003617 if (status < 0)
3618 goto error;
3619
3620 /* Halt SCU to enable safe non-atomic accesses */
3621 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
3622 if (status < 0)
3623 goto error;
3624
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003625 status = set_agc_rf(state, &state->m_dvbt_rf_agc_cfg, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003626 if (status < 0)
3627 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003628 status = set_agc_if(state, &state->m_dvbt_if_agc_cfg, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003629 if (status < 0)
3630 goto error;
3631
3632 /* Set Noise Estimation notch width and enable DC fix */
3633 status = read16(state, OFDM_SC_RA_RAM_CONFIG__A, &data);
3634 if (status < 0)
3635 goto error;
3636 data |= OFDM_SC_RA_RAM_CONFIG_NE_FIX_ENABLE__M;
3637 status = write16(state, OFDM_SC_RA_RAM_CONFIG__A, data);
3638 if (status < 0)
3639 goto error;
3640
3641 /* Activate SCU to enable SCU commands */
3642 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
3643 if (status < 0)
3644 goto error;
3645
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003646 if (!state->m_drxk_a3_rom_code) {
3647 /* AGCInit() is not done for DVBT, so set agcfast_clip_ctrl_delay */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003648 status = write16(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A,
3649 state->m_dvbt_if_agc_cfg.fast_clip_ctrl_delay);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003650 if (status < 0)
3651 goto error;
3652 }
3653
3654 /* OFDM_SC setup */
3655#ifdef COMPILE_FOR_NONRT
3656 status = write16(state, OFDM_SC_RA_RAM_BE_OPT_DELAY__A, 1);
3657 if (status < 0)
3658 goto error;
3659 status = write16(state, OFDM_SC_RA_RAM_BE_OPT_INIT_DELAY__A, 2);
3660 if (status < 0)
3661 goto error;
3662#endif
3663
3664 /* FEC setup */
3665 status = write16(state, FEC_DI_INPUT_CTL__A, 1); /* OFDM input */
3666 if (status < 0)
3667 goto error;
3668
3669
3670#ifdef COMPILE_FOR_NONRT
3671 status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x400);
3672 if (status < 0)
3673 goto error;
3674#else
3675 status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x1000);
3676 if (status < 0)
3677 goto error;
3678#endif
3679 status = write16(state, FEC_RS_MEASUREMENT_PRESCALE__A, 0x0001);
3680 if (status < 0)
3681 goto error;
3682
3683 /* Setup MPEG bus */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003684 status = mpegts_dto_setup(state, OM_DVBT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003685 if (status < 0)
3686 goto error;
3687 /* Set DVBT Presets */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003688 status = dvbt_activate_presets(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003689 if (status < 0)
3690 goto error;
3691
3692error:
3693 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003694 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003695 return status;
3696}
3697
3698/*============================================================================*/
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05003699/*
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003700* \brief start dvbt demodulating for channel.
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003701* \param demod instance of demodulator.
3702* \return DRXStatus_t.
3703*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003704static int dvbt_start(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003705{
Oliver Endrissebc7de22011-07-03 13:49:44 -03003706 u16 param1;
3707 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003708 /* drxk_ofdm_sc_cmd_t scCmd; */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003709
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003710 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003711 /* start correct processes to get in lock */
Oliver Endrissebc7de22011-07-03 13:49:44 -03003712 /* DRXK: OFDM_SC_RA_RAM_PROC_LOCKTRACK is no longer in mapfile! */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003713 param1 = OFDM_SC_RA_RAM_LOCKTRACK_MIN;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003714 status = dvbt_sc_command(state, OFDM_SC_RA_RAM_CMD_PROC_START, 0,
3715 OFDM_SC_RA_RAM_SW_EVENT_RUN_NMASK__M, param1,
3716 0, 0, 0);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003717 if (status < 0)
3718 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003719 /* start FEC OC */
3720 status = mpegts_start(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003721 if (status < 0)
3722 goto error;
3723 status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
3724 if (status < 0)
3725 goto error;
3726error:
3727 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003728 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003729 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003730}
3731
3732
3733/*============================================================================*/
3734
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05003735/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003736* \brief Set up dvbt demodulator for channel.
3737* \param demod instance of demodulator.
3738* \return DRXStatus_t.
3739* // original DVBTSetChannel()
3740*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003741static int set_dvbt(struct drxk_state *state, u16 intermediate_freqk_hz,
3742 s32 tuner_freq_offset)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003743{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003744 u16 cmd_result = 0;
3745 u16 transmission_params = 0;
3746 u16 operation_mode = 0;
3747 u32 iqm_rc_rate_ofs = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003748 u32 bandwidth = 0;
3749 u16 param1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003750 int status;
3751
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003752 dprintk(1, "IF =%d, TFO = %d\n",
3753 intermediate_freqk_hz, tuner_freq_offset);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003754
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003755 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM
3756 | SCU_RAM_COMMAND_CMD_DEMOD_STOP,
3757 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003758 if (status < 0)
3759 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003760
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003761 /* Halt SCU to enable safe non-atomic accesses */
3762 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
3763 if (status < 0)
3764 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003765
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003766 /* Stop processors */
3767 status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
3768 if (status < 0)
3769 goto error;
3770 status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
3771 if (status < 0)
3772 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003773
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003774 /* Mandatory fix, always stop CP, required to set spl offset back to
3775 hardware default (is set to 0 by ucode during pilot detection */
3776 status = write16(state, OFDM_CP_COMM_EXEC__A, OFDM_CP_COMM_EXEC_STOP);
3777 if (status < 0)
3778 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003779
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003780 /*== Write channel settings to device ================================*/
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003781
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003782 /* mode */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003783 switch (state->props.transmission_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003784 case TRANSMISSION_MODE_AUTO:
3785 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003786 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_MODE__M;
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003787 /* try first guess DRX_FFTMODE_8K */
3788 /* fall through */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003789 case TRANSMISSION_MODE_8K:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003790 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_MODE_8K;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003791 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003792 case TRANSMISSION_MODE_2K:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003793 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_MODE_2K;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003794 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003795 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003796
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003797 /* guard */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003798 switch (state->props.guard_interval) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003799 default:
3800 case GUARD_INTERVAL_AUTO:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003801 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_GUARD__M;
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003802 /* try first guess DRX_GUARD_1DIV4 */
3803 /* fall through */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003804 case GUARD_INTERVAL_1_4:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003805 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_4;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003806 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003807 case GUARD_INTERVAL_1_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003808 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_32;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003809 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003810 case GUARD_INTERVAL_1_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003811 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_16;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003812 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003813 case GUARD_INTERVAL_1_8:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003814 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_8;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003815 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003816 }
3817
3818 /* hierarchy */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003819 switch (state->props.hierarchy) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003820 case HIERARCHY_AUTO:
3821 case HIERARCHY_NONE:
3822 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003823 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_HIER__M;
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003824 /* try first guess SC_RA_RAM_OP_PARAM_HIER_NO */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003825 /* transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_NO; */
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003826 /* fall through */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003827 case HIERARCHY_1:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003828 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_A1;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003829 break;
3830 case HIERARCHY_2:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003831 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_A2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003832 break;
3833 case HIERARCHY_4:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003834 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_A4;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003835 break;
3836 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003837
3838
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003839 /* modulation */
3840 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003841 case QAM_AUTO:
3842 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003843 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_CONST__M;
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003844 /* try first guess DRX_CONSTELLATION_QAM64 */
3845 /* fall through */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003846 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003847 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM64;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003848 break;
3849 case QPSK:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003850 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_CONST_QPSK;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003851 break;
3852 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003853 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM16;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003854 break;
3855 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003856#if 0
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03003857 /* No hierarchical channels support in BDA */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003858 /* Priority (only for hierarchical channels) */
3859 switch (channel->priority) {
3860 case DRX_PRIORITY_LOW:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003861 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_LO;
3862 WR16(dev_addr, OFDM_EC_SB_PRIOR__A,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003863 OFDM_EC_SB_PRIOR_LO);
3864 break;
3865 case DRX_PRIORITY_HIGH:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003866 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
3867 WR16(dev_addr, OFDM_EC_SB_PRIOR__A,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003868 OFDM_EC_SB_PRIOR_HI));
3869 break;
3870 case DRX_PRIORITY_UNKNOWN: /* fall through */
3871 default:
3872 status = -EINVAL;
3873 goto error;
3874 }
3875#else
3876 /* Set Priorty high */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003877 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003878 status = write16(state, OFDM_EC_SB_PRIOR__A, OFDM_EC_SB_PRIOR_HI);
3879 if (status < 0)
3880 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003881#endif
3882
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003883 /* coderate */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003884 switch (state->props.code_rate_HP) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003885 case FEC_AUTO:
3886 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003887 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_RATE__M;
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003888 /* try first guess DRX_CODERATE_2DIV3 */
3889 /* fall through */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003890 case FEC_2_3:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003891 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_2_3;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003892 break;
3893 case FEC_1_2:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003894 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_1_2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003895 break;
3896 case FEC_3_4:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003897 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_3_4;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003898 break;
3899 case FEC_5_6:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003900 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_5_6;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003901 break;
3902 case FEC_7_8:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003903 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_7_8;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003904 break;
3905 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003906
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003907 /*
3908 * SAW filter selection: normaly not necesarry, but if wanted
3909 * the application can select a SAW filter via the driver by
3910 * using UIOs
3911 */
3912
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003913 /* First determine real bandwidth (Hz) */
3914 /* Also set delay for impulse noise cruncher */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003915 /*
3916 * Also set parameters for EC_OC fix, note EC_OC_REG_TMD_HIL_MAR is
3917 * changed by SC for fix for some 8K,1/8 guard but is restored by
3918 * InitEC and ResetEC functions
3919 */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003920 switch (state->props.bandwidth_hz) {
3921 case 0:
3922 state->props.bandwidth_hz = 8000000;
Mauro Carvalho Chehab06eeefe2017-05-18 08:13:28 -03003923 /* fall through */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003924 case 8000000:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003925 bandwidth = DRXK_BANDWIDTH_8MHZ_IN_HZ;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003926 status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A,
3927 3052);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03003928 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003929 goto error;
3930 /* cochannel protection for PAL 8 MHz */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003931 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A,
3932 7);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003933 if (status < 0)
3934 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003935 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A,
3936 7);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003937 if (status < 0)
3938 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003939 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A,
3940 7);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003941 if (status < 0)
3942 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003943 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A,
3944 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003945 if (status < 0)
3946 goto error;
3947 break;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003948 case 7000000:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003949 bandwidth = DRXK_BANDWIDTH_7MHZ_IN_HZ;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003950 status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A,
3951 3491);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003952 if (status < 0)
3953 goto error;
3954 /* cochannel protection for PAL 7 MHz */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003955 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A,
3956 8);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003957 if (status < 0)
3958 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003959 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A,
3960 8);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003961 if (status < 0)
3962 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003963 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A,
3964 4);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003965 if (status < 0)
3966 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003967 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A,
3968 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003969 if (status < 0)
3970 goto error;
3971 break;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003972 case 6000000:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003973 bandwidth = DRXK_BANDWIDTH_6MHZ_IN_HZ;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003974 status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A,
3975 4073);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003976 if (status < 0)
3977 goto error;
3978 /* cochannel protection for NTSC 6 MHz */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003979 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A,
3980 19);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003981 if (status < 0)
3982 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003983 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A,
3984 19);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003985 if (status < 0)
3986 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003987 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A,
3988 14);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003989 if (status < 0)
3990 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003991 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A,
3992 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003993 if (status < 0)
3994 goto error;
3995 break;
3996 default:
3997 status = -EINVAL;
3998 goto error;
3999 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004000
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004001 if (iqm_rc_rate_ofs == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004002 /* Now compute IQM_RC_RATE_OFS
4003 (((SysFreq/BandWidth)/2)/2) -1) * 2^23)
4004 =>
4005 ((SysFreq / BandWidth) * (2^21)) - (2^23)
4006 */
4007 /* (SysFreq / BandWidth) * (2^28) */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004008 /*
4009 * assert (MAX(sysClk)/MIN(bandwidth) < 16)
4010 * => assert(MAX(sysClk) < 16*MIN(bandwidth))
4011 * => assert(109714272 > 48000000) = true
4012 * so Frac 28 can be used
4013 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004014 iqm_rc_rate_ofs = Frac28a((u32)
4015 ((state->m_sys_clock_freq *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004016 1000) / 3), bandwidth);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004017 /* (SysFreq / BandWidth) * (2^21), rounding before truncating */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004018 if ((iqm_rc_rate_ofs & 0x7fL) >= 0x40)
4019 iqm_rc_rate_ofs += 0x80L;
4020 iqm_rc_rate_ofs = iqm_rc_rate_ofs >> 7;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004021 /* ((SysFreq / BandWidth) * (2^21)) - (2^23) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004022 iqm_rc_rate_ofs = iqm_rc_rate_ofs - (1 << 23);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004023 }
4024
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004025 iqm_rc_rate_ofs &=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004026 ((((u32) IQM_RC_RATE_OFS_HI__M) <<
4027 IQM_RC_RATE_OFS_LO__W) | IQM_RC_RATE_OFS_LO__M);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004028 status = write32(state, IQM_RC_RATE_OFS_LO__A, iqm_rc_rate_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004029 if (status < 0)
4030 goto error;
4031
4032 /* Bandwidth setting done */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004033
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004034#if 0
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004035 status = dvbt_set_frequency_shift(demod, channel, tuner_offset);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004036 if (status < 0)
4037 goto error;
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004038#endif
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004039 status = set_frequency_shifter(state, intermediate_freqk_hz,
4040 tuner_freq_offset, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004041 if (status < 0)
4042 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004043
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004044 /*== start SC, write channel settings to SC ==========================*/
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004045
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004046 /* Activate SCU to enable SCU commands */
4047 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
4048 if (status < 0)
4049 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004050
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004051 /* Enable SC after setting all other parameters */
4052 status = write16(state, OFDM_SC_COMM_STATE__A, 0);
4053 if (status < 0)
4054 goto error;
4055 status = write16(state, OFDM_SC_COMM_EXEC__A, 1);
4056 if (status < 0)
4057 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004058
4059
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004060 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM
4061 | SCU_RAM_COMMAND_CMD_DEMOD_START,
4062 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004063 if (status < 0)
4064 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004065
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004066 /* Write SC parameter registers, set all AUTO flags in operation mode */
4067 param1 = (OFDM_SC_RA_RAM_OP_AUTO_MODE__M |
4068 OFDM_SC_RA_RAM_OP_AUTO_GUARD__M |
4069 OFDM_SC_RA_RAM_OP_AUTO_CONST__M |
4070 OFDM_SC_RA_RAM_OP_AUTO_HIER__M |
4071 OFDM_SC_RA_RAM_OP_AUTO_RATE__M);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004072 status = dvbt_sc_command(state, OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM,
4073 0, transmission_params, param1, 0, 0, 0);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004074 if (status < 0)
4075 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004076
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004077 if (!state->m_drxk_a3_rom_code)
4078 status = dvbt_ctrl_set_sqi_speed(state, &state->m_sqi_speed);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004079error:
4080 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004081 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004082
4083 return status;
4084}
4085
4086
4087/*============================================================================*/
4088
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05004089/*
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03004090* \brief Retrieve lock status .
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004091* \param demod Pointer to demodulator instance.
4092* \param lockStat Pointer to lock status structure.
4093* \return DRXStatus_t.
4094*
4095*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004096static int get_dvbt_lock_status(struct drxk_state *state, u32 *p_lock_status)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004097{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004098 int status;
4099 const u16 mpeg_lock_mask = (OFDM_SC_RA_RAM_LOCK_MPEG__M |
4100 OFDM_SC_RA_RAM_LOCK_FEC__M);
4101 const u16 fec_lock_mask = (OFDM_SC_RA_RAM_LOCK_FEC__M);
4102 const u16 demod_lock_mask = OFDM_SC_RA_RAM_LOCK_DEMOD__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004103
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004104 u16 sc_ra_ram_lock = 0;
4105 u16 sc_comm_exec = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004106
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004107 dprintk(1, "\n");
4108
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004109 *p_lock_status = NOT_LOCKED;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004110 /* driver 0.9.0 */
4111 /* Check if SC is running */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004112 status = read16(state, OFDM_SC_COMM_EXEC__A, &sc_comm_exec);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004113 if (status < 0)
4114 goto end;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004115 if (sc_comm_exec == OFDM_SC_COMM_EXEC_STOP)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004116 goto end;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004117
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004118 status = read16(state, OFDM_SC_RA_RAM_LOCK__A, &sc_ra_ram_lock);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004119 if (status < 0)
4120 goto end;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004121
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004122 if ((sc_ra_ram_lock & mpeg_lock_mask) == mpeg_lock_mask)
4123 *p_lock_status = MPEG_LOCK;
4124 else if ((sc_ra_ram_lock & fec_lock_mask) == fec_lock_mask)
4125 *p_lock_status = FEC_LOCK;
4126 else if ((sc_ra_ram_lock & demod_lock_mask) == demod_lock_mask)
4127 *p_lock_status = DEMOD_LOCK;
4128 else if (sc_ra_ram_lock & OFDM_SC_RA_RAM_LOCK_NODVBT__M)
4129 *p_lock_status = NEVER_LOCK;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004130end:
4131 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004132 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004133
Oliver Endrissebc7de22011-07-03 13:49:44 -03004134 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004135}
4136
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004137static int power_up_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004138{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004139 enum drx_power_mode power_mode = DRXK_POWER_DOWN_OFDM;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004140 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004141
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004142 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004143 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004144 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004145 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004146
Oliver Endrissebc7de22011-07-03 13:49:44 -03004147 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004148}
4149
4150
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05004151/* Power Down QAM */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004152static int power_down_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004153{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004154 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004155 u16 cmd_result;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004156 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004157
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004158 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004159 status = read16(state, SCU_COMM_EXEC__A, &data);
4160 if (status < 0)
4161 goto error;
4162 if (data == SCU_COMM_EXEC_ACTIVE) {
4163 /*
4164 STOP demodulator
4165 QAM and HW blocks
4166 */
4167 /* stop all comstate->m_exec */
4168 status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004169 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004170 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004171 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM
4172 | SCU_RAM_COMMAND_CMD_DEMOD_STOP,
4173 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004174 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004175 goto error;
4176 }
4177 /* powerdown AFE */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004178 status = set_iqm_af(state, false);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004179
4180error:
4181 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004182 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004183
Oliver Endrissebc7de22011-07-03 13:49:44 -03004184 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004185}
Oliver Endrissebc7de22011-07-03 13:49:44 -03004186
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004187/*============================================================================*/
4188
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05004189/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004190* \brief Setup of the QAM Measurement intervals for signal quality
4191* \param demod instance of demod.
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03004192* \param modulation current modulation.
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004193* \return DRXStatus_t.
4194*
4195* NOTE:
4196* Take into account that for certain settings the errorcounters can overflow.
4197* The implementation does not check this.
4198*
4199*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004200static int set_qam_measurement(struct drxk_state *state,
4201 enum e_drxk_constellation modulation,
4202 u32 symbol_rate)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004203{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004204 u32 fec_bits_desired = 0; /* BER accounting period */
4205 u32 fec_rs_period_total = 0; /* Total period */
4206 u16 fec_rs_prescale = 0; /* ReedSolomon Measurement Prescale */
4207 u16 fec_rs_period = 0; /* Value for corresponding I2C register */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004208 int status = 0;
4209
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004210 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004211
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004212 fec_rs_prescale = 1;
4213 /* fec_bits_desired = symbol_rate [kHz] *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004214 FrameLenght [ms] *
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03004215 (modulation + 1) *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004216 SyncLoss (== 1) *
4217 ViterbiLoss (==1)
4218 */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03004219 switch (modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004220 case DRX_CONSTELLATION_QAM16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004221 fec_bits_desired = 4 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004222 break;
4223 case DRX_CONSTELLATION_QAM32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004224 fec_bits_desired = 5 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004225 break;
4226 case DRX_CONSTELLATION_QAM64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004227 fec_bits_desired = 6 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004228 break;
4229 case DRX_CONSTELLATION_QAM128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004230 fec_bits_desired = 7 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004231 break;
4232 case DRX_CONSTELLATION_QAM256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004233 fec_bits_desired = 8 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004234 break;
4235 default:
4236 status = -EINVAL;
4237 }
Oliver Endrissebc7de22011-07-03 13:49:44 -03004238 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004239 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004240
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004241 fec_bits_desired /= 1000; /* symbol_rate [Hz] -> symbol_rate [kHz] */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004242 fec_bits_desired *= 500; /* meas. period [ms] */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004243
4244 /* Annex A/C: bits/RsPeriod = 204 * 8 = 1632 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004245 /* fec_rs_period_total = fec_bits_desired / 1632 */
4246 fec_rs_period_total = (fec_bits_desired / 1632UL) + 1; /* roughly ceil */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004247
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004248 /* fec_rs_period_total = fec_rs_prescale * fec_rs_period */
4249 fec_rs_prescale = 1 + (u16) (fec_rs_period_total >> 16);
4250 if (fec_rs_prescale == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004251 /* Divide by zero (though impossible) */
4252 status = -EINVAL;
4253 if (status < 0)
4254 goto error;
4255 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004256 fec_rs_period =
4257 ((u16) fec_rs_period_total +
4258 (fec_rs_prescale >> 1)) / fec_rs_prescale;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004259
4260 /* write corresponding registers */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004261 status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, fec_rs_period);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004262 if (status < 0)
4263 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004264 status = write16(state, FEC_RS_MEASUREMENT_PRESCALE__A,
4265 fec_rs_prescale);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004266 if (status < 0)
4267 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004268 status = write16(state, FEC_OC_SNC_FAIL_PERIOD__A, fec_rs_period);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004269error:
4270 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004271 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004272 return status;
4273}
4274
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004275static int set_qam16(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004276{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004277 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004278
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004279 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004280 /* QAM Equalizer Setup */
4281 /* Equalizer */
4282 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13517);
4283 if (status < 0)
4284 goto error;
4285 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 13517);
4286 if (status < 0)
4287 goto error;
4288 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 13517);
4289 if (status < 0)
4290 goto error;
4291 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13517);
4292 if (status < 0)
4293 goto error;
4294 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13517);
4295 if (status < 0)
4296 goto error;
4297 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 13517);
4298 if (status < 0)
4299 goto error;
4300 /* Decision Feedback Equalizer */
4301 status = write16(state, QAM_DQ_QUAL_FUN0__A, 2);
4302 if (status < 0)
4303 goto error;
4304 status = write16(state, QAM_DQ_QUAL_FUN1__A, 2);
4305 if (status < 0)
4306 goto error;
4307 status = write16(state, QAM_DQ_QUAL_FUN2__A, 2);
4308 if (status < 0)
4309 goto error;
4310 status = write16(state, QAM_DQ_QUAL_FUN3__A, 2);
4311 if (status < 0)
4312 goto error;
4313 status = write16(state, QAM_DQ_QUAL_FUN4__A, 2);
4314 if (status < 0)
4315 goto error;
4316 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4317 if (status < 0)
4318 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004319
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004320 status = write16(state, QAM_SY_SYNC_HWM__A, 5);
4321 if (status < 0)
4322 goto error;
4323 status = write16(state, QAM_SY_SYNC_AWM__A, 4);
4324 if (status < 0)
4325 goto error;
4326 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4327 if (status < 0)
4328 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004329
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004330 /* QAM Slicer Settings */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004331 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4332 DRXK_QAM_SL_SIG_POWER_QAM16);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004333 if (status < 0)
4334 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004335
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004336 /* QAM Loop Controller Coeficients */
4337 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4338 if (status < 0)
4339 goto error;
4340 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4341 if (status < 0)
4342 goto error;
4343 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4344 if (status < 0)
4345 goto error;
4346 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4347 if (status < 0)
4348 goto error;
4349 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4350 if (status < 0)
4351 goto error;
4352 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4353 if (status < 0)
4354 goto error;
4355 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4356 if (status < 0)
4357 goto error;
4358 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4359 if (status < 0)
4360 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004361
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004362 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4363 if (status < 0)
4364 goto error;
4365 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
4366 if (status < 0)
4367 goto error;
4368 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
4369 if (status < 0)
4370 goto error;
4371 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4372 if (status < 0)
4373 goto error;
4374 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
4375 if (status < 0)
4376 goto error;
4377 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4378 if (status < 0)
4379 goto error;
4380 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4381 if (status < 0)
4382 goto error;
4383 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
4384 if (status < 0)
4385 goto error;
4386 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 32);
4387 if (status < 0)
4388 goto error;
4389 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4390 if (status < 0)
4391 goto error;
4392 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4393 if (status < 0)
4394 goto error;
4395 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
4396 if (status < 0)
4397 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004398
4399
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004400 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004401
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004402 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 140);
4403 if (status < 0)
4404 goto error;
4405 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 50);
4406 if (status < 0)
4407 goto error;
4408 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 95);
4409 if (status < 0)
4410 goto error;
4411 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 120);
4412 if (status < 0)
4413 goto error;
4414 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 230);
4415 if (status < 0)
4416 goto error;
4417 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 105);
4418 if (status < 0)
4419 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004420
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004421 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4422 if (status < 0)
4423 goto error;
4424 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4425 if (status < 0)
4426 goto error;
4427 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 24);
4428 if (status < 0)
4429 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004430
4431
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004432 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004433
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004434 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 16);
4435 if (status < 0)
4436 goto error;
4437 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 220);
4438 if (status < 0)
4439 goto error;
4440 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 25);
4441 if (status < 0)
4442 goto error;
4443 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 6);
4444 if (status < 0)
4445 goto error;
4446 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -24);
4447 if (status < 0)
4448 goto error;
4449 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -65);
4450 if (status < 0)
4451 goto error;
4452 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -127);
4453 if (status < 0)
4454 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004455
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004456error:
4457 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004458 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03004459 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004460}
4461
4462/*============================================================================*/
4463
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05004464/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004465* \brief QAM32 specific setup
4466* \param demod instance of demod.
4467* \return DRXStatus_t.
4468*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004469static int set_qam32(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004470{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004471 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004472
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004473 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004474
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004475 /* QAM Equalizer Setup */
4476 /* Equalizer */
4477 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6707);
4478 if (status < 0)
4479 goto error;
4480 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6707);
4481 if (status < 0)
4482 goto error;
4483 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6707);
4484 if (status < 0)
4485 goto error;
4486 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6707);
4487 if (status < 0)
4488 goto error;
4489 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6707);
4490 if (status < 0)
4491 goto error;
4492 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 6707);
4493 if (status < 0)
4494 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004495
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004496 /* Decision Feedback Equalizer */
4497 status = write16(state, QAM_DQ_QUAL_FUN0__A, 3);
4498 if (status < 0)
4499 goto error;
4500 status = write16(state, QAM_DQ_QUAL_FUN1__A, 3);
4501 if (status < 0)
4502 goto error;
4503 status = write16(state, QAM_DQ_QUAL_FUN2__A, 3);
4504 if (status < 0)
4505 goto error;
4506 status = write16(state, QAM_DQ_QUAL_FUN3__A, 3);
4507 if (status < 0)
4508 goto error;
4509 status = write16(state, QAM_DQ_QUAL_FUN4__A, 3);
4510 if (status < 0)
4511 goto error;
4512 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4513 if (status < 0)
4514 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004515
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004516 status = write16(state, QAM_SY_SYNC_HWM__A, 6);
4517 if (status < 0)
4518 goto error;
4519 status = write16(state, QAM_SY_SYNC_AWM__A, 5);
4520 if (status < 0)
4521 goto error;
4522 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4523 if (status < 0)
4524 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004525
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004526 /* QAM Slicer Settings */
4527
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004528 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4529 DRXK_QAM_SL_SIG_POWER_QAM32);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004530 if (status < 0)
4531 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004532
4533
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004534 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004535
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004536 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4537 if (status < 0)
4538 goto error;
4539 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4540 if (status < 0)
4541 goto error;
4542 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4543 if (status < 0)
4544 goto error;
4545 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4546 if (status < 0)
4547 goto error;
4548 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4549 if (status < 0)
4550 goto error;
4551 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4552 if (status < 0)
4553 goto error;
4554 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4555 if (status < 0)
4556 goto error;
4557 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4558 if (status < 0)
4559 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004560
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004561 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4562 if (status < 0)
4563 goto error;
4564 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
4565 if (status < 0)
4566 goto error;
4567 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
4568 if (status < 0)
4569 goto error;
4570 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4571 if (status < 0)
4572 goto error;
4573 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
4574 if (status < 0)
4575 goto error;
4576 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4577 if (status < 0)
4578 goto error;
4579 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4580 if (status < 0)
4581 goto error;
4582 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
4583 if (status < 0)
4584 goto error;
4585 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 16);
4586 if (status < 0)
4587 goto error;
4588 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4589 if (status < 0)
4590 goto error;
4591 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4592 if (status < 0)
4593 goto error;
4594 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
4595 if (status < 0)
4596 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004597
4598
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004599 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004600
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004601 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 90);
4602 if (status < 0)
4603 goto error;
4604 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 50);
4605 if (status < 0)
4606 goto error;
4607 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4608 if (status < 0)
4609 goto error;
4610 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
4611 if (status < 0)
4612 goto error;
4613 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 170);
4614 if (status < 0)
4615 goto error;
4616 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 100);
4617 if (status < 0)
4618 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004619
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004620 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4621 if (status < 0)
4622 goto error;
4623 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4624 if (status < 0)
4625 goto error;
4626 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 10);
4627 if (status < 0)
4628 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004629
4630
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004631 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004632
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004633 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
4634 if (status < 0)
4635 goto error;
4636 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 140);
4637 if (status < 0)
4638 goto error;
4639 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) -8);
4640 if (status < 0)
4641 goto error;
4642 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) -16);
4643 if (status < 0)
4644 goto error;
4645 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -26);
4646 if (status < 0)
4647 goto error;
4648 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -56);
4649 if (status < 0)
4650 goto error;
4651 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -86);
4652error:
4653 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004654 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03004655 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004656}
4657
4658/*============================================================================*/
4659
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05004660/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004661* \brief QAM64 specific setup
4662* \param demod instance of demod.
4663* \return DRXStatus_t.
4664*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004665static int set_qam64(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004666{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004667 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004668
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004669 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004670 /* QAM Equalizer Setup */
4671 /* Equalizer */
4672 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13336);
4673 if (status < 0)
4674 goto error;
4675 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12618);
4676 if (status < 0)
4677 goto error;
4678 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 11988);
4679 if (status < 0)
4680 goto error;
4681 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13809);
4682 if (status < 0)
4683 goto error;
4684 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13809);
4685 if (status < 0)
4686 goto error;
4687 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15609);
4688 if (status < 0)
4689 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004690
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004691 /* Decision Feedback Equalizer */
4692 status = write16(state, QAM_DQ_QUAL_FUN0__A, 4);
4693 if (status < 0)
4694 goto error;
4695 status = write16(state, QAM_DQ_QUAL_FUN1__A, 4);
4696 if (status < 0)
4697 goto error;
4698 status = write16(state, QAM_DQ_QUAL_FUN2__A, 4);
4699 if (status < 0)
4700 goto error;
4701 status = write16(state, QAM_DQ_QUAL_FUN3__A, 4);
4702 if (status < 0)
4703 goto error;
4704 status = write16(state, QAM_DQ_QUAL_FUN4__A, 3);
4705 if (status < 0)
4706 goto error;
4707 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4708 if (status < 0)
4709 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004710
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004711 status = write16(state, QAM_SY_SYNC_HWM__A, 5);
4712 if (status < 0)
4713 goto error;
4714 status = write16(state, QAM_SY_SYNC_AWM__A, 4);
4715 if (status < 0)
4716 goto error;
4717 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4718 if (status < 0)
4719 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004720
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004721 /* QAM Slicer Settings */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004722 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4723 DRXK_QAM_SL_SIG_POWER_QAM64);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004724 if (status < 0)
4725 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004726
4727
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004728 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004729
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004730 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4731 if (status < 0)
4732 goto error;
4733 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4734 if (status < 0)
4735 goto error;
4736 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4737 if (status < 0)
4738 goto error;
4739 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4740 if (status < 0)
4741 goto error;
4742 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4743 if (status < 0)
4744 goto error;
4745 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4746 if (status < 0)
4747 goto error;
4748 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4749 if (status < 0)
4750 goto error;
4751 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4752 if (status < 0)
4753 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004754
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004755 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4756 if (status < 0)
4757 goto error;
4758 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 30);
4759 if (status < 0)
4760 goto error;
4761 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 100);
4762 if (status < 0)
4763 goto error;
4764 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4765 if (status < 0)
4766 goto error;
4767 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 30);
4768 if (status < 0)
4769 goto error;
4770 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4771 if (status < 0)
4772 goto error;
4773 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4774 if (status < 0)
4775 goto error;
4776 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
4777 if (status < 0)
4778 goto error;
4779 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
4780 if (status < 0)
4781 goto error;
4782 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4783 if (status < 0)
4784 goto error;
4785 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4786 if (status < 0)
4787 goto error;
4788 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
4789 if (status < 0)
4790 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004791
4792
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004793 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004794
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004795 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 100);
4796 if (status < 0)
4797 goto error;
4798 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
4799 if (status < 0)
4800 goto error;
4801 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4802 if (status < 0)
4803 goto error;
4804 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 110);
4805 if (status < 0)
4806 goto error;
4807 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 200);
4808 if (status < 0)
4809 goto error;
4810 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 95);
4811 if (status < 0)
4812 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004813
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004814 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4815 if (status < 0)
4816 goto error;
4817 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4818 if (status < 0)
4819 goto error;
4820 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 15);
4821 if (status < 0)
4822 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004823
4824
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004825 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004826
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004827 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
4828 if (status < 0)
4829 goto error;
4830 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 141);
4831 if (status < 0)
4832 goto error;
4833 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 7);
4834 if (status < 0)
4835 goto error;
4836 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 0);
4837 if (status < 0)
4838 goto error;
4839 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -15);
4840 if (status < 0)
4841 goto error;
4842 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -45);
4843 if (status < 0)
4844 goto error;
4845 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -80);
4846error:
4847 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004848 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004849
Oliver Endrissebc7de22011-07-03 13:49:44 -03004850 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004851}
4852
4853/*============================================================================*/
4854
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05004855/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004856* \brief QAM128 specific setup
4857* \param demod: instance of demod.
4858* \return DRXStatus_t.
4859*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004860static int set_qam128(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004861{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004862 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004863
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004864 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004865 /* QAM Equalizer Setup */
4866 /* Equalizer */
4867 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6564);
4868 if (status < 0)
4869 goto error;
4870 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6598);
4871 if (status < 0)
4872 goto error;
4873 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6394);
4874 if (status < 0)
4875 goto error;
4876 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6409);
4877 if (status < 0)
4878 goto error;
4879 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6656);
4880 if (status < 0)
4881 goto error;
4882 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 7238);
4883 if (status < 0)
4884 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004885
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004886 /* Decision Feedback Equalizer */
4887 status = write16(state, QAM_DQ_QUAL_FUN0__A, 6);
4888 if (status < 0)
4889 goto error;
4890 status = write16(state, QAM_DQ_QUAL_FUN1__A, 6);
4891 if (status < 0)
4892 goto error;
4893 status = write16(state, QAM_DQ_QUAL_FUN2__A, 6);
4894 if (status < 0)
4895 goto error;
4896 status = write16(state, QAM_DQ_QUAL_FUN3__A, 6);
4897 if (status < 0)
4898 goto error;
4899 status = write16(state, QAM_DQ_QUAL_FUN4__A, 5);
4900 if (status < 0)
4901 goto error;
4902 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4903 if (status < 0)
4904 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004905
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004906 status = write16(state, QAM_SY_SYNC_HWM__A, 6);
4907 if (status < 0)
4908 goto error;
4909 status = write16(state, QAM_SY_SYNC_AWM__A, 5);
4910 if (status < 0)
4911 goto error;
4912 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4913 if (status < 0)
4914 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004915
4916
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004917 /* QAM Slicer Settings */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004918
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004919 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4920 DRXK_QAM_SL_SIG_POWER_QAM128);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004921 if (status < 0)
4922 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004923
4924
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004925 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004926
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004927 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4928 if (status < 0)
4929 goto error;
4930 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4931 if (status < 0)
4932 goto error;
4933 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4934 if (status < 0)
4935 goto error;
4936 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4937 if (status < 0)
4938 goto error;
4939 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4940 if (status < 0)
4941 goto error;
4942 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4943 if (status < 0)
4944 goto error;
4945 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4946 if (status < 0)
4947 goto error;
4948 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4949 if (status < 0)
4950 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004951
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004952 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4953 if (status < 0)
4954 goto error;
4955 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 40);
4956 if (status < 0)
4957 goto error;
4958 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 120);
4959 if (status < 0)
4960 goto error;
4961 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4962 if (status < 0)
4963 goto error;
4964 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 40);
4965 if (status < 0)
4966 goto error;
4967 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 60);
4968 if (status < 0)
4969 goto error;
4970 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4971 if (status < 0)
4972 goto error;
4973 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
4974 if (status < 0)
4975 goto error;
4976 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 64);
4977 if (status < 0)
4978 goto error;
4979 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4980 if (status < 0)
4981 goto error;
4982 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4983 if (status < 0)
4984 goto error;
4985 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
4986 if (status < 0)
4987 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004988
4989
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004990 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004991
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004992 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 50);
4993 if (status < 0)
4994 goto error;
4995 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
4996 if (status < 0)
4997 goto error;
4998 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4999 if (status < 0)
5000 goto error;
5001 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
5002 if (status < 0)
5003 goto error;
5004 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 140);
5005 if (status < 0)
5006 goto error;
5007 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 100);
5008 if (status < 0)
5009 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005010
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005011 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
5012 if (status < 0)
5013 goto error;
5014 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 5);
5015 if (status < 0)
5016 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005017
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005018 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
5019 if (status < 0)
5020 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005021
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005022 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005023
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005024 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
5025 if (status < 0)
5026 goto error;
5027 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 65);
5028 if (status < 0)
5029 goto error;
5030 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 5);
5031 if (status < 0)
5032 goto error;
5033 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 3);
5034 if (status < 0)
5035 goto error;
5036 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -1);
5037 if (status < 0)
5038 goto error;
5039 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -12);
5040 if (status < 0)
5041 goto error;
5042 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -23);
5043error:
5044 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005045 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005046
Oliver Endrissebc7de22011-07-03 13:49:44 -03005047 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005048}
5049
5050/*============================================================================*/
5051
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05005052/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005053* \brief QAM256 specific setup
5054* \param demod: instance of demod.
5055* \return DRXStatus_t.
5056*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005057static int set_qam256(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005058{
Oliver Endrissebc7de22011-07-03 13:49:44 -03005059 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005060
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005061 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005062 /* QAM Equalizer Setup */
5063 /* Equalizer */
5064 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 11502);
5065 if (status < 0)
5066 goto error;
5067 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12084);
5068 if (status < 0)
5069 goto error;
5070 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 12543);
5071 if (status < 0)
5072 goto error;
5073 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 12931);
5074 if (status < 0)
5075 goto error;
5076 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13629);
5077 if (status < 0)
5078 goto error;
5079 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15385);
5080 if (status < 0)
5081 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005082
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005083 /* Decision Feedback Equalizer */
5084 status = write16(state, QAM_DQ_QUAL_FUN0__A, 8);
5085 if (status < 0)
5086 goto error;
5087 status = write16(state, QAM_DQ_QUAL_FUN1__A, 8);
5088 if (status < 0)
5089 goto error;
5090 status = write16(state, QAM_DQ_QUAL_FUN2__A, 8);
5091 if (status < 0)
5092 goto error;
5093 status = write16(state, QAM_DQ_QUAL_FUN3__A, 8);
5094 if (status < 0)
5095 goto error;
5096 status = write16(state, QAM_DQ_QUAL_FUN4__A, 6);
5097 if (status < 0)
5098 goto error;
5099 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
5100 if (status < 0)
5101 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005102
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005103 status = write16(state, QAM_SY_SYNC_HWM__A, 5);
5104 if (status < 0)
5105 goto error;
5106 status = write16(state, QAM_SY_SYNC_AWM__A, 4);
5107 if (status < 0)
5108 goto error;
5109 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
5110 if (status < 0)
5111 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005112
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005113 /* QAM Slicer Settings */
Oliver Endrissebc7de22011-07-03 13:49:44 -03005114
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005115 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
5116 DRXK_QAM_SL_SIG_POWER_QAM256);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005117 if (status < 0)
5118 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005119
5120
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005121 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005122
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005123 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
5124 if (status < 0)
5125 goto error;
5126 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
5127 if (status < 0)
5128 goto error;
5129 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
5130 if (status < 0)
5131 goto error;
5132 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
5133 if (status < 0)
5134 goto error;
5135 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
5136 if (status < 0)
5137 goto error;
5138 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
5139 if (status < 0)
5140 goto error;
5141 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
5142 if (status < 0)
5143 goto error;
5144 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
5145 if (status < 0)
5146 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005147
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005148 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
5149 if (status < 0)
5150 goto error;
5151 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 50);
5152 if (status < 0)
5153 goto error;
5154 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 250);
5155 if (status < 0)
5156 goto error;
5157 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
5158 if (status < 0)
5159 goto error;
5160 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 50);
5161 if (status < 0)
5162 goto error;
5163 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 125);
5164 if (status < 0)
5165 goto error;
5166 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
5167 if (status < 0)
5168 goto error;
5169 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
5170 if (status < 0)
5171 goto error;
5172 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
5173 if (status < 0)
5174 goto error;
5175 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
5176 if (status < 0)
5177 goto error;
5178 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
5179 if (status < 0)
5180 goto error;
5181 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
5182 if (status < 0)
5183 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005184
5185
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005186 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005187
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005188 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 50);
5189 if (status < 0)
5190 goto error;
5191 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
5192 if (status < 0)
5193 goto error;
5194 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
5195 if (status < 0)
5196 goto error;
5197 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
5198 if (status < 0)
5199 goto error;
5200 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 150);
5201 if (status < 0)
5202 goto error;
5203 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 110);
5204 if (status < 0)
5205 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005206
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005207 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
5208 if (status < 0)
5209 goto error;
5210 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
5211 if (status < 0)
5212 goto error;
5213 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
5214 if (status < 0)
5215 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005216
5217
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005218 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005219
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005220 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
5221 if (status < 0)
5222 goto error;
5223 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 74);
5224 if (status < 0)
5225 goto error;
5226 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 18);
5227 if (status < 0)
5228 goto error;
5229 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 13);
5230 if (status < 0)
5231 goto error;
5232 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) 7);
5233 if (status < 0)
5234 goto error;
5235 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) 0);
5236 if (status < 0)
5237 goto error;
5238 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -8);
5239error:
5240 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005241 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005242 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005243}
5244
5245
5246/*============================================================================*/
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05005247/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005248* \brief Reset QAM block.
5249* \param demod: instance of demod.
5250* \param channel: pointer to channel data.
5251* \return DRXStatus_t.
5252*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005253static int qam_reset_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005254{
Oliver Endrissebc7de22011-07-03 13:49:44 -03005255 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005256 u16 cmd_result;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005257
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005258 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005259 /* Stop QAM comstate->m_exec */
5260 status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
5261 if (status < 0)
5262 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005263
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005264 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM
5265 | SCU_RAM_COMMAND_CMD_DEMOD_RESET,
5266 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005267error:
5268 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005269 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005270 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005271}
5272
5273/*============================================================================*/
5274
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05005275/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005276* \brief Set QAM symbolrate.
5277* \param demod: instance of demod.
5278* \param channel: pointer to channel data.
5279* \return DRXStatus_t.
5280*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005281static int qam_set_symbolrate(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005282{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005283 u32 adc_frequency = 0;
5284 u32 symb_freq = 0;
5285 u32 iqm_rc_rate = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005286 u16 ratesel = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005287 u32 lc_symb_rate = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005288 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005289
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005290 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005291 /* Select & calculate correct IQM rate */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005292 adc_frequency = (state->m_sys_clock_freq * 1000) / 3;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005293 ratesel = 0;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005294 if (state->props.symbol_rate <= 1188750)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005295 ratesel = 3;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005296 else if (state->props.symbol_rate <= 2377500)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005297 ratesel = 2;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005298 else if (state->props.symbol_rate <= 4755000)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005299 ratesel = 1;
5300 status = write16(state, IQM_FD_RATESEL__A, ratesel);
5301 if (status < 0)
5302 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005303
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005304 /*
5305 IqmRcRate = ((Fadc / (symbolrate * (4<<ratesel))) - 1) * (1<<23)
5306 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005307 symb_freq = state->props.symbol_rate * (1 << ratesel);
5308 if (symb_freq == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005309 /* Divide by zero */
5310 status = -EINVAL;
5311 goto error;
5312 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005313 iqm_rc_rate = (adc_frequency / symb_freq) * (1 << 21) +
5314 (Frac28a((adc_frequency % symb_freq), symb_freq) >> 7) -
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005315 (1 << 23);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005316 status = write32(state, IQM_RC_RATE_OFS_LO__A, iqm_rc_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005317 if (status < 0)
5318 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005319 state->m_iqm_rc_rate = iqm_rc_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005320 /*
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005321 LcSymbFreq = round (.125 * symbolrate / adc_freq * (1<<15))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005322 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005323 symb_freq = state->props.symbol_rate;
5324 if (adc_frequency == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005325 /* Divide by zero */
5326 status = -EINVAL;
5327 goto error;
5328 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005329 lc_symb_rate = (symb_freq / adc_frequency) * (1 << 12) +
5330 (Frac28a((symb_freq % adc_frequency), adc_frequency) >>
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005331 16);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005332 if (lc_symb_rate > 511)
5333 lc_symb_rate = 511;
5334 status = write16(state, QAM_LC_SYMBOL_FREQ__A, (u16) lc_symb_rate);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005335
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005336error:
5337 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005338 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005339 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005340}
5341
5342/*============================================================================*/
5343
Mauro Carvalho Chehab34eb9752017-11-27 10:10:28 -05005344/*
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005345* \brief Get QAM lock status.
5346* \param demod: instance of demod.
5347* \param channel: pointer to channel data.
5348* \return DRXStatus_t.
5349*/
5350
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005351static int get_qam_lock_status(struct drxk_state *state, u32 *p_lock_status)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005352{
5353 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005354 u16 result[2] = { 0, 0 };
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005355
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005356 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005357 *p_lock_status = NOT_LOCKED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005358 status = scu_command(state,
Oliver Endrissebc7de22011-07-03 13:49:44 -03005359 SCU_RAM_COMMAND_STANDARD_QAM |
5360 SCU_RAM_COMMAND_CMD_DEMOD_GET_LOCK, 0, NULL, 2,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005361 result);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005362 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005363 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005364
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005365 if (result[1] < SCU_RAM_QAM_LOCKED_LOCKED_DEMOD_LOCKED) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005366 /* 0x0000 NOT LOCKED */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005367 } else if (result[1] < SCU_RAM_QAM_LOCKED_LOCKED_LOCKED) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005368 /* 0x4000 DEMOD LOCKED */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005369 *p_lock_status = DEMOD_LOCK;
5370 } else if (result[1] < SCU_RAM_QAM_LOCKED_LOCKED_NEVER_LOCK) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005371 /* 0x8000 DEMOD + FEC LOCKED (system lock) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005372 *p_lock_status = MPEG_LOCK;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005373 } else {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005374 /* 0xC000 NEVER LOCKED */
5375 /* (system will never be able to lock to the signal) */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005376 /*
5377 * TODO: check this, intermediate & standard specific lock
5378 * states are not taken into account here
5379 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005380 *p_lock_status = NEVER_LOCK;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005381 }
5382 return status;
5383}
5384
5385#define QAM_MIRROR__M 0x03
5386#define QAM_MIRROR_NORMAL 0x00
5387#define QAM_MIRRORED 0x01
5388#define QAM_MIRROR_AUTO_ON 0x02
5389#define QAM_LOCKRANGE__M 0x10
5390#define QAM_LOCKRANGE_NORMAL 0x10
5391
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005392static int qam_demodulator_command(struct drxk_state *state,
5393 int number_of_parameters)
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005394{
5395 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005396 u16 cmd_result;
5397 u16 set_param_parameters[4] = { 0, 0, 0, 0 };
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005398
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005399 set_param_parameters[0] = state->m_constellation; /* modulation */
5400 set_param_parameters[1] = DRXK_QAM_I12_J17; /* interleave mode */
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005401
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005402 if (number_of_parameters == 2) {
5403 u16 set_env_parameters[1] = { 0 };
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005404
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005405 if (state->m_operation_mode == OM_QAM_ITU_C)
5406 set_env_parameters[0] = QAM_TOP_ANNEX_C;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005407 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005408 set_env_parameters[0] = QAM_TOP_ANNEX_A;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005409
5410 status = scu_command(state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005411 SCU_RAM_COMMAND_STANDARD_QAM
5412 | SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005413 1, set_env_parameters, 1, &cmd_result);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005414 if (status < 0)
5415 goto error;
5416
5417 status = scu_command(state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005418 SCU_RAM_COMMAND_STANDARD_QAM
5419 | SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005420 number_of_parameters, set_param_parameters,
5421 1, &cmd_result);
5422 } else if (number_of_parameters == 4) {
5423 if (state->m_operation_mode == OM_QAM_ITU_C)
5424 set_param_parameters[2] = QAM_TOP_ANNEX_C;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005425 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005426 set_param_parameters[2] = QAM_TOP_ANNEX_A;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005427
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005428 set_param_parameters[3] |= (QAM_MIRROR_AUTO_ON);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005429 /* Env parameters */
5430 /* check for LOCKRANGE Extented */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005431 /* set_param_parameters[3] |= QAM_LOCKRANGE_NORMAL; */
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005432
5433 status = scu_command(state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005434 SCU_RAM_COMMAND_STANDARD_QAM
5435 | SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005436 number_of_parameters, set_param_parameters,
5437 1, &cmd_result);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005438 } else {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005439 pr_warn("Unknown QAM demodulator parameter count %d\n",
5440 number_of_parameters);
Mauro Carvalho Chehab94af1b62012-10-29 07:58:59 -02005441 status = -EINVAL;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005442 }
5443
5444error:
5445 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005446 pr_warn("Warning %d on %s\n", status, __func__);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005447 return status;
5448}
5449
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005450static int set_qam(struct drxk_state *state, u16 intermediate_freqk_hz,
5451 s32 tuner_freq_offset)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005452{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005453 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005454 u16 cmd_result;
5455 int qam_demod_param_count = state->qam_demod_parameter_count;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005456
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005457 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005458 /*
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005459 * STEP 1: reset demodulator
5460 * resets FEC DI and FEC RS
5461 * resets QAM block
5462 * resets SCU variables
5463 */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005464 status = write16(state, FEC_DI_COMM_EXEC__A, FEC_DI_COMM_EXEC_STOP);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005465 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005466 goto error;
5467 status = write16(state, FEC_RS_COMM_EXEC__A, FEC_RS_COMM_EXEC_STOP);
5468 if (status < 0)
5469 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005470 status = qam_reset_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005471 if (status < 0)
5472 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005473
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005474 /*
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005475 * STEP 2: configure demodulator
5476 * -set params; resets IQM,QAM,FEC HW; initializes some
5477 * SCU variables
5478 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005479 status = qam_set_symbolrate(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005480 if (status < 0)
5481 goto error;
5482
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005483 /* Set params */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005484 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005485 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005486 state->m_constellation = DRX_CONSTELLATION_QAM256;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005487 break;
5488 case QAM_AUTO:
5489 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005490 state->m_constellation = DRX_CONSTELLATION_QAM64;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005491 break;
5492 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005493 state->m_constellation = DRX_CONSTELLATION_QAM16;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005494 break;
5495 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005496 state->m_constellation = DRX_CONSTELLATION_QAM32;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005497 break;
5498 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005499 state->m_constellation = DRX_CONSTELLATION_QAM128;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005500 break;
5501 default:
5502 status = -EINVAL;
5503 break;
5504 }
5505 if (status < 0)
5506 goto error;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005507
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005508 /* Use the 4-parameter if it's requested or we're probing for
5509 * the correct command. */
5510 if (state->qam_demod_parameter_count == 4
5511 || !state->qam_demod_parameter_count) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005512 qam_demod_param_count = 4;
5513 status = qam_demodulator_command(state, qam_demod_param_count);
Mauro Carvalho Chehab5eee2bb2011-07-10 14:33:29 -03005514 }
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005515
5516 /* Use the 2-parameter command if it was requested or if we're
5517 * probing for the correct command and the 4-parameter command
5518 * failed. */
5519 if (state->qam_demod_parameter_count == 2
5520 || (!state->qam_demod_parameter_count && status < 0)) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005521 qam_demod_param_count = 2;
5522 status = qam_demodulator_command(state, qam_demod_param_count);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005523 }
5524
5525 if (status < 0) {
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -03005526 dprintk(1, "Could not set demodulator parameters.\n");
5527 dprintk(1,
5528 "Make sure qam_demod_parameter_count (%d) is correct for your firmware (%s).\n",
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005529 state->qam_demod_parameter_count,
5530 state->microcode_name);
Mauro Carvalho Chehab5eee2bb2011-07-10 14:33:29 -03005531 goto error;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005532 } else if (!state->qam_demod_parameter_count) {
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -03005533 dprintk(1,
5534 "Auto-probing the QAM command parameters was successful - using %d parameters.\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005535 qam_demod_param_count);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005536
Mauro Carvalho Chehab7eaf7182012-07-06 14:53:51 -03005537 /*
5538 * One of our commands was successful. We don't need to
5539 * auto-probe anymore, now that we got the correct command.
5540 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005541 state->qam_demod_parameter_count = qam_demod_param_count;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005542 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005543
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005544 /*
5545 * STEP 3: enable the system in a mode where the ADC provides valid
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005546 * signal setup modulation independent registers
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005547 */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005548#if 0
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005549 status = set_frequency(channel, tuner_freq_offset));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005550 if (status < 0)
5551 goto error;
5552#endif
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005553 status = set_frequency_shifter(state, intermediate_freqk_hz,
5554 tuner_freq_offset, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005555 if (status < 0)
5556 goto error;
5557
5558 /* Setup BER measurement */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005559 status = set_qam_measurement(state, state->m_constellation,
5560 state->props.symbol_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005561 if (status < 0)
5562 goto error;
5563
5564 /* Reset default values */
5565 status = write16(state, IQM_CF_SCALE_SH__A, IQM_CF_SCALE_SH__PRE);
5566 if (status < 0)
5567 goto error;
5568 status = write16(state, QAM_SY_TIMEOUT__A, QAM_SY_TIMEOUT__PRE);
5569 if (status < 0)
5570 goto error;
5571
5572 /* Reset default LC values */
5573 status = write16(state, QAM_LC_RATE_LIMIT__A, 3);
5574 if (status < 0)
5575 goto error;
5576 status = write16(state, QAM_LC_LPF_FACTORP__A, 4);
5577 if (status < 0)
5578 goto error;
5579 status = write16(state, QAM_LC_LPF_FACTORI__A, 4);
5580 if (status < 0)
5581 goto error;
5582 status = write16(state, QAM_LC_MODE__A, 7);
5583 if (status < 0)
5584 goto error;
5585
5586 status = write16(state, QAM_LC_QUAL_TAB0__A, 1);
5587 if (status < 0)
5588 goto error;
5589 status = write16(state, QAM_LC_QUAL_TAB1__A, 1);
5590 if (status < 0)
5591 goto error;
5592 status = write16(state, QAM_LC_QUAL_TAB2__A, 1);
5593 if (status < 0)
5594 goto error;
5595 status = write16(state, QAM_LC_QUAL_TAB3__A, 1);
5596 if (status < 0)
5597 goto error;
5598 status = write16(state, QAM_LC_QUAL_TAB4__A, 2);
5599 if (status < 0)
5600 goto error;
5601 status = write16(state, QAM_LC_QUAL_TAB5__A, 2);
5602 if (status < 0)
5603 goto error;
5604 status = write16(state, QAM_LC_QUAL_TAB6__A, 2);
5605 if (status < 0)
5606 goto error;
5607 status = write16(state, QAM_LC_QUAL_TAB8__A, 2);
5608 if (status < 0)
5609 goto error;
5610 status = write16(state, QAM_LC_QUAL_TAB9__A, 2);
5611 if (status < 0)
5612 goto error;
5613 status = write16(state, QAM_LC_QUAL_TAB10__A, 2);
5614 if (status < 0)
5615 goto error;
5616 status = write16(state, QAM_LC_QUAL_TAB12__A, 2);
5617 if (status < 0)
5618 goto error;
5619 status = write16(state, QAM_LC_QUAL_TAB15__A, 3);
5620 if (status < 0)
5621 goto error;
5622 status = write16(state, QAM_LC_QUAL_TAB16__A, 3);
5623 if (status < 0)
5624 goto error;
5625 status = write16(state, QAM_LC_QUAL_TAB20__A, 4);
5626 if (status < 0)
5627 goto error;
5628 status = write16(state, QAM_LC_QUAL_TAB25__A, 4);
5629 if (status < 0)
5630 goto error;
5631
5632 /* Mirroring, QAM-block starting point not inverted */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005633 status = write16(state, QAM_SY_SP_INV__A,
5634 QAM_SY_SP_INV_SPECTRUM_INV_DIS);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005635 if (status < 0)
5636 goto error;
5637
5638 /* Halt SCU to enable safe non-atomic accesses */
5639 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
5640 if (status < 0)
5641 goto error;
5642
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005643 /* STEP 4: modulation specific setup */
5644 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005645 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005646 status = set_qam16(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005647 break;
5648 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005649 status = set_qam32(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005650 break;
5651 case QAM_AUTO:
5652 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005653 status = set_qam64(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005654 break;
5655 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005656 status = set_qam128(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005657 break;
5658 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005659 status = set_qam256(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005660 break;
5661 default:
5662 status = -EINVAL;
5663 break;
5664 }
5665 if (status < 0)
5666 goto error;
5667
5668 /* Activate SCU to enable SCU commands */
5669 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
5670 if (status < 0)
5671 goto error;
5672
5673 /* Re-configure MPEG output, requires knowledge of channel bitrate */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005674 /* extAttr->currentChannel.modulation = channel->modulation; */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005675 /* extAttr->currentChannel.symbolrate = channel->symbolrate; */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005676 status = mpegts_dto_setup(state, state->m_operation_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005677 if (status < 0)
5678 goto error;
5679
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005680 /* start processes */
5681 status = mpegts_start(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005682 if (status < 0)
5683 goto error;
5684 status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
5685 if (status < 0)
5686 goto error;
5687 status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_ACTIVE);
5688 if (status < 0)
5689 goto error;
5690 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
5691 if (status < 0)
5692 goto error;
5693
5694 /* STEP 5: start QAM demodulator (starts FEC, QAM and IQM HW) */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005695 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM
5696 | SCU_RAM_COMMAND_CMD_DEMOD_START,
5697 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005698 if (status < 0)
5699 goto error;
5700
5701 /* update global DRXK data container */
5702/*? extAttr->qamInterleaveMode = DRXK_QAM_I12_J17; */
5703
5704error:
5705 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005706 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005707 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005708}
5709
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005710static int set_qam_standard(struct drxk_state *state,
5711 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005712{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005713 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005714#ifdef DRXK_QAM_TAPS
5715#define DRXK_QAMA_TAPS_SELECT
5716#include "drxk_filters.h"
5717#undef DRXK_QAMA_TAPS_SELECT
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005718#endif
5719
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03005720 dprintk(1, "\n");
5721
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005722 /* added antenna switch */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005723 switch_antenna_to_qam(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005724
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005725 /* Ensure correct power-up mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005726 status = power_up_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005727 if (status < 0)
5728 goto error;
5729 /* Reset QAM block */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005730 status = qam_reset_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005731 if (status < 0)
5732 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005733
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005734 /* Setup IQM */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005735
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005736 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
5737 if (status < 0)
5738 goto error;
5739 status = write16(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
5740 if (status < 0)
5741 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005742
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005743 /* Upload IQM Channel Filter settings by
5744 boot loader from ROM table */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005745 switch (o_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005746 case OM_QAM_ITU_A:
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005747 status = bl_chain_cmd(state, DRXK_BL_ROM_OFFSET_TAPS_ITU_A,
5748 DRXK_BLCC_NR_ELEMENTS_TAPS,
5749 DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005750 break;
5751 case OM_QAM_ITU_C:
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005752 status = bl_direct_cmd(state, IQM_CF_TAP_RE0__A,
5753 DRXK_BL_ROM_OFFSET_TAPS_ITU_C,
5754 DRXK_BLDC_NR_ELEMENTS_TAPS,
5755 DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03005756 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005757 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005758 status = bl_direct_cmd(state,
5759 IQM_CF_TAP_IM0__A,
5760 DRXK_BL_ROM_OFFSET_TAPS_ITU_C,
5761 DRXK_BLDC_NR_ELEMENTS_TAPS,
5762 DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005763 break;
5764 default:
5765 status = -EINVAL;
5766 }
5767 if (status < 0)
5768 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005769
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005770 status = write16(state, IQM_CF_OUT_ENA__A, 1 << IQM_CF_OUT_ENA_QAM__B);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005771 if (status < 0)
5772 goto error;
5773 status = write16(state, IQM_CF_SYMMETRIC__A, 0);
5774 if (status < 0)
5775 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005776 status = write16(state, IQM_CF_MIDTAP__A,
5777 ((1 << IQM_CF_MIDTAP_RE__B) | (1 << IQM_CF_MIDTAP_IM__B)));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005778 if (status < 0)
5779 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005780
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005781 status = write16(state, IQM_RC_STRETCH__A, 21);
5782 if (status < 0)
5783 goto error;
5784 status = write16(state, IQM_AF_CLP_LEN__A, 0);
5785 if (status < 0)
5786 goto error;
5787 status = write16(state, IQM_AF_CLP_TH__A, 448);
5788 if (status < 0)
5789 goto error;
5790 status = write16(state, IQM_AF_SNS_LEN__A, 0);
5791 if (status < 0)
5792 goto error;
5793 status = write16(state, IQM_CF_POW_MEAS_LEN__A, 0);
5794 if (status < 0)
5795 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005796
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005797 status = write16(state, IQM_FS_ADJ_SEL__A, 1);
5798 if (status < 0)
5799 goto error;
5800 status = write16(state, IQM_RC_ADJ_SEL__A, 1);
5801 if (status < 0)
5802 goto error;
5803 status = write16(state, IQM_CF_ADJ_SEL__A, 1);
5804 if (status < 0)
5805 goto error;
5806 status = write16(state, IQM_AF_UPD_SEL__A, 0);
5807 if (status < 0)
5808 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005809
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005810 /* IQM Impulse Noise Processing Unit */
5811 status = write16(state, IQM_CF_CLP_VAL__A, 500);
5812 if (status < 0)
5813 goto error;
5814 status = write16(state, IQM_CF_DATATH__A, 1000);
5815 if (status < 0)
5816 goto error;
5817 status = write16(state, IQM_CF_BYPASSDET__A, 1);
5818 if (status < 0)
5819 goto error;
5820 status = write16(state, IQM_CF_DET_LCT__A, 0);
5821 if (status < 0)
5822 goto error;
5823 status = write16(state, IQM_CF_WND_LEN__A, 1);
5824 if (status < 0)
5825 goto error;
5826 status = write16(state, IQM_CF_PKDTH__A, 1);
5827 if (status < 0)
5828 goto error;
5829 status = write16(state, IQM_AF_INC_BYPASS__A, 1);
5830 if (status < 0)
5831 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005832
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005833 /* turn on IQMAF. Must be done before setAgc**() */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005834 status = set_iqm_af(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005835 if (status < 0)
5836 goto error;
5837 status = write16(state, IQM_AF_START_LOCK__A, 0x01);
5838 if (status < 0)
5839 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005840
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005841 /* IQM will not be reset from here, sync ADC and update/init AGC */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005842 status = adc_synchronization(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005843 if (status < 0)
5844 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005845
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005846 /* Set the FSM step period */
5847 status = write16(state, SCU_RAM_QAM_FSM_STEP_PERIOD__A, 2000);
5848 if (status < 0)
5849 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005850
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005851 /* Halt SCU to enable safe non-atomic accesses */
5852 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
5853 if (status < 0)
5854 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005855
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005856 /* No more resets of the IQM, current standard correctly set =>
5857 now AGCs can be configured. */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005858
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005859 status = init_agc(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005860 if (status < 0)
5861 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005862 status = set_pre_saw(state, &(state->m_qam_pre_saw_cfg));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005863 if (status < 0)
5864 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005865
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005866 /* Configure AGC's */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005867 status = set_agc_rf(state, &(state->m_qam_rf_agc_cfg), true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005868 if (status < 0)
5869 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005870 status = set_agc_if(state, &(state->m_qam_if_agc_cfg), true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005871 if (status < 0)
5872 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005873
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005874 /* Activate SCU to enable SCU commands */
5875 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
5876error:
5877 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005878 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005879 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005880}
5881
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005882static int write_gpio(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005883{
Oliver Endrissebc7de22011-07-03 13:49:44 -03005884 int status;
5885 u16 value = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005886
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005887 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005888 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005889 status = write16(state, SCU_RAM_GPIO__A,
5890 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005891 if (status < 0)
5892 goto error;
5893
5894 /* Write magic word to enable pdr reg write */
5895 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
5896 if (status < 0)
5897 goto error;
5898
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005899 if (state->m_has_sawsw) {
5900 if (state->uio_mask & 0x0001) { /* UIO-1 */
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005901 /* write to io pad configuration register - output mode */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005902 status = write16(state, SIO_PDR_SMA_TX_CFG__A,
5903 state->m_gpio_cfg);
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005904 if (status < 0)
5905 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005906
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005907 /* use corresponding bit in io data output registar */
5908 status = read16(state, SIO_PDR_UIO_OUT_LO__A, &value);
5909 if (status < 0)
5910 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005911 if ((state->m_gpio & 0x0001) == 0)
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005912 value &= 0x7FFF; /* write zero to 15th bit - 1st UIO */
5913 else
5914 value |= 0x8000; /* write one to 15th bit - 1st UIO */
5915 /* write back to io data output register */
5916 status = write16(state, SIO_PDR_UIO_OUT_LO__A, value);
5917 if (status < 0)
5918 goto error;
5919 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005920 if (state->uio_mask & 0x0002) { /* UIO-2 */
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005921 /* write to io pad configuration register - output mode */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005922 status = write16(state, SIO_PDR_SMA_RX_CFG__A,
5923 state->m_gpio_cfg);
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005924 if (status < 0)
5925 goto error;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005926
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005927 /* use corresponding bit in io data output registar */
5928 status = read16(state, SIO_PDR_UIO_OUT_LO__A, &value);
5929 if (status < 0)
5930 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005931 if ((state->m_gpio & 0x0002) == 0)
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005932 value &= 0xBFFF; /* write zero to 14th bit - 2st UIO */
5933 else
5934 value |= 0x4000; /* write one to 14th bit - 2st UIO */
5935 /* write back to io data output register */
5936 status = write16(state, SIO_PDR_UIO_OUT_LO__A, value);
5937 if (status < 0)
5938 goto error;
5939 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005940 if (state->uio_mask & 0x0004) { /* UIO-3 */
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005941 /* write to io pad configuration register - output mode */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005942 status = write16(state, SIO_PDR_GPIO_CFG__A,
5943 state->m_gpio_cfg);
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005944 if (status < 0)
5945 goto error;
5946
5947 /* use corresponding bit in io data output registar */
5948 status = read16(state, SIO_PDR_UIO_OUT_LO__A, &value);
5949 if (status < 0)
5950 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005951 if ((state->m_gpio & 0x0004) == 0)
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005952 value &= 0xFFFB; /* write zero to 2nd bit - 3rd UIO */
5953 else
5954 value |= 0x0004; /* write one to 2nd bit - 3rd UIO */
5955 /* write back to io data output register */
5956 status = write16(state, SIO_PDR_UIO_OUT_LO__A, value);
5957 if (status < 0)
5958 goto error;
5959 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005960 }
5961 /* Write magic word to disable pdr reg write */
5962 status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
5963error:
5964 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005965 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005966 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005967}
5968
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005969static int switch_antenna_to_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005970{
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -03005971 int status = 0;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005972 bool gpio_state;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005973
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005974 dprintk(1, "\n");
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -03005975
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005976 if (!state->antenna_gpio)
5977 return 0;
5978
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005979 gpio_state = state->m_gpio & state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005980
5981 if (state->antenna_dvbt ^ gpio_state) {
5982 /* Antenna is on DVB-T mode. Switch */
5983 if (state->antenna_dvbt)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005984 state->m_gpio &= ~state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005985 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005986 state->m_gpio |= state->antenna_gpio;
5987 status = write_gpio(state);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005988 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005989 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005990 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005991 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005992}
5993
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005994static int switch_antenna_to_dvbt(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005995{
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -03005996 int status = 0;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005997 bool gpio_state;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005998
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005999 dprintk(1, "\n");
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006000
6001 if (!state->antenna_gpio)
6002 return 0;
6003
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006004 gpio_state = state->m_gpio & state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006005
6006 if (!(state->antenna_dvbt ^ gpio_state)) {
6007 /* Antenna is on DVB-C mode. Switch */
6008 if (state->antenna_dvbt)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006009 state->m_gpio |= state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006010 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006011 state->m_gpio &= ~state->antenna_gpio;
6012 status = write_gpio(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006013 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006014 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006015 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006016 return status;
6017}
6018
6019
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006020static int power_down_device(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006021{
6022 /* Power down to requested mode */
6023 /* Backup some register settings */
6024 /* Set pins with possible pull-ups connected to them in input mode */
6025 /* Analog power down */
6026 /* ADC power down */
6027 /* Power down device */
6028 int status;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006029
6030 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006031 if (state->m_b_p_down_open_bridge) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006032 /* Open I2C bridge before power down of DRXK */
6033 status = ConfigureI2CBridge(state, true);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03006034 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006035 goto error;
6036 }
6037 /* driver 0.9.0 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006038 status = dvbt_enable_ofdm_token_ring(state, false);
Oliver Endrissebc7de22011-07-03 13:49:44 -03006039 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006040 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006041
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006042 status = write16(state, SIO_CC_PWD_MODE__A,
6043 SIO_CC_PWD_MODE_LEVEL_CLOCK);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006044 if (status < 0)
6045 goto error;
6046 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
6047 if (status < 0)
6048 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006049 state->m_hi_cfg_ctrl |= SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
6050 status = hi_cfg_command(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006051error:
6052 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006053 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006054
6055 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006056}
6057
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006058static int init_drxk(struct drxk_state *state)
6059{
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006060 int status = 0, n = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006061 enum drx_power_mode power_mode = DRXK_POWER_DOWN_OFDM;
6062 u16 driver_version;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006063
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006064 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006065 if ((state->m_drxk_state == DRXK_UNINITIALIZED)) {
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006066 drxk_i2c_lock(state);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006067 status = power_up_device(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006068 if (status < 0)
6069 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006070 status = drxx_open(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006071 if (status < 0)
6072 goto error;
6073 /* Soft reset of OFDM-, sys- and osc-clockdomain */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006074 status = write16(state, SIO_CC_SOFT_RST__A,
6075 SIO_CC_SOFT_RST_OFDM__M
6076 | SIO_CC_SOFT_RST_SYS__M
6077 | SIO_CC_SOFT_RST_OSC__M);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006078 if (status < 0)
6079 goto error;
6080 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
6081 if (status < 0)
6082 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006083 /*
6084 * TODO is this needed? If yes, how much delay in
6085 * worst case scenario
6086 */
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03006087 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006088 state->m_drxk_a3_patch_code = true;
6089 status = get_device_capabilities(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006090 if (status < 0)
6091 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006092
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006093 /* Bridge delay, uses oscilator clock */
6094 /* Delay = (delay (nano seconds) * oscclk (kHz))/ 1000 */
6095 /* SDA brdige delay */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006096 state->m_hi_cfg_bridge_delay =
6097 (u16) ((state->m_osc_clock_freq / 1000) *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006098 HI_I2C_BRIDGE_DELAY) / 1000;
6099 /* Clipping */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006100 if (state->m_hi_cfg_bridge_delay >
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006101 SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006102 state->m_hi_cfg_bridge_delay =
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006103 SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M;
6104 }
6105 /* SCL bridge delay, same as SDA for now */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006106 state->m_hi_cfg_bridge_delay +=
6107 state->m_hi_cfg_bridge_delay <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006108 SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__B;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006109
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006110 status = init_hi(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006111 if (status < 0)
6112 goto error;
6113 /* disable various processes */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006114#if NOA1ROM
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006115 if (!(state->m_DRXK_A1_ROM_CODE)
6116 && !(state->m_DRXK_A2_ROM_CODE))
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006117#endif
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006118 {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006119 status = write16(state, SCU_RAM_GPIO__A,
6120 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006121 if (status < 0)
6122 goto error;
6123 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006124
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006125 /* disable MPEG port */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006126 status = mpegts_disable(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006127 if (status < 0)
6128 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006129
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006130 /* Stop AUD and SCU */
6131 status = write16(state, AUD_COMM_EXEC__A, AUD_COMM_EXEC_STOP);
6132 if (status < 0)
6133 goto error;
6134 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_STOP);
6135 if (status < 0)
6136 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006137
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006138 /* enable token-ring bus through OFDM block for possible ucode upload */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006139 status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A,
6140 SIO_OFDM_SH_OFDM_RING_ENABLE_ON);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006141 if (status < 0)
6142 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006143
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006144 /* include boot loader section */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006145 status = write16(state, SIO_BL_COMM_EXEC__A,
6146 SIO_BL_COMM_EXEC_ACTIVE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006147 if (status < 0)
6148 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006149 status = bl_chain_cmd(state, 0, 6, 100);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006150 if (status < 0)
6151 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006152
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006153 if (state->fw) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006154 status = download_microcode(state, state->fw->data,
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006155 state->fw->size);
6156 if (status < 0)
6157 goto error;
6158 }
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -03006159
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006160 /* disable token-ring bus through OFDM block for possible ucode upload */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006161 status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A,
6162 SIO_OFDM_SH_OFDM_RING_ENABLE_OFF);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006163 if (status < 0)
6164 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006165
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006166 /* Run SCU for a little while to initialize microcode version numbers */
6167 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
6168 if (status < 0)
6169 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006170 status = drxx_open(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006171 if (status < 0)
6172 goto error;
6173 /* added for test */
6174 msleep(30);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006175
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006176 power_mode = DRXK_POWER_DOWN_OFDM;
6177 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006178 if (status < 0)
6179 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006180
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006181 /* Stamp driver version number in SCU data RAM in BCD code
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03006182 Done to enable field application engineers to retrieve drxdriver version
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006183 via I2C from SCU RAM.
6184 Not using SCU command interface for SCU register access since no
6185 microcode may be present.
6186 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006187 driver_version =
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006188 (((DRXK_VERSION_MAJOR / 100) % 10) << 12) +
6189 (((DRXK_VERSION_MAJOR / 10) % 10) << 8) +
6190 ((DRXK_VERSION_MAJOR % 10) << 4) +
6191 (DRXK_VERSION_MINOR % 10);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006192 status = write16(state, SCU_RAM_DRIVER_VER_HI__A,
6193 driver_version);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006194 if (status < 0)
6195 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006196 driver_version =
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006197 (((DRXK_VERSION_PATCH / 1000) % 10) << 12) +
6198 (((DRXK_VERSION_PATCH / 100) % 10) << 8) +
6199 (((DRXK_VERSION_PATCH / 10) % 10) << 4) +
6200 (DRXK_VERSION_PATCH % 10);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006201 status = write16(state, SCU_RAM_DRIVER_VER_LO__A,
6202 driver_version);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006203 if (status < 0)
6204 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006205
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006206 pr_info("DRXK driver version %d.%d.%d\n",
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006207 DRXK_VERSION_MAJOR, DRXK_VERSION_MINOR,
6208 DRXK_VERSION_PATCH);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006209
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006210 /*
6211 * Dirty fix of default values for ROM/PATCH microcode
6212 * Dirty because this fix makes it impossible to setup
6213 * suitable values before calling DRX_Open. This solution
6214 * requires changes to RF AGC speed to be done via the CTRL
6215 * function after calling DRX_Open
6216 */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006217
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006218 /* m_dvbt_rf_agc_cfg.speed = 3; */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006219
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006220 /* Reset driver debug flags to 0 */
6221 status = write16(state, SCU_RAM_DRIVER_DEBUG__A, 0);
6222 if (status < 0)
6223 goto error;
6224 /* driver 0.9.0 */
6225 /* Setup FEC OC:
6226 NOTE: No more full FEC resets allowed afterwards!! */
6227 status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_STOP);
6228 if (status < 0)
6229 goto error;
6230 /* MPEGTS functions are still the same */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006231 status = mpegts_dto_init(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006232 if (status < 0)
6233 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006234 status = mpegts_stop(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006235 if (status < 0)
6236 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006237 status = mpegts_configure_polarity(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006238 if (status < 0)
6239 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006240 status = mpegts_configure_pins(state, state->m_enable_mpeg_output);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006241 if (status < 0)
6242 goto error;
6243 /* added: configure GPIO */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006244 status = write_gpio(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006245 if (status < 0)
6246 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006247
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006248 state->m_drxk_state = DRXK_STOPPED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006249
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006250 if (state->m_b_power_down) {
6251 status = power_down_device(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006252 if (status < 0)
6253 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006254 state->m_drxk_state = DRXK_POWERED_DOWN;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006255 } else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006256 state->m_drxk_state = DRXK_STOPPED;
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006257
6258 /* Initialize the supported delivery systems */
6259 n = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006260 if (state->m_has_dvbc) {
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006261 state->frontend.ops.delsys[n++] = SYS_DVBC_ANNEX_A;
6262 state->frontend.ops.delsys[n++] = SYS_DVBC_ANNEX_C;
6263 strlcat(state->frontend.ops.info.name, " DVB-C",
6264 sizeof(state->frontend.ops.info.name));
6265 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006266 if (state->m_has_dvbt) {
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006267 state->frontend.ops.delsys[n++] = SYS_DVBT;
6268 strlcat(state->frontend.ops.info.name, " DVB-T",
6269 sizeof(state->frontend.ops.info.name));
6270 }
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006271 drxk_i2c_unlock(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006272 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006273error:
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006274 if (status < 0) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006275 state->m_drxk_state = DRXK_NO_DEV;
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006276 drxk_i2c_unlock(state);
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006277 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006278 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006279
Mauro Carvalho Chehabe716ada2011-07-21 19:35:04 -03006280 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006281}
6282
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006283static void load_firmware_cb(const struct firmware *fw,
6284 void *context)
6285{
6286 struct drxk_state *state = context;
6287
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006288 dprintk(1, ": %s\n", fw ? "firmware loaded" : "firmware not loaded");
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006289 if (!fw) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006290 pr_err("Could not load firmware file %s.\n",
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006291 state->microcode_name);
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006292 pr_info("Copy %s to your hotplug directory!\n",
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006293 state->microcode_name);
6294 state->microcode_name = NULL;
6295
6296 /*
6297 * As firmware is now load asynchronous, it is not possible
6298 * anymore to fail at frontend attach. We might silently
6299 * return here, and hope that the driver won't crash.
6300 * We might also change all DVB callbacks to return -ENODEV
6301 * if the device is not initialized.
6302 * As the DRX-K devices have their own internal firmware,
6303 * let's just hope that it will match a firmware revision
6304 * compatible with this driver and proceed.
6305 */
6306 }
6307 state->fw = fw;
6308
6309 init_drxk(state);
6310}
6311
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006312static void drxk_release(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006313{
Oliver Endrissebc7de22011-07-03 13:49:44 -03006314 struct drxk_state *state = fe->demodulator_priv;
6315
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006316 dprintk(1, "\n");
Markus Elfring9bc2dd72014-11-19 18:27:24 -03006317 release_firmware(state->fw);
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006318
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006319 kfree(state);
6320}
6321
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006322static int drxk_sleep(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006323{
Oliver Endrissebc7de22011-07-03 13:49:44 -03006324 struct drxk_state *state = fe->demodulator_priv;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006325
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006326 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006327
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006328 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006329 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006330 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006331 return 0;
6332
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006333 shut_down(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006334 return 0;
6335}
6336
Oliver Endrissebc7de22011-07-03 13:49:44 -03006337static int drxk_gate_ctrl(struct dvb_frontend *fe, int enable)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006338{
6339 struct drxk_state *state = fe->demodulator_priv;
6340
Martin Blumenstingl257ee972012-07-04 17:38:23 -03006341 dprintk(1, ": %s\n", enable ? "enable" : "disable");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006342
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006343 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006344 return -ENODEV;
6345
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006346 return ConfigureI2CBridge(state, enable ? true : false);
6347}
6348
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006349static int drxk_set_parameters(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006350{
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006351 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006352 u32 delsys = p->delivery_system, old_delsys;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006353 struct drxk_state *state = fe->demodulator_priv;
6354 u32 IF;
6355
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006356 dprintk(1, "\n");
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006357
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006358 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006359 return -ENODEV;
6360
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006361 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006362 return -EAGAIN;
6363
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006364 if (!fe->ops.tuner_ops.get_if_frequency) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006365 pr_err("Error: get_if_frequency() not defined at tuner. Can't work without it!\n");
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006366 return -EINVAL;
6367 }
6368
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006369 if (fe->ops.i2c_gate_ctrl)
6370 fe->ops.i2c_gate_ctrl(fe, 1);
6371 if (fe->ops.tuner_ops.set_params)
Mauro Carvalho Chehab14d24d12011-12-24 12:24:33 -03006372 fe->ops.tuner_ops.set_params(fe);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006373 if (fe->ops.i2c_gate_ctrl)
6374 fe->ops.i2c_gate_ctrl(fe, 0);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006375
6376 old_delsys = state->props.delivery_system;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006377 state->props = *p;
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006378
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006379 if (old_delsys != delsys) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006380 shut_down(state);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006381 switch (delsys) {
6382 case SYS_DVBC_ANNEX_A:
6383 case SYS_DVBC_ANNEX_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006384 if (!state->m_has_dvbc)
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006385 return -EINVAL;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006386 state->m_itut_annex_c = (delsys == SYS_DVBC_ANNEX_C) ?
6387 true : false;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006388 if (state->m_itut_annex_c)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006389 setoperation_mode(state, OM_QAM_ITU_C);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006390 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006391 setoperation_mode(state, OM_QAM_ITU_A);
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006392 break;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006393 case SYS_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006394 if (!state->m_has_dvbt)
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006395 return -EINVAL;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006396 setoperation_mode(state, OM_DVBT);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006397 break;
6398 default:
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006399 return -EINVAL;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006400 }
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006401 }
6402
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006403 fe->ops.tuner_ops.get_if_frequency(fe, &IF);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006404 start(state, 0, IF);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006405
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03006406 /* After set_frontend, stats aren't available */
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006407 p->strength.stat[0].scale = FE_SCALE_RELATIVE;
6408 p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6409 p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6410 p->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6411 p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6412 p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6413 p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6414 p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6415
Mauro Carvalho Chehabe0e6eca2011-07-04 08:27:47 -03006416 /* printk(KERN_DEBUG "drxk: %s IF=%d done\n", __func__, IF); */
Oliver Endrissebc7de22011-07-03 13:49:44 -03006417
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006418 return 0;
6419}
6420
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006421static int get_strength(struct drxk_state *state, u64 *strength)
6422{
6423 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006424 struct s_cfg_agc rf_agc, if_agc;
6425 u32 total_gain = 0;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006426 u32 atten = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006427 u32 agc_range = 0;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006428 u16 scu_lvl = 0;
6429 u16 scu_coc = 0;
6430 /* FIXME: those are part of the tuner presets */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006431 u16 tuner_rf_gain = 50; /* Default value on az6007 driver */
6432 u16 tuner_if_gain = 40; /* Default value on az6007 driver */
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006433
6434 *strength = 0;
6435
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006436 if (is_dvbt(state)) {
6437 rf_agc = state->m_dvbt_rf_agc_cfg;
6438 if_agc = state->m_dvbt_if_agc_cfg;
6439 } else if (is_qam(state)) {
6440 rf_agc = state->m_qam_rf_agc_cfg;
6441 if_agc = state->m_qam_if_agc_cfg;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006442 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006443 rf_agc = state->m_atv_rf_agc_cfg;
6444 if_agc = state->m_atv_if_agc_cfg;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006445 }
6446
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006447 if (rf_agc.ctrl_mode == DRXK_AGC_CTRL_AUTO) {
6448 /* SCU output_level */
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006449 status = read16(state, SCU_RAM_AGC_RF_IACCU_HI__A, &scu_lvl);
6450 if (status < 0)
6451 return status;
6452
6453 /* SCU c.o.c. */
Christophe JAILLETd259a5e2016-08-10 02:54:41 -03006454 status = read16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, &scu_coc);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006455 if (status < 0)
6456 return status;
6457
6458 if (((u32) scu_lvl + (u32) scu_coc) < 0xffff)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006459 rf_agc.output_level = scu_lvl + scu_coc;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006460 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006461 rf_agc.output_level = 0xffff;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006462
6463 /* Take RF gain into account */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006464 total_gain += tuner_rf_gain;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006465
6466 /* clip output value */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006467 if (rf_agc.output_level < rf_agc.min_output_level)
6468 rf_agc.output_level = rf_agc.min_output_level;
6469 if (rf_agc.output_level > rf_agc.max_output_level)
6470 rf_agc.output_level = rf_agc.max_output_level;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006471
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006472 agc_range = (u32) (rf_agc.max_output_level - rf_agc.min_output_level);
6473 if (agc_range > 0) {
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006474 atten += 100UL *
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006475 ((u32)(tuner_rf_gain)) *
6476 ((u32)(rf_agc.output_level - rf_agc.min_output_level))
6477 / agc_range;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006478 }
6479 }
6480
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006481 if (if_agc.ctrl_mode == DRXK_AGC_CTRL_AUTO) {
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006482 status = read16(state, SCU_RAM_AGC_IF_IACCU_HI__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006483 &if_agc.output_level);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006484 if (status < 0)
6485 return status;
6486
6487 status = read16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006488 &if_agc.top);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006489 if (status < 0)
6490 return status;
6491
6492 /* Take IF gain into account */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006493 total_gain += (u32) tuner_if_gain;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006494
6495 /* clip output value */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006496 if (if_agc.output_level < if_agc.min_output_level)
6497 if_agc.output_level = if_agc.min_output_level;
6498 if (if_agc.output_level > if_agc.max_output_level)
6499 if_agc.output_level = if_agc.max_output_level;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006500
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006501 agc_range = (u32)(if_agc.max_output_level - if_agc.min_output_level);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006502 if (agc_range > 0) {
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006503 atten += 100UL *
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006504 ((u32)(tuner_if_gain)) *
6505 ((u32)(if_agc.output_level - if_agc.min_output_level))
6506 / agc_range;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006507 }
6508 }
6509
6510 /*
6511 * Convert to 0..65535 scale.
6512 * If it can't be measured (AGC is disabled), just show 100%.
6513 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006514 if (total_gain > 0)
6515 *strength = (65535UL * atten / total_gain / 100);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006516 else
6517 *strength = 65535;
6518
6519 return 0;
6520}
6521
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006522static int drxk_get_stats(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006523{
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006524 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006525 struct drxk_state *state = fe->demodulator_priv;
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006526 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006527 u32 stat;
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006528 u16 reg16;
6529 u32 post_bit_count;
6530 u32 post_bit_err_count;
6531 u32 post_bit_error_scale;
6532 u32 pre_bit_err_count;
6533 u32 pre_bit_count;
6534 u32 pkt_count;
6535 u32 pkt_error_count;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006536 s32 cnr;
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006537
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006538 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006539 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006540 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006541 return -EAGAIN;
6542
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006543 /* get status */
6544 state->fe_status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006545 get_lock_status(state, &stat);
Oliver Endrissebc7de22011-07-03 13:49:44 -03006546 if (stat == MPEG_LOCK)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006547 state->fe_status |= 0x1f;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006548 if (stat == FEC_LOCK)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006549 state->fe_status |= 0x0f;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006550 if (stat == DEMOD_LOCK)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006551 state->fe_status |= 0x07;
6552
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006553 /*
6554 * Estimate signal strength from AGC
6555 */
6556 get_strength(state, &c->strength.stat[0].uvalue);
6557 c->strength.stat[0].scale = FE_SCALE_RELATIVE;
6558
6559
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006560 if (stat >= DEMOD_LOCK) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006561 get_signal_to_noise(state, &cnr);
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006562 c->cnr.stat[0].svalue = cnr * 100;
6563 c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
6564 } else {
6565 c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6566 }
6567
6568 if (stat < FEC_LOCK) {
6569 c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6570 c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6571 c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6572 c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6573 c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6574 c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6575 return 0;
6576 }
6577
6578 /* Get post BER */
6579
6580 /* BER measurement is valid if at least FEC lock is achieved */
6581
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006582 /*
6583 * OFDM_EC_VD_REQ_SMB_CNT__A and/or OFDM_EC_VD_REQ_BIT_CNT can be
6584 * written to set nr of symbols or bits over which to measure
6585 * EC_VD_REG_ERR_BIT_CNT__A . See CtrlSetCfg().
6586 */
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006587
6588 /* Read registers for post/preViterbi BER calculation */
6589 status = read16(state, OFDM_EC_VD_ERR_BIT_CNT__A, &reg16);
6590 if (status < 0)
6591 goto error;
6592 pre_bit_err_count = reg16;
6593
6594 status = read16(state, OFDM_EC_VD_IN_BIT_CNT__A , &reg16);
6595 if (status < 0)
6596 goto error;
6597 pre_bit_count = reg16;
6598
6599 /* Number of bit-errors */
6600 status = read16(state, FEC_RS_NR_BIT_ERRORS__A, &reg16);
6601 if (status < 0)
6602 goto error;
6603 post_bit_err_count = reg16;
6604
6605 status = read16(state, FEC_RS_MEASUREMENT_PRESCALE__A, &reg16);
6606 if (status < 0)
6607 goto error;
6608 post_bit_error_scale = reg16;
6609
6610 status = read16(state, FEC_RS_MEASUREMENT_PERIOD__A, &reg16);
6611 if (status < 0)
6612 goto error;
6613 pkt_count = reg16;
6614
6615 status = read16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, &reg16);
6616 if (status < 0)
6617 goto error;
6618 pkt_error_count = reg16;
6619 write16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, 0);
6620
6621 post_bit_err_count *= post_bit_error_scale;
6622
6623 post_bit_count = pkt_count * 204 * 8;
6624
6625 /* Store the results */
6626 c->block_error.stat[0].scale = FE_SCALE_COUNTER;
6627 c->block_error.stat[0].uvalue += pkt_error_count;
6628 c->block_count.stat[0].scale = FE_SCALE_COUNTER;
6629 c->block_count.stat[0].uvalue += pkt_count;
6630
6631 c->pre_bit_error.stat[0].scale = FE_SCALE_COUNTER;
6632 c->pre_bit_error.stat[0].uvalue += pre_bit_err_count;
6633 c->pre_bit_count.stat[0].scale = FE_SCALE_COUNTER;
6634 c->pre_bit_count.stat[0].uvalue += pre_bit_count;
6635
6636 c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
6637 c->post_bit_error.stat[0].uvalue += post_bit_err_count;
6638 c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
6639 c->post_bit_count.stat[0].uvalue += post_bit_count;
6640
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006641error:
6642 return status;
6643}
6644
6645
Mauro Carvalho Chehab0df289a2015-06-07 14:53:52 -03006646static int drxk_read_status(struct dvb_frontend *fe, enum fe_status *status)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006647{
6648 struct drxk_state *state = fe->demodulator_priv;
6649 int rc;
6650
6651 dprintk(1, "\n");
6652
6653 rc = drxk_get_stats(fe);
6654 if (rc < 0)
6655 return rc;
6656
6657 *status = state->fe_status;
6658
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006659 return 0;
6660}
6661
Oliver Endrissebc7de22011-07-03 13:49:44 -03006662static int drxk_read_signal_strength(struct dvb_frontend *fe,
6663 u16 *strength)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006664{
6665 struct drxk_state *state = fe->demodulator_priv;
Mauro Carvalho Chehab340e7692013-03-20 08:57:42 -03006666 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006667
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006668 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006669
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006670 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006671 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006672 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006673 return -EAGAIN;
6674
Mauro Carvalho Chehab340e7692013-03-20 08:57:42 -03006675 *strength = c->strength.stat[0].uvalue;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006676 return 0;
6677}
6678
6679static int drxk_read_snr(struct dvb_frontend *fe, u16 *snr)
6680{
6681 struct drxk_state *state = fe->demodulator_priv;
6682 s32 snr2;
6683
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006684 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006685
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006686 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006687 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006688 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006689 return -EAGAIN;
6690
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006691 get_signal_to_noise(state, &snr2);
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006692
6693 /* No negative SNR, clip to zero */
6694 if (snr2 < 0)
6695 snr2 = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006696 *snr = snr2 & 0xffff;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006697 return 0;
6698}
6699
6700static int drxk_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
6701{
6702 struct drxk_state *state = fe->demodulator_priv;
6703 u16 err;
6704
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006705 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006706
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006707 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006708 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006709 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006710 return -EAGAIN;
6711
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006712 dvbtqam_get_acc_pkt_err(state, &err);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006713 *ucblocks = (u32) err;
6714 return 0;
6715}
6716
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006717static int drxk_get_tune_settings(struct dvb_frontend *fe,
6718 struct dvb_frontend_tune_settings *sets)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006719{
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006720 struct drxk_state *state = fe->demodulator_priv;
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006721 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006722
6723 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006724
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006725 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006726 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006727 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006728 return -EAGAIN;
6729
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006730 switch (p->delivery_system) {
6731 case SYS_DVBC_ANNEX_A:
6732 case SYS_DVBC_ANNEX_C:
Jose Alberto Reguerodc66d7f2012-01-27 18:34:49 -03006733 case SYS_DVBT:
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006734 sets->min_delay_ms = 3000;
6735 sets->max_drift = 0;
6736 sets->step_size = 0;
6737 return 0;
6738 default:
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006739 return -EINVAL;
6740 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006741}
6742
Max Kellermannbd336e62016-08-09 18:32:21 -03006743static const struct dvb_frontend_ops drxk_ops = {
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006744 /* .delsys will be filled dynamically */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006745 .info = {
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006746 .name = "DRXK",
6747 .frequency_min = 47000000,
6748 .frequency_max = 865000000,
6749 /* For DVB-C */
6750 .symbol_rate_min = 870000,
6751 .symbol_rate_max = 11700000,
6752 /* For DVB-T */
6753 .frequency_stepsize = 166667,
6754
6755 .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
6756 FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO |
6757 FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
6758 FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_MUTE_TS |
6759 FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_RECOVER |
6760 FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_HIERARCHY_AUTO
6761 },
6762
6763 .release = drxk_release,
6764 .sleep = drxk_sleep,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006765 .i2c_gate_ctrl = drxk_gate_ctrl,
6766
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006767 .set_frontend = drxk_set_parameters,
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006768 .get_tune_settings = drxk_get_tune_settings,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006769
6770 .read_status = drxk_read_status,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006771 .read_signal_strength = drxk_read_signal_strength,
6772 .read_snr = drxk_read_snr,
6773 .read_ucblocks = drxk_read_ucblocks,
6774};
6775
Mauro Carvalho Chehab0fc55e82011-07-09 12:36:58 -03006776struct dvb_frontend *drxk_attach(const struct drxk_config *config,
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006777 struct i2c_adapter *i2c)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006778{
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006779 struct dtv_frontend_properties *p;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006780 struct drxk_state *state = NULL;
Mauro Carvalho Chehab0fc55e82011-07-09 12:36:58 -03006781 u8 adr = config->adr;
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006782 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006783
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006784 dprintk(1, "\n");
Oliver Endrissebc7de22011-07-03 13:49:44 -03006785 state = kzalloc(sizeof(struct drxk_state), GFP_KERNEL);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006786 if (!state)
6787 return NULL;
6788
Oliver Endrissebc7de22011-07-03 13:49:44 -03006789 state->i2c = i2c;
6790 state->demod_address = adr;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -03006791 state->single_master = config->single_master;
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -03006792 state->microcode_name = config->microcode_name;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03006793 state->qam_demod_parameter_count = config->qam_demod_parameter_count;
Mauro Carvalho Chehabf1fe1b72011-07-09 21:59:33 -03006794 state->no_i2c_bridge = config->no_i2c_bridge;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006795 state->antenna_gpio = config->antenna_gpio;
6796 state->antenna_dvbt = config->antenna_dvbt;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006797 state->m_chunk_size = config->chunk_size;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03006798 state->enable_merr_cfg = config->enable_merr_cfg;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006799
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -03006800 if (config->dynamic_clk) {
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03006801 state->m_dvbt_static_clk = false;
6802 state->m_dvbc_static_clk = false;
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -03006803 } else {
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03006804 state->m_dvbt_static_clk = true;
6805 state->m_dvbc_static_clk = true;
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -03006806 }
6807
Mauro Carvalho Chehab6fb65a62012-01-20 19:13:07 -03006808
6809 if (config->mpeg_out_clk_strength)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006810 state->m_ts_clockk_strength = config->mpeg_out_clk_strength & 0x07;
Mauro Carvalho Chehab6fb65a62012-01-20 19:13:07 -03006811 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006812 state->m_ts_clockk_strength = 0x06;
Mauro Carvalho Chehab6fb65a62012-01-20 19:13:07 -03006813
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03006814 if (config->parallel_ts)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006815 state->m_enable_parallel = true;
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03006816 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006817 state->m_enable_parallel = false;
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03006818
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006819 /* NOTE: as more UIO bits will be used, add them to the mask */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006820 state->uio_mask = config->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006821
6822 /* Default gpio to DVB-C */
6823 if (!state->antenna_dvbt && state->antenna_gpio)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006824 state->m_gpio |= state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006825 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006826 state->m_gpio &= ~state->antenna_gpio;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006827
6828 mutex_init(&state->mutex);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006829
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006830 memcpy(&state->frontend.ops, &drxk_ops, sizeof(drxk_ops));
6831 state->frontend.demodulator_priv = state;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006832
6833 init_state(state);
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006834
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006835 /* Load firmware and initialize DRX-K */
6836 if (state->microcode_name) {
Mauro Carvalho Chehab4b819722014-01-13 04:31:31 -03006837 const struct firmware *fw = NULL;
Mauro Carvalho Chehab8e307832012-10-02 16:01:15 -03006838
Mauro Carvalho Chehab4b819722014-01-13 04:31:31 -03006839 status = request_firmware(&fw, state->microcode_name,
6840 state->i2c->dev.parent);
6841 if (status < 0)
6842 fw = NULL;
6843 load_firmware_cb(fw, state);
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006844 } else if (init_drxk(state) < 0)
6845 goto error;
Mauro Carvalho Chehabcf694b12011-07-10 10:26:06 -03006846
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006847
6848 /* Initialize stats */
6849 p = &state->frontend.dtv_property_cache;
6850 p->strength.len = 1;
6851 p->cnr.len = 1;
6852 p->block_error.len = 1;
6853 p->block_count.len = 1;
6854 p->pre_bit_error.len = 1;
6855 p->pre_bit_count.len = 1;
6856 p->post_bit_error.len = 1;
6857 p->post_bit_count.len = 1;
6858
6859 p->strength.stat[0].scale = FE_SCALE_RELATIVE;
6860 p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6861 p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6862 p->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6863 p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6864 p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6865 p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6866 p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6867
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006868 pr_info("frontend initialized.\n");
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006869 return &state->frontend;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006870
6871error:
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006872 pr_err("not found\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006873 kfree(state);
6874 return NULL;
6875}
Oliver Endrissebc7de22011-07-03 13:49:44 -03006876EXPORT_SYMBOL(drxk_attach);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006877
6878MODULE_DESCRIPTION("DRX-K driver");
6879MODULE_AUTHOR("Ralph Metzler");
6880MODULE_LICENSE("GPL");