H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 1 | #ifndef _ASM_X86_MCE_H |
| 2 | #define _ASM_X86_MCE_H |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 3 | |
Jaswinder Singh Rajput | 999b697 | 2009-01-30 22:47:27 +0530 | [diff] [blame] | 4 | #include <linux/types.h> |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 5 | #include <asm/ioctls.h> |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 6 | |
| 7 | /* |
| 8 | * Machine Check support for x86 |
| 9 | */ |
| 10 | |
Thomas Gleixner | 01c6680 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 11 | #define MCG_BANKCNT_MASK 0xff /* Number of Banks */ |
Borislav Petkov | e487683 | 2009-06-20 23:27:16 -0700 | [diff] [blame] | 12 | #define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */ |
Thomas Gleixner | 01c6680 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 13 | #define MCG_EXT_P (1ULL<<9) /* Extended registers available */ |
| 14 | #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */ |
| 15 | #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */ |
| 16 | #define MCG_EXT_CNT_SHIFT 16 |
| 17 | #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT) |
Andi Kleen | ed7290d | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 18 | #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 19 | |
Ingo Molnar | 06b851d | 2009-04-08 12:31:25 +0200 | [diff] [blame] | 20 | #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ |
| 21 | #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ |
| 22 | #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 23 | |
Ingo Molnar | 06b851d | 2009-04-08 12:31:25 +0200 | [diff] [blame] | 24 | #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ |
| 25 | #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ |
| 26 | #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ |
| 27 | #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ |
| 28 | #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ |
| 29 | #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ |
| 30 | #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ |
Andi Kleen | ed7290d | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 31 | #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ |
| 32 | #define MCI_STATUS_AR (1ULL<<55) /* Action required */ |
| 33 | |
| 34 | /* MISC register defines */ |
| 35 | #define MCM_ADDR_SEGOFF 0 /* segment offset */ |
| 36 | #define MCM_ADDR_LINEAR 1 /* linear address */ |
| 37 | #define MCM_ADDR_PHYS 2 /* physical address */ |
| 38 | #define MCM_ADDR_MEM 3 /* memory address */ |
| 39 | #define MCM_ADDR_GENERIC 7 /* generic */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 40 | |
Huang Ying | 1f9a0bd | 2010-06-08 14:09:08 +0800 | [diff] [blame] | 41 | /* CTL2 register defines */ |
| 42 | #define MCI_CTL2_CMCI_EN (1ULL << 30) |
Huang Ying | 3c41758 | 2010-06-08 14:09:10 +0800 | [diff] [blame^] | 43 | #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL |
Huang Ying | 1f9a0bd | 2010-06-08 14:09:08 +0800 | [diff] [blame] | 44 | |
Huang Ying | 5b7e88e | 2009-07-31 09:41:40 +0800 | [diff] [blame] | 45 | #define MCJ_CTX_MASK 3 |
| 46 | #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK) |
| 47 | #define MCJ_CTX_RANDOM 0 /* inject context: random */ |
| 48 | #define MCJ_CTX_PROCESS 1 /* inject context: process */ |
| 49 | #define MCJ_CTX_IRQ 2 /* inject context: IRQ */ |
| 50 | #define MCJ_NMI_BROADCAST 4 /* do NMI broadcasting */ |
Huang Ying | 0dcc668 | 2009-07-31 09:41:41 +0800 | [diff] [blame] | 51 | #define MCJ_EXCEPTION 8 /* raise as exception */ |
Huang Ying | 5b7e88e | 2009-07-31 09:41:40 +0800 | [diff] [blame] | 52 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 53 | /* Fields are zero when not available */ |
| 54 | struct mce { |
| 55 | __u64 status; |
| 56 | __u64 misc; |
| 57 | __u64 addr; |
| 58 | __u64 mcgstatus; |
H. Peter Anvin | 65ea5b0 | 2008-01-30 13:30:56 +0100 | [diff] [blame] | 59 | __u64 ip; |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 60 | __u64 tsc; /* cpu time stamp counter */ |
Andi Kleen | 8ee0834 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 61 | __u64 time; /* wall time_t when error was detected */ |
| 62 | __u8 cpuvendor; /* cpu vendor as encoded in system.h */ |
Huang Ying | 5b7e88e | 2009-07-31 09:41:40 +0800 | [diff] [blame] | 63 | __u8 inject_flags; /* software inject flags */ |
| 64 | __u16 pad; |
Andi Kleen | 8ee0834 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 65 | __u32 cpuid; /* CPUID 1 EAX */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 66 | __u8 cs; /* code segment */ |
| 67 | __u8 bank; /* machine check bank */ |
Andi Kleen | d620c67 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 68 | __u8 cpu; /* cpu number; obsolete; use extcpu now */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 69 | __u8 finished; /* entry is valid */ |
Andi Kleen | d620c67 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 70 | __u32 extcpu; /* linux cpu number that detected the error */ |
Andi Kleen | 8ee0834 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 71 | __u32 socketid; /* CPU socket ID */ |
| 72 | __u32 apicid; /* CPU initial apic ID */ |
| 73 | __u64 mcgcap; /* MCGCAP MSR: machine check capabilities of CPU */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 74 | }; |
| 75 | |
| 76 | /* |
| 77 | * This structure contains all data related to the MCE log. Also |
| 78 | * carries a signature to make it easier to find from external |
| 79 | * debugging tools. Each entry is only valid when its finished flag |
| 80 | * is set. |
| 81 | */ |
| 82 | |
| 83 | #define MCE_LOG_LEN 32 |
| 84 | |
| 85 | struct mce_log { |
| 86 | char signature[12]; /* "MACHINECHECK" */ |
| 87 | unsigned len; /* = MCE_LOG_LEN */ |
| 88 | unsigned next; |
| 89 | unsigned flags; |
Andi Kleen | f6fb0ac | 2009-05-27 21:56:55 +0200 | [diff] [blame] | 90 | unsigned recordlen; /* length of struct mce */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 91 | struct mce entry[MCE_LOG_LEN]; |
| 92 | }; |
| 93 | |
| 94 | #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */ |
| 95 | |
| 96 | #define MCE_LOG_SIGNATURE "MACHINECHECK" |
| 97 | |
| 98 | #define MCE_GET_RECORD_LEN _IOR('M', 1, int) |
| 99 | #define MCE_GET_LOG_LEN _IOR('M', 2, int) |
| 100 | #define MCE_GETCLEAR_FLAGS _IOR('M', 3, int) |
| 101 | |
| 102 | /* Software defined banks */ |
| 103 | #define MCE_EXTENDED_BANK 128 |
| 104 | #define MCE_THERMAL_BANK MCE_EXTENDED_BANK + 0 |
| 105 | |
| 106 | #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1) /* MCE_AMD */ |
| 107 | #define K8_MCE_THRESHOLD_BANK_0 (MCE_THRESHOLD_BASE + 0 * 9) |
| 108 | #define K8_MCE_THRESHOLD_BANK_1 (MCE_THRESHOLD_BASE + 1 * 9) |
| 109 | #define K8_MCE_THRESHOLD_BANK_2 (MCE_THRESHOLD_BASE + 2 * 9) |
| 110 | #define K8_MCE_THRESHOLD_BANK_3 (MCE_THRESHOLD_BASE + 3 * 9) |
| 111 | #define K8_MCE_THRESHOLD_BANK_4 (MCE_THRESHOLD_BASE + 4 * 9) |
| 112 | #define K8_MCE_THRESHOLD_BANK_5 (MCE_THRESHOLD_BASE + 5 * 9) |
| 113 | #define K8_MCE_THRESHOLD_DRAM_ECC (MCE_THRESHOLD_BANK_4 + 0) |
| 114 | |
Borislav Petkov | fb25319 | 2009-10-07 13:20:38 +0200 | [diff] [blame] | 115 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 116 | #ifdef __KERNEL__ |
| 117 | |
Alan Cox | df39a2e | 2010-01-04 16:17:21 +0000 | [diff] [blame] | 118 | extern struct atomic_notifier_head x86_mce_decoder_chain; |
| 119 | |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 120 | #include <linux/percpu.h> |
| 121 | #include <linux/init.h> |
| 122 | #include <asm/atomic.h> |
| 123 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 124 | extern int mce_disabled; |
Hidetoshi Seto | c697836 | 2009-06-15 17:22:49 +0900 | [diff] [blame] | 125 | extern int mce_p5_enabled; |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 126 | |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 127 | #ifdef CONFIG_X86_MCE |
Yong Wang | a2202aa | 2009-11-10 09:38:24 +0800 | [diff] [blame] | 128 | int mcheck_init(void); |
Borislav Petkov | 5e09954 | 2009-10-16 12:31:32 +0200 | [diff] [blame] | 129 | void mcheck_cpu_init(struct cpuinfo_x86 *c); |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 130 | #else |
Yong Wang | a2202aa | 2009-11-10 09:38:24 +0800 | [diff] [blame] | 131 | static inline int mcheck_init(void) { return 0; } |
Borislav Petkov | 5e09954 | 2009-10-16 12:31:32 +0200 | [diff] [blame] | 132 | static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {} |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 133 | #endif |
| 134 | |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 135 | #ifdef CONFIG_X86_ANCIENT_MCE |
| 136 | void intel_p5_mcheck_init(struct cpuinfo_x86 *c); |
| 137 | void winchip_mcheck_init(struct cpuinfo_x86 *c); |
Hidetoshi Seto | c697836 | 2009-06-15 17:22:49 +0900 | [diff] [blame] | 138 | static inline void enable_p5_mce(void) { mce_p5_enabled = 1; } |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 139 | #else |
| 140 | static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {} |
| 141 | static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {} |
Hidetoshi Seto | c697836 | 2009-06-15 17:22:49 +0900 | [diff] [blame] | 142 | static inline void enable_p5_mce(void) {} |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 143 | #endif |
| 144 | |
Ingo Molnar | f436f8b | 2009-10-01 16:14:32 +0200 | [diff] [blame] | 145 | extern void (*x86_mce_decode_callback)(struct mce *m); |
| 146 | |
Andi Kleen | b5f2fa4 | 2009-02-12 13:43:22 +0100 | [diff] [blame] | 147 | void mce_setup(struct mce *m); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 148 | void mce_log(struct mce *m); |
Ingo Molnar | cb491fc | 2009-04-08 12:31:17 +0200 | [diff] [blame] | 149 | DECLARE_PER_CPU(struct sys_device, mce_dev); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 150 | |
Andi Kleen | 41fdff3 | 2009-02-12 13:49:30 +0100 | [diff] [blame] | 151 | /* |
Andi Kleen | 3ccdccf | 2009-07-09 00:31:45 +0200 | [diff] [blame] | 152 | * Maximum banks number. |
| 153 | * This is the limit of the current register layout on |
| 154 | * Intel CPUs. |
Andi Kleen | 41fdff3 | 2009-02-12 13:49:30 +0100 | [diff] [blame] | 155 | */ |
Andi Kleen | 3ccdccf | 2009-07-09 00:31:45 +0200 | [diff] [blame] | 156 | #define MAX_NR_BANKS 32 |
Andi Kleen | 41fdff3 | 2009-02-12 13:49:30 +0100 | [diff] [blame] | 157 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 158 | #ifdef CONFIG_X86_MCE_INTEL |
Hidetoshi Seto | 62fdac5 | 2009-06-11 16:06:07 +0900 | [diff] [blame] | 159 | extern int mce_cmci_disabled; |
| 160 | extern int mce_ignore_ce; |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 161 | void mce_intel_feature_init(struct cpuinfo_x86 *c); |
Andi Kleen | 88ccbed | 2009-02-12 13:49:36 +0100 | [diff] [blame] | 162 | void cmci_clear(void); |
| 163 | void cmci_reenable(void); |
| 164 | void cmci_rediscover(int dying); |
| 165 | void cmci_recheck(void); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 166 | #else |
| 167 | static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { } |
Andi Kleen | 88ccbed | 2009-02-12 13:49:36 +0100 | [diff] [blame] | 168 | static inline void cmci_clear(void) {} |
| 169 | static inline void cmci_reenable(void) {} |
| 170 | static inline void cmci_rediscover(int dying) {} |
| 171 | static inline void cmci_recheck(void) {} |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 172 | #endif |
| 173 | |
| 174 | #ifdef CONFIG_X86_MCE_AMD |
| 175 | void mce_amd_feature_init(struct cpuinfo_x86 *c); |
| 176 | #else |
| 177 | static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { } |
| 178 | #endif |
| 179 | |
H. Peter Anvin | 3873607 | 2009-05-28 10:05:33 -0700 | [diff] [blame] | 180 | int mce_available(struct cpuinfo_x86 *c); |
Andi Kleen | 88ccbed | 2009-02-12 13:49:36 +0100 | [diff] [blame] | 181 | |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 182 | DECLARE_PER_CPU(unsigned, mce_exception_count); |
Andi Kleen | ca84f69 | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 183 | DECLARE_PER_CPU(unsigned, mce_poll_count); |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 184 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 185 | extern atomic_t mce_entry; |
| 186 | |
Andi Kleen | ee031c3 | 2009-02-12 13:49:34 +0100 | [diff] [blame] | 187 | typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS); |
| 188 | DECLARE_PER_CPU(mce_banks_t, mce_poll_banks); |
| 189 | |
Andi Kleen | b79109c | 2009-02-12 13:43:23 +0100 | [diff] [blame] | 190 | enum mcp_flags { |
| 191 | MCP_TIMESTAMP = (1 << 0), /* log time stamp */ |
| 192 | MCP_UC = (1 << 1), /* log uncorrected errors */ |
Andi Kleen | 5679af4 | 2009-04-07 17:06:55 +0200 | [diff] [blame] | 193 | MCP_DONTLOG = (1 << 2), /* only clear, don't log */ |
Andi Kleen | b79109c | 2009-02-12 13:43:23 +0100 | [diff] [blame] | 194 | }; |
H. Peter Anvin | 3873607 | 2009-05-28 10:05:33 -0700 | [diff] [blame] | 195 | void machine_check_poll(enum mcp_flags flags, mce_banks_t *b); |
Andi Kleen | b79109c | 2009-02-12 13:43:23 +0100 | [diff] [blame] | 196 | |
Andi Kleen | 9ff36ee | 2009-05-27 21:56:58 +0200 | [diff] [blame] | 197 | int mce_notify_irq(void); |
Andi Kleen | 9b1beaf | 2009-05-27 21:56:59 +0200 | [diff] [blame] | 198 | void mce_notify_process(void); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 199 | |
Andi Kleen | ea149b3 | 2009-04-29 19:31:00 +0200 | [diff] [blame] | 200 | DECLARE_PER_CPU(struct mce, injectm); |
| 201 | extern struct file_operations mce_chrdev_ops; |
| 202 | |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 203 | /* |
| 204 | * Exception handler |
| 205 | */ |
| 206 | |
| 207 | /* Call the installed machine check handler for this CPU setup. */ |
| 208 | extern void (*machine_check_vector)(struct pt_regs *, long error_code); |
| 209 | void do_machine_check(struct pt_regs *, long); |
| 210 | |
| 211 | /* |
| 212 | * Threshold handler |
| 213 | */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 214 | |
Andi Kleen | b276268 | 2009-02-12 13:49:31 +0100 | [diff] [blame] | 215 | extern void (*mce_threshold_vector)(void); |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 216 | extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu); |
Andi Kleen | b276268 | 2009-02-12 13:49:31 +0100 | [diff] [blame] | 217 | |
Hidetoshi Seto | e8ce2c5 | 2009-06-15 17:24:40 +0900 | [diff] [blame] | 218 | /* |
| 219 | * Thermal handler |
| 220 | */ |
| 221 | |
Hidetoshi Seto | e8ce2c5 | 2009-06-15 17:24:40 +0900 | [diff] [blame] | 222 | void intel_init_thermal(struct cpuinfo_x86 *c); |
| 223 | |
Hidetoshi Seto | e8ce2c5 | 2009-06-15 17:24:40 +0900 | [diff] [blame] | 224 | void mce_log_therm_throt_event(__u64 status); |
Yong Wang | a2202aa | 2009-11-10 09:38:24 +0800 | [diff] [blame] | 225 | |
| 226 | #ifdef CONFIG_X86_THERMAL_VECTOR |
| 227 | extern void mcheck_intel_therm_init(void); |
| 228 | #else |
| 229 | static inline void mcheck_intel_therm_init(void) { } |
| 230 | #endif |
| 231 | |
Huang Ying | d334a49 | 2010-05-18 14:35:20 +0800 | [diff] [blame] | 232 | /* |
| 233 | * Used by APEI to report memory error via /dev/mcelog |
| 234 | */ |
| 235 | |
| 236 | struct cper_sec_mem_err; |
| 237 | extern void apei_mce_report_mem_error(int corrected, |
| 238 | struct cper_sec_mem_err *mem_err); |
| 239 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 240 | #endif /* __KERNEL__ */ |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 241 | #endif /* _ASM_X86_MCE_H */ |