blob: d809b038ca88a8e29276773c06d3da8663395e3d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
78 int, int, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
86 int target, int refclk, intel_clock_t *best_clock);
87static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080090
Keith Packarda4fc5ed2009-04-07 16:16:42 -070091static bool
92intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
93 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080094static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050095intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
96 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097
Chris Wilson021357a2010-09-07 20:54:59 +010098static inline u32 /* units of 100MHz */
99intel_fdi_link_freq(struct drm_device *dev)
100{
Chris Wilson8b99e682010-10-13 09:59:17 +0100101 if (IS_GEN5(dev)) {
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
104 } else
105 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100106}
107
Keith Packarde4b36692009-06-05 19:22:17 -0700108static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 .dot = { .min = 25000, .max = 350000 },
110 .vco = { .min = 930000, .max = 1400000 },
111 .n = { .min = 3, .max = 16 },
112 .m = { .min = 96, .max = 140 },
113 .m1 = { .min = 18, .max = 26 },
114 .m2 = { .min = 6, .max = 16 },
115 .p = { .min = 4, .max = 128 },
116 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700117 .p2 = { .dot_limit = 165000,
118 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800119 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700120};
121
122static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 .dot = { .min = 25000, .max = 350000 },
124 .vco = { .min = 930000, .max = 1400000 },
125 .n = { .min = 3, .max = 16 },
126 .m = { .min = 96, .max = 140 },
127 .m1 = { .min = 18, .max = 26 },
128 .m2 = { .min = 6, .max = 16 },
129 .p = { .min = 4, .max = 128 },
130 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700131 .p2 = { .dot_limit = 165000,
132 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800133 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
141 .m1 = { .min = 10, .max = 22 },
142 .m2 = { .min = 5, .max = 9 },
143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800147 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700148};
149
150static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .dot = { .min = 20000, .max = 400000 },
152 .vco = { .min = 1400000, .max = 2800000 },
153 .n = { .min = 1, .max = 6 },
154 .m = { .min = 70, .max = 120 },
155 .m1 = { .min = 10, .max = 22 },
156 .m2 = { .min = 5, .max = 9 },
157 .p = { .min = 7, .max = 98 },
158 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .p2 = { .dot_limit = 112000,
160 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800161 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700162};
163
Eric Anholt273e27c2011-03-30 13:01:10 -0700164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700166 .dot = { .min = 25000, .max = 270000 },
167 .vco = { .min = 1750000, .max = 3500000},
168 .n = { .min = 1, .max = 4 },
169 .m = { .min = 104, .max = 138 },
170 .m1 = { .min = 17, .max = 23 },
171 .m2 = { .min = 5, .max = 11 },
172 .p = { .min = 10, .max = 30 },
173 .p1 = { .min = 1, .max = 3},
174 .p2 = { .dot_limit = 270000,
175 .p2_slow = 10,
176 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800177 },
Ma Lingd4906092009-03-18 20:13:27 +0800178 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700179};
180
181static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .dot = { .min = 22000, .max = 400000 },
183 .vco = { .min = 1750000, .max = 3500000},
184 .n = { .min = 1, .max = 4 },
185 .m = { .min = 104, .max = 138 },
186 .m1 = { .min = 16, .max = 23 },
187 .m2 = { .min = 5, .max = 11 },
188 .p = { .min = 5, .max = 80 },
189 .p1 = { .min = 1, .max = 8},
190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800192 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .dot = { .min = 20000, .max = 115000 },
197 .vco = { .min = 1750000, .max = 3500000 },
198 .n = { .min = 1, .max = 3 },
199 .m = { .min = 104, .max = 138 },
200 .m1 = { .min = 17, .max = 23 },
201 .m2 = { .min = 5, .max = 11 },
202 .p = { .min = 28, .max = 112 },
203 .p1 = { .min = 2, .max = 8 },
204 .p2 = { .dot_limit = 0,
205 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800206 },
Ma Lingd4906092009-03-18 20:13:27 +0800207 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
210static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700211 .dot = { .min = 80000, .max = 224000 },
212 .vco = { .min = 1750000, .max = 3500000 },
213 .n = { .min = 1, .max = 3 },
214 .m = { .min = 104, .max = 138 },
215 .m1 = { .min = 17, .max = 23 },
216 .m2 = { .min = 5, .max = 11 },
217 .p = { .min = 14, .max = 42 },
218 .p1 = { .min = 2, .max = 6 },
219 .p2 = { .dot_limit = 0,
220 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Ma Lingd4906092009-03-18 20:13:27 +0800222 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700223};
224
225static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .dot = { .min = 161670, .max = 227000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 2 },
229 .m = { .min = 97, .max = 108 },
230 .m1 = { .min = 0x10, .max = 0x12 },
231 .m2 = { .min = 0x05, .max = 0x06 },
232 .p = { .min = 10, .max = 20 },
233 .p1 = { .min = 1, .max = 2},
234 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700235 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500239static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .dot = { .min = 20000, .max = 400000},
241 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .n = { .min = 3, .max = 6 },
244 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400246 .m1 = { .min = 0, .max = 0 },
247 .m2 = { .min = 0, .max = 254 },
248 .p = { .min = 5, .max = 80 },
249 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .p2 = { .dot_limit = 200000,
251 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800252 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500255static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400256 .dot = { .min = 20000, .max = 400000 },
257 .vco = { .min = 1700000, .max = 3500000 },
258 .n = { .min = 3, .max = 6 },
259 .m = { .min = 2, .max = 256 },
260 .m1 = { .min = 0, .max = 0 },
261 .m2 = { .min = 0, .max = 254 },
262 .p = { .min = 7, .max = 112 },
263 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .p2 = { .dot_limit = 112000,
265 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800266 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Eric Anholt273e27c2011-03-30 13:01:10 -0700269/* Ironlake / Sandybridge
270 *
271 * We calculate clock using (register_value + 2) for N/M1/M2, so here
272 * the range value for them is (actual_value - 2).
273 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 .dot = { .min = 25000, .max = 350000 },
276 .vco = { .min = 1760000, .max = 3510000 },
277 .n = { .min = 1, .max = 5 },
278 .m = { .min = 79, .max = 127 },
279 .m1 = { .min = 12, .max = 22 },
280 .m2 = { .min = 5, .max = 9 },
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
283 .p2 = { .dot_limit = 225000,
284 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800285 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800288static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .dot = { .min = 25000, .max = 350000 },
290 .vco = { .min = 1760000, .max = 3510000 },
291 .n = { .min = 1, .max = 3 },
292 .m = { .min = 79, .max = 118 },
293 .m1 = { .min = 12, .max = 22 },
294 .m2 = { .min = 5, .max = 9 },
295 .p = { .min = 28, .max = 112 },
296 .p1 = { .min = 2, .max = 8 },
297 .p2 = { .dot_limit = 225000,
298 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800299 .find_pll = intel_g4x_find_best_PLL,
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 56 },
310 .p1 = { .min = 2, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313 .find_pll = intel_g4x_find_best_PLL,
314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 2 },
321 .m = { .min = 79, .max = 126 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328 .find_pll = intel_g4x_find_best_PLL,
329};
330
331static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 25000, .max = 350000 },
333 .vco = { .min = 1760000, .max = 3510000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 79, .max = 126 },
336 .m1 = { .min = 12, .max = 22 },
337 .m2 = { .min = 5, .max = 9 },
338 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400339 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .p2 = { .dot_limit = 225000,
341 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800342 .find_pll = intel_g4x_find_best_PLL,
343};
344
345static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .dot = { .min = 25000, .max = 350000 },
347 .vco = { .min = 1760000, .max = 3510000},
348 .n = { .min = 1, .max = 2 },
349 .m = { .min = 81, .max = 90 },
350 .m1 = { .min = 12, .max = 22 },
351 .m2 = { .min = 5, .max = 9 },
352 .p = { .min = 10, .max = 20 },
353 .p1 = { .min = 1, .max = 2},
354 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400356 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800357};
358
Chris Wilson1b894b52010-12-14 20:04:54 +0000359static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
360 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800361{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 struct drm_device *dev = crtc->dev;
363 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800364 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365
366 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
368 LVDS_CLKB_POWER_UP) {
369 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000370 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 limit = &intel_limits_ironlake_dual_lvds_100m;
372 else
373 limit = &intel_limits_ironlake_dual_lvds;
374 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000375 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800376 limit = &intel_limits_ironlake_single_lvds_100m;
377 else
378 limit = &intel_limits_ironlake_single_lvds;
379 }
380 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800381 HAS_eDP)
382 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800383 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800385
386 return limit;
387}
388
Ma Ling044c7c42009-03-18 20:13:23 +0800389static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
390{
391 struct drm_device *dev = crtc->dev;
392 struct drm_i915_private *dev_priv = dev->dev_private;
393 const intel_limit_t *limit;
394
395 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
396 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
397 LVDS_CLKB_POWER_UP)
398 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700399 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800400 else
401 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700402 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800403 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
404 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700405 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800406 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400408 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800412
413 return limit;
414}
415
Chris Wilson1b894b52010-12-14 20:04:54 +0000416static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800417{
418 struct drm_device *dev = crtc->dev;
419 const intel_limit_t *limit;
420
Eric Anholtbad720f2009-10-22 16:11:14 -0700421 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000422 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800424 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500425 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800426 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500427 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800428 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100430 } else if (!IS_GEN2(dev)) {
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
432 limit = &intel_limits_i9xx_lvds;
433 else
434 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800435 } else {
436 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700437 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 else
Keith Packarde4b36692009-06-05 19:22:17 -0700439 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800440 }
441 return limit;
442}
443
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500444/* m1 is reserved as 0 in Pineview, n is a ring counter */
445static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800446{
Shaohua Li21778322009-02-23 15:19:16 +0800447 clock->m = clock->m2 + 2;
448 clock->p = clock->p1 * clock->p2;
449 clock->vco = refclk * clock->m / clock->n;
450 clock->dot = clock->vco / clock->p;
451}
452
453static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
454{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500455 if (IS_PINEVIEW(dev)) {
456 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800457 return;
458 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800459 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
460 clock->p = clock->p1 * clock->p2;
461 clock->vco = refclk * clock->m / (clock->n + 2);
462 clock->dot = clock->vco / clock->p;
463}
464
Jesse Barnes79e53942008-11-07 14:24:08 -0800465/**
466 * Returns whether any output on the specified pipe is of the specified type
467 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100468bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100470 struct drm_device *dev = crtc->dev;
471 struct drm_mode_config *mode_config = &dev->mode_config;
472 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800473
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
475 if (encoder->base.crtc == crtc && encoder->type == type)
476 return true;
477
478 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800479}
480
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800481#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800482/**
483 * Returns whether the given set of divisors are valid for a given refclk with
484 * the given connectors.
485 */
486
Chris Wilson1b894b52010-12-14 20:04:54 +0000487static bool intel_PLL_is_valid(struct drm_device *dev,
488 const intel_limit_t *limit,
489 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400492 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400494 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
508 * connector, etc., rather than just a single range.
509 */
510 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400511 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800512
513 return true;
514}
515
Ma Lingd4906092009-03-18 20:13:27 +0800516static bool
517intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
518 int target, int refclk, intel_clock_t *best_clock)
519
Jesse Barnes79e53942008-11-07 14:24:08 -0800520{
521 struct drm_device *dev = crtc->dev;
522 struct drm_i915_private *dev_priv = dev->dev_private;
523 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int err = target;
525
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200526 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800527 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 /*
529 * For LVDS, if the panel is on, just rely on its current
530 * settings for dual-channel. We haven't figured out how to
531 * reliably set up different single/dual channel state, if we
532 * even can.
533 */
534 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
535 LVDS_CLKB_POWER_UP)
536 clock.p2 = limit->p2.p2_fast;
537 else
538 clock.p2 = limit->p2.p2_slow;
539 } else {
540 if (target < limit->p2.dot_limit)
541 clock.p2 = limit->p2.p2_slow;
542 else
543 clock.p2 = limit->p2.p2_fast;
544 }
545
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
Zhao Yakui42158662009-11-20 11:24:18 +0800548 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
549 clock.m1++) {
550 for (clock.m2 = limit->m2.min;
551 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 /* m1 is always 0 in Pineview */
553 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800554 break;
555 for (clock.n = limit->n.min;
556 clock.n <= limit->n.max; clock.n++) {
557 for (clock.p1 = limit->p1.min;
558 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800559 int this_err;
560
Shaohua Li21778322009-02-23 15:19:16 +0800561 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (!intel_PLL_is_valid(dev, limit,
563 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 continue;
565
566 this_err = abs(clock.dot - target);
567 if (this_err < err) {
568 *best_clock = clock;
569 err = this_err;
570 }
571 }
572 }
573 }
574 }
575
576 return (err != target);
577}
578
Ma Lingd4906092009-03-18 20:13:27 +0800579static bool
580intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
581 int target, int refclk, intel_clock_t *best_clock)
582{
583 struct drm_device *dev = crtc->dev;
584 struct drm_i915_private *dev_priv = dev->dev_private;
585 intel_clock_t clock;
586 int max_n;
587 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400588 /* approximately equals target * 0.00585 */
589 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800590 found = false;
591
592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800593 int lvds_reg;
594
Eric Anholtc619eed2010-01-28 16:45:52 -0800595 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800596 lvds_reg = PCH_LVDS;
597 else
598 lvds_reg = LVDS;
599 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800600 LVDS_CLKB_POWER_UP)
601 clock.p2 = limit->p2.p2_fast;
602 else
603 clock.p2 = limit->p2.p2_slow;
604 } else {
605 if (target < limit->p2.dot_limit)
606 clock.p2 = limit->p2.p2_slow;
607 else
608 clock.p2 = limit->p2.p2_fast;
609 }
610
611 memset(best_clock, 0, sizeof(*best_clock));
612 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200613 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800614 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200615 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800616 for (clock.m1 = limit->m1.max;
617 clock.m1 >= limit->m1.min; clock.m1--) {
618 for (clock.m2 = limit->m2.max;
619 clock.m2 >= limit->m2.min; clock.m2--) {
620 for (clock.p1 = limit->p1.max;
621 clock.p1 >= limit->p1.min; clock.p1--) {
622 int this_err;
623
Shaohua Li21778322009-02-23 15:19:16 +0800624 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000625 if (!intel_PLL_is_valid(dev, limit,
626 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800627 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000628
629 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800630 if (this_err < err_most) {
631 *best_clock = clock;
632 err_most = this_err;
633 max_n = clock.n;
634 found = true;
635 }
636 }
637 }
638 }
639 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800640 return found;
641}
Ma Lingd4906092009-03-18 20:13:27 +0800642
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800649
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800650 if (target < 200000) {
651 clock.n = 1;
652 clock.p1 = 2;
653 clock.p2 = 10;
654 clock.m1 = 12;
655 clock.m2 = 9;
656 } else {
657 clock.n = 2;
658 clock.p1 = 1;
659 clock.p2 = 10;
660 clock.m1 = 14;
661 clock.m2 = 8;
662 }
663 intel_clock(dev, refclk, &clock);
664 memcpy(best_clock, &clock, sizeof(intel_clock_t));
665 return true;
666}
667
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668/* DisplayPort has only two frequencies, 162MHz and 270MHz */
669static bool
670intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
671 int target, int refclk, intel_clock_t *best_clock)
672{
Chris Wilson5eddb702010-09-11 13:48:45 +0100673 intel_clock_t clock;
674 if (target < 200000) {
675 clock.p1 = 2;
676 clock.p2 = 10;
677 clock.n = 2;
678 clock.m1 = 23;
679 clock.m2 = 8;
680 } else {
681 clock.p1 = 1;
682 clock.p2 = 10;
683 clock.n = 1;
684 clock.m1 = 14;
685 clock.m2 = 2;
686 }
687 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
688 clock.p = (clock.p1 * clock.p2);
689 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
690 clock.vco = 0;
691 memcpy(best_clock, &clock, sizeof(intel_clock_t));
692 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700693}
694
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700695/**
696 * intel_wait_for_vblank - wait for vblank on a given pipe
697 * @dev: drm device
698 * @pipe: pipe to wait for
699 *
700 * Wait for vblank to occur on a given pipe. Needed for various bits of
701 * mode setting code.
702 */
703void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800704{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800706 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700707
Chris Wilson300387c2010-09-05 20:25:43 +0100708 /* Clear existing vblank status. Note this will clear any other
709 * sticky status fields as well.
710 *
711 * This races with i915_driver_irq_handler() with the result
712 * that either function could miss a vblank event. Here it is not
713 * fatal, as we will either wait upon the next vblank interrupt or
714 * timeout. Generally speaking intel_wait_for_vblank() is only
715 * called during modeset at which time the GPU should be idle and
716 * should *not* be performing page flips and thus not waiting on
717 * vblanks...
718 * Currently, the result of us stealing a vblank from the irq
719 * handler is that a single frame will be skipped during swapbuffers.
720 */
721 I915_WRITE(pipestat_reg,
722 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
723
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700724 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100725 if (wait_for(I915_READ(pipestat_reg) &
726 PIPE_VBLANK_INTERRUPT_STATUS,
727 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700728 DRM_DEBUG_KMS("vblank wait timed out\n");
729}
730
Keith Packardab7ad7f2010-10-03 00:33:06 -0700731/*
732 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700733 * @dev: drm device
734 * @pipe: pipe to wait for
735 *
736 * After disabling a pipe, we can't wait for vblank in the usual way,
737 * spinning on the vblank interrupt status bit, since we won't actually
738 * see an interrupt when the pipe is disabled.
739 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700740 * On Gen4 and above:
741 * wait for the pipe register state bit to turn off
742 *
743 * Otherwise:
744 * wait for the display line value to settle (it usually
745 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100746 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100748void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749{
750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700751
Keith Packardab7ad7f2010-10-03 00:33:06 -0700752 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100753 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700754
Keith Packardab7ad7f2010-10-03 00:33:06 -0700755 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100756 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
757 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700758 DRM_DEBUG_KMS("pipe_off wait timed out\n");
759 } else {
760 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100761 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700762 unsigned long timeout = jiffies + msecs_to_jiffies(100);
763
764 /* Wait for the display line to settle */
765 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100766 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700767 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100768 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 time_after(timeout, jiffies));
770 if (time_after(jiffies, timeout))
771 DRM_DEBUG_KMS("pipe_off wait timed out\n");
772 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800773}
774
Jesse Barnesb24e7172011-01-04 15:09:30 -0800775static const char *state_string(bool enabled)
776{
777 return enabled ? "on" : "off";
778}
779
780/* Only for pre-ILK configs */
781static void assert_pll(struct drm_i915_private *dev_priv,
782 enum pipe pipe, bool state)
783{
784 int reg;
785 u32 val;
786 bool cur_state;
787
788 reg = DPLL(pipe);
789 val = I915_READ(reg);
790 cur_state = !!(val & DPLL_VCO_ENABLE);
791 WARN(cur_state != state,
792 "PLL state assertion failure (expected %s, current %s)\n",
793 state_string(state), state_string(cur_state));
794}
795#define assert_pll_enabled(d, p) assert_pll(d, p, true)
796#define assert_pll_disabled(d, p) assert_pll(d, p, false)
797
Jesse Barnes040484a2011-01-03 12:14:26 -0800798/* For ILK+ */
799static void assert_pch_pll(struct drm_i915_private *dev_priv,
800 enum pipe pipe, bool state)
801{
802 int reg;
803 u32 val;
804 bool cur_state;
805
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700806 if (HAS_PCH_CPT(dev_priv->dev)) {
807 u32 pch_dpll;
808
809 pch_dpll = I915_READ(PCH_DPLL_SEL);
810
811 /* Make sure the selected PLL is enabled to the transcoder */
812 WARN(!((pch_dpll >> (4 * pipe)) & 8),
813 "transcoder %d PLL not enabled\n", pipe);
814
815 /* Convert the transcoder pipe number to a pll pipe number */
816 pipe = (pch_dpll >> (4 * pipe)) & 1;
817 }
818
Jesse Barnes040484a2011-01-03 12:14:26 -0800819 reg = PCH_DPLL(pipe);
820 val = I915_READ(reg);
821 cur_state = !!(val & DPLL_VCO_ENABLE);
822 WARN(cur_state != state,
823 "PCH PLL state assertion failure (expected %s, current %s)\n",
824 state_string(state), state_string(cur_state));
825}
826#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
827#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
828
829static void assert_fdi_tx(struct drm_i915_private *dev_priv,
830 enum pipe pipe, bool state)
831{
832 int reg;
833 u32 val;
834 bool cur_state;
835
836 reg = FDI_TX_CTL(pipe);
837 val = I915_READ(reg);
838 cur_state = !!(val & FDI_TX_ENABLE);
839 WARN(cur_state != state,
840 "FDI TX state assertion failure (expected %s, current %s)\n",
841 state_string(state), state_string(cur_state));
842}
843#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
844#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
845
846static void assert_fdi_rx(struct drm_i915_private *dev_priv,
847 enum pipe pipe, bool state)
848{
849 int reg;
850 u32 val;
851 bool cur_state;
852
853 reg = FDI_RX_CTL(pipe);
854 val = I915_READ(reg);
855 cur_state = !!(val & FDI_RX_ENABLE);
856 WARN(cur_state != state,
857 "FDI RX state assertion failure (expected %s, current %s)\n",
858 state_string(state), state_string(cur_state));
859}
860#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
861#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
862
863static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
864 enum pipe pipe)
865{
866 int reg;
867 u32 val;
868
869 /* ILK FDI PLL is always enabled */
870 if (dev_priv->info->gen == 5)
871 return;
872
873 reg = FDI_TX_CTL(pipe);
874 val = I915_READ(reg);
875 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
876}
877
878static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
879 enum pipe pipe)
880{
881 int reg;
882 u32 val;
883
884 reg = FDI_RX_CTL(pipe);
885 val = I915_READ(reg);
886 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
887}
888
Jesse Barnesea0760c2011-01-04 15:09:32 -0800889static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
890 enum pipe pipe)
891{
892 int pp_reg, lvds_reg;
893 u32 val;
894 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200895 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800896
897 if (HAS_PCH_SPLIT(dev_priv->dev)) {
898 pp_reg = PCH_PP_CONTROL;
899 lvds_reg = PCH_LVDS;
900 } else {
901 pp_reg = PP_CONTROL;
902 lvds_reg = LVDS;
903 }
904
905 val = I915_READ(pp_reg);
906 if (!(val & PANEL_POWER_ON) ||
907 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
908 locked = false;
909
910 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
911 panel_pipe = PIPE_B;
912
913 WARN(panel_pipe == pipe && locked,
914 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800916}
917
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800918static void assert_pipe(struct drm_i915_private *dev_priv,
919 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800920{
921 int reg;
922 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800923 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800924
925 reg = PIPECONF(pipe);
926 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800927 cur_state = !!(val & PIPECONF_ENABLE);
928 WARN(cur_state != state,
929 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800932#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
933#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800934
935static void assert_plane_enabled(struct drm_i915_private *dev_priv,
936 enum plane plane)
937{
938 int reg;
939 u32 val;
940
941 reg = DSPCNTR(plane);
942 val = I915_READ(reg);
943 WARN(!(val & DISPLAY_PLANE_ENABLE),
944 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800945 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800946}
947
948static void assert_planes_disabled(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 int reg, i;
952 u32 val;
953 int cur_pipe;
954
Jesse Barnes19ec1352011-02-02 12:28:02 -0800955 /* Planes are fixed to pipes on ILK+ */
956 if (HAS_PCH_SPLIT(dev_priv->dev))
957 return;
958
Jesse Barnesb24e7172011-01-04 15:09:30 -0800959 /* Need to check both planes against the pipe */
960 for (i = 0; i < 2; i++) {
961 reg = DSPCNTR(i);
962 val = I915_READ(reg);
963 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
964 DISPPLANE_SEL_PIPE_SHIFT;
965 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800966 "plane %c assertion failure, should be off on pipe %c but is still active\n",
967 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800968 }
969}
970
Jesse Barnes92f25842011-01-04 15:09:34 -0800971static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
972{
973 u32 val;
974 bool enabled;
975
976 val = I915_READ(PCH_DREF_CONTROL);
977 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
978 DREF_SUPERSPREAD_SOURCE_MASK));
979 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
980}
981
982static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
983 enum pipe pipe)
984{
985 int reg;
986 u32 val;
987 bool enabled;
988
989 reg = TRANSCONF(pipe);
990 val = I915_READ(reg);
991 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800992 WARN(enabled,
993 "transcoder assertion failed, should be off on pipe %c but is still active\n",
994 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800995}
996
Keith Packard4e634382011-08-06 10:39:45 -0700997static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
998 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -0700999{
1000 if ((val & DP_PORT_EN) == 0)
1001 return false;
1002
1003 if (HAS_PCH_CPT(dev_priv->dev)) {
1004 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1005 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1006 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1007 return false;
1008 } else {
1009 if ((val & DP_PIPE_MASK) != (pipe << 30))
1010 return false;
1011 }
1012 return true;
1013}
1014
Keith Packard1519b992011-08-06 10:35:34 -07001015static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1016 enum pipe pipe, u32 val)
1017{
1018 if ((val & PORT_ENABLE) == 0)
1019 return false;
1020
1021 if (HAS_PCH_CPT(dev_priv->dev)) {
1022 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1023 return false;
1024 } else {
1025 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1026 return false;
1027 }
1028 return true;
1029}
1030
1031static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe, u32 val)
1033{
1034 if ((val & LVDS_PORT_EN) == 0)
1035 return false;
1036
1037 if (HAS_PCH_CPT(dev_priv->dev)) {
1038 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1039 return false;
1040 } else {
1041 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1042 return false;
1043 }
1044 return true;
1045}
1046
1047static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1048 enum pipe pipe, u32 val)
1049{
1050 if ((val & ADPA_DAC_ENABLE) == 0)
1051 return false;
1052 if (HAS_PCH_CPT(dev_priv->dev)) {
1053 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1054 return false;
1055 } else {
1056 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1057 return false;
1058 }
1059 return true;
1060}
1061
Jesse Barnes291906f2011-02-02 12:28:03 -08001062static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001063 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001064{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001065 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001066 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001067 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001068 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001069}
1070
1071static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, int reg)
1073{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001074 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001075 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001076 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001077 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001078}
1079
1080static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1081 enum pipe pipe)
1082{
1083 int reg;
1084 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001085
Keith Packardf0575e92011-07-25 22:12:43 -07001086 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1087 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1088 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001089
1090 reg = PCH_ADPA;
1091 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001092 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001093 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001095
1096 reg = PCH_LVDS;
1097 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001098 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001099 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001100 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001101
1102 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1103 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1104 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1105}
1106
Jesse Barnesb24e7172011-01-04 15:09:30 -08001107/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001108 * intel_enable_pll - enable a PLL
1109 * @dev_priv: i915 private structure
1110 * @pipe: pipe PLL to enable
1111 *
1112 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1113 * make sure the PLL reg is writable first though, since the panel write
1114 * protect mechanism may be enabled.
1115 *
1116 * Note! This is for pre-ILK only.
1117 */
1118static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1119{
1120 int reg;
1121 u32 val;
1122
1123 /* No really, not for ILK+ */
1124 BUG_ON(dev_priv->info->gen >= 5);
1125
1126 /* PLL is protected by panel, make sure we can write it */
1127 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1128 assert_panel_unlocked(dev_priv, pipe);
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 val |= DPLL_VCO_ENABLE;
1133
1134 /* We do this three times for luck */
1135 I915_WRITE(reg, val);
1136 POSTING_READ(reg);
1137 udelay(150); /* wait for warmup */
1138 I915_WRITE(reg, val);
1139 POSTING_READ(reg);
1140 udelay(150); /* wait for warmup */
1141 I915_WRITE(reg, val);
1142 POSTING_READ(reg);
1143 udelay(150); /* wait for warmup */
1144}
1145
1146/**
1147 * intel_disable_pll - disable a PLL
1148 * @dev_priv: i915 private structure
1149 * @pipe: pipe PLL to disable
1150 *
1151 * Disable the PLL for @pipe, making sure the pipe is off first.
1152 *
1153 * Note! This is for pre-ILK only.
1154 */
1155static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1156{
1157 int reg;
1158 u32 val;
1159
1160 /* Don't disable pipe A or pipe A PLLs if needed */
1161 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1162 return;
1163
1164 /* Make sure the pipe isn't still relying on us */
1165 assert_pipe_disabled(dev_priv, pipe);
1166
1167 reg = DPLL(pipe);
1168 val = I915_READ(reg);
1169 val &= ~DPLL_VCO_ENABLE;
1170 I915_WRITE(reg, val);
1171 POSTING_READ(reg);
1172}
1173
1174/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001175 * intel_enable_pch_pll - enable PCH PLL
1176 * @dev_priv: i915 private structure
1177 * @pipe: pipe PLL to enable
1178 *
1179 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1180 * drives the transcoder clock.
1181 */
1182static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1183 enum pipe pipe)
1184{
1185 int reg;
1186 u32 val;
1187
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001188 if (pipe > 1)
1189 return;
1190
Jesse Barnes92f25842011-01-04 15:09:34 -08001191 /* PCH only available on ILK+ */
1192 BUG_ON(dev_priv->info->gen < 5);
1193
1194 /* PCH refclock must be enabled first */
1195 assert_pch_refclk_enabled(dev_priv);
1196
1197 reg = PCH_DPLL(pipe);
1198 val = I915_READ(reg);
1199 val |= DPLL_VCO_ENABLE;
1200 I915_WRITE(reg, val);
1201 POSTING_READ(reg);
1202 udelay(200);
1203}
1204
1205static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1206 enum pipe pipe)
1207{
1208 int reg;
1209 u32 val;
1210
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001211 if (pipe > 1)
1212 return;
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214 /* PCH only available on ILK+ */
1215 BUG_ON(dev_priv->info->gen < 5);
1216
1217 /* Make sure transcoder isn't still depending on us */
1218 assert_transcoder_disabled(dev_priv, pipe);
1219
1220 reg = PCH_DPLL(pipe);
1221 val = I915_READ(reg);
1222 val &= ~DPLL_VCO_ENABLE;
1223 I915_WRITE(reg, val);
1224 POSTING_READ(reg);
1225 udelay(200);
1226}
1227
Jesse Barnes040484a2011-01-03 12:14:26 -08001228static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* PCH only available on ILK+ */
1235 BUG_ON(dev_priv->info->gen < 5);
1236
1237 /* Make sure PCH DPLL is enabled */
1238 assert_pch_pll_enabled(dev_priv, pipe);
1239
1240 /* FDI must be feeding us bits for PCH ports */
1241 assert_fdi_tx_enabled(dev_priv, pipe);
1242 assert_fdi_rx_enabled(dev_priv, pipe);
1243
1244 reg = TRANSCONF(pipe);
1245 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001246
1247 if (HAS_PCH_IBX(dev_priv->dev)) {
1248 /*
1249 * make the BPC in transcoder be consistent with
1250 * that in pipeconf reg.
1251 */
1252 val &= ~PIPE_BPC_MASK;
1253 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1254 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001255 I915_WRITE(reg, val | TRANS_ENABLE);
1256 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1257 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1258}
1259
1260static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1261 enum pipe pipe)
1262{
1263 int reg;
1264 u32 val;
1265
1266 /* FDI relies on the transcoder */
1267 assert_fdi_tx_disabled(dev_priv, pipe);
1268 assert_fdi_rx_disabled(dev_priv, pipe);
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270 /* Ports must be off as well */
1271 assert_pch_ports_disabled(dev_priv, pipe);
1272
Jesse Barnes040484a2011-01-03 12:14:26 -08001273 reg = TRANSCONF(pipe);
1274 val = I915_READ(reg);
1275 val &= ~TRANS_ENABLE;
1276 I915_WRITE(reg, val);
1277 /* wait for PCH transcoder off, transcoder state */
1278 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001279 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001280}
1281
Jesse Barnes92f25842011-01-04 15:09:34 -08001282/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001283 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 * @dev_priv: i915 private structure
1285 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001286 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287 *
1288 * Enable @pipe, making sure that various hardware specific requirements
1289 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1290 *
1291 * @pipe should be %PIPE_A or %PIPE_B.
1292 *
1293 * Will wait until the pipe is actually running (i.e. first vblank) before
1294 * returning.
1295 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001296static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1297 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298{
1299 int reg;
1300 u32 val;
1301
1302 /*
1303 * A pipe without a PLL won't actually be able to drive bits from
1304 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1305 * need the check.
1306 */
1307 if (!HAS_PCH_SPLIT(dev_priv->dev))
1308 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001309 else {
1310 if (pch_port) {
1311 /* if driving the PCH, we need FDI enabled */
1312 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1313 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1314 }
1315 /* FIXME: assert CPU port conditions for SNB+ */
1316 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317
1318 reg = PIPECONF(pipe);
1319 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001320 if (val & PIPECONF_ENABLE)
1321 return;
1322
1323 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324 intel_wait_for_vblank(dev_priv->dev, pipe);
1325}
1326
1327/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001328 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 * @dev_priv: i915 private structure
1330 * @pipe: pipe to disable
1331 *
1332 * Disable @pipe, making sure that various hardware specific requirements
1333 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1334 *
1335 * @pipe should be %PIPE_A or %PIPE_B.
1336 *
1337 * Will wait until the pipe has shut down before returning.
1338 */
1339static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
1342 int reg;
1343 u32 val;
1344
1345 /*
1346 * Make sure planes won't keep trying to pump pixels to us,
1347 * or we might hang the display.
1348 */
1349 assert_planes_disabled(dev_priv, pipe);
1350
1351 /* Don't disable pipe A or pipe A PLLs if needed */
1352 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1353 return;
1354
1355 reg = PIPECONF(pipe);
1356 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001357 if ((val & PIPECONF_ENABLE) == 0)
1358 return;
1359
1360 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001361 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1362}
1363
Keith Packardd74362c2011-07-28 14:47:14 -07001364/*
1365 * Plane regs are double buffered, going from enabled->disabled needs a
1366 * trigger in order to latch. The display address reg provides this.
1367 */
1368static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane)
1370{
1371 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1372 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1373}
1374
Jesse Barnesb24e7172011-01-04 15:09:30 -08001375/**
1376 * intel_enable_plane - enable a display plane on a given pipe
1377 * @dev_priv: i915 private structure
1378 * @plane: plane to enable
1379 * @pipe: pipe being fed
1380 *
1381 * Enable @plane on @pipe, making sure that @pipe is running first.
1382 */
1383static void intel_enable_plane(struct drm_i915_private *dev_priv,
1384 enum plane plane, enum pipe pipe)
1385{
1386 int reg;
1387 u32 val;
1388
1389 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1390 assert_pipe_enabled(dev_priv, pipe);
1391
1392 reg = DSPCNTR(plane);
1393 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001394 if (val & DISPLAY_PLANE_ENABLE)
1395 return;
1396
1397 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001398 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 intel_wait_for_vblank(dev_priv->dev, pipe);
1400}
1401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402/**
1403 * intel_disable_plane - disable a display plane
1404 * @dev_priv: i915 private structure
1405 * @plane: plane to disable
1406 * @pipe: pipe consuming the data
1407 *
1408 * Disable @plane; should be an independent operation.
1409 */
1410static void intel_disable_plane(struct drm_i915_private *dev_priv,
1411 enum plane plane, enum pipe pipe)
1412{
1413 int reg;
1414 u32 val;
1415
1416 reg = DSPCNTR(plane);
1417 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001418 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1419 return;
1420
1421 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001422 intel_flush_display_plane(dev_priv, plane);
1423 intel_wait_for_vblank(dev_priv->dev, pipe);
1424}
1425
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001426static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001427 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001428{
1429 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001430 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001431 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001432 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001433 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001434}
1435
1436static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, int reg)
1438{
1439 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001440 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001441 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1442 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001444 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001445}
1446
1447/* Disable any ports connected to this transcoder */
1448static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1449 enum pipe pipe)
1450{
1451 u32 reg, val;
1452
1453 val = I915_READ(PCH_PP_CONTROL);
1454 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1455
Keith Packardf0575e92011-07-25 22:12:43 -07001456 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1457 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1458 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459
1460 reg = PCH_ADPA;
1461 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001462 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001463 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1464
1465 reg = PCH_LVDS;
1466 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001467 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1468 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001469 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1470 POSTING_READ(reg);
1471 udelay(100);
1472 }
1473
1474 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1475 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1476 disable_pch_hdmi(dev_priv, pipe, HDMID);
1477}
1478
Chris Wilson43a95392011-07-08 12:22:36 +01001479static void i8xx_disable_fbc(struct drm_device *dev)
1480{
1481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 u32 fbc_ctl;
1483
1484 /* Disable compression */
1485 fbc_ctl = I915_READ(FBC_CONTROL);
1486 if ((fbc_ctl & FBC_CTL_EN) == 0)
1487 return;
1488
1489 fbc_ctl &= ~FBC_CTL_EN;
1490 I915_WRITE(FBC_CONTROL, fbc_ctl);
1491
1492 /* Wait for compressing bit to clear */
1493 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1494 DRM_DEBUG_KMS("FBC idle timed out\n");
1495 return;
1496 }
1497
1498 DRM_DEBUG_KMS("disabled FBC\n");
1499}
1500
Jesse Barnes80824002009-09-10 15:28:06 -07001501static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1502{
1503 struct drm_device *dev = crtc->dev;
1504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 struct drm_framebuffer *fb = crtc->fb;
1506 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001507 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001509 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001510 int plane, i;
1511 u32 fbc_ctl, fbc_ctl2;
1512
Chris Wilson016b9b62011-07-08 12:22:43 +01001513 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1514 if (fb->pitch < cfb_pitch)
1515 cfb_pitch = fb->pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001516
1517 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001518 cfb_pitch = (cfb_pitch / 64) - 1;
1519 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001520
1521 /* Clear old tags */
1522 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1523 I915_WRITE(FBC_TAG + (i * 4), 0);
1524
1525 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001526 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1527 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001528 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1529 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1530
1531 /* enable it... */
1532 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001533 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001534 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001535 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001536 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001537 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001538 I915_WRITE(FBC_CONTROL, fbc_ctl);
1539
Chris Wilson016b9b62011-07-08 12:22:43 +01001540 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1541 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001542}
1543
Adam Jacksonee5382a2010-04-23 11:17:39 -04001544static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001545{
Jesse Barnes80824002009-09-10 15:28:06 -07001546 struct drm_i915_private *dev_priv = dev->dev_private;
1547
1548 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1549}
1550
Jesse Barnes74dff282009-09-14 15:39:40 -07001551static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1552{
1553 struct drm_device *dev = crtc->dev;
1554 struct drm_i915_private *dev_priv = dev->dev_private;
1555 struct drm_framebuffer *fb = crtc->fb;
1556 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001559 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001560 unsigned long stall_watermark = 200;
1561 u32 dpfc_ctl;
1562
Jesse Barnes74dff282009-09-14 15:39:40 -07001563 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001564 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001565 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001566
Jesse Barnes74dff282009-09-14 15:39:40 -07001567 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1568 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1569 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1570 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1571
1572 /* enable it... */
1573 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1574
Zhao Yakui28c97732009-10-09 11:39:41 +08001575 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001576}
1577
Chris Wilson43a95392011-07-08 12:22:36 +01001578static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001579{
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 u32 dpfc_ctl;
1582
1583 /* Disable compression */
1584 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001585 if (dpfc_ctl & DPFC_CTL_EN) {
1586 dpfc_ctl &= ~DPFC_CTL_EN;
1587 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001588
Chris Wilsonbed4a672010-09-11 10:47:47 +01001589 DRM_DEBUG_KMS("disabled FBC\n");
1590 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001591}
1592
Adam Jacksonee5382a2010-04-23 11:17:39 -04001593static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001594{
Jesse Barnes74dff282009-09-14 15:39:40 -07001595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1598}
1599
Jesse Barnes4efe0702011-01-18 11:25:41 -08001600static void sandybridge_blit_fbc_update(struct drm_device *dev)
1601{
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 u32 blt_ecoskpd;
1604
1605 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001606 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001607 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1608 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1609 GEN6_BLITTER_LOCK_SHIFT;
1610 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1611 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1612 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1613 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1614 GEN6_BLITTER_LOCK_SHIFT);
1615 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1616 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001617 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001618}
1619
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001620static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1621{
1622 struct drm_device *dev = crtc->dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 struct drm_framebuffer *fb = crtc->fb;
1625 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001626 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001628 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001629 unsigned long stall_watermark = 200;
1630 u32 dpfc_ctl;
1631
Chris Wilsonbed4a672010-09-11 10:47:47 +01001632 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001633 dpfc_ctl &= DPFC_RESERVED;
1634 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001635 /* Set persistent mode for front-buffer rendering, ala X. */
1636 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001637 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001638 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001639
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001640 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1641 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1642 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1643 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001644 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001645 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001646 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001647
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001648 if (IS_GEN6(dev)) {
1649 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001650 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001651 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001652 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001653 }
1654
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001655 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1656}
1657
Chris Wilson43a95392011-07-08 12:22:36 +01001658static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001659{
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 u32 dpfc_ctl;
1662
1663 /* Disable compression */
1664 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001665 if (dpfc_ctl & DPFC_CTL_EN) {
1666 dpfc_ctl &= ~DPFC_CTL_EN;
1667 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001668
Chris Wilsonbed4a672010-09-11 10:47:47 +01001669 DRM_DEBUG_KMS("disabled FBC\n");
1670 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001671}
1672
1673static bool ironlake_fbc_enabled(struct drm_device *dev)
1674{
1675 struct drm_i915_private *dev_priv = dev->dev_private;
1676
1677 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1678}
1679
Adam Jacksonee5382a2010-04-23 11:17:39 -04001680bool intel_fbc_enabled(struct drm_device *dev)
1681{
1682 struct drm_i915_private *dev_priv = dev->dev_private;
1683
1684 if (!dev_priv->display.fbc_enabled)
1685 return false;
1686
1687 return dev_priv->display.fbc_enabled(dev);
1688}
1689
Chris Wilson1630fe72011-07-08 12:22:42 +01001690static void intel_fbc_work_fn(struct work_struct *__work)
1691{
1692 struct intel_fbc_work *work =
1693 container_of(to_delayed_work(__work),
1694 struct intel_fbc_work, work);
1695 struct drm_device *dev = work->crtc->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697
1698 mutex_lock(&dev->struct_mutex);
1699 if (work == dev_priv->fbc_work) {
1700 /* Double check that we haven't switched fb without cancelling
1701 * the prior work.
1702 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001703 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001704 dev_priv->display.enable_fbc(work->crtc,
1705 work->interval);
1706
Chris Wilson016b9b62011-07-08 12:22:43 +01001707 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1708 dev_priv->cfb_fb = work->crtc->fb->base.id;
1709 dev_priv->cfb_y = work->crtc->y;
1710 }
1711
Chris Wilson1630fe72011-07-08 12:22:42 +01001712 dev_priv->fbc_work = NULL;
1713 }
1714 mutex_unlock(&dev->struct_mutex);
1715
1716 kfree(work);
1717}
1718
1719static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1720{
1721 if (dev_priv->fbc_work == NULL)
1722 return;
1723
1724 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1725
1726 /* Synchronisation is provided by struct_mutex and checking of
1727 * dev_priv->fbc_work, so we can perform the cancellation
1728 * entirely asynchronously.
1729 */
1730 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1731 /* tasklet was killed before being run, clean up */
1732 kfree(dev_priv->fbc_work);
1733
1734 /* Mark the work as no longer wanted so that if it does
1735 * wake-up (because the work was already running and waiting
1736 * for our mutex), it will discover that is no longer
1737 * necessary to run.
1738 */
1739 dev_priv->fbc_work = NULL;
1740}
1741
Chris Wilson43a95392011-07-08 12:22:36 +01001742static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001743{
Chris Wilson1630fe72011-07-08 12:22:42 +01001744 struct intel_fbc_work *work;
1745 struct drm_device *dev = crtc->dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001747
1748 if (!dev_priv->display.enable_fbc)
1749 return;
1750
Chris Wilson1630fe72011-07-08 12:22:42 +01001751 intel_cancel_fbc_work(dev_priv);
1752
1753 work = kzalloc(sizeof *work, GFP_KERNEL);
1754 if (work == NULL) {
1755 dev_priv->display.enable_fbc(crtc, interval);
1756 return;
1757 }
1758
1759 work->crtc = crtc;
1760 work->fb = crtc->fb;
1761 work->interval = interval;
1762 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1763
1764 dev_priv->fbc_work = work;
1765
1766 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1767
1768 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001769 * display to settle before starting the compression. Note that
1770 * this delay also serves a second purpose: it allows for a
1771 * vblank to pass after disabling the FBC before we attempt
1772 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001773 *
1774 * A more complicated solution would involve tracking vblanks
1775 * following the termination of the page-flipping sequence
1776 * and indeed performing the enable as a co-routine and not
1777 * waiting synchronously upon the vblank.
1778 */
1779 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001780}
1781
1782void intel_disable_fbc(struct drm_device *dev)
1783{
1784 struct drm_i915_private *dev_priv = dev->dev_private;
1785
Chris Wilson1630fe72011-07-08 12:22:42 +01001786 intel_cancel_fbc_work(dev_priv);
1787
Adam Jacksonee5382a2010-04-23 11:17:39 -04001788 if (!dev_priv->display.disable_fbc)
1789 return;
1790
1791 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001792 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001793}
1794
Jesse Barnes80824002009-09-10 15:28:06 -07001795/**
1796 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001797 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001798 *
1799 * Set up the framebuffer compression hardware at mode set time. We
1800 * enable it if possible:
1801 * - plane A only (on pre-965)
1802 * - no pixel mulitply/line duplication
1803 * - no alpha buffer discard
1804 * - no dual wide
1805 * - framebuffer <= 2048 in width, 1536 in height
1806 *
1807 * We can't assume that any compression will take place (worst case),
1808 * so the compressed buffer has to be the same size as the uncompressed
1809 * one. It also must reside (along with the line length buffer) in
1810 * stolen memory.
1811 *
1812 * We need to enable/disable FBC on a global basis.
1813 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001814static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001815{
Jesse Barnes80824002009-09-10 15:28:06 -07001816 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001817 struct drm_crtc *crtc = NULL, *tmp_crtc;
1818 struct intel_crtc *intel_crtc;
1819 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001820 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001821 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001822 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001823
1824 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001825
1826 if (!i915_powersave)
1827 return;
1828
Adam Jacksonee5382a2010-04-23 11:17:39 -04001829 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001830 return;
1831
Jesse Barnes80824002009-09-10 15:28:06 -07001832 /*
1833 * If FBC is already on, we just have to verify that we can
1834 * keep it that way...
1835 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001836 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001837 * - changing FBC params (stride, fence, mode)
1838 * - new fb is too large to fit in compressed buffer
1839 * - going to an unsupported config (interlace, pixel multiply, etc.)
1840 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001841 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001842 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001843 if (crtc) {
1844 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1845 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1846 goto out_disable;
1847 }
1848 crtc = tmp_crtc;
1849 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001850 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001851
1852 if (!crtc || crtc->fb == NULL) {
1853 DRM_DEBUG_KMS("no output, disabling\n");
1854 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001855 goto out_disable;
1856 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001857
1858 intel_crtc = to_intel_crtc(crtc);
1859 fb = crtc->fb;
1860 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001861 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001862
Keith Packardcd0de032011-09-19 21:34:19 -07001863 enable_fbc = i915_enable_fbc;
1864 if (enable_fbc < 0) {
1865 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1866 enable_fbc = 1;
1867 if (INTEL_INFO(dev)->gen <= 5)
1868 enable_fbc = 0;
1869 }
1870 if (!enable_fbc) {
1871 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001872 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1873 goto out_disable;
1874 }
Chris Wilson05394f32010-11-08 19:18:58 +00001875 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001876 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001877 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001878 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001879 goto out_disable;
1880 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001881 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1882 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001883 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001884 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001885 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001886 goto out_disable;
1887 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001888 if ((crtc->mode.hdisplay > 2048) ||
1889 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001890 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001891 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001892 goto out_disable;
1893 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001894 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001895 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001896 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001897 goto out_disable;
1898 }
Chris Wilsonde568512011-07-08 12:22:39 +01001899
1900 /* The use of a CPU fence is mandatory in order to detect writes
1901 * by the CPU to the scanout and trigger updates to the FBC.
1902 */
1903 if (obj->tiling_mode != I915_TILING_X ||
1904 obj->fence_reg == I915_FENCE_REG_NONE) {
1905 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001906 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001907 goto out_disable;
1908 }
1909
Jason Wesselc924b932010-08-05 09:22:32 -05001910 /* If the kernel debugger is active, always disable compression */
1911 if (in_dbg_master())
1912 goto out_disable;
1913
Chris Wilson016b9b62011-07-08 12:22:43 +01001914 /* If the scanout has not changed, don't modify the FBC settings.
1915 * Note that we make the fundamental assumption that the fb->obj
1916 * cannot be unpinned (and have its GTT offset and fence revoked)
1917 * without first being decoupled from the scanout and FBC disabled.
1918 */
1919 if (dev_priv->cfb_plane == intel_crtc->plane &&
1920 dev_priv->cfb_fb == fb->base.id &&
1921 dev_priv->cfb_y == crtc->y)
1922 return;
1923
1924 if (intel_fbc_enabled(dev)) {
1925 /* We update FBC along two paths, after changing fb/crtc
1926 * configuration (modeswitching) and after page-flipping
1927 * finishes. For the latter, we know that not only did
1928 * we disable the FBC at the start of the page-flip
1929 * sequence, but also more than one vblank has passed.
1930 *
1931 * For the former case of modeswitching, it is possible
1932 * to switch between two FBC valid configurations
1933 * instantaneously so we do need to disable the FBC
1934 * before we can modify its control registers. We also
1935 * have to wait for the next vblank for that to take
1936 * effect. However, since we delay enabling FBC we can
1937 * assume that a vblank has passed since disabling and
1938 * that we can safely alter the registers in the deferred
1939 * callback.
1940 *
1941 * In the scenario that we go from a valid to invalid
1942 * and then back to valid FBC configuration we have
1943 * no strict enforcement that a vblank occurred since
1944 * disabling the FBC. However, along all current pipe
1945 * disabling paths we do need to wait for a vblank at
1946 * some point. And we wait before enabling FBC anyway.
1947 */
1948 DRM_DEBUG_KMS("disabling active FBC for update\n");
1949 intel_disable_fbc(dev);
1950 }
1951
Chris Wilsonbed4a672010-09-11 10:47:47 +01001952 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001953 return;
1954
1955out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001956 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001957 if (intel_fbc_enabled(dev)) {
1958 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001959 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001960 }
Jesse Barnes80824002009-09-10 15:28:06 -07001961}
1962
Chris Wilson127bd2a2010-07-23 23:32:05 +01001963int
Chris Wilson48b956c2010-09-14 12:50:34 +01001964intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001965 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001966 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001967{
Chris Wilsonce453d82011-02-21 14:43:56 +00001968 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969 u32 alignment;
1970 int ret;
1971
Chris Wilson05394f32010-11-08 19:18:58 +00001972 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001973 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001974 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1975 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001976 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001977 alignment = 4 * 1024;
1978 else
1979 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001980 break;
1981 case I915_TILING_X:
1982 /* pin() will align the object as required by fence */
1983 alignment = 0;
1984 break;
1985 case I915_TILING_Y:
1986 /* FIXME: Is this true? */
1987 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1988 return -EINVAL;
1989 default:
1990 BUG();
1991 }
1992
Chris Wilsonce453d82011-02-21 14:43:56 +00001993 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001994 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001995 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001996 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001997
1998 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1999 * fence, whereas 965+ only requires a fence if using
2000 * framebuffer compression. For simplicity, we always install
2001 * a fence as the cost is not that onerous.
2002 */
Chris Wilson05394f32010-11-08 19:18:58 +00002003 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002004 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002005 if (ret)
2006 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002007 }
2008
Chris Wilsonce453d82011-02-21 14:43:56 +00002009 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002010 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002011
2012err_unpin:
2013 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002014err_interruptible:
2015 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002016 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002017}
2018
Jesse Barnes17638cd2011-06-24 12:19:23 -07002019static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2020 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002021{
2022 struct drm_device *dev = crtc->dev;
2023 struct drm_i915_private *dev_priv = dev->dev_private;
2024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2025 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002026 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002027 int plane = intel_crtc->plane;
2028 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002029 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002030 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002031
2032 switch (plane) {
2033 case 0:
2034 case 1:
2035 break;
2036 default:
2037 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2038 return -EINVAL;
2039 }
2040
2041 intel_fb = to_intel_framebuffer(fb);
2042 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002043
Chris Wilson5eddb702010-09-11 13:48:45 +01002044 reg = DSPCNTR(plane);
2045 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002046 /* Mask out pixel format bits in case we change it */
2047 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2048 switch (fb->bits_per_pixel) {
2049 case 8:
2050 dspcntr |= DISPPLANE_8BPP;
2051 break;
2052 case 16:
2053 if (fb->depth == 15)
2054 dspcntr |= DISPPLANE_15_16BPP;
2055 else
2056 dspcntr |= DISPPLANE_16BPP;
2057 break;
2058 case 24:
2059 case 32:
2060 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2061 break;
2062 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002064 return -EINVAL;
2065 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002066 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002067 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002068 dspcntr |= DISPPLANE_TILED;
2069 else
2070 dspcntr &= ~DISPPLANE_TILED;
2071 }
2072
Chris Wilson5eddb702010-09-11 13:48:45 +01002073 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002074
Chris Wilson05394f32010-11-08 19:18:58 +00002075 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002076 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2077
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002078 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2079 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002080 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002081 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002082 I915_WRITE(DSPSURF(plane), Start);
2083 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2084 I915_WRITE(DSPADDR(plane), Offset);
2085 } else
2086 I915_WRITE(DSPADDR(plane), Start + Offset);
2087 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002088
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 return 0;
2090}
2091
2092static int ironlake_update_plane(struct drm_crtc *crtc,
2093 struct drm_framebuffer *fb, int x, int y)
2094{
2095 struct drm_device *dev = crtc->dev;
2096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2098 struct intel_framebuffer *intel_fb;
2099 struct drm_i915_gem_object *obj;
2100 int plane = intel_crtc->plane;
2101 unsigned long Start, Offset;
2102 u32 dspcntr;
2103 u32 reg;
2104
2105 switch (plane) {
2106 case 0:
2107 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002108 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002109 break;
2110 default:
2111 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2112 return -EINVAL;
2113 }
2114
2115 intel_fb = to_intel_framebuffer(fb);
2116 obj = intel_fb->obj;
2117
2118 reg = DSPCNTR(plane);
2119 dspcntr = I915_READ(reg);
2120 /* Mask out pixel format bits in case we change it */
2121 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2122 switch (fb->bits_per_pixel) {
2123 case 8:
2124 dspcntr |= DISPPLANE_8BPP;
2125 break;
2126 case 16:
2127 if (fb->depth != 16)
2128 return -EINVAL;
2129
2130 dspcntr |= DISPPLANE_16BPP;
2131 break;
2132 case 24:
2133 case 32:
2134 if (fb->depth == 24)
2135 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2136 else if (fb->depth == 30)
2137 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2138 else
2139 return -EINVAL;
2140 break;
2141 default:
2142 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2143 return -EINVAL;
2144 }
2145
2146 if (obj->tiling_mode != I915_TILING_NONE)
2147 dspcntr |= DISPPLANE_TILED;
2148 else
2149 dspcntr &= ~DISPPLANE_TILED;
2150
2151 /* must disable */
2152 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2153
2154 I915_WRITE(reg, dspcntr);
2155
2156 Start = obj->gtt_offset;
2157 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2158
2159 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2160 Start, Offset, x, y, fb->pitch);
2161 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
2162 I915_WRITE(DSPSURF(plane), Start);
2163 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2164 I915_WRITE(DSPADDR(plane), Offset);
2165 POSTING_READ(reg);
2166
2167 return 0;
2168}
2169
2170/* Assume fb object is pinned & idle & fenced and just update base pointers */
2171static int
2172intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2173 int x, int y, enum mode_set_atomic state)
2174{
2175 struct drm_device *dev = crtc->dev;
2176 struct drm_i915_private *dev_priv = dev->dev_private;
2177 int ret;
2178
2179 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2180 if (ret)
2181 return ret;
2182
Chris Wilsonbed4a672010-09-11 10:47:47 +01002183 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002184 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002185
2186 return 0;
2187}
2188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002190intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2191 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002192{
2193 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 struct drm_i915_master_private *master_priv;
2195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002196 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002197
2198 /* no fb bound */
2199 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002200 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002201 return 0;
2202 }
2203
Chris Wilson265db952010-09-20 15:41:01 +01002204 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002205 case 0:
2206 case 1:
2207 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002208 case 2:
2209 if (IS_IVYBRIDGE(dev))
2210 break;
2211 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002212 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002213 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002214 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215 }
2216
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002217 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002218 ret = intel_pin_and_fence_fb_obj(dev,
2219 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002220 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002221 if (ret != 0) {
2222 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002223 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002224 return ret;
2225 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002226
Chris Wilson265db952010-09-20 15:41:01 +01002227 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002229 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002230
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002231 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002232 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002233 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002234
2235 /* Big Hammer, we also need to ensure that any pending
2236 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2237 * current scanout is retired before unpinning the old
2238 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002239 *
2240 * This should only fail upon a hung GPU, in which case we
2241 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002242 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002243 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002244 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002245 }
2246
Jason Wessel21c74a82010-10-13 14:09:44 -05002247 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2248 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002249 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002250 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002251 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002252 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002253 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002254 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002255
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002256 if (old_fb) {
2257 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002258 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002259 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002260
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002261 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002262
2263 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002264 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265
2266 master_priv = dev->primary->master->driver_priv;
2267 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002268 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002269
Chris Wilson265db952010-09-20 15:41:01 +01002270 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002271 master_priv->sarea_priv->pipeB_x = x;
2272 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002273 } else {
2274 master_priv->sarea_priv->pipeA_x = x;
2275 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002276 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002277
2278 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002279}
2280
Chris Wilson5eddb702010-09-11 13:48:45 +01002281static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002282{
2283 struct drm_device *dev = crtc->dev;
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 u32 dpa_ctl;
2286
Zhao Yakui28c97732009-10-09 11:39:41 +08002287 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002288 dpa_ctl = I915_READ(DP_A);
2289 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2290
2291 if (clock < 200000) {
2292 u32 temp;
2293 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2294 /* workaround for 160Mhz:
2295 1) program 0x4600c bits 15:0 = 0x8124
2296 2) program 0x46010 bit 0 = 1
2297 3) program 0x46034 bit 24 = 1
2298 4) program 0x64000 bit 14 = 1
2299 */
2300 temp = I915_READ(0x4600c);
2301 temp &= 0xffff0000;
2302 I915_WRITE(0x4600c, temp | 0x8124);
2303
2304 temp = I915_READ(0x46010);
2305 I915_WRITE(0x46010, temp | 1);
2306
2307 temp = I915_READ(0x46034);
2308 I915_WRITE(0x46034, temp | (1 << 24));
2309 } else {
2310 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2311 }
2312 I915_WRITE(DP_A, dpa_ctl);
2313
Chris Wilson5eddb702010-09-11 13:48:45 +01002314 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002315 udelay(500);
2316}
2317
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002318static void intel_fdi_normal_train(struct drm_crtc *crtc)
2319{
2320 struct drm_device *dev = crtc->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2323 int pipe = intel_crtc->pipe;
2324 u32 reg, temp;
2325
2326 /* enable normal train */
2327 reg = FDI_TX_CTL(pipe);
2328 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002329 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002330 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2331 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002332 } else {
2333 temp &= ~FDI_LINK_TRAIN_NONE;
2334 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002335 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002336 I915_WRITE(reg, temp);
2337
2338 reg = FDI_RX_CTL(pipe);
2339 temp = I915_READ(reg);
2340 if (HAS_PCH_CPT(dev)) {
2341 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2342 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2343 } else {
2344 temp &= ~FDI_LINK_TRAIN_NONE;
2345 temp |= FDI_LINK_TRAIN_NONE;
2346 }
2347 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2348
2349 /* wait one idle pattern time */
2350 POSTING_READ(reg);
2351 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002352
2353 /* IVB wants error correction enabled */
2354 if (IS_IVYBRIDGE(dev))
2355 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2356 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002357}
2358
Jesse Barnes291427f2011-07-29 12:42:37 -07002359static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2360{
2361 struct drm_i915_private *dev_priv = dev->dev_private;
2362 u32 flags = I915_READ(SOUTH_CHICKEN1);
2363
2364 flags |= FDI_PHASE_SYNC_OVR(pipe);
2365 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2366 flags |= FDI_PHASE_SYNC_EN(pipe);
2367 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2368 POSTING_READ(SOUTH_CHICKEN1);
2369}
2370
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371/* The FDI link training functions for ILK/Ibexpeak. */
2372static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2373{
2374 struct drm_device *dev = crtc->dev;
2375 struct drm_i915_private *dev_priv = dev->dev_private;
2376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2377 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002378 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002380
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002381 /* FDI needs bits from pipe & plane first */
2382 assert_pipe_enabled(dev_priv, pipe);
2383 assert_plane_enabled(dev_priv, plane);
2384
Adam Jacksone1a44742010-06-25 15:32:14 -04002385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_RX_IMR(pipe);
2388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 temp &= ~FDI_RX_SYMBOL_LOCK;
2390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp);
2392 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002393 udelay(150);
2394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = FDI_TX_CTL(pipe);
2397 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002398 temp &= ~(7 << 19);
2399 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400 temp &= ~FDI_LINK_TRAIN_NONE;
2401 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 reg = FDI_RX_CTL(pipe);
2405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 temp &= ~FDI_LINK_TRAIN_NONE;
2407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2409
2410 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 udelay(150);
2412
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002413 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002414 if (HAS_PCH_IBX(dev)) {
2415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2416 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2417 FDI_RX_PHASE_SYNC_POINTER_EN);
2418 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002419
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002423 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2424
2425 if ((temp & FDI_RX_BIT_LOCK)) {
2426 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 break;
2429 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002430 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002431 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002433
2434 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 reg = FDI_TX_CTL(pipe);
2436 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 temp &= ~FDI_LINK_TRAIN_NONE;
2438 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 temp &= ~FDI_LINK_TRAIN_NONE;
2444 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp);
2446
2447 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 udelay(150);
2449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002456 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 DRM_DEBUG_KMS("FDI train 2 done.\n");
2458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002465
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466}
2467
Akshay Joshi0206e352011-08-16 15:34:10 -04002468static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2470 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2471 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2472 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2473};
2474
2475/* The FDI link training functions for SNB/Cougarpoint. */
2476static void gen6_fdi_link_train(struct drm_crtc *crtc)
2477{
2478 struct drm_device *dev = crtc->dev;
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2481 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2485 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 reg = FDI_RX_IMR(pipe);
2487 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002488 temp &= ~FDI_RX_SYMBOL_LOCK;
2489 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(reg, temp);
2491
2492 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002493 udelay(150);
2494
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 reg = FDI_TX_CTL(pipe);
2497 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002498 temp &= ~(7 << 19);
2499 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_PATTERN_1;
2502 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2503 /* SNB-B */
2504 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 reg = FDI_RX_CTL(pipe);
2508 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 if (HAS_PCH_CPT(dev)) {
2510 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2511 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2512 } else {
2513 temp &= ~FDI_LINK_TRAIN_NONE;
2514 temp |= FDI_LINK_TRAIN_PATTERN_1;
2515 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2517
2518 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 udelay(150);
2520
Jesse Barnes291427f2011-07-29 12:42:37 -07002521 if (HAS_PCH_CPT(dev))
2522 cpt_phase_pointer_enable(dev, pipe);
2523
Akshay Joshi0206e352011-08-16 15:34:10 -04002524 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 reg = FDI_TX_CTL(pipe);
2526 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2528 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 I915_WRITE(reg, temp);
2530
2531 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 udelay(500);
2533
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_RX_IIR(pipe);
2535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537
2538 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 DRM_DEBUG_KMS("FDI train 1 done.\n");
2541 break;
2542 }
2543 }
2544 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546
2547 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 reg = FDI_TX_CTL(pipe);
2549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002550 temp &= ~FDI_LINK_TRAIN_NONE;
2551 temp |= FDI_LINK_TRAIN_PATTERN_2;
2552 if (IS_GEN6(dev)) {
2553 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2554 /* SNB-B */
2555 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 reg = FDI_RX_CTL(pipe);
2560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 if (HAS_PCH_CPT(dev)) {
2562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2563 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2564 } else {
2565 temp &= ~FDI_LINK_TRAIN_NONE;
2566 temp |= FDI_LINK_TRAIN_PATTERN_2;
2567 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 I915_WRITE(reg, temp);
2569
2570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 udelay(150);
2572
Akshay Joshi0206e352011-08-16 15:34:10 -04002573 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_TX_CTL(pipe);
2575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2577 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002578 I915_WRITE(reg, temp);
2579
2580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 udelay(500);
2582
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 reg = FDI_RX_IIR(pipe);
2584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2586
2587 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 DRM_DEBUG_KMS("FDI train 2 done.\n");
2590 break;
2591 }
2592 }
2593 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595
2596 DRM_DEBUG_KMS("FDI train done.\n");
2597}
2598
Jesse Barnes357555c2011-04-28 15:09:55 -07002599/* Manual link training for Ivy Bridge A0 parts */
2600static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2601{
2602 struct drm_device *dev = crtc->dev;
2603 struct drm_i915_private *dev_priv = dev->dev_private;
2604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2605 int pipe = intel_crtc->pipe;
2606 u32 reg, temp, i;
2607
2608 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2609 for train result */
2610 reg = FDI_RX_IMR(pipe);
2611 temp = I915_READ(reg);
2612 temp &= ~FDI_RX_SYMBOL_LOCK;
2613 temp &= ~FDI_RX_BIT_LOCK;
2614 I915_WRITE(reg, temp);
2615
2616 POSTING_READ(reg);
2617 udelay(150);
2618
2619 /* enable CPU FDI TX and PCH FDI RX */
2620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
2622 temp &= ~(7 << 19);
2623 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2624 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2625 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2626 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2627 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002628 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002629 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2630
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
2633 temp &= ~FDI_LINK_TRAIN_AUTO;
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002636 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002637 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2638
2639 POSTING_READ(reg);
2640 udelay(150);
2641
Jesse Barnes291427f2011-07-29 12:42:37 -07002642 if (HAS_PCH_CPT(dev))
2643 cpt_phase_pointer_enable(dev, pipe);
2644
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= snb_b_fdi_train_param[i];
2650 I915_WRITE(reg, temp);
2651
2652 POSTING_READ(reg);
2653 udelay(500);
2654
2655 reg = FDI_RX_IIR(pipe);
2656 temp = I915_READ(reg);
2657 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2658
2659 if (temp & FDI_RX_BIT_LOCK ||
2660 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2661 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2662 DRM_DEBUG_KMS("FDI train 1 done.\n");
2663 break;
2664 }
2665 }
2666 if (i == 4)
2667 DRM_ERROR("FDI train 1 fail!\n");
2668
2669 /* Train 2 */
2670 reg = FDI_TX_CTL(pipe);
2671 temp = I915_READ(reg);
2672 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2673 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2674 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2675 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2676 I915_WRITE(reg, temp);
2677
2678 reg = FDI_RX_CTL(pipe);
2679 temp = I915_READ(reg);
2680 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2682 I915_WRITE(reg, temp);
2683
2684 POSTING_READ(reg);
2685 udelay(150);
2686
Akshay Joshi0206e352011-08-16 15:34:10 -04002687 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002688 reg = FDI_TX_CTL(pipe);
2689 temp = I915_READ(reg);
2690 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2691 temp |= snb_b_fdi_train_param[i];
2692 I915_WRITE(reg, temp);
2693
2694 POSTING_READ(reg);
2695 udelay(500);
2696
2697 reg = FDI_RX_IIR(pipe);
2698 temp = I915_READ(reg);
2699 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2700
2701 if (temp & FDI_RX_SYMBOL_LOCK) {
2702 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2703 DRM_DEBUG_KMS("FDI train 2 done.\n");
2704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 2 fail!\n");
2709
2710 DRM_DEBUG_KMS("FDI train done.\n");
2711}
2712
2713static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002714{
2715 struct drm_device *dev = crtc->dev;
2716 struct drm_i915_private *dev_priv = dev->dev_private;
2717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2718 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002719 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002720
Jesse Barnesc64e3112010-09-10 11:27:03 -07002721 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2723 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002724
Jesse Barnes0e23b992010-09-10 11:10:00 -07002725 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 reg = FDI_RX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002729 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002730 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2731 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2732
2733 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002734 udelay(200);
2735
2736 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 temp = I915_READ(reg);
2738 I915_WRITE(reg, temp | FDI_PCDCLK);
2739
2740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002741 udelay(200);
2742
2743 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002746 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2748
2749 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002750 udelay(100);
2751 }
2752}
2753
Jesse Barnes291427f2011-07-29 12:42:37 -07002754static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2755{
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 u32 flags = I915_READ(SOUTH_CHICKEN1);
2758
2759 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2760 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2761 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2762 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2763 POSTING_READ(SOUTH_CHICKEN1);
2764}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002765static void ironlake_fdi_disable(struct drm_crtc *crtc)
2766{
2767 struct drm_device *dev = crtc->dev;
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2770 int pipe = intel_crtc->pipe;
2771 u32 reg, temp;
2772
2773 /* disable CPU FDI tx and PCH FDI rx */
2774 reg = FDI_TX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2777 POSTING_READ(reg);
2778
2779 reg = FDI_RX_CTL(pipe);
2780 temp = I915_READ(reg);
2781 temp &= ~(0x7 << 16);
2782 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2783 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2784
2785 POSTING_READ(reg);
2786 udelay(100);
2787
2788 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002789 if (HAS_PCH_IBX(dev)) {
2790 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002791 I915_WRITE(FDI_RX_CHICKEN(pipe),
2792 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002793 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002794 } else if (HAS_PCH_CPT(dev)) {
2795 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002796 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002797
2798 /* still set train pattern 1 */
2799 reg = FDI_TX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 temp &= ~FDI_LINK_TRAIN_NONE;
2802 temp |= FDI_LINK_TRAIN_PATTERN_1;
2803 I915_WRITE(reg, temp);
2804
2805 reg = FDI_RX_CTL(pipe);
2806 temp = I915_READ(reg);
2807 if (HAS_PCH_CPT(dev)) {
2808 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2809 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2810 } else {
2811 temp &= ~FDI_LINK_TRAIN_NONE;
2812 temp |= FDI_LINK_TRAIN_PATTERN_1;
2813 }
2814 /* BPC in FDI rx is consistent with that in PIPECONF */
2815 temp &= ~(0x07 << 16);
2816 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2817 I915_WRITE(reg, temp);
2818
2819 POSTING_READ(reg);
2820 udelay(100);
2821}
2822
Chris Wilson6b383a72010-09-13 13:54:26 +01002823/*
2824 * When we disable a pipe, we need to clear any pending scanline wait events
2825 * to avoid hanging the ring, which we assume we are waiting on.
2826 */
2827static void intel_clear_scanline_wait(struct drm_device *dev)
2828{
2829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002830 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002831 u32 tmp;
2832
2833 if (IS_GEN2(dev))
2834 /* Can't break the hang on i8xx */
2835 return;
2836
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002837 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002838 tmp = I915_READ_CTL(ring);
2839 if (tmp & RING_WAIT)
2840 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002841}
2842
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002843static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2844{
Chris Wilson05394f32010-11-08 19:18:58 +00002845 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002846 struct drm_i915_private *dev_priv;
2847
2848 if (crtc->fb == NULL)
2849 return;
2850
Chris Wilson05394f32010-11-08 19:18:58 +00002851 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002852 dev_priv = crtc->dev->dev_private;
2853 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002854 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002855}
2856
Jesse Barnes040484a2011-01-03 12:14:26 -08002857static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2858{
2859 struct drm_device *dev = crtc->dev;
2860 struct drm_mode_config *mode_config = &dev->mode_config;
2861 struct intel_encoder *encoder;
2862
2863 /*
2864 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2865 * must be driven by its own crtc; no sharing is possible.
2866 */
2867 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2868 if (encoder->base.crtc != crtc)
2869 continue;
2870
2871 switch (encoder->type) {
2872 case INTEL_OUTPUT_EDP:
2873 if (!intel_encoder_is_pch_edp(&encoder->base))
2874 return false;
2875 continue;
2876 }
2877 }
2878
2879 return true;
2880}
2881
Jesse Barnesf67a5592011-01-05 10:31:48 -08002882/*
2883 * Enable PCH resources required for PCH ports:
2884 * - PCH PLLs
2885 * - FDI training & RX/TX
2886 * - update transcoder timings
2887 * - DP transcoding bits
2888 * - transcoder
2889 */
2890static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002891{
2892 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2895 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002896 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002897
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002898 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002899 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002900
Jesse Barnes92f25842011-01-04 15:09:34 -08002901 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002902
2903 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002904 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2905 TRANSC_DPLLB_SEL;
2906
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002907 /* Be sure PCH DPLL SEL is set */
2908 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002909 if (pipe == 0) {
2910 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002911 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002912 } else if (pipe == 1) {
2913 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002914 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002915 } else if (pipe == 2) {
2916 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07002917 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002918 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002919 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002920 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002921
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002922 /* set transcoder timing, panel must allow it */
2923 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2925 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2926 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2927
2928 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2929 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2930 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002931
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002932 intel_fdi_normal_train(crtc);
2933
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002934 /* For PCH DP, enable TRANS_DP_CTL */
2935 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002936 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2937 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002938 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002939 reg = TRANS_DP_CTL(pipe);
2940 temp = I915_READ(reg);
2941 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002942 TRANS_DP_SYNC_MASK |
2943 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002944 temp |= (TRANS_DP_OUTPUT_ENABLE |
2945 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002946 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002947
2948 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002949 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002950 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002951 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002952
2953 switch (intel_trans_dp_port_sel(crtc)) {
2954 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002955 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002956 break;
2957 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002958 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002959 break;
2960 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002961 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002962 break;
2963 default:
2964 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002965 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002966 break;
2967 }
2968
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002970 }
2971
Jesse Barnes040484a2011-01-03 12:14:26 -08002972 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002973}
2974
Jesse Barnesd4270e52011-10-11 10:43:02 -07002975void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2976{
2977 struct drm_i915_private *dev_priv = dev->dev_private;
2978 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
2979 u32 temp;
2980
2981 temp = I915_READ(dslreg);
2982 udelay(500);
2983 if (wait_for(I915_READ(dslreg) != temp, 5)) {
2984 /* Without this, mode sets may fail silently on FDI */
2985 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
2986 udelay(250);
2987 I915_WRITE(tc2reg, 0);
2988 if (wait_for(I915_READ(dslreg) != temp, 5))
2989 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
2990 }
2991}
2992
Jesse Barnesf67a5592011-01-05 10:31:48 -08002993static void ironlake_crtc_enable(struct drm_crtc *crtc)
2994{
2995 struct drm_device *dev = crtc->dev;
2996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2998 int pipe = intel_crtc->pipe;
2999 int plane = intel_crtc->plane;
3000 u32 temp;
3001 bool is_pch_port;
3002
3003 if (intel_crtc->active)
3004 return;
3005
3006 intel_crtc->active = true;
3007 intel_update_watermarks(dev);
3008
3009 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3010 temp = I915_READ(PCH_LVDS);
3011 if ((temp & LVDS_PORT_EN) == 0)
3012 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3013 }
3014
3015 is_pch_port = intel_crtc_driving_pch(crtc);
3016
3017 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003018 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003019 else
3020 ironlake_fdi_disable(crtc);
3021
3022 /* Enable panel fitting for LVDS */
3023 if (dev_priv->pch_pf_size &&
3024 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3025 /* Force use of hard-coded filter coefficients
3026 * as some pre-programmed values are broken,
3027 * e.g. x201.
3028 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003029 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3030 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3031 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003032 }
3033
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003034 /*
3035 * On ILK+ LUT must be loaded before the pipe is running but with
3036 * clocks enabled
3037 */
3038 intel_crtc_load_lut(crtc);
3039
Jesse Barnesf67a5592011-01-05 10:31:48 -08003040 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3041 intel_enable_plane(dev_priv, plane, pipe);
3042
3043 if (is_pch_port)
3044 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003045
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003046 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003047 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003048 mutex_unlock(&dev->struct_mutex);
3049
Chris Wilson6b383a72010-09-13 13:54:26 +01003050 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003051}
3052
3053static void ironlake_crtc_disable(struct drm_crtc *crtc)
3054{
3055 struct drm_device *dev = crtc->dev;
3056 struct drm_i915_private *dev_priv = dev->dev_private;
3057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3058 int pipe = intel_crtc->pipe;
3059 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003060 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003061
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003062 if (!intel_crtc->active)
3063 return;
3064
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003065 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003066 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003067 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003068
Jesse Barnesb24e7172011-01-04 15:09:30 -08003069 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003070
Chris Wilson973d04f2011-07-08 12:22:37 +01003071 if (dev_priv->cfb_plane == plane)
3072 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003073
Jesse Barnesb24e7172011-01-04 15:09:30 -08003074 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003075
Jesse Barnes6be4a602010-09-10 10:26:01 -07003076 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003077 I915_WRITE(PF_CTL(pipe), 0);
3078 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003079
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003080 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003081
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003082 /* This is a horrible layering violation; we should be doing this in
3083 * the connector/encoder ->prepare instead, but we don't always have
3084 * enough information there about the config to know whether it will
3085 * actually be necessary or just cause undesired flicker.
3086 */
3087 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003088
Jesse Barnes040484a2011-01-03 12:14:26 -08003089 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003090
Jesse Barnes6be4a602010-09-10 10:26:01 -07003091 if (HAS_PCH_CPT(dev)) {
3092 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 reg = TRANS_DP_CTL(pipe);
3094 temp = I915_READ(reg);
3095 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003096 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003098
3099 /* disable DPLL_SEL */
3100 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003101 switch (pipe) {
3102 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003103 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003104 break;
3105 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003106 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003107 break;
3108 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003109 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003110 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003111 break;
3112 default:
3113 BUG(); /* wtf */
3114 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003115 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003116 }
3117
3118 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003119 if (!intel_crtc->no_pll)
3120 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003121
3122 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003123 reg = FDI_RX_CTL(pipe);
3124 temp = I915_READ(reg);
3125 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003126
3127 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003128 reg = FDI_TX_CTL(pipe);
3129 temp = I915_READ(reg);
3130 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3131
3132 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003133 udelay(100);
3134
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 reg = FDI_RX_CTL(pipe);
3136 temp = I915_READ(reg);
3137 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003138
3139 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003141 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003142
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003143 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003144 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003145
3146 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003147 intel_update_fbc(dev);
3148 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003149 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003150}
3151
3152static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3153{
3154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3155 int pipe = intel_crtc->pipe;
3156 int plane = intel_crtc->plane;
3157
Zhenyu Wang2c072452009-06-05 15:38:42 +08003158 /* XXX: When our outputs are all unaware of DPMS modes other than off
3159 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3160 */
3161 switch (mode) {
3162 case DRM_MODE_DPMS_ON:
3163 case DRM_MODE_DPMS_STANDBY:
3164 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003165 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003166 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003167 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003168
Zhenyu Wang2c072452009-06-05 15:38:42 +08003169 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003170 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003171 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003172 break;
3173 }
3174}
3175
Daniel Vetter02e792f2009-09-15 22:57:34 +02003176static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3177{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003178 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003179 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003180 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003181
Chris Wilson23f09ce2010-08-12 13:53:37 +01003182 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003183 dev_priv->mm.interruptible = false;
3184 (void) intel_overlay_switch_off(intel_crtc->overlay);
3185 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003186 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003187 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003188
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003189 /* Let userspace switch the overlay on again. In most cases userspace
3190 * has to recompute where to put it anyway.
3191 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003192}
3193
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003194static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003195{
3196 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003197 struct drm_i915_private *dev_priv = dev->dev_private;
3198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3199 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003200 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003201
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003202 if (intel_crtc->active)
3203 return;
3204
3205 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003206 intel_update_watermarks(dev);
3207
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003208 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003209 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003210 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003211
3212 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003213 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003214
3215 /* Give the overlay scaler a chance to enable if it's on this pipe */
3216 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003217 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003218}
3219
3220static void i9xx_crtc_disable(struct drm_crtc *crtc)
3221{
3222 struct drm_device *dev = crtc->dev;
3223 struct drm_i915_private *dev_priv = dev->dev_private;
3224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3225 int pipe = intel_crtc->pipe;
3226 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003227
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003228 if (!intel_crtc->active)
3229 return;
3230
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003231 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003232 intel_crtc_wait_for_pending_flips(crtc);
3233 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003234 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003235 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003236
Chris Wilson973d04f2011-07-08 12:22:37 +01003237 if (dev_priv->cfb_plane == plane)
3238 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003239
Jesse Barnesb24e7172011-01-04 15:09:30 -08003240 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003241 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003242 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003243
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003244 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003245 intel_update_fbc(dev);
3246 intel_update_watermarks(dev);
3247 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003248}
3249
3250static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3251{
Jesse Barnes79e53942008-11-07 14:24:08 -08003252 /* XXX: When our outputs are all unaware of DPMS modes other than off
3253 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3254 */
3255 switch (mode) {
3256 case DRM_MODE_DPMS_ON:
3257 case DRM_MODE_DPMS_STANDBY:
3258 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003259 i9xx_crtc_enable(crtc);
3260 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003261 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003262 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003263 break;
3264 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003265}
3266
3267/**
3268 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003269 */
3270static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3271{
3272 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003273 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003274 struct drm_i915_master_private *master_priv;
3275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3276 int pipe = intel_crtc->pipe;
3277 bool enabled;
3278
Chris Wilson032d2a02010-09-06 16:17:22 +01003279 if (intel_crtc->dpms_mode == mode)
3280 return;
3281
Chris Wilsondebcadd2010-08-07 11:01:33 +01003282 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003283
Jesse Barnese70236a2009-09-21 10:42:27 -07003284 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003285
3286 if (!dev->primary->master)
3287 return;
3288
3289 master_priv = dev->primary->master->driver_priv;
3290 if (!master_priv->sarea_priv)
3291 return;
3292
3293 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3294
3295 switch (pipe) {
3296 case 0:
3297 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3298 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3299 break;
3300 case 1:
3301 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3302 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3303 break;
3304 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003305 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003306 break;
3307 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003308}
3309
Chris Wilsoncdd59982010-09-08 16:30:16 +01003310static void intel_crtc_disable(struct drm_crtc *crtc)
3311{
3312 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3313 struct drm_device *dev = crtc->dev;
3314
3315 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3316
3317 if (crtc->fb) {
3318 mutex_lock(&dev->struct_mutex);
3319 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3320 mutex_unlock(&dev->struct_mutex);
3321 }
3322}
3323
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003324/* Prepare for a mode set.
3325 *
3326 * Note we could be a lot smarter here. We need to figure out which outputs
3327 * will be enabled, which disabled (in short, how the config will changes)
3328 * and perform the minimum necessary steps to accomplish that, e.g. updating
3329 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3330 * panel fitting is in the proper state, etc.
3331 */
3332static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003333{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003334 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003335}
3336
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003337static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003338{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003339 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003340}
3341
3342static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3343{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003344 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003345}
3346
3347static void ironlake_crtc_commit(struct drm_crtc *crtc)
3348{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003349 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003350}
3351
Akshay Joshi0206e352011-08-16 15:34:10 -04003352void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003353{
3354 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3355 /* lvds has its own version of prepare see intel_lvds_prepare */
3356 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3357}
3358
Akshay Joshi0206e352011-08-16 15:34:10 -04003359void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003360{
3361 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003362 struct drm_device *dev = encoder->dev;
3363 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3364 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3365
Jesse Barnes79e53942008-11-07 14:24:08 -08003366 /* lvds has its own version of commit see intel_lvds_commit */
3367 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003368
3369 if (HAS_PCH_CPT(dev))
3370 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003371}
3372
Chris Wilsonea5b2132010-08-04 13:50:23 +01003373void intel_encoder_destroy(struct drm_encoder *encoder)
3374{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003375 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003376
Chris Wilsonea5b2132010-08-04 13:50:23 +01003377 drm_encoder_cleanup(encoder);
3378 kfree(intel_encoder);
3379}
3380
Jesse Barnes79e53942008-11-07 14:24:08 -08003381static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3382 struct drm_display_mode *mode,
3383 struct drm_display_mode *adjusted_mode)
3384{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003385 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003386
Eric Anholtbad720f2009-10-22 16:11:14 -07003387 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003388 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003389 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3390 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003391 }
Chris Wilson89749352010-09-12 18:25:19 +01003392
3393 /* XXX some encoders set the crtcinfo, others don't.
3394 * Obviously we need some form of conflict resolution here...
3395 */
3396 if (adjusted_mode->crtc_htotal == 0)
3397 drm_mode_set_crtcinfo(adjusted_mode, 0);
3398
Jesse Barnes79e53942008-11-07 14:24:08 -08003399 return true;
3400}
3401
Jesse Barnese70236a2009-09-21 10:42:27 -07003402static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003403{
Jesse Barnese70236a2009-09-21 10:42:27 -07003404 return 400000;
3405}
Jesse Barnes79e53942008-11-07 14:24:08 -08003406
Jesse Barnese70236a2009-09-21 10:42:27 -07003407static int i915_get_display_clock_speed(struct drm_device *dev)
3408{
3409 return 333000;
3410}
Jesse Barnes79e53942008-11-07 14:24:08 -08003411
Jesse Barnese70236a2009-09-21 10:42:27 -07003412static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3413{
3414 return 200000;
3415}
Jesse Barnes79e53942008-11-07 14:24:08 -08003416
Jesse Barnese70236a2009-09-21 10:42:27 -07003417static int i915gm_get_display_clock_speed(struct drm_device *dev)
3418{
3419 u16 gcfgc = 0;
3420
3421 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3422
3423 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003424 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003425 else {
3426 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3427 case GC_DISPLAY_CLOCK_333_MHZ:
3428 return 333000;
3429 default:
3430 case GC_DISPLAY_CLOCK_190_200_MHZ:
3431 return 190000;
3432 }
3433 }
3434}
Jesse Barnes79e53942008-11-07 14:24:08 -08003435
Jesse Barnese70236a2009-09-21 10:42:27 -07003436static int i865_get_display_clock_speed(struct drm_device *dev)
3437{
3438 return 266000;
3439}
3440
3441static int i855_get_display_clock_speed(struct drm_device *dev)
3442{
3443 u16 hpllcc = 0;
3444 /* Assume that the hardware is in the high speed state. This
3445 * should be the default.
3446 */
3447 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3448 case GC_CLOCK_133_200:
3449 case GC_CLOCK_100_200:
3450 return 200000;
3451 case GC_CLOCK_166_250:
3452 return 250000;
3453 case GC_CLOCK_100_133:
3454 return 133000;
3455 }
3456
3457 /* Shouldn't happen */
3458 return 0;
3459}
3460
3461static int i830_get_display_clock_speed(struct drm_device *dev)
3462{
3463 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003464}
3465
Zhenyu Wang2c072452009-06-05 15:38:42 +08003466struct fdi_m_n {
3467 u32 tu;
3468 u32 gmch_m;
3469 u32 gmch_n;
3470 u32 link_m;
3471 u32 link_n;
3472};
3473
3474static void
3475fdi_reduce_ratio(u32 *num, u32 *den)
3476{
3477 while (*num > 0xffffff || *den > 0xffffff) {
3478 *num >>= 1;
3479 *den >>= 1;
3480 }
3481}
3482
Zhenyu Wang2c072452009-06-05 15:38:42 +08003483static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003484ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3485 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003486{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003487 m_n->tu = 64; /* default size */
3488
Chris Wilson22ed1112010-12-04 01:01:29 +00003489 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3490 m_n->gmch_m = bits_per_pixel * pixel_clock;
3491 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003492 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3493
Chris Wilson22ed1112010-12-04 01:01:29 +00003494 m_n->link_m = pixel_clock;
3495 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003496 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3497}
3498
3499
Shaohua Li7662c8b2009-06-26 11:23:55 +08003500struct intel_watermark_params {
3501 unsigned long fifo_size;
3502 unsigned long max_wm;
3503 unsigned long default_wm;
3504 unsigned long guard_size;
3505 unsigned long cacheline_size;
3506};
3507
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003508/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003509static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003510 PINEVIEW_DISPLAY_FIFO,
3511 PINEVIEW_MAX_WM,
3512 PINEVIEW_DFT_WM,
3513 PINEVIEW_GUARD_WM,
3514 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003515};
Chris Wilsond2102462011-01-24 17:43:27 +00003516static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003517 PINEVIEW_DISPLAY_FIFO,
3518 PINEVIEW_MAX_WM,
3519 PINEVIEW_DFT_HPLLOFF_WM,
3520 PINEVIEW_GUARD_WM,
3521 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003522};
Chris Wilsond2102462011-01-24 17:43:27 +00003523static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003524 PINEVIEW_CURSOR_FIFO,
3525 PINEVIEW_CURSOR_MAX_WM,
3526 PINEVIEW_CURSOR_DFT_WM,
3527 PINEVIEW_CURSOR_GUARD_WM,
3528 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003529};
Chris Wilsond2102462011-01-24 17:43:27 +00003530static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003531 PINEVIEW_CURSOR_FIFO,
3532 PINEVIEW_CURSOR_MAX_WM,
3533 PINEVIEW_CURSOR_DFT_WM,
3534 PINEVIEW_CURSOR_GUARD_WM,
3535 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003536};
Chris Wilsond2102462011-01-24 17:43:27 +00003537static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003538 G4X_FIFO_SIZE,
3539 G4X_MAX_WM,
3540 G4X_MAX_WM,
3541 2,
3542 G4X_FIFO_LINE_SIZE,
3543};
Chris Wilsond2102462011-01-24 17:43:27 +00003544static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003545 I965_CURSOR_FIFO,
3546 I965_CURSOR_MAX_WM,
3547 I965_CURSOR_DFT_WM,
3548 2,
3549 G4X_FIFO_LINE_SIZE,
3550};
Chris Wilsond2102462011-01-24 17:43:27 +00003551static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003552 I965_CURSOR_FIFO,
3553 I965_CURSOR_MAX_WM,
3554 I965_CURSOR_DFT_WM,
3555 2,
3556 I915_FIFO_LINE_SIZE,
3557};
Chris Wilsond2102462011-01-24 17:43:27 +00003558static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003559 I945_FIFO_SIZE,
3560 I915_MAX_WM,
3561 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003562 2,
3563 I915_FIFO_LINE_SIZE
3564};
Chris Wilsond2102462011-01-24 17:43:27 +00003565static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003566 I915_FIFO_SIZE,
3567 I915_MAX_WM,
3568 1,
3569 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003570 I915_FIFO_LINE_SIZE
3571};
Chris Wilsond2102462011-01-24 17:43:27 +00003572static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003573 I855GM_FIFO_SIZE,
3574 I915_MAX_WM,
3575 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003576 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003577 I830_FIFO_LINE_SIZE
3578};
Chris Wilsond2102462011-01-24 17:43:27 +00003579static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003580 I830_FIFO_SIZE,
3581 I915_MAX_WM,
3582 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003583 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003584 I830_FIFO_LINE_SIZE
3585};
3586
Chris Wilsond2102462011-01-24 17:43:27 +00003587static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003588 ILK_DISPLAY_FIFO,
3589 ILK_DISPLAY_MAXWM,
3590 ILK_DISPLAY_DFTWM,
3591 2,
3592 ILK_FIFO_LINE_SIZE
3593};
Chris Wilsond2102462011-01-24 17:43:27 +00003594static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003595 ILK_CURSOR_FIFO,
3596 ILK_CURSOR_MAXWM,
3597 ILK_CURSOR_DFTWM,
3598 2,
3599 ILK_FIFO_LINE_SIZE
3600};
Chris Wilsond2102462011-01-24 17:43:27 +00003601static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003602 ILK_DISPLAY_SR_FIFO,
3603 ILK_DISPLAY_MAX_SRWM,
3604 ILK_DISPLAY_DFT_SRWM,
3605 2,
3606 ILK_FIFO_LINE_SIZE
3607};
Chris Wilsond2102462011-01-24 17:43:27 +00003608static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003609 ILK_CURSOR_SR_FIFO,
3610 ILK_CURSOR_MAX_SRWM,
3611 ILK_CURSOR_DFT_SRWM,
3612 2,
3613 ILK_FIFO_LINE_SIZE
3614};
3615
Chris Wilsond2102462011-01-24 17:43:27 +00003616static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003617 SNB_DISPLAY_FIFO,
3618 SNB_DISPLAY_MAXWM,
3619 SNB_DISPLAY_DFTWM,
3620 2,
3621 SNB_FIFO_LINE_SIZE
3622};
Chris Wilsond2102462011-01-24 17:43:27 +00003623static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003624 SNB_CURSOR_FIFO,
3625 SNB_CURSOR_MAXWM,
3626 SNB_CURSOR_DFTWM,
3627 2,
3628 SNB_FIFO_LINE_SIZE
3629};
Chris Wilsond2102462011-01-24 17:43:27 +00003630static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003631 SNB_DISPLAY_SR_FIFO,
3632 SNB_DISPLAY_MAX_SRWM,
3633 SNB_DISPLAY_DFT_SRWM,
3634 2,
3635 SNB_FIFO_LINE_SIZE
3636};
Chris Wilsond2102462011-01-24 17:43:27 +00003637static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003638 SNB_CURSOR_SR_FIFO,
3639 SNB_CURSOR_MAX_SRWM,
3640 SNB_CURSOR_DFT_SRWM,
3641 2,
3642 SNB_FIFO_LINE_SIZE
3643};
3644
3645
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003646/**
3647 * intel_calculate_wm - calculate watermark level
3648 * @clock_in_khz: pixel clock
3649 * @wm: chip FIFO params
3650 * @pixel_size: display pixel size
3651 * @latency_ns: memory latency for the platform
3652 *
3653 * Calculate the watermark level (the level at which the display plane will
3654 * start fetching from memory again). Each chip has a different display
3655 * FIFO size and allocation, so the caller needs to figure that out and pass
3656 * in the correct intel_watermark_params structure.
3657 *
3658 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3659 * on the pixel size. When it reaches the watermark level, it'll start
3660 * fetching FIFO line sized based chunks from memory until the FIFO fills
3661 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3662 * will occur, and a display engine hang could result.
3663 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003664static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003665 const struct intel_watermark_params *wm,
3666 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003667 int pixel_size,
3668 unsigned long latency_ns)
3669{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003670 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003671
Jesse Barnesd6604672009-09-11 12:25:56 -07003672 /*
3673 * Note: we need to make sure we don't overflow for various clock &
3674 * latency values.
3675 * clocks go from a few thousand to several hundred thousand.
3676 * latency is usually a few thousand
3677 */
3678 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3679 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003680 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003681
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003682 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003683
Chris Wilsond2102462011-01-24 17:43:27 +00003684 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003685
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003686 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003687
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003688 /* Don't promote wm_size to unsigned... */
3689 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003690 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003691 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003692 wm_size = wm->default_wm;
3693 return wm_size;
3694}
3695
3696struct cxsr_latency {
3697 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003698 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003699 unsigned long fsb_freq;
3700 unsigned long mem_freq;
3701 unsigned long display_sr;
3702 unsigned long display_hpll_disable;
3703 unsigned long cursor_sr;
3704 unsigned long cursor_hpll_disable;
3705};
3706
Chris Wilson403c89f2010-08-04 15:25:31 +01003707static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003708 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3709 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3710 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3711 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3712 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003713
Li Peng95534262010-05-18 18:58:44 +08003714 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3715 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3716 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3717 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3718 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003719
Li Peng95534262010-05-18 18:58:44 +08003720 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3721 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3722 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3723 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3724 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003725
Li Peng95534262010-05-18 18:58:44 +08003726 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3727 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3728 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3729 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3730 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003731
Li Peng95534262010-05-18 18:58:44 +08003732 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3733 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3734 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3735 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3736 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003737
Li Peng95534262010-05-18 18:58:44 +08003738 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3739 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3740 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3741 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3742 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003743};
3744
Chris Wilson403c89f2010-08-04 15:25:31 +01003745static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3746 int is_ddr3,
3747 int fsb,
3748 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003749{
Chris Wilson403c89f2010-08-04 15:25:31 +01003750 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003751 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003752
3753 if (fsb == 0 || mem == 0)
3754 return NULL;
3755
3756 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3757 latency = &cxsr_latency_table[i];
3758 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003759 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303760 fsb == latency->fsb_freq && mem == latency->mem_freq)
3761 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003762 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303763
Zhao Yakui28c97732009-10-09 11:39:41 +08003764 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303765
3766 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003767}
3768
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003769static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003770{
3771 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003772
3773 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003774 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003775}
3776
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003777/*
3778 * Latency for FIFO fetches is dependent on several factors:
3779 * - memory configuration (speed, channels)
3780 * - chipset
3781 * - current MCH state
3782 * It can be fairly high in some situations, so here we assume a fairly
3783 * pessimal value. It's a tradeoff between extra memory fetches (if we
3784 * set this value too high, the FIFO will fetch frequently to stay full)
3785 * and power consumption (set it too low to save power and we might see
3786 * FIFO underruns and display "flicker").
3787 *
3788 * A value of 5us seems to be a good balance; safe for very low end
3789 * platforms but not overly aggressive on lower latency configs.
3790 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003791static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003792
Jesse Barnese70236a2009-09-21 10:42:27 -07003793static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003794{
3795 struct drm_i915_private *dev_priv = dev->dev_private;
3796 uint32_t dsparb = I915_READ(DSPARB);
3797 int size;
3798
Chris Wilson8de9b312010-07-19 19:59:52 +01003799 size = dsparb & 0x7f;
3800 if (plane)
3801 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003802
Zhao Yakui28c97732009-10-09 11:39:41 +08003803 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003805
3806 return size;
3807}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003808
Jesse Barnese70236a2009-09-21 10:42:27 -07003809static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3810{
3811 struct drm_i915_private *dev_priv = dev->dev_private;
3812 uint32_t dsparb = I915_READ(DSPARB);
3813 int size;
3814
Chris Wilson8de9b312010-07-19 19:59:52 +01003815 size = dsparb & 0x1ff;
3816 if (plane)
3817 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003818 size >>= 1; /* Convert to cachelines */
3819
Zhao Yakui28c97732009-10-09 11:39:41 +08003820 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003821 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003822
3823 return size;
3824}
3825
3826static int i845_get_fifo_size(struct drm_device *dev, int plane)
3827{
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 uint32_t dsparb = I915_READ(DSPARB);
3830 int size;
3831
3832 size = dsparb & 0x7f;
3833 size >>= 2; /* Convert to cachelines */
3834
Zhao Yakui28c97732009-10-09 11:39:41 +08003835 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 plane ? "B" : "A",
3837 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003838
3839 return size;
3840}
3841
3842static int i830_get_fifo_size(struct drm_device *dev, int plane)
3843{
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845 uint32_t dsparb = I915_READ(DSPARB);
3846 int size;
3847
3848 size = dsparb & 0x7f;
3849 size >>= 1; /* Convert to cachelines */
3850
Zhao Yakui28c97732009-10-09 11:39:41 +08003851 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003853
3854 return size;
3855}
3856
Chris Wilsond2102462011-01-24 17:43:27 +00003857static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3858{
3859 struct drm_crtc *crtc, *enabled = NULL;
3860
3861 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3862 if (crtc->enabled && crtc->fb) {
3863 if (enabled)
3864 return NULL;
3865 enabled = crtc;
3866 }
3867 }
3868
3869 return enabled;
3870}
3871
3872static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003873{
3874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003875 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003876 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003877 u32 reg;
3878 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003879
Chris Wilson403c89f2010-08-04 15:25:31 +01003880 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003881 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003882 if (!latency) {
3883 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3884 pineview_disable_cxsr(dev);
3885 return;
3886 }
3887
Chris Wilsond2102462011-01-24 17:43:27 +00003888 crtc = single_enabled_crtc(dev);
3889 if (crtc) {
3890 int clock = crtc->mode.clock;
3891 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003892
3893 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003894 wm = intel_calculate_wm(clock, &pineview_display_wm,
3895 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003896 pixel_size, latency->display_sr);
3897 reg = I915_READ(DSPFW1);
3898 reg &= ~DSPFW_SR_MASK;
3899 reg |= wm << DSPFW_SR_SHIFT;
3900 I915_WRITE(DSPFW1, reg);
3901 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3902
3903 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003904 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3905 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003906 pixel_size, latency->cursor_sr);
3907 reg = I915_READ(DSPFW3);
3908 reg &= ~DSPFW_CURSOR_SR_MASK;
3909 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3910 I915_WRITE(DSPFW3, reg);
3911
3912 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003913 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3914 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003915 pixel_size, latency->display_hpll_disable);
3916 reg = I915_READ(DSPFW3);
3917 reg &= ~DSPFW_HPLL_SR_MASK;
3918 reg |= wm & DSPFW_HPLL_SR_MASK;
3919 I915_WRITE(DSPFW3, reg);
3920
3921 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003922 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3923 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003924 pixel_size, latency->cursor_hpll_disable);
3925 reg = I915_READ(DSPFW3);
3926 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3927 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3928 I915_WRITE(DSPFW3, reg);
3929 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3930
3931 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003932 I915_WRITE(DSPFW3,
3933 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003934 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3935 } else {
3936 pineview_disable_cxsr(dev);
3937 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3938 }
3939}
3940
Chris Wilson417ae142011-01-19 15:04:42 +00003941static bool g4x_compute_wm0(struct drm_device *dev,
3942 int plane,
3943 const struct intel_watermark_params *display,
3944 int display_latency_ns,
3945 const struct intel_watermark_params *cursor,
3946 int cursor_latency_ns,
3947 int *plane_wm,
3948 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003949{
Chris Wilson417ae142011-01-19 15:04:42 +00003950 struct drm_crtc *crtc;
3951 int htotal, hdisplay, clock, pixel_size;
3952 int line_time_us, line_count;
3953 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003954
Chris Wilson417ae142011-01-19 15:04:42 +00003955 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003956 if (crtc->fb == NULL || !crtc->enabled) {
3957 *cursor_wm = cursor->guard_size;
3958 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003959 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003960 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003961
Chris Wilson417ae142011-01-19 15:04:42 +00003962 htotal = crtc->mode.htotal;
3963 hdisplay = crtc->mode.hdisplay;
3964 clock = crtc->mode.clock;
3965 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003966
Chris Wilson417ae142011-01-19 15:04:42 +00003967 /* Use the small buffer method to calculate plane watermark */
3968 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3969 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3970 if (tlb_miss > 0)
3971 entries += tlb_miss;
3972 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3973 *plane_wm = entries + display->guard_size;
3974 if (*plane_wm > (int)display->max_wm)
3975 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003976
Chris Wilson417ae142011-01-19 15:04:42 +00003977 /* Use the large buffer method to calculate cursor watermark */
3978 line_time_us = ((htotal * 1000) / clock);
3979 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3980 entries = line_count * 64 * pixel_size;
3981 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3982 if (tlb_miss > 0)
3983 entries += tlb_miss;
3984 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3985 *cursor_wm = entries + cursor->guard_size;
3986 if (*cursor_wm > (int)cursor->max_wm)
3987 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003988
Chris Wilson417ae142011-01-19 15:04:42 +00003989 return true;
3990}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003991
Chris Wilson417ae142011-01-19 15:04:42 +00003992/*
3993 * Check the wm result.
3994 *
3995 * If any calculated watermark values is larger than the maximum value that
3996 * can be programmed into the associated watermark register, that watermark
3997 * must be disabled.
3998 */
3999static bool g4x_check_srwm(struct drm_device *dev,
4000 int display_wm, int cursor_wm,
4001 const struct intel_watermark_params *display,
4002 const struct intel_watermark_params *cursor)
4003{
4004 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4005 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004006
Chris Wilson417ae142011-01-19 15:04:42 +00004007 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07004008 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004009 display_wm, display->max_wm);
4010 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004011 }
4012
Chris Wilson417ae142011-01-19 15:04:42 +00004013 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07004014 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004015 cursor_wm, cursor->max_wm);
4016 return false;
4017 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004018
Chris Wilson417ae142011-01-19 15:04:42 +00004019 if (!(display_wm || cursor_wm)) {
4020 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4021 return false;
4022 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004023
Chris Wilson417ae142011-01-19 15:04:42 +00004024 return true;
4025}
4026
4027static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004028 int plane,
4029 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004030 const struct intel_watermark_params *display,
4031 const struct intel_watermark_params *cursor,
4032 int *display_wm, int *cursor_wm)
4033{
Chris Wilsond2102462011-01-24 17:43:27 +00004034 struct drm_crtc *crtc;
4035 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004036 unsigned long line_time_us;
4037 int line_count, line_size;
4038 int small, large;
4039 int entries;
4040
4041 if (!latency_ns) {
4042 *display_wm = *cursor_wm = 0;
4043 return false;
4044 }
4045
Chris Wilsond2102462011-01-24 17:43:27 +00004046 crtc = intel_get_crtc_for_plane(dev, plane);
4047 hdisplay = crtc->mode.hdisplay;
4048 htotal = crtc->mode.htotal;
4049 clock = crtc->mode.clock;
4050 pixel_size = crtc->fb->bits_per_pixel / 8;
4051
Chris Wilson417ae142011-01-19 15:04:42 +00004052 line_time_us = (htotal * 1000) / clock;
4053 line_count = (latency_ns / line_time_us + 1000) / 1000;
4054 line_size = hdisplay * pixel_size;
4055
4056 /* Use the minimum of the small and large buffer method for primary */
4057 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4058 large = line_count * line_size;
4059
4060 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4061 *display_wm = entries + display->guard_size;
4062
4063 /* calculate the self-refresh watermark for display cursor */
4064 entries = line_count * pixel_size * 64;
4065 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4066 *cursor_wm = entries + cursor->guard_size;
4067
4068 return g4x_check_srwm(dev,
4069 *display_wm, *cursor_wm,
4070 display, cursor);
4071}
4072
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004073#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004074
4075static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004076{
4077 static const int sr_latency_ns = 12000;
4078 struct drm_i915_private *dev_priv = dev->dev_private;
4079 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004080 int plane_sr, cursor_sr;
4081 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004082
4083 if (g4x_compute_wm0(dev, 0,
4084 &g4x_wm_info, latency_ns,
4085 &g4x_cursor_wm_info, latency_ns,
4086 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004087 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004088
4089 if (g4x_compute_wm0(dev, 1,
4090 &g4x_wm_info, latency_ns,
4091 &g4x_cursor_wm_info, latency_ns,
4092 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004093 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004094
4095 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004096 if (single_plane_enabled(enabled) &&
4097 g4x_compute_srwm(dev, ffs(enabled) - 1,
4098 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004099 &g4x_wm_info,
4100 &g4x_cursor_wm_info,
4101 &plane_sr, &cursor_sr))
4102 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4103 else
4104 I915_WRITE(FW_BLC_SELF,
4105 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4106
Chris Wilson308977a2011-02-02 10:41:20 +00004107 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4108 planea_wm, cursora_wm,
4109 planeb_wm, cursorb_wm,
4110 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004111
4112 I915_WRITE(DSPFW1,
4113 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004114 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004115 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4116 planea_wm);
4117 I915_WRITE(DSPFW2,
4118 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004119 (cursora_wm << DSPFW_CURSORA_SHIFT));
4120 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004121 I915_WRITE(DSPFW3,
4122 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004123 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004124}
4125
Chris Wilsond2102462011-01-24 17:43:27 +00004126static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004127{
4128 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004129 struct drm_crtc *crtc;
4130 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004131 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004132
Jesse Barnes1dc75462009-10-19 10:08:17 +09004133 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004134 crtc = single_enabled_crtc(dev);
4135 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004136 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004137 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004138 int clock = crtc->mode.clock;
4139 int htotal = crtc->mode.htotal;
4140 int hdisplay = crtc->mode.hdisplay;
4141 int pixel_size = crtc->fb->bits_per_pixel / 8;
4142 unsigned long line_time_us;
4143 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004144
Chris Wilsond2102462011-01-24 17:43:27 +00004145 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004146
4147 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004148 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4149 pixel_size * hdisplay;
4150 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004151 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004152 if (srwm < 0)
4153 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004154 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004155 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4156 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004157
Chris Wilsond2102462011-01-24 17:43:27 +00004158 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004160 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004161 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004162 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004163 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004164
4165 if (cursor_sr > i965_cursor_wm_info.max_wm)
4166 cursor_sr = i965_cursor_wm_info.max_wm;
4167
4168 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4169 "cursor %d\n", srwm, cursor_sr);
4170
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004171 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004172 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304173 } else {
4174 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004175 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004176 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4177 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004178 }
4179
4180 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4181 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004182
4183 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004184 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4185 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004186 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004187 /* update cursor SR watermark */
4188 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004189}
4190
Chris Wilsond2102462011-01-24 17:43:27 +00004191static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004192{
4193 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004194 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004195 uint32_t fwater_lo;
4196 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004197 int cwm, srwm = 1;
4198 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004199 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004200 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004201
Chris Wilson72557b42011-01-31 10:29:55 +00004202 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004203 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004204 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004205 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004206 else
Chris Wilsond2102462011-01-24 17:43:27 +00004207 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004208
Chris Wilsond2102462011-01-24 17:43:27 +00004209 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4210 crtc = intel_get_crtc_for_plane(dev, 0);
4211 if (crtc->enabled && crtc->fb) {
4212 planea_wm = intel_calculate_wm(crtc->mode.clock,
4213 wm_info, fifo_size,
4214 crtc->fb->bits_per_pixel / 8,
4215 latency_ns);
4216 enabled = crtc;
4217 } else
4218 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004219
Chris Wilsond2102462011-01-24 17:43:27 +00004220 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4221 crtc = intel_get_crtc_for_plane(dev, 1);
4222 if (crtc->enabled && crtc->fb) {
4223 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4224 wm_info, fifo_size,
4225 crtc->fb->bits_per_pixel / 8,
4226 latency_ns);
4227 if (enabled == NULL)
4228 enabled = crtc;
4229 else
4230 enabled = NULL;
4231 } else
4232 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004233
Zhao Yakui28c97732009-10-09 11:39:41 +08004234 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004235
4236 /*
4237 * Overlay gets an aggressive default since video jitter is bad.
4238 */
4239 cwm = 2;
4240
Alexander Lam18b21902011-01-03 13:28:56 -05004241 /* Play safe and disable self-refresh before adjusting watermarks. */
4242 if (IS_I945G(dev) || IS_I945GM(dev))
4243 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4244 else if (IS_I915GM(dev))
4245 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4246
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004247 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004248 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004249 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004250 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004251 int clock = enabled->mode.clock;
4252 int htotal = enabled->mode.htotal;
4253 int hdisplay = enabled->mode.hdisplay;
4254 int pixel_size = enabled->fb->bits_per_pixel / 8;
4255 unsigned long line_time_us;
4256 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004257
Chris Wilsond2102462011-01-24 17:43:27 +00004258 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004259
4260 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004261 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4262 pixel_size * hdisplay;
4263 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4264 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4265 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004266 if (srwm < 0)
4267 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004268
4269 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004270 I915_WRITE(FW_BLC_SELF,
4271 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4272 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004273 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004274 }
4275
Zhao Yakui28c97732009-10-09 11:39:41 +08004276 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004277 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004278
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004279 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4280 fwater_hi = (cwm & 0x1f);
4281
4282 /* Set request length to 8 cachelines per fetch */
4283 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4284 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004285
4286 I915_WRITE(FW_BLC, fwater_lo);
4287 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004288
Chris Wilsond2102462011-01-24 17:43:27 +00004289 if (HAS_FW_BLC(dev)) {
4290 if (enabled) {
4291 if (IS_I945G(dev) || IS_I945GM(dev))
4292 I915_WRITE(FW_BLC_SELF,
4293 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4294 else if (IS_I915GM(dev))
4295 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4296 DRM_DEBUG_KMS("memory self refresh enabled\n");
4297 } else
4298 DRM_DEBUG_KMS("memory self refresh disabled\n");
4299 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004300}
4301
Chris Wilsond2102462011-01-24 17:43:27 +00004302static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004303{
4304 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004305 struct drm_crtc *crtc;
4306 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004307 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004308
Chris Wilsond2102462011-01-24 17:43:27 +00004309 crtc = single_enabled_crtc(dev);
4310 if (crtc == NULL)
4311 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004312
Chris Wilsond2102462011-01-24 17:43:27 +00004313 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4314 dev_priv->display.get_fifo_size(dev, 0),
4315 crtc->fb->bits_per_pixel / 8,
4316 latency_ns);
4317 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004318 fwater_lo |= (3<<8) | planea_wm;
4319
Zhao Yakui28c97732009-10-09 11:39:41 +08004320 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004321
4322 I915_WRITE(FW_BLC, fwater_lo);
4323}
4324
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004325#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004326#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004327
Jesse Barnesb79d4992010-12-21 13:10:23 -08004328/*
4329 * Check the wm result.
4330 *
4331 * If any calculated watermark values is larger than the maximum value that
4332 * can be programmed into the associated watermark register, that watermark
4333 * must be disabled.
4334 */
4335static bool ironlake_check_srwm(struct drm_device *dev, int level,
4336 int fbc_wm, int display_wm, int cursor_wm,
4337 const struct intel_watermark_params *display,
4338 const struct intel_watermark_params *cursor)
4339{
4340 struct drm_i915_private *dev_priv = dev->dev_private;
4341
4342 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4343 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4344
4345 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4346 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4347 fbc_wm, SNB_FBC_MAX_SRWM, level);
4348
4349 /* fbc has it's own way to disable FBC WM */
4350 I915_WRITE(DISP_ARB_CTL,
4351 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4352 return false;
4353 }
4354
4355 if (display_wm > display->max_wm) {
4356 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4357 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4358 return false;
4359 }
4360
4361 if (cursor_wm > cursor->max_wm) {
4362 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4363 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4364 return false;
4365 }
4366
4367 if (!(fbc_wm || display_wm || cursor_wm)) {
4368 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4369 return false;
4370 }
4371
4372 return true;
4373}
4374
4375/*
4376 * Compute watermark values of WM[1-3],
4377 */
Chris Wilsond2102462011-01-24 17:43:27 +00004378static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4379 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004380 const struct intel_watermark_params *display,
4381 const struct intel_watermark_params *cursor,
4382 int *fbc_wm, int *display_wm, int *cursor_wm)
4383{
Chris Wilsond2102462011-01-24 17:43:27 +00004384 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004385 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004386 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004387 int line_count, line_size;
4388 int small, large;
4389 int entries;
4390
4391 if (!latency_ns) {
4392 *fbc_wm = *display_wm = *cursor_wm = 0;
4393 return false;
4394 }
4395
Chris Wilsond2102462011-01-24 17:43:27 +00004396 crtc = intel_get_crtc_for_plane(dev, plane);
4397 hdisplay = crtc->mode.hdisplay;
4398 htotal = crtc->mode.htotal;
4399 clock = crtc->mode.clock;
4400 pixel_size = crtc->fb->bits_per_pixel / 8;
4401
Jesse Barnesb79d4992010-12-21 13:10:23 -08004402 line_time_us = (htotal * 1000) / clock;
4403 line_count = (latency_ns / line_time_us + 1000) / 1000;
4404 line_size = hdisplay * pixel_size;
4405
4406 /* Use the minimum of the small and large buffer method for primary */
4407 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4408 large = line_count * line_size;
4409
4410 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4411 *display_wm = entries + display->guard_size;
4412
4413 /*
4414 * Spec says:
4415 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4416 */
4417 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4418
4419 /* calculate the self-refresh watermark for display cursor */
4420 entries = line_count * pixel_size * 64;
4421 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4422 *cursor_wm = entries + cursor->guard_size;
4423
4424 return ironlake_check_srwm(dev, level,
4425 *fbc_wm, *display_wm, *cursor_wm,
4426 display, cursor);
4427}
4428
Chris Wilsond2102462011-01-24 17:43:27 +00004429static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004430{
4431 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004432 int fbc_wm, plane_wm, cursor_wm;
4433 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004434
Chris Wilson4ed765f2010-09-11 10:46:47 +01004435 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004436 if (g4x_compute_wm0(dev, 0,
4437 &ironlake_display_wm_info,
4438 ILK_LP0_PLANE_LATENCY,
4439 &ironlake_cursor_wm_info,
4440 ILK_LP0_CURSOR_LATENCY,
4441 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004442 I915_WRITE(WM0_PIPEA_ILK,
4443 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4444 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4445 " plane %d, " "cursor: %d\n",
4446 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004447 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004448 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004449
Chris Wilson9f405102011-05-12 22:17:14 +01004450 if (g4x_compute_wm0(dev, 1,
4451 &ironlake_display_wm_info,
4452 ILK_LP0_PLANE_LATENCY,
4453 &ironlake_cursor_wm_info,
4454 ILK_LP0_CURSOR_LATENCY,
4455 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004456 I915_WRITE(WM0_PIPEB_ILK,
4457 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4458 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4459 " plane %d, cursor: %d\n",
4460 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004461 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004462 }
4463
4464 /*
4465 * Calculate and update the self-refresh watermark only when one
4466 * display plane is used.
4467 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004468 I915_WRITE(WM3_LP_ILK, 0);
4469 I915_WRITE(WM2_LP_ILK, 0);
4470 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004471
Chris Wilsond2102462011-01-24 17:43:27 +00004472 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004473 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004474 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004475
Jesse Barnesb79d4992010-12-21 13:10:23 -08004476 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004477 if (!ironlake_compute_srwm(dev, 1, enabled,
4478 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004479 &ironlake_display_srwm_info,
4480 &ironlake_cursor_srwm_info,
4481 &fbc_wm, &plane_wm, &cursor_wm))
4482 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004483
Jesse Barnesb79d4992010-12-21 13:10:23 -08004484 I915_WRITE(WM1_LP_ILK,
4485 WM1_LP_SR_EN |
4486 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4487 (fbc_wm << WM1_LP_FBC_SHIFT) |
4488 (plane_wm << WM1_LP_SR_SHIFT) |
4489 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004490
Jesse Barnesb79d4992010-12-21 13:10:23 -08004491 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004492 if (!ironlake_compute_srwm(dev, 2, enabled,
4493 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004494 &ironlake_display_srwm_info,
4495 &ironlake_cursor_srwm_info,
4496 &fbc_wm, &plane_wm, &cursor_wm))
4497 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004498
Jesse Barnesb79d4992010-12-21 13:10:23 -08004499 I915_WRITE(WM2_LP_ILK,
4500 WM2_LP_EN |
4501 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4502 (fbc_wm << WM1_LP_FBC_SHIFT) |
4503 (plane_wm << WM1_LP_SR_SHIFT) |
4504 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004505
4506 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004507 * WM3 is unsupported on ILK, probably because we don't have latency
4508 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004509 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004510}
4511
Chris Wilsond2102462011-01-24 17:43:27 +00004512static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004513{
4514 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004515 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004516 int fbc_wm, plane_wm, cursor_wm;
4517 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004518
4519 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004520 if (g4x_compute_wm0(dev, 0,
4521 &sandybridge_display_wm_info, latency,
4522 &sandybridge_cursor_wm_info, latency,
4523 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004524 I915_WRITE(WM0_PIPEA_ILK,
4525 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4526 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4527 " plane %d, " "cursor: %d\n",
4528 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004529 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004530 }
4531
Chris Wilson9f405102011-05-12 22:17:14 +01004532 if (g4x_compute_wm0(dev, 1,
4533 &sandybridge_display_wm_info, latency,
4534 &sandybridge_cursor_wm_info, latency,
4535 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004536 I915_WRITE(WM0_PIPEB_ILK,
4537 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4538 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4539 " plane %d, cursor: %d\n",
4540 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004541 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004542 }
4543
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004544 /* IVB has 3 pipes */
4545 if (IS_IVYBRIDGE(dev) &&
4546 g4x_compute_wm0(dev, 2,
4547 &sandybridge_display_wm_info, latency,
4548 &sandybridge_cursor_wm_info, latency,
4549 &plane_wm, &cursor_wm)) {
4550 I915_WRITE(WM0_PIPEC_IVB,
4551 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4552 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4553 " plane %d, cursor: %d\n",
4554 plane_wm, cursor_wm);
4555 enabled |= 3;
4556 }
4557
Yuanhan Liu13982612010-12-15 15:42:31 +08004558 /*
4559 * Calculate and update the self-refresh watermark only when one
4560 * display plane is used.
4561 *
4562 * SNB support 3 levels of watermark.
4563 *
4564 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4565 * and disabled in the descending order
4566 *
4567 */
4568 I915_WRITE(WM3_LP_ILK, 0);
4569 I915_WRITE(WM2_LP_ILK, 0);
4570 I915_WRITE(WM1_LP_ILK, 0);
4571
Chris Wilsond2102462011-01-24 17:43:27 +00004572 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004573 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004574 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004575
4576 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004577 if (!ironlake_compute_srwm(dev, 1, enabled,
4578 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004579 &sandybridge_display_srwm_info,
4580 &sandybridge_cursor_srwm_info,
4581 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004582 return;
4583
4584 I915_WRITE(WM1_LP_ILK,
4585 WM1_LP_SR_EN |
4586 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4587 (fbc_wm << WM1_LP_FBC_SHIFT) |
4588 (plane_wm << WM1_LP_SR_SHIFT) |
4589 cursor_wm);
4590
4591 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004592 if (!ironlake_compute_srwm(dev, 2, enabled,
4593 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004594 &sandybridge_display_srwm_info,
4595 &sandybridge_cursor_srwm_info,
4596 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004597 return;
4598
4599 I915_WRITE(WM2_LP_ILK,
4600 WM2_LP_EN |
4601 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4602 (fbc_wm << WM1_LP_FBC_SHIFT) |
4603 (plane_wm << WM1_LP_SR_SHIFT) |
4604 cursor_wm);
4605
4606 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004607 if (!ironlake_compute_srwm(dev, 3, enabled,
4608 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004609 &sandybridge_display_srwm_info,
4610 &sandybridge_cursor_srwm_info,
4611 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004612 return;
4613
4614 I915_WRITE(WM3_LP_ILK,
4615 WM3_LP_EN |
4616 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4617 (fbc_wm << WM1_LP_FBC_SHIFT) |
4618 (plane_wm << WM1_LP_SR_SHIFT) |
4619 cursor_wm);
4620}
4621
Shaohua Li7662c8b2009-06-26 11:23:55 +08004622/**
4623 * intel_update_watermarks - update FIFO watermark values based on current modes
4624 *
4625 * Calculate watermark values for the various WM regs based on current mode
4626 * and plane configuration.
4627 *
4628 * There are several cases to deal with here:
4629 * - normal (i.e. non-self-refresh)
4630 * - self-refresh (SR) mode
4631 * - lines are large relative to FIFO size (buffer can hold up to 2)
4632 * - lines are small relative to FIFO size (buffer can hold more than 2
4633 * lines), so need to account for TLB latency
4634 *
4635 * The normal calculation is:
4636 * watermark = dotclock * bytes per pixel * latency
4637 * where latency is platform & configuration dependent (we assume pessimal
4638 * values here).
4639 *
4640 * The SR calculation is:
4641 * watermark = (trunc(latency/line time)+1) * surface width *
4642 * bytes per pixel
4643 * where
4644 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004645 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004646 * and latency is assumed to be high, as above.
4647 *
4648 * The final value programmed to the register should always be rounded up,
4649 * and include an extra 2 entries to account for clock crossings.
4650 *
4651 * We don't use the sprite, so we can ignore that. And on Crestline we have
4652 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004653 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004654static void intel_update_watermarks(struct drm_device *dev)
4655{
Jesse Barnese70236a2009-09-21 10:42:27 -07004656 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004657
Chris Wilsond2102462011-01-24 17:43:27 +00004658 if (dev_priv->display.update_wm)
4659 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004660}
4661
Chris Wilsona7615032011-01-12 17:04:08 +00004662static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4663{
Keith Packard72bbe582011-09-26 16:09:45 -07004664 if (i915_panel_use_ssc >= 0)
4665 return i915_panel_use_ssc != 0;
4666 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004667 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004668}
4669
Jesse Barnes5a354202011-06-24 12:19:22 -07004670/**
4671 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4672 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004673 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004674 *
4675 * A pipe may be connected to one or more outputs. Based on the depth of the
4676 * attached framebuffer, choose a good color depth to use on the pipe.
4677 *
4678 * If possible, match the pipe depth to the fb depth. In some cases, this
4679 * isn't ideal, because the connected output supports a lesser or restricted
4680 * set of depths. Resolve that here:
4681 * LVDS typically supports only 6bpc, so clamp down in that case
4682 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4683 * Displays may support a restricted set as well, check EDID and clamp as
4684 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004685 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004686 *
4687 * RETURNS:
4688 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4689 * true if they don't match).
4690 */
4691static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004692 unsigned int *pipe_bpp,
4693 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004694{
4695 struct drm_device *dev = crtc->dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 struct drm_encoder *encoder;
4698 struct drm_connector *connector;
4699 unsigned int display_bpc = UINT_MAX, bpc;
4700
4701 /* Walk the encoders & connectors on this crtc, get min bpc */
4702 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4703 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4704
4705 if (encoder->crtc != crtc)
4706 continue;
4707
4708 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4709 unsigned int lvds_bpc;
4710
4711 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4712 LVDS_A3_POWER_UP)
4713 lvds_bpc = 8;
4714 else
4715 lvds_bpc = 6;
4716
4717 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004718 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004719 display_bpc = lvds_bpc;
4720 }
4721 continue;
4722 }
4723
4724 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4725 /* Use VBT settings if we have an eDP panel */
4726 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4727
4728 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004729 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004730 display_bpc = edp_bpc;
4731 }
4732 continue;
4733 }
4734
4735 /* Not one of the known troublemakers, check the EDID */
4736 list_for_each_entry(connector, &dev->mode_config.connector_list,
4737 head) {
4738 if (connector->encoder != encoder)
4739 continue;
4740
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004741 /* Don't use an invalid EDID bpc value */
4742 if (connector->display_info.bpc &&
4743 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004744 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004745 display_bpc = connector->display_info.bpc;
4746 }
4747 }
4748
4749 /*
4750 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4751 * through, clamp it down. (Note: >12bpc will be caught below.)
4752 */
4753 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4754 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004755 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004756 display_bpc = 12;
4757 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004758 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004759 display_bpc = 8;
4760 }
4761 }
4762 }
4763
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004764 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4765 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4766 display_bpc = 6;
4767 }
4768
Jesse Barnes5a354202011-06-24 12:19:22 -07004769 /*
4770 * We could just drive the pipe at the highest bpc all the time and
4771 * enable dithering as needed, but that costs bandwidth. So choose
4772 * the minimum value that expresses the full color range of the fb but
4773 * also stays within the max display bpc discovered above.
4774 */
4775
4776 switch (crtc->fb->depth) {
4777 case 8:
4778 bpc = 8; /* since we go through a colormap */
4779 break;
4780 case 15:
4781 case 16:
4782 bpc = 6; /* min is 18bpp */
4783 break;
4784 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004785 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004786 break;
4787 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004788 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004789 break;
4790 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004791 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004792 break;
4793 default:
4794 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4795 bpc = min((unsigned int)8, display_bpc);
4796 break;
4797 }
4798
Keith Packard578393c2011-09-05 11:53:21 -07004799 display_bpc = min(display_bpc, bpc);
4800
Adam Jackson82820492011-10-10 16:33:34 -04004801 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4802 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004803
Keith Packard578393c2011-09-05 11:53:21 -07004804 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004805
4806 return display_bpc != bpc;
4807}
4808
Eric Anholtf564048e2011-03-30 13:01:02 -07004809static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4810 struct drm_display_mode *mode,
4811 struct drm_display_mode *adjusted_mode,
4812 int x, int y,
4813 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004814{
4815 struct drm_device *dev = crtc->dev;
4816 struct drm_i915_private *dev_priv = dev->dev_private;
4817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4818 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004819 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004820 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004821 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004822 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004823 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004824 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004825 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004826 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004827 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004828 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004829 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004830 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004831
Chris Wilson5eddb702010-09-11 13:48:45 +01004832 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4833 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004834 continue;
4835
Chris Wilson5eddb702010-09-11 13:48:45 +01004836 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004837 case INTEL_OUTPUT_LVDS:
4838 is_lvds = true;
4839 break;
4840 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004841 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004842 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004843 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004844 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004845 break;
4846 case INTEL_OUTPUT_DVO:
4847 is_dvo = true;
4848 break;
4849 case INTEL_OUTPUT_TVOUT:
4850 is_tv = true;
4851 break;
4852 case INTEL_OUTPUT_ANALOG:
4853 is_crt = true;
4854 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004855 case INTEL_OUTPUT_DISPLAYPORT:
4856 is_dp = true;
4857 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004858 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004859
Eric Anholtc751ce42010-03-25 11:48:48 -07004860 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004861 }
4862
Chris Wilsona7615032011-01-12 17:04:08 +00004863 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004864 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004865 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004866 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004867 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004868 refclk = 96000;
4869 } else {
4870 refclk = 48000;
4871 }
4872
Ma Lingd4906092009-03-18 20:13:27 +08004873 /*
4874 * Returns a set of divisors for the desired target clock with the given
4875 * refclk, or FALSE. The returned values represent the clock equation:
4876 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4877 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004878 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004879 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004880 if (!ok) {
4881 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004882 return -EINVAL;
4883 }
4884
4885 /* Ensure that the cursor is valid for the new mode before changing... */
4886 intel_crtc_update_cursor(crtc, true);
4887
4888 if (is_lvds && dev_priv->lvds_downclock_avail) {
4889 has_reduced_clock = limit->find_pll(limit, crtc,
4890 dev_priv->lvds_downclock,
4891 refclk,
4892 &reduced_clock);
4893 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4894 /*
4895 * If the different P is found, it means that we can't
4896 * switch the display clock by using the FP0/FP1.
4897 * In such case we will disable the LVDS downclock
4898 * feature.
4899 */
4900 DRM_DEBUG_KMS("Different P is found for "
4901 "LVDS clock/downclock\n");
4902 has_reduced_clock = 0;
4903 }
4904 }
4905 /* SDVO TV has fixed PLL values depend on its clock range,
4906 this mirrors vbios setting. */
4907 if (is_sdvo && is_tv) {
4908 if (adjusted_mode->clock >= 100000
4909 && adjusted_mode->clock < 140500) {
4910 clock.p1 = 2;
4911 clock.p2 = 10;
4912 clock.n = 3;
4913 clock.m1 = 16;
4914 clock.m2 = 8;
4915 } else if (adjusted_mode->clock >= 140500
4916 && adjusted_mode->clock <= 200000) {
4917 clock.p1 = 1;
4918 clock.p2 = 10;
4919 clock.n = 6;
4920 clock.m1 = 12;
4921 clock.m2 = 8;
4922 }
4923 }
4924
Eric Anholtf564048e2011-03-30 13:01:02 -07004925 if (IS_PINEVIEW(dev)) {
4926 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4927 if (has_reduced_clock)
4928 fp2 = (1 << reduced_clock.n) << 16 |
4929 reduced_clock.m1 << 8 | reduced_clock.m2;
4930 } else {
4931 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4932 if (has_reduced_clock)
4933 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4934 reduced_clock.m2;
4935 }
4936
Eric Anholt929c77f2011-03-30 13:01:04 -07004937 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07004938
4939 if (!IS_GEN2(dev)) {
4940 if (is_lvds)
4941 dpll |= DPLLB_MODE_LVDS;
4942 else
4943 dpll |= DPLLB_MODE_DAC_SERIAL;
4944 if (is_sdvo) {
4945 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4946 if (pixel_multiplier > 1) {
4947 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4948 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07004949 }
4950 dpll |= DPLL_DVO_HIGH_SPEED;
4951 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004952 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07004953 dpll |= DPLL_DVO_HIGH_SPEED;
4954
4955 /* compute bitmask from p1 value */
4956 if (IS_PINEVIEW(dev))
4957 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4958 else {
4959 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004960 if (IS_G4X(dev) && has_reduced_clock)
4961 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4962 }
4963 switch (clock.p2) {
4964 case 5:
4965 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4966 break;
4967 case 7:
4968 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4969 break;
4970 case 10:
4971 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4972 break;
4973 case 14:
4974 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4975 break;
4976 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004977 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07004978 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4979 } else {
4980 if (is_lvds) {
4981 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4982 } else {
4983 if (clock.p1 == 2)
4984 dpll |= PLL_P1_DIVIDE_BY_TWO;
4985 else
4986 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4987 if (clock.p2 == 4)
4988 dpll |= PLL_P2_DIVIDE_BY_4;
4989 }
4990 }
4991
4992 if (is_sdvo && is_tv)
4993 dpll |= PLL_REF_INPUT_TVCLKINBC;
4994 else if (is_tv)
4995 /* XXX: just matching BIOS for now */
4996 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4997 dpll |= 3;
4998 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4999 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5000 else
5001 dpll |= PLL_REF_INPUT_DREFCLK;
5002
5003 /* setup pipeconf */
5004 pipeconf = I915_READ(PIPECONF(pipe));
5005
5006 /* Set up the display plane register */
5007 dspcntr = DISPPLANE_GAMMA_ENABLE;
5008
5009 /* Ironlake's plane is forced to pipe, bit 24 is to
5010 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07005011 if (pipe == 0)
5012 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5013 else
5014 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07005015
5016 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5017 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5018 * core speed.
5019 *
5020 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5021 * pipe == 0 check?
5022 */
5023 if (mode->clock >
5024 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5025 pipeconf |= PIPECONF_DOUBLE_WIDE;
5026 else
5027 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5028 }
5029
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005030 /* default to 8bpc */
5031 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5032 if (is_dp) {
5033 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5034 pipeconf |= PIPECONF_BPP_6 |
5035 PIPECONF_DITHER_EN |
5036 PIPECONF_DITHER_TYPE_SP;
5037 }
5038 }
5039
Eric Anholt929c77f2011-03-30 13:01:04 -07005040 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07005041
5042 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5043 drm_mode_debug_printmodeline(mode);
5044
Eric Anholtfae14982011-03-30 13:01:09 -07005045 I915_WRITE(FP0(pipe), fp);
5046 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07005047
Eric Anholtfae14982011-03-30 13:01:09 -07005048 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005049 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005050
Eric Anholtf564048e2011-03-30 13:01:02 -07005051 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5052 * This is an exception to the general rule that mode_set doesn't turn
5053 * things on.
5054 */
5055 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005056 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07005057 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5058 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07005059 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005060 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07005061 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005062 }
5063 /* set the corresponsding LVDS_BORDER bit */
5064 temp |= dev_priv->lvds_border_bits;
5065 /* Set the B0-B3 data pairs corresponding to whether we're going to
5066 * set the DPLLs for dual-channel mode or not.
5067 */
5068 if (clock.p2 == 7)
5069 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5070 else
5071 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5072
5073 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5074 * appropriately here, but we need to look more thoroughly into how
5075 * panels behave in the two modes.
5076 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005077 /* set the dithering flag on LVDS as needed */
5078 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005079 if (dev_priv->lvds_dither)
5080 temp |= LVDS_ENABLE_DITHER;
5081 else
5082 temp &= ~LVDS_ENABLE_DITHER;
5083 }
5084 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5085 lvds_sync |= LVDS_HSYNC_POLARITY;
5086 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5087 lvds_sync |= LVDS_VSYNC_POLARITY;
5088 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5089 != lvds_sync) {
5090 char flags[2] = "-+";
5091 DRM_INFO("Changing LVDS panel from "
5092 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5093 flags[!(temp & LVDS_HSYNC_POLARITY)],
5094 flags[!(temp & LVDS_VSYNC_POLARITY)],
5095 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5096 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5097 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5098 temp |= lvds_sync;
5099 }
Eric Anholtfae14982011-03-30 13:01:09 -07005100 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005101 }
5102
Eric Anholt929c77f2011-03-30 13:01:04 -07005103 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005104 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005105 }
5106
Eric Anholtfae14982011-03-30 13:01:09 -07005107 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005108
Eric Anholtc713bb02011-03-30 13:01:05 -07005109 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005110 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005111 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005112
Eric Anholtc713bb02011-03-30 13:01:05 -07005113 if (INTEL_INFO(dev)->gen >= 4) {
5114 temp = 0;
5115 if (is_sdvo) {
5116 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5117 if (temp > 1)
5118 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5119 else
5120 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005121 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005122 I915_WRITE(DPLL_MD(pipe), temp);
5123 } else {
5124 /* The pixel multiplier can only be updated once the
5125 * DPLL is enabled and the clocks are stable.
5126 *
5127 * So write it again.
5128 */
Eric Anholtfae14982011-03-30 13:01:09 -07005129 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005130 }
5131
5132 intel_crtc->lowfreq_avail = false;
5133 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005134 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07005135 intel_crtc->lowfreq_avail = true;
5136 if (HAS_PIPE_CXSR(dev)) {
5137 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5138 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5139 }
5140 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005141 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005142 if (HAS_PIPE_CXSR(dev)) {
5143 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5144 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5145 }
5146 }
5147
5148 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5149 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5150 /* the chip adds 2 halflines automatically */
5151 adjusted_mode->crtc_vdisplay -= 1;
5152 adjusted_mode->crtc_vtotal -= 1;
5153 adjusted_mode->crtc_vblank_start -= 1;
5154 adjusted_mode->crtc_vblank_end -= 1;
5155 adjusted_mode->crtc_vsync_end -= 1;
5156 adjusted_mode->crtc_vsync_start -= 1;
5157 } else
5158 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5159
5160 I915_WRITE(HTOTAL(pipe),
5161 (adjusted_mode->crtc_hdisplay - 1) |
5162 ((adjusted_mode->crtc_htotal - 1) << 16));
5163 I915_WRITE(HBLANK(pipe),
5164 (adjusted_mode->crtc_hblank_start - 1) |
5165 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5166 I915_WRITE(HSYNC(pipe),
5167 (adjusted_mode->crtc_hsync_start - 1) |
5168 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5169
5170 I915_WRITE(VTOTAL(pipe),
5171 (adjusted_mode->crtc_vdisplay - 1) |
5172 ((adjusted_mode->crtc_vtotal - 1) << 16));
5173 I915_WRITE(VBLANK(pipe),
5174 (adjusted_mode->crtc_vblank_start - 1) |
5175 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5176 I915_WRITE(VSYNC(pipe),
5177 (adjusted_mode->crtc_vsync_start - 1) |
5178 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5179
5180 /* pipesrc and dspsize control the size that is scaled from,
5181 * which should always be the user's requested size.
5182 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005183 I915_WRITE(DSPSIZE(plane),
5184 ((mode->vdisplay - 1) << 16) |
5185 (mode->hdisplay - 1));
5186 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005187 I915_WRITE(PIPESRC(pipe),
5188 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5189
Eric Anholtf564048e2011-03-30 13:01:02 -07005190 I915_WRITE(PIPECONF(pipe), pipeconf);
5191 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005192 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005193
5194 intel_wait_for_vblank(dev, pipe);
5195
Eric Anholtf564048e2011-03-30 13:01:02 -07005196 I915_WRITE(DSPCNTR(plane), dspcntr);
5197 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005198 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005199
5200 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5201
5202 intel_update_watermarks(dev);
5203
Eric Anholtf564048e2011-03-30 13:01:02 -07005204 return ret;
5205}
5206
Keith Packard9fb526d2011-09-26 22:24:57 -07005207/*
5208 * Initialize reference clocks when the driver loads
5209 */
5210void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005211{
5212 struct drm_i915_private *dev_priv = dev->dev_private;
5213 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005214 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005215 u32 temp;
5216 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005217 bool has_cpu_edp = false;
5218 bool has_pch_edp = false;
5219 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005220 bool has_ck505 = false;
5221 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005222
5223 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005224 list_for_each_entry(encoder, &mode_config->encoder_list,
5225 base.head) {
5226 switch (encoder->type) {
5227 case INTEL_OUTPUT_LVDS:
5228 has_panel = true;
5229 has_lvds = true;
5230 break;
5231 case INTEL_OUTPUT_EDP:
5232 has_panel = true;
5233 if (intel_encoder_is_pch_edp(&encoder->base))
5234 has_pch_edp = true;
5235 else
5236 has_cpu_edp = true;
5237 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005238 }
5239 }
5240
Keith Packard99eb6a02011-09-26 14:29:12 -07005241 if (HAS_PCH_IBX(dev)) {
5242 has_ck505 = dev_priv->display_clock_mode;
5243 can_ssc = has_ck505;
5244 } else {
5245 has_ck505 = false;
5246 can_ssc = true;
5247 }
5248
5249 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5250 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5251 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005252
5253 /* Ironlake: try to setup display ref clock before DPLL
5254 * enabling. This is only under driver's control after
5255 * PCH B stepping, previous chipset stepping should be
5256 * ignoring this setting.
5257 */
5258 temp = I915_READ(PCH_DREF_CONTROL);
5259 /* Always enable nonspread source */
5260 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005261
Keith Packard99eb6a02011-09-26 14:29:12 -07005262 if (has_ck505)
5263 temp |= DREF_NONSPREAD_CK505_ENABLE;
5264 else
5265 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005266
Keith Packard199e5d72011-09-22 12:01:57 -07005267 if (has_panel) {
5268 temp &= ~DREF_SSC_SOURCE_MASK;
5269 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005270
Keith Packard199e5d72011-09-22 12:01:57 -07005271 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005272 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005273 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005274 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005275 }
Keith Packard199e5d72011-09-22 12:01:57 -07005276
5277 /* Get SSC going before enabling the outputs */
5278 I915_WRITE(PCH_DREF_CONTROL, temp);
5279 POSTING_READ(PCH_DREF_CONTROL);
5280 udelay(200);
5281
Jesse Barnes13d83a62011-08-03 12:59:20 -07005282 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5283
5284 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005285 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005286 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005287 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005288 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005289 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005290 else
5291 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005292 } else
5293 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5294
5295 I915_WRITE(PCH_DREF_CONTROL, temp);
5296 POSTING_READ(PCH_DREF_CONTROL);
5297 udelay(200);
5298 } else {
5299 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5300
5301 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5302
5303 /* Turn off CPU output */
5304 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5305
5306 I915_WRITE(PCH_DREF_CONTROL, temp);
5307 POSTING_READ(PCH_DREF_CONTROL);
5308 udelay(200);
5309
5310 /* Turn off the SSC source */
5311 temp &= ~DREF_SSC_SOURCE_MASK;
5312 temp |= DREF_SSC_SOURCE_DISABLE;
5313
5314 /* Turn off SSC1 */
5315 temp &= ~ DREF_SSC1_ENABLE;
5316
Jesse Barnes13d83a62011-08-03 12:59:20 -07005317 I915_WRITE(PCH_DREF_CONTROL, temp);
5318 POSTING_READ(PCH_DREF_CONTROL);
5319 udelay(200);
5320 }
5321}
5322
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005323static int ironlake_get_refclk(struct drm_crtc *crtc)
5324{
5325 struct drm_device *dev = crtc->dev;
5326 struct drm_i915_private *dev_priv = dev->dev_private;
5327 struct intel_encoder *encoder;
5328 struct drm_mode_config *mode_config = &dev->mode_config;
5329 struct intel_encoder *edp_encoder = NULL;
5330 int num_connectors = 0;
5331 bool is_lvds = false;
5332
5333 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5334 if (encoder->base.crtc != crtc)
5335 continue;
5336
5337 switch (encoder->type) {
5338 case INTEL_OUTPUT_LVDS:
5339 is_lvds = true;
5340 break;
5341 case INTEL_OUTPUT_EDP:
5342 edp_encoder = encoder;
5343 break;
5344 }
5345 num_connectors++;
5346 }
5347
5348 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5349 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5350 dev_priv->lvds_ssc_freq);
5351 return dev_priv->lvds_ssc_freq * 1000;
5352 }
5353
5354 return 120000;
5355}
5356
Eric Anholtf564048e2011-03-30 13:01:02 -07005357static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5358 struct drm_display_mode *mode,
5359 struct drm_display_mode *adjusted_mode,
5360 int x, int y,
5361 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005362{
5363 struct drm_device *dev = crtc->dev;
5364 struct drm_i915_private *dev_priv = dev->dev_private;
5365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5366 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005367 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005368 int refclk, num_connectors = 0;
5369 intel_clock_t clock, reduced_clock;
5370 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005371 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005372 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5373 struct intel_encoder *has_edp_encoder = NULL;
5374 struct drm_mode_config *mode_config = &dev->mode_config;
5375 struct intel_encoder *encoder;
5376 const intel_limit_t *limit;
5377 int ret;
5378 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005379 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005380 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005381 int target_clock, pixel_multiplier, lane, link_bw, factor;
5382 unsigned int pipe_bpp;
5383 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005384
Jesse Barnes79e53942008-11-07 14:24:08 -08005385 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5386 if (encoder->base.crtc != crtc)
5387 continue;
5388
5389 switch (encoder->type) {
5390 case INTEL_OUTPUT_LVDS:
5391 is_lvds = true;
5392 break;
5393 case INTEL_OUTPUT_SDVO:
5394 case INTEL_OUTPUT_HDMI:
5395 is_sdvo = true;
5396 if (encoder->needs_tv_clock)
5397 is_tv = true;
5398 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005399 case INTEL_OUTPUT_TVOUT:
5400 is_tv = true;
5401 break;
5402 case INTEL_OUTPUT_ANALOG:
5403 is_crt = true;
5404 break;
5405 case INTEL_OUTPUT_DISPLAYPORT:
5406 is_dp = true;
5407 break;
5408 case INTEL_OUTPUT_EDP:
5409 has_edp_encoder = encoder;
5410 break;
5411 }
5412
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005413 num_connectors++;
5414 }
5415
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005416 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005417
5418 /*
5419 * Returns a set of divisors for the desired target clock with the given
5420 * refclk, or FALSE. The returned values represent the clock equation:
5421 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5422 */
5423 limit = intel_limit(crtc, refclk);
5424 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
5425 if (!ok) {
5426 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005427 return -EINVAL;
5428 }
5429
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005430 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005431 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005432
Zhao Yakuiddc90032010-01-06 22:05:56 +08005433 if (is_lvds && dev_priv->lvds_downclock_avail) {
5434 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005435 dev_priv->lvds_downclock,
5436 refclk,
5437 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005438 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
5439 /*
5440 * If the different P is found, it means that we can't
5441 * switch the display clock by using the FP0/FP1.
5442 * In such case we will disable the LVDS downclock
5443 * feature.
5444 */
5445 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01005446 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00005447 has_reduced_clock = 0;
5448 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005449 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005450 /* SDVO TV has fixed PLL values depend on its clock range,
5451 this mirrors vbios setting. */
5452 if (is_sdvo && is_tv) {
5453 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005454 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005455 clock.p1 = 2;
5456 clock.p2 = 10;
5457 clock.n = 3;
5458 clock.m1 = 16;
5459 clock.m2 = 8;
5460 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005461 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005462 clock.p1 = 1;
5463 clock.p2 = 10;
5464 clock.n = 6;
5465 clock.m1 = 12;
5466 clock.m2 = 8;
5467 }
5468 }
5469
Zhenyu Wang2c072452009-06-05 15:38:42 +08005470 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005471 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5472 lane = 0;
5473 /* CPU eDP doesn't require FDI link, so just set DP M/N
5474 according to current link config */
5475 if (has_edp_encoder &&
5476 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5477 target_clock = mode->clock;
5478 intel_edp_link_config(has_edp_encoder,
5479 &lane, &link_bw);
5480 } else {
5481 /* [e]DP over FDI requires target mode clock
5482 instead of link clock */
5483 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005484 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005485 else
5486 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005487
Eric Anholt8febb292011-03-30 13:01:07 -07005488 /* FDI is a binary signal running at ~2.7GHz, encoding
5489 * each output octet as 10 bits. The actual frequency
5490 * is stored as a divider into a 100MHz clock, and the
5491 * mode pixel clock is stored in units of 1KHz.
5492 * Hence the bw of each lane in terms of the mode signal
5493 * is:
5494 */
5495 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005496 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005497
Eric Anholt8febb292011-03-30 13:01:07 -07005498 /* determine panel color depth */
5499 temp = I915_READ(PIPECONF(pipe));
5500 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005501 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07005502 switch (pipe_bpp) {
5503 case 18:
5504 temp |= PIPE_6BPC;
5505 break;
5506 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005507 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005508 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005509 case 30:
5510 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005511 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005512 case 36:
5513 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005514 break;
5515 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005516 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5517 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005518 temp |= PIPE_8BPC;
5519 pipe_bpp = 24;
5520 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005521 }
5522
Jesse Barnes5a354202011-06-24 12:19:22 -07005523 intel_crtc->bpp = pipe_bpp;
5524 I915_WRITE(PIPECONF(pipe), temp);
5525
Eric Anholt8febb292011-03-30 13:01:07 -07005526 if (!lane) {
5527 /*
5528 * Account for spread spectrum to avoid
5529 * oversubscribing the link. Max center spread
5530 * is 2.5%; use 5% for safety's sake.
5531 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005532 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005533 lane = bps / (link_bw * 8) + 1;
5534 }
5535
5536 intel_crtc->fdi_lanes = lane;
5537
5538 if (pixel_multiplier > 1)
5539 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005540 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5541 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005542
Eric Anholta07d6782011-03-30 13:01:08 -07005543 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5544 if (has_reduced_clock)
5545 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5546 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005547
Chris Wilsonc1858122010-12-03 21:35:48 +00005548 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005549 factor = 21;
5550 if (is_lvds) {
5551 if ((intel_panel_use_ssc(dev_priv) &&
5552 dev_priv->lvds_ssc_freq == 100) ||
5553 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5554 factor = 25;
5555 } else if (is_sdvo && is_tv)
5556 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005557
Jesse Barnescb0e0932011-07-28 14:50:30 -07005558 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005559 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005560
Chris Wilson5eddb702010-09-11 13:48:45 +01005561 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005562
Eric Anholta07d6782011-03-30 13:01:08 -07005563 if (is_lvds)
5564 dpll |= DPLLB_MODE_LVDS;
5565 else
5566 dpll |= DPLLB_MODE_DAC_SERIAL;
5567 if (is_sdvo) {
5568 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5569 if (pixel_multiplier > 1) {
5570 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005571 }
Eric Anholta07d6782011-03-30 13:01:08 -07005572 dpll |= DPLL_DVO_HIGH_SPEED;
5573 }
5574 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5575 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005576
Eric Anholta07d6782011-03-30 13:01:08 -07005577 /* compute bitmask from p1 value */
5578 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5579 /* also FPA1 */
5580 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5581
5582 switch (clock.p2) {
5583 case 5:
5584 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5585 break;
5586 case 7:
5587 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5588 break;
5589 case 10:
5590 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5591 break;
5592 case 14:
5593 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5594 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005595 }
5596
5597 if (is_sdvo && is_tv)
5598 dpll |= PLL_REF_INPUT_TVCLKINBC;
5599 else if (is_tv)
5600 /* XXX: just matching BIOS for now */
5601 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5602 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005603 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005604 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5605 else
5606 dpll |= PLL_REF_INPUT_DREFCLK;
5607
5608 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005609 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005610
5611 /* Set up the display plane register */
5612 dspcntr = DISPPLANE_GAMMA_ENABLE;
5613
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005614 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005615 drm_mode_debug_printmodeline(mode);
5616
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005617 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005618 if (!intel_crtc->no_pll) {
5619 if (!has_edp_encoder ||
5620 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5621 I915_WRITE(PCH_FP0(pipe), fp);
5622 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005623
Jesse Barnes4b645f12011-10-12 09:51:31 -07005624 POSTING_READ(PCH_DPLL(pipe));
5625 udelay(150);
5626 }
5627 } else {
5628 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5629 fp == I915_READ(PCH_FP0(0))) {
5630 intel_crtc->use_pll_a = true;
5631 DRM_DEBUG_KMS("using pipe a dpll\n");
5632 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5633 fp == I915_READ(PCH_FP0(1))) {
5634 intel_crtc->use_pll_a = false;
5635 DRM_DEBUG_KMS("using pipe b dpll\n");
5636 } else {
5637 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5638 return -EINVAL;
5639 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005640 }
5641
5642 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5643 * This is an exception to the general rule that mode_set doesn't turn
5644 * things on.
5645 */
5646 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005647 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005648 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005649 if (HAS_PCH_CPT(dev))
5650 temp |= PORT_TRANS_SEL_CPT(pipe);
5651 else if (pipe == 1)
5652 temp |= LVDS_PIPEB_SELECT;
5653 else
5654 temp &= ~LVDS_PIPEB_SELECT;
5655
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005656 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005657 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005658 /* Set the B0-B3 data pairs corresponding to whether we're going to
5659 * set the DPLLs for dual-channel mode or not.
5660 */
5661 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005662 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005663 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005664 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005665
5666 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5667 * appropriately here, but we need to look more thoroughly into how
5668 * panels behave in the two modes.
5669 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005670 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5671 lvds_sync |= LVDS_HSYNC_POLARITY;
5672 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5673 lvds_sync |= LVDS_VSYNC_POLARITY;
5674 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5675 != lvds_sync) {
5676 char flags[2] = "-+";
5677 DRM_INFO("Changing LVDS panel from "
5678 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5679 flags[!(temp & LVDS_HSYNC_POLARITY)],
5680 flags[!(temp & LVDS_VSYNC_POLARITY)],
5681 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5682 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5683 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5684 temp |= lvds_sync;
5685 }
Eric Anholtfae14982011-03-30 13:01:09 -07005686 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005687 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005688
Eric Anholt8febb292011-03-30 13:01:07 -07005689 pipeconf &= ~PIPECONF_DITHER_EN;
5690 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005691 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005692 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02005693 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07005694 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005695 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005696 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005697 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005698 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005699 I915_WRITE(TRANSDATA_M1(pipe), 0);
5700 I915_WRITE(TRANSDATA_N1(pipe), 0);
5701 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5702 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005703 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005704
Jesse Barnes4b645f12011-10-12 09:51:31 -07005705 if (!intel_crtc->no_pll &&
5706 (!has_edp_encoder ||
5707 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07005708 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005709
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005710 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005711 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005712 udelay(150);
5713
Eric Anholt8febb292011-03-30 13:01:07 -07005714 /* The pixel multiplier can only be updated once the
5715 * DPLL is enabled and the clocks are stable.
5716 *
5717 * So write it again.
5718 */
Eric Anholtfae14982011-03-30 13:01:09 -07005719 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005720 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005721
Chris Wilson5eddb702010-09-11 13:48:45 +01005722 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005723 if (!intel_crtc->no_pll) {
5724 if (is_lvds && has_reduced_clock && i915_powersave) {
5725 I915_WRITE(PCH_FP1(pipe), fp2);
5726 intel_crtc->lowfreq_avail = true;
5727 if (HAS_PIPE_CXSR(dev)) {
5728 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5729 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5730 }
5731 } else {
5732 I915_WRITE(PCH_FP1(pipe), fp);
5733 if (HAS_PIPE_CXSR(dev)) {
5734 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5735 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5736 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005737 }
5738 }
5739
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005740 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5741 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5742 /* the chip adds 2 halflines automatically */
5743 adjusted_mode->crtc_vdisplay -= 1;
5744 adjusted_mode->crtc_vtotal -= 1;
5745 adjusted_mode->crtc_vblank_start -= 1;
5746 adjusted_mode->crtc_vblank_end -= 1;
5747 adjusted_mode->crtc_vsync_end -= 1;
5748 adjusted_mode->crtc_vsync_start -= 1;
5749 } else
5750 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5751
Chris Wilson5eddb702010-09-11 13:48:45 +01005752 I915_WRITE(HTOTAL(pipe),
5753 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005754 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005755 I915_WRITE(HBLANK(pipe),
5756 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005757 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005758 I915_WRITE(HSYNC(pipe),
5759 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005760 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005761
5762 I915_WRITE(VTOTAL(pipe),
5763 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005764 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005765 I915_WRITE(VBLANK(pipe),
5766 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005767 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005768 I915_WRITE(VSYNC(pipe),
5769 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005770 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005771
Eric Anholt8febb292011-03-30 13:01:07 -07005772 /* pipesrc controls the size that is scaled from, which should
5773 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005774 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005775 I915_WRITE(PIPESRC(pipe),
5776 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005777
Eric Anholt8febb292011-03-30 13:01:07 -07005778 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5779 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5780 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5781 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005782
Eric Anholt8febb292011-03-30 13:01:07 -07005783 if (has_edp_encoder &&
5784 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5785 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005786 }
5787
Chris Wilson5eddb702010-09-11 13:48:45 +01005788 I915_WRITE(PIPECONF(pipe), pipeconf);
5789 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005790
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005791 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005792
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005793 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005794 /* enable address swizzle for tiling buffer */
5795 temp = I915_READ(DISP_ARB_CTL);
5796 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5797 }
5798
Chris Wilson5eddb702010-09-11 13:48:45 +01005799 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005800 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005801
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005802 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005803
5804 intel_update_watermarks(dev);
5805
Chris Wilson1f803ee2009-06-06 09:45:59 +01005806 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005807}
5808
Eric Anholtf564048e2011-03-30 13:01:02 -07005809static int intel_crtc_mode_set(struct drm_crtc *crtc,
5810 struct drm_display_mode *mode,
5811 struct drm_display_mode *adjusted_mode,
5812 int x, int y,
5813 struct drm_framebuffer *old_fb)
5814{
5815 struct drm_device *dev = crtc->dev;
5816 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5818 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005819 int ret;
5820
Eric Anholt0b701d22011-03-30 13:01:03 -07005821 drm_vblank_pre_modeset(dev, pipe);
5822
Eric Anholtf564048e2011-03-30 13:01:02 -07005823 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5824 x, y, old_fb);
5825
Jesse Barnes79e53942008-11-07 14:24:08 -08005826 drm_vblank_post_modeset(dev, pipe);
5827
Keith Packard120eced2011-07-27 01:21:40 -07005828 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
5829
Jesse Barnes79e53942008-11-07 14:24:08 -08005830 return ret;
5831}
5832
Wu Fengguange0dac652011-09-05 14:25:34 +08005833static void g4x_write_eld(struct drm_connector *connector,
5834 struct drm_crtc *crtc)
5835{
5836 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5837 uint8_t *eld = connector->eld;
5838 uint32_t eldv;
5839 uint32_t len;
5840 uint32_t i;
5841
5842 i = I915_READ(G4X_AUD_VID_DID);
5843
5844 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5845 eldv = G4X_ELDV_DEVCL_DEVBLC;
5846 else
5847 eldv = G4X_ELDV_DEVCTG;
5848
5849 i = I915_READ(G4X_AUD_CNTL_ST);
5850 i &= ~(eldv | G4X_ELD_ADDR);
5851 len = (i >> 9) & 0x1f; /* ELD buffer size */
5852 I915_WRITE(G4X_AUD_CNTL_ST, i);
5853
5854 if (!eld[0])
5855 return;
5856
5857 len = min_t(uint8_t, eld[2], len);
5858 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5859 for (i = 0; i < len; i++)
5860 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5861
5862 i = I915_READ(G4X_AUD_CNTL_ST);
5863 i |= eldv;
5864 I915_WRITE(G4X_AUD_CNTL_ST, i);
5865}
5866
5867static void ironlake_write_eld(struct drm_connector *connector,
5868 struct drm_crtc *crtc)
5869{
5870 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5871 uint8_t *eld = connector->eld;
5872 uint32_t eldv;
5873 uint32_t i;
5874 int len;
5875 int hdmiw_hdmiedid;
5876 int aud_cntl_st;
5877 int aud_cntrl_st2;
5878
5879 if (IS_IVYBRIDGE(connector->dev)) {
5880 hdmiw_hdmiedid = GEN7_HDMIW_HDMIEDID_A;
5881 aud_cntl_st = GEN7_AUD_CNTRL_ST_A;
5882 aud_cntrl_st2 = GEN7_AUD_CNTRL_ST2;
5883 } else {
5884 hdmiw_hdmiedid = GEN5_HDMIW_HDMIEDID_A;
5885 aud_cntl_st = GEN5_AUD_CNTL_ST_A;
5886 aud_cntrl_st2 = GEN5_AUD_CNTL_ST2;
5887 }
5888
5889 i = to_intel_crtc(crtc)->pipe;
5890 hdmiw_hdmiedid += i * 0x100;
5891 aud_cntl_st += i * 0x100;
5892
5893 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
5894
5895 i = I915_READ(aud_cntl_st);
5896 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
5897 if (!i) {
5898 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5899 /* operate blindly on all ports */
5900 eldv = GEN5_ELD_VALIDB;
5901 eldv |= GEN5_ELD_VALIDB << 4;
5902 eldv |= GEN5_ELD_VALIDB << 8;
5903 } else {
5904 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5905 eldv = GEN5_ELD_VALIDB << ((i - 1) * 4);
5906 }
5907
5908 i = I915_READ(aud_cntrl_st2);
5909 i &= ~eldv;
5910 I915_WRITE(aud_cntrl_st2, i);
5911
5912 if (!eld[0])
5913 return;
5914
5915 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5916 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5917 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5918 }
5919
5920 i = I915_READ(aud_cntl_st);
5921 i &= ~GEN5_ELD_ADDRESS;
5922 I915_WRITE(aud_cntl_st, i);
5923
5924 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5925 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5926 for (i = 0; i < len; i++)
5927 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5928
5929 i = I915_READ(aud_cntrl_st2);
5930 i |= eldv;
5931 I915_WRITE(aud_cntrl_st2, i);
5932}
5933
5934void intel_write_eld(struct drm_encoder *encoder,
5935 struct drm_display_mode *mode)
5936{
5937 struct drm_crtc *crtc = encoder->crtc;
5938 struct drm_connector *connector;
5939 struct drm_device *dev = encoder->dev;
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941
5942 connector = drm_select_eld(encoder, mode);
5943 if (!connector)
5944 return;
5945
5946 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5947 connector->base.id,
5948 drm_get_connector_name(connector),
5949 connector->encoder->base.id,
5950 drm_get_encoder_name(connector->encoder));
5951
5952 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5953
5954 if (dev_priv->display.write_eld)
5955 dev_priv->display.write_eld(connector, crtc);
5956}
5957
Jesse Barnes79e53942008-11-07 14:24:08 -08005958/** Loads the palette/gamma unit for the CRTC with the prepared values */
5959void intel_crtc_load_lut(struct drm_crtc *crtc)
5960{
5961 struct drm_device *dev = crtc->dev;
5962 struct drm_i915_private *dev_priv = dev->dev_private;
5963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005964 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005965 int i;
5966
5967 /* The clocks have to be on to load the palette. */
5968 if (!crtc->enabled)
5969 return;
5970
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005971 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005972 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005973 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005974
Jesse Barnes79e53942008-11-07 14:24:08 -08005975 for (i = 0; i < 256; i++) {
5976 I915_WRITE(palreg + 4 * i,
5977 (intel_crtc->lut_r[i] << 16) |
5978 (intel_crtc->lut_g[i] << 8) |
5979 intel_crtc->lut_b[i]);
5980 }
5981}
5982
Chris Wilson560b85b2010-08-07 11:01:38 +01005983static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5984{
5985 struct drm_device *dev = crtc->dev;
5986 struct drm_i915_private *dev_priv = dev->dev_private;
5987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5988 bool visible = base != 0;
5989 u32 cntl;
5990
5991 if (intel_crtc->cursor_visible == visible)
5992 return;
5993
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005994 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005995 if (visible) {
5996 /* On these chipsets we can only modify the base whilst
5997 * the cursor is disabled.
5998 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005999 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006000
6001 cntl &= ~(CURSOR_FORMAT_MASK);
6002 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6003 cntl |= CURSOR_ENABLE |
6004 CURSOR_GAMMA_ENABLE |
6005 CURSOR_FORMAT_ARGB;
6006 } else
6007 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006008 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006009
6010 intel_crtc->cursor_visible = visible;
6011}
6012
6013static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6014{
6015 struct drm_device *dev = crtc->dev;
6016 struct drm_i915_private *dev_priv = dev->dev_private;
6017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6018 int pipe = intel_crtc->pipe;
6019 bool visible = base != 0;
6020
6021 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006022 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006023 if (base) {
6024 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6025 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6026 cntl |= pipe << 28; /* Connect to correct pipe */
6027 } else {
6028 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6029 cntl |= CURSOR_MODE_DISABLE;
6030 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006031 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006032
6033 intel_crtc->cursor_visible = visible;
6034 }
6035 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006036 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006037}
6038
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006039static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6040{
6041 struct drm_device *dev = crtc->dev;
6042 struct drm_i915_private *dev_priv = dev->dev_private;
6043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6044 int pipe = intel_crtc->pipe;
6045 bool visible = base != 0;
6046
6047 if (intel_crtc->cursor_visible != visible) {
6048 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6049 if (base) {
6050 cntl &= ~CURSOR_MODE;
6051 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6052 } else {
6053 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6054 cntl |= CURSOR_MODE_DISABLE;
6055 }
6056 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6057
6058 intel_crtc->cursor_visible = visible;
6059 }
6060 /* and commit changes on next vblank */
6061 I915_WRITE(CURBASE_IVB(pipe), base);
6062}
6063
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006064/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006065static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6066 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006067{
6068 struct drm_device *dev = crtc->dev;
6069 struct drm_i915_private *dev_priv = dev->dev_private;
6070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6071 int pipe = intel_crtc->pipe;
6072 int x = intel_crtc->cursor_x;
6073 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006074 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006075 bool visible;
6076
6077 pos = 0;
6078
Chris Wilson6b383a72010-09-13 13:54:26 +01006079 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006080 base = intel_crtc->cursor_addr;
6081 if (x > (int) crtc->fb->width)
6082 base = 0;
6083
6084 if (y > (int) crtc->fb->height)
6085 base = 0;
6086 } else
6087 base = 0;
6088
6089 if (x < 0) {
6090 if (x + intel_crtc->cursor_width < 0)
6091 base = 0;
6092
6093 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6094 x = -x;
6095 }
6096 pos |= x << CURSOR_X_SHIFT;
6097
6098 if (y < 0) {
6099 if (y + intel_crtc->cursor_height < 0)
6100 base = 0;
6101
6102 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6103 y = -y;
6104 }
6105 pos |= y << CURSOR_Y_SHIFT;
6106
6107 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006108 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006109 return;
6110
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006111 if (IS_IVYBRIDGE(dev)) {
6112 I915_WRITE(CURPOS_IVB(pipe), pos);
6113 ivb_update_cursor(crtc, base);
6114 } else {
6115 I915_WRITE(CURPOS(pipe), pos);
6116 if (IS_845G(dev) || IS_I865G(dev))
6117 i845_update_cursor(crtc, base);
6118 else
6119 i9xx_update_cursor(crtc, base);
6120 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006121
6122 if (visible)
6123 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6124}
6125
Jesse Barnes79e53942008-11-07 14:24:08 -08006126static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006127 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006128 uint32_t handle,
6129 uint32_t width, uint32_t height)
6130{
6131 struct drm_device *dev = crtc->dev;
6132 struct drm_i915_private *dev_priv = dev->dev_private;
6133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006134 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006135 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006136 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006137
Zhao Yakui28c97732009-10-09 11:39:41 +08006138 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006139
6140 /* if we want to turn off the cursor ignore width and height */
6141 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006142 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006143 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006144 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006145 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006146 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006147 }
6148
6149 /* Currently we only support 64x64 cursors */
6150 if (width != 64 || height != 64) {
6151 DRM_ERROR("we currently only support 64x64 cursors\n");
6152 return -EINVAL;
6153 }
6154
Chris Wilson05394f32010-11-08 19:18:58 +00006155 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006156 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006157 return -ENOENT;
6158
Chris Wilson05394f32010-11-08 19:18:58 +00006159 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006160 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006161 ret = -ENOMEM;
6162 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006163 }
6164
Dave Airlie71acb5e2008-12-30 20:31:46 +10006165 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006166 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006167 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006168 if (obj->tiling_mode) {
6169 DRM_ERROR("cursor cannot be tiled\n");
6170 ret = -EINVAL;
6171 goto fail_locked;
6172 }
6173
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006174 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006175 if (ret) {
6176 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006177 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006178 }
6179
Chris Wilsond9e86c02010-11-10 16:40:20 +00006180 ret = i915_gem_object_put_fence(obj);
6181 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006182 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006183 goto fail_unpin;
6184 }
6185
Chris Wilson05394f32010-11-08 19:18:58 +00006186 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006187 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006188 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006189 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006190 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6191 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006192 if (ret) {
6193 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006194 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006195 }
Chris Wilson05394f32010-11-08 19:18:58 +00006196 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006197 }
6198
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006199 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006200 I915_WRITE(CURSIZE, (height << 12) | width);
6201
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006202 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006203 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006204 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006205 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006206 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6207 } else
6208 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006209 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006210 }
Jesse Barnes80824002009-09-10 15:28:06 -07006211
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006212 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006213
6214 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006215 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006216 intel_crtc->cursor_width = width;
6217 intel_crtc->cursor_height = height;
6218
Chris Wilson6b383a72010-09-13 13:54:26 +01006219 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006220
Jesse Barnes79e53942008-11-07 14:24:08 -08006221 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006222fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006223 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006224fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006225 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006226fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006227 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006228 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006229}
6230
6231static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6232{
Jesse Barnes79e53942008-11-07 14:24:08 -08006233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006234
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006235 intel_crtc->cursor_x = x;
6236 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006237
Chris Wilson6b383a72010-09-13 13:54:26 +01006238 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006239
6240 return 0;
6241}
6242
6243/** Sets the color ramps on behalf of RandR */
6244void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6245 u16 blue, int regno)
6246{
6247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6248
6249 intel_crtc->lut_r[regno] = red >> 8;
6250 intel_crtc->lut_g[regno] = green >> 8;
6251 intel_crtc->lut_b[regno] = blue >> 8;
6252}
6253
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006254void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6255 u16 *blue, int regno)
6256{
6257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6258
6259 *red = intel_crtc->lut_r[regno] << 8;
6260 *green = intel_crtc->lut_g[regno] << 8;
6261 *blue = intel_crtc->lut_b[regno] << 8;
6262}
6263
Jesse Barnes79e53942008-11-07 14:24:08 -08006264static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006265 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006266{
James Simmons72034252010-08-03 01:33:19 +01006267 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006269
James Simmons72034252010-08-03 01:33:19 +01006270 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006271 intel_crtc->lut_r[i] = red[i] >> 8;
6272 intel_crtc->lut_g[i] = green[i] >> 8;
6273 intel_crtc->lut_b[i] = blue[i] >> 8;
6274 }
6275
6276 intel_crtc_load_lut(crtc);
6277}
6278
6279/**
6280 * Get a pipe with a simple mode set on it for doing load-based monitor
6281 * detection.
6282 *
6283 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006284 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006285 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006286 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006287 * configured for it. In the future, it could choose to temporarily disable
6288 * some outputs to free up a pipe for its use.
6289 *
6290 * \return crtc, or NULL if no pipes are available.
6291 */
6292
6293/* VESA 640x480x72Hz mode to set on the pipe */
6294static struct drm_display_mode load_detect_mode = {
6295 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6296 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6297};
6298
Chris Wilsond2dff872011-04-19 08:36:26 +01006299static struct drm_framebuffer *
6300intel_framebuffer_create(struct drm_device *dev,
6301 struct drm_mode_fb_cmd *mode_cmd,
6302 struct drm_i915_gem_object *obj)
6303{
6304 struct intel_framebuffer *intel_fb;
6305 int ret;
6306
6307 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6308 if (!intel_fb) {
6309 drm_gem_object_unreference_unlocked(&obj->base);
6310 return ERR_PTR(-ENOMEM);
6311 }
6312
6313 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6314 if (ret) {
6315 drm_gem_object_unreference_unlocked(&obj->base);
6316 kfree(intel_fb);
6317 return ERR_PTR(ret);
6318 }
6319
6320 return &intel_fb->base;
6321}
6322
6323static u32
6324intel_framebuffer_pitch_for_width(int width, int bpp)
6325{
6326 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6327 return ALIGN(pitch, 64);
6328}
6329
6330static u32
6331intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6332{
6333 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6334 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6335}
6336
6337static struct drm_framebuffer *
6338intel_framebuffer_create_for_mode(struct drm_device *dev,
6339 struct drm_display_mode *mode,
6340 int depth, int bpp)
6341{
6342 struct drm_i915_gem_object *obj;
6343 struct drm_mode_fb_cmd mode_cmd;
6344
6345 obj = i915_gem_alloc_object(dev,
6346 intel_framebuffer_size_for_mode(mode, bpp));
6347 if (obj == NULL)
6348 return ERR_PTR(-ENOMEM);
6349
6350 mode_cmd.width = mode->hdisplay;
6351 mode_cmd.height = mode->vdisplay;
6352 mode_cmd.depth = depth;
6353 mode_cmd.bpp = bpp;
6354 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
6355
6356 return intel_framebuffer_create(dev, &mode_cmd, obj);
6357}
6358
6359static struct drm_framebuffer *
6360mode_fits_in_fbdev(struct drm_device *dev,
6361 struct drm_display_mode *mode)
6362{
6363 struct drm_i915_private *dev_priv = dev->dev_private;
6364 struct drm_i915_gem_object *obj;
6365 struct drm_framebuffer *fb;
6366
6367 if (dev_priv->fbdev == NULL)
6368 return NULL;
6369
6370 obj = dev_priv->fbdev->ifb.obj;
6371 if (obj == NULL)
6372 return NULL;
6373
6374 fb = &dev_priv->fbdev->ifb.base;
6375 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
6376 fb->bits_per_pixel))
6377 return NULL;
6378
6379 if (obj->base.size < mode->vdisplay * fb->pitch)
6380 return NULL;
6381
6382 return fb;
6383}
6384
Chris Wilson71731882011-04-19 23:10:58 +01006385bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6386 struct drm_connector *connector,
6387 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006388 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006389{
6390 struct intel_crtc *intel_crtc;
6391 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006392 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006393 struct drm_crtc *crtc = NULL;
6394 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006395 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006396 int i = -1;
6397
Chris Wilsond2dff872011-04-19 08:36:26 +01006398 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6399 connector->base.id, drm_get_connector_name(connector),
6400 encoder->base.id, drm_get_encoder_name(encoder));
6401
Jesse Barnes79e53942008-11-07 14:24:08 -08006402 /*
6403 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006404 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006405 * - if the connector already has an assigned crtc, use it (but make
6406 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006407 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006408 * - try to find the first unused crtc that can drive this connector,
6409 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006410 */
6411
6412 /* See if we already have a CRTC for this connector */
6413 if (encoder->crtc) {
6414 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006415
Jesse Barnes79e53942008-11-07 14:24:08 -08006416 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006417 old->dpms_mode = intel_crtc->dpms_mode;
6418 old->load_detect_temp = false;
6419
6420 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006421 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006422 struct drm_encoder_helper_funcs *encoder_funcs;
6423 struct drm_crtc_helper_funcs *crtc_funcs;
6424
Jesse Barnes79e53942008-11-07 14:24:08 -08006425 crtc_funcs = crtc->helper_private;
6426 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006427
6428 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006429 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6430 }
Chris Wilson8261b192011-04-19 23:18:09 +01006431
Chris Wilson71731882011-04-19 23:10:58 +01006432 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006433 }
6434
6435 /* Find an unused one (if possible) */
6436 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6437 i++;
6438 if (!(encoder->possible_crtcs & (1 << i)))
6439 continue;
6440 if (!possible_crtc->enabled) {
6441 crtc = possible_crtc;
6442 break;
6443 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006444 }
6445
6446 /*
6447 * If we didn't find an unused CRTC, don't use any.
6448 */
6449 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006450 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6451 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006452 }
6453
6454 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006455 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006456
6457 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006458 old->dpms_mode = intel_crtc->dpms_mode;
6459 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006460 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006461
Chris Wilson64927112011-04-20 07:25:26 +01006462 if (!mode)
6463 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006464
Chris Wilsond2dff872011-04-19 08:36:26 +01006465 old_fb = crtc->fb;
6466
6467 /* We need a framebuffer large enough to accommodate all accesses
6468 * that the plane may generate whilst we perform load detection.
6469 * We can not rely on the fbcon either being present (we get called
6470 * during its initialisation to detect all boot displays, or it may
6471 * not even exist) or that it is large enough to satisfy the
6472 * requested mode.
6473 */
6474 crtc->fb = mode_fits_in_fbdev(dev, mode);
6475 if (crtc->fb == NULL) {
6476 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6477 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6478 old->release_fb = crtc->fb;
6479 } else
6480 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6481 if (IS_ERR(crtc->fb)) {
6482 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6483 crtc->fb = old_fb;
6484 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006485 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006486
6487 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006488 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006489 if (old->release_fb)
6490 old->release_fb->funcs->destroy(old->release_fb);
6491 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006492 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006493 }
Chris Wilson71731882011-04-19 23:10:58 +01006494
Jesse Barnes79e53942008-11-07 14:24:08 -08006495 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006496 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006497
Chris Wilson71731882011-04-19 23:10:58 +01006498 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006499}
6500
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006501void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006502 struct drm_connector *connector,
6503 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006504{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006505 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006506 struct drm_device *dev = encoder->dev;
6507 struct drm_crtc *crtc = encoder->crtc;
6508 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6509 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6510
Chris Wilsond2dff872011-04-19 08:36:26 +01006511 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6512 connector->base.id, drm_get_connector_name(connector),
6513 encoder->base.id, drm_get_encoder_name(encoder));
6514
Chris Wilson8261b192011-04-19 23:18:09 +01006515 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006516 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006517 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006518
6519 if (old->release_fb)
6520 old->release_fb->funcs->destroy(old->release_fb);
6521
Chris Wilson0622a532011-04-21 09:32:11 +01006522 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006523 }
6524
Eric Anholtc751ce42010-03-25 11:48:48 -07006525 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006526 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6527 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006528 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006529 }
6530}
6531
6532/* Returns the clock of the currently programmed mode of the given pipe. */
6533static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6534{
6535 struct drm_i915_private *dev_priv = dev->dev_private;
6536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6537 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006538 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006539 u32 fp;
6540 intel_clock_t clock;
6541
6542 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006543 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006544 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006545 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006546
6547 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006548 if (IS_PINEVIEW(dev)) {
6549 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6550 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006551 } else {
6552 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6553 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6554 }
6555
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006556 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006557 if (IS_PINEVIEW(dev))
6558 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6559 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006560 else
6561 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006562 DPLL_FPA01_P1_POST_DIV_SHIFT);
6563
6564 switch (dpll & DPLL_MODE_MASK) {
6565 case DPLLB_MODE_DAC_SERIAL:
6566 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6567 5 : 10;
6568 break;
6569 case DPLLB_MODE_LVDS:
6570 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6571 7 : 14;
6572 break;
6573 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006574 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006575 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6576 return 0;
6577 }
6578
6579 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006580 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006581 } else {
6582 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6583
6584 if (is_lvds) {
6585 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6586 DPLL_FPA01_P1_POST_DIV_SHIFT);
6587 clock.p2 = 14;
6588
6589 if ((dpll & PLL_REF_INPUT_MASK) ==
6590 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6591 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006592 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006593 } else
Shaohua Li21778322009-02-23 15:19:16 +08006594 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006595 } else {
6596 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6597 clock.p1 = 2;
6598 else {
6599 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6600 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6601 }
6602 if (dpll & PLL_P2_DIVIDE_BY_4)
6603 clock.p2 = 4;
6604 else
6605 clock.p2 = 2;
6606
Shaohua Li21778322009-02-23 15:19:16 +08006607 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006608 }
6609 }
6610
6611 /* XXX: It would be nice to validate the clocks, but we can't reuse
6612 * i830PllIsValid() because it relies on the xf86_config connector
6613 * configuration being accurate, which it isn't necessarily.
6614 */
6615
6616 return clock.dot;
6617}
6618
6619/** Returns the currently programmed mode of the given pipe. */
6620struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6621 struct drm_crtc *crtc)
6622{
Jesse Barnes548f2452011-02-17 10:40:53 -08006623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6625 int pipe = intel_crtc->pipe;
6626 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006627 int htot = I915_READ(HTOTAL(pipe));
6628 int hsync = I915_READ(HSYNC(pipe));
6629 int vtot = I915_READ(VTOTAL(pipe));
6630 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006631
6632 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6633 if (!mode)
6634 return NULL;
6635
6636 mode->clock = intel_crtc_clock_get(dev, crtc);
6637 mode->hdisplay = (htot & 0xffff) + 1;
6638 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6639 mode->hsync_start = (hsync & 0xffff) + 1;
6640 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6641 mode->vdisplay = (vtot & 0xffff) + 1;
6642 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6643 mode->vsync_start = (vsync & 0xffff) + 1;
6644 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6645
6646 drm_mode_set_name(mode);
6647 drm_mode_set_crtcinfo(mode, 0);
6648
6649 return mode;
6650}
6651
Jesse Barnes652c3932009-08-17 13:31:43 -07006652#define GPU_IDLE_TIMEOUT 500 /* ms */
6653
6654/* When this timer fires, we've been idle for awhile */
6655static void intel_gpu_idle_timer(unsigned long arg)
6656{
6657 struct drm_device *dev = (struct drm_device *)arg;
6658 drm_i915_private_t *dev_priv = dev->dev_private;
6659
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006660 if (!list_empty(&dev_priv->mm.active_list)) {
6661 /* Still processing requests, so just re-arm the timer. */
6662 mod_timer(&dev_priv->idle_timer, jiffies +
6663 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6664 return;
6665 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006666
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006667 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006668 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006669}
6670
Jesse Barnes652c3932009-08-17 13:31:43 -07006671#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6672
6673static void intel_crtc_idle_timer(unsigned long arg)
6674{
6675 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6676 struct drm_crtc *crtc = &intel_crtc->base;
6677 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006678 struct intel_framebuffer *intel_fb;
6679
6680 intel_fb = to_intel_framebuffer(crtc->fb);
6681 if (intel_fb && intel_fb->obj->active) {
6682 /* The framebuffer is still being accessed by the GPU. */
6683 mod_timer(&intel_crtc->idle_timer, jiffies +
6684 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6685 return;
6686 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006687
Jesse Barnes652c3932009-08-17 13:31:43 -07006688 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006689 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006690}
6691
Daniel Vetter3dec0092010-08-20 21:40:52 +02006692static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006693{
6694 struct drm_device *dev = crtc->dev;
6695 drm_i915_private_t *dev_priv = dev->dev_private;
6696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6697 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006698 int dpll_reg = DPLL(pipe);
6699 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006700
Eric Anholtbad720f2009-10-22 16:11:14 -07006701 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006702 return;
6703
6704 if (!dev_priv->lvds_downclock_avail)
6705 return;
6706
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006707 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006708 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006709 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006710
6711 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006712 I915_WRITE(PP_CONTROL,
6713 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006714
6715 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6716 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006717 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006718
Jesse Barnes652c3932009-08-17 13:31:43 -07006719 dpll = I915_READ(dpll_reg);
6720 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006721 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006722
6723 /* ...and lock them again */
6724 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6725 }
6726
6727 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006728 mod_timer(&intel_crtc->idle_timer, jiffies +
6729 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006730}
6731
6732static void intel_decrease_pllclock(struct drm_crtc *crtc)
6733{
6734 struct drm_device *dev = crtc->dev;
6735 drm_i915_private_t *dev_priv = dev->dev_private;
6736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6737 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006738 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006739 int dpll = I915_READ(dpll_reg);
6740
Eric Anholtbad720f2009-10-22 16:11:14 -07006741 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006742 return;
6743
6744 if (!dev_priv->lvds_downclock_avail)
6745 return;
6746
6747 /*
6748 * Since this is called by a timer, we should never get here in
6749 * the manual case.
6750 */
6751 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006752 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006753
6754 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006755 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6756 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006757
6758 dpll |= DISPLAY_RATE_SELECT_FPA1;
6759 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006760 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006761 dpll = I915_READ(dpll_reg);
6762 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006763 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006764
6765 /* ...and lock them again */
6766 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6767 }
6768
6769}
6770
6771/**
6772 * intel_idle_update - adjust clocks for idleness
6773 * @work: work struct
6774 *
6775 * Either the GPU or display (or both) went idle. Check the busy status
6776 * here and adjust the CRTC and GPU clocks as necessary.
6777 */
6778static void intel_idle_update(struct work_struct *work)
6779{
6780 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6781 idle_work);
6782 struct drm_device *dev = dev_priv->dev;
6783 struct drm_crtc *crtc;
6784 struct intel_crtc *intel_crtc;
6785
6786 if (!i915_powersave)
6787 return;
6788
6789 mutex_lock(&dev->struct_mutex);
6790
Jesse Barnes7648fa92010-05-20 14:28:11 -07006791 i915_update_gfx_val(dev_priv);
6792
Jesse Barnes652c3932009-08-17 13:31:43 -07006793 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6794 /* Skip inactive CRTCs */
6795 if (!crtc->fb)
6796 continue;
6797
6798 intel_crtc = to_intel_crtc(crtc);
6799 if (!intel_crtc->busy)
6800 intel_decrease_pllclock(crtc);
6801 }
6802
Li Peng45ac22c2010-06-12 23:38:35 +08006803
Jesse Barnes652c3932009-08-17 13:31:43 -07006804 mutex_unlock(&dev->struct_mutex);
6805}
6806
6807/**
6808 * intel_mark_busy - mark the GPU and possibly the display busy
6809 * @dev: drm device
6810 * @obj: object we're operating on
6811 *
6812 * Callers can use this function to indicate that the GPU is busy processing
6813 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6814 * buffer), we'll also mark the display as busy, so we know to increase its
6815 * clock frequency.
6816 */
Chris Wilson05394f32010-11-08 19:18:58 +00006817void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006818{
6819 drm_i915_private_t *dev_priv = dev->dev_private;
6820 struct drm_crtc *crtc = NULL;
6821 struct intel_framebuffer *intel_fb;
6822 struct intel_crtc *intel_crtc;
6823
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006824 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6825 return;
6826
Alexander Lam18b21902011-01-03 13:28:56 -05006827 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006828 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006829 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006830 mod_timer(&dev_priv->idle_timer, jiffies +
6831 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006832
6833 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6834 if (!crtc->fb)
6835 continue;
6836
6837 intel_crtc = to_intel_crtc(crtc);
6838 intel_fb = to_intel_framebuffer(crtc->fb);
6839 if (intel_fb->obj == obj) {
6840 if (!intel_crtc->busy) {
6841 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006842 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006843 intel_crtc->busy = true;
6844 } else {
6845 /* Busy -> busy, put off timer */
6846 mod_timer(&intel_crtc->idle_timer, jiffies +
6847 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6848 }
6849 }
6850 }
6851}
6852
Jesse Barnes79e53942008-11-07 14:24:08 -08006853static void intel_crtc_destroy(struct drm_crtc *crtc)
6854{
6855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006856 struct drm_device *dev = crtc->dev;
6857 struct intel_unpin_work *work;
6858 unsigned long flags;
6859
6860 spin_lock_irqsave(&dev->event_lock, flags);
6861 work = intel_crtc->unpin_work;
6862 intel_crtc->unpin_work = NULL;
6863 spin_unlock_irqrestore(&dev->event_lock, flags);
6864
6865 if (work) {
6866 cancel_work_sync(&work->work);
6867 kfree(work);
6868 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006869
6870 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006871
Jesse Barnes79e53942008-11-07 14:24:08 -08006872 kfree(intel_crtc);
6873}
6874
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006875static void intel_unpin_work_fn(struct work_struct *__work)
6876{
6877 struct intel_unpin_work *work =
6878 container_of(__work, struct intel_unpin_work, work);
6879
6880 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006881 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006882 drm_gem_object_unreference(&work->pending_flip_obj->base);
6883 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006884
Chris Wilson7782de32011-07-08 12:22:41 +01006885 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006886 mutex_unlock(&work->dev->struct_mutex);
6887 kfree(work);
6888}
6889
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006890static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006891 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006892{
6893 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6895 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006896 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006897 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006898 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006899 unsigned long flags;
6900
6901 /* Ignore early vblank irqs */
6902 if (intel_crtc == NULL)
6903 return;
6904
Mario Kleiner49b14a52010-12-09 07:00:07 +01006905 do_gettimeofday(&tnow);
6906
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006907 spin_lock_irqsave(&dev->event_lock, flags);
6908 work = intel_crtc->unpin_work;
6909 if (work == NULL || !work->pending) {
6910 spin_unlock_irqrestore(&dev->event_lock, flags);
6911 return;
6912 }
6913
6914 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006915
6916 if (work->event) {
6917 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006918 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006919
6920 /* Called before vblank count and timestamps have
6921 * been updated for the vblank interval of flip
6922 * completion? Need to increment vblank count and
6923 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006924 * to account for this. We assume this happened if we
6925 * get called over 0.9 frame durations after the last
6926 * timestamped vblank.
6927 *
6928 * This calculation can not be used with vrefresh rates
6929 * below 5Hz (10Hz to be on the safe side) without
6930 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006931 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006932 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6933 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006934 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006935 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6936 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006937 }
6938
Mario Kleiner49b14a52010-12-09 07:00:07 +01006939 e->event.tv_sec = tvbl.tv_sec;
6940 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006941
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006942 list_add_tail(&e->base.link,
6943 &e->base.file_priv->event_list);
6944 wake_up_interruptible(&e->base.file_priv->event_wait);
6945 }
6946
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006947 drm_vblank_put(dev, intel_crtc->pipe);
6948
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006949 spin_unlock_irqrestore(&dev->event_lock, flags);
6950
Chris Wilson05394f32010-11-08 19:18:58 +00006951 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006952
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006953 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006954 &obj->pending_flip.counter);
6955 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006956 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006957
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006958 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006959
6960 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006961}
6962
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006963void intel_finish_page_flip(struct drm_device *dev, int pipe)
6964{
6965 drm_i915_private_t *dev_priv = dev->dev_private;
6966 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6967
Mario Kleiner49b14a52010-12-09 07:00:07 +01006968 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006969}
6970
6971void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6972{
6973 drm_i915_private_t *dev_priv = dev->dev_private;
6974 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6975
Mario Kleiner49b14a52010-12-09 07:00:07 +01006976 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006977}
6978
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006979void intel_prepare_page_flip(struct drm_device *dev, int plane)
6980{
6981 drm_i915_private_t *dev_priv = dev->dev_private;
6982 struct intel_crtc *intel_crtc =
6983 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6984 unsigned long flags;
6985
6986 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006987 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006988 if ((++intel_crtc->unpin_work->pending) > 1)
6989 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006990 } else {
6991 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6992 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006993 spin_unlock_irqrestore(&dev->event_lock, flags);
6994}
6995
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006996static int intel_gen2_queue_flip(struct drm_device *dev,
6997 struct drm_crtc *crtc,
6998 struct drm_framebuffer *fb,
6999 struct drm_i915_gem_object *obj)
7000{
7001 struct drm_i915_private *dev_priv = dev->dev_private;
7002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7003 unsigned long offset;
7004 u32 flip_mask;
7005 int ret;
7006
7007 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7008 if (ret)
7009 goto out;
7010
7011 /* Offset into the new buffer for cases of shared fbs between CRTCs */
7012 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
7013
7014 ret = BEGIN_LP_RING(6);
7015 if (ret)
7016 goto out;
7017
7018 /* Can't queue multiple flips, so wait for the previous
7019 * one to finish before executing the next.
7020 */
7021 if (intel_crtc->plane)
7022 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7023 else
7024 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7025 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7026 OUT_RING(MI_NOOP);
7027 OUT_RING(MI_DISPLAY_FLIP |
7028 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7029 OUT_RING(fb->pitch);
7030 OUT_RING(obj->gtt_offset + offset);
7031 OUT_RING(MI_NOOP);
7032 ADVANCE_LP_RING();
7033out:
7034 return ret;
7035}
7036
7037static int intel_gen3_queue_flip(struct drm_device *dev,
7038 struct drm_crtc *crtc,
7039 struct drm_framebuffer *fb,
7040 struct drm_i915_gem_object *obj)
7041{
7042 struct drm_i915_private *dev_priv = dev->dev_private;
7043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7044 unsigned long offset;
7045 u32 flip_mask;
7046 int ret;
7047
7048 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7049 if (ret)
7050 goto out;
7051
7052 /* Offset into the new buffer for cases of shared fbs between CRTCs */
7053 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
7054
7055 ret = BEGIN_LP_RING(6);
7056 if (ret)
7057 goto out;
7058
7059 if (intel_crtc->plane)
7060 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7061 else
7062 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7063 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7064 OUT_RING(MI_NOOP);
7065 OUT_RING(MI_DISPLAY_FLIP_I915 |
7066 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7067 OUT_RING(fb->pitch);
7068 OUT_RING(obj->gtt_offset + offset);
7069 OUT_RING(MI_NOOP);
7070
7071 ADVANCE_LP_RING();
7072out:
7073 return ret;
7074}
7075
7076static int intel_gen4_queue_flip(struct drm_device *dev,
7077 struct drm_crtc *crtc,
7078 struct drm_framebuffer *fb,
7079 struct drm_i915_gem_object *obj)
7080{
7081 struct drm_i915_private *dev_priv = dev->dev_private;
7082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7083 uint32_t pf, pipesrc;
7084 int ret;
7085
7086 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7087 if (ret)
7088 goto out;
7089
7090 ret = BEGIN_LP_RING(4);
7091 if (ret)
7092 goto out;
7093
7094 /* i965+ uses the linear or tiled offsets from the
7095 * Display Registers (which do not change across a page-flip)
7096 * so we need only reprogram the base address.
7097 */
7098 OUT_RING(MI_DISPLAY_FLIP |
7099 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7100 OUT_RING(fb->pitch);
7101 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7102
7103 /* XXX Enabling the panel-fitter across page-flip is so far
7104 * untested on non-native modes, so ignore it for now.
7105 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7106 */
7107 pf = 0;
7108 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7109 OUT_RING(pf | pipesrc);
7110 ADVANCE_LP_RING();
7111out:
7112 return ret;
7113}
7114
7115static int intel_gen6_queue_flip(struct drm_device *dev,
7116 struct drm_crtc *crtc,
7117 struct drm_framebuffer *fb,
7118 struct drm_i915_gem_object *obj)
7119{
7120 struct drm_i915_private *dev_priv = dev->dev_private;
7121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7122 uint32_t pf, pipesrc;
7123 int ret;
7124
7125 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7126 if (ret)
7127 goto out;
7128
7129 ret = BEGIN_LP_RING(4);
7130 if (ret)
7131 goto out;
7132
7133 OUT_RING(MI_DISPLAY_FLIP |
7134 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7135 OUT_RING(fb->pitch | obj->tiling_mode);
7136 OUT_RING(obj->gtt_offset);
7137
7138 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7139 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7140 OUT_RING(pf | pipesrc);
7141 ADVANCE_LP_RING();
7142out:
7143 return ret;
7144}
7145
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007146/*
7147 * On gen7 we currently use the blit ring because (in early silicon at least)
7148 * the render ring doesn't give us interrpts for page flip completion, which
7149 * means clients will hang after the first flip is queued. Fortunately the
7150 * blit ring generates interrupts properly, so use it instead.
7151 */
7152static int intel_gen7_queue_flip(struct drm_device *dev,
7153 struct drm_crtc *crtc,
7154 struct drm_framebuffer *fb,
7155 struct drm_i915_gem_object *obj)
7156{
7157 struct drm_i915_private *dev_priv = dev->dev_private;
7158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7159 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7160 int ret;
7161
7162 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7163 if (ret)
7164 goto out;
7165
7166 ret = intel_ring_begin(ring, 4);
7167 if (ret)
7168 goto out;
7169
7170 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
7171 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
7172 intel_ring_emit(ring, (obj->gtt_offset));
7173 intel_ring_emit(ring, (MI_NOOP));
7174 intel_ring_advance(ring);
7175out:
7176 return ret;
7177}
7178
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007179static int intel_default_queue_flip(struct drm_device *dev,
7180 struct drm_crtc *crtc,
7181 struct drm_framebuffer *fb,
7182 struct drm_i915_gem_object *obj)
7183{
7184 return -ENODEV;
7185}
7186
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007187static int intel_crtc_page_flip(struct drm_crtc *crtc,
7188 struct drm_framebuffer *fb,
7189 struct drm_pending_vblank_event *event)
7190{
7191 struct drm_device *dev = crtc->dev;
7192 struct drm_i915_private *dev_priv = dev->dev_private;
7193 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007194 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7196 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007197 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007198 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007199
7200 work = kzalloc(sizeof *work, GFP_KERNEL);
7201 if (work == NULL)
7202 return -ENOMEM;
7203
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007204 work->event = event;
7205 work->dev = crtc->dev;
7206 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007207 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007208 INIT_WORK(&work->work, intel_unpin_work_fn);
7209
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007210 ret = drm_vblank_get(dev, intel_crtc->pipe);
7211 if (ret)
7212 goto free_work;
7213
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007214 /* We borrow the event spin lock for protecting unpin_work */
7215 spin_lock_irqsave(&dev->event_lock, flags);
7216 if (intel_crtc->unpin_work) {
7217 spin_unlock_irqrestore(&dev->event_lock, flags);
7218 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007219 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007220
7221 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007222 return -EBUSY;
7223 }
7224 intel_crtc->unpin_work = work;
7225 spin_unlock_irqrestore(&dev->event_lock, flags);
7226
7227 intel_fb = to_intel_framebuffer(fb);
7228 obj = intel_fb->obj;
7229
Chris Wilson468f0b42010-05-27 13:18:13 +01007230 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007231
Jesse Barnes75dfca82010-02-10 15:09:44 -08007232 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007233 drm_gem_object_reference(&work->old_fb_obj->base);
7234 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007235
7236 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007237
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007238 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007239
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007240 work->enable_stall_check = true;
7241
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007242 /* Block clients from rendering to the new back buffer until
7243 * the flip occurs and the object is no longer visible.
7244 */
Chris Wilson05394f32010-11-08 19:18:58 +00007245 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007246
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007247 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7248 if (ret)
7249 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007250
Chris Wilson7782de32011-07-08 12:22:41 +01007251 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007252 mutex_unlock(&dev->struct_mutex);
7253
Jesse Barnese5510fa2010-07-01 16:48:37 -07007254 trace_i915_flip_request(intel_crtc->plane, obj);
7255
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007256 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007257
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007258cleanup_pending:
7259 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007260 drm_gem_object_unreference(&work->old_fb_obj->base);
7261 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007262 mutex_unlock(&dev->struct_mutex);
7263
7264 spin_lock_irqsave(&dev->event_lock, flags);
7265 intel_crtc->unpin_work = NULL;
7266 spin_unlock_irqrestore(&dev->event_lock, flags);
7267
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007268 drm_vblank_put(dev, intel_crtc->pipe);
7269free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007270 kfree(work);
7271
7272 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007273}
7274
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007275static void intel_sanitize_modesetting(struct drm_device *dev,
7276 int pipe, int plane)
7277{
7278 struct drm_i915_private *dev_priv = dev->dev_private;
7279 u32 reg, val;
7280
7281 if (HAS_PCH_SPLIT(dev))
7282 return;
7283
7284 /* Who knows what state these registers were left in by the BIOS or
7285 * grub?
7286 *
7287 * If we leave the registers in a conflicting state (e.g. with the
7288 * display plane reading from the other pipe than the one we intend
7289 * to use) then when we attempt to teardown the active mode, we will
7290 * not disable the pipes and planes in the correct order -- leaving
7291 * a plane reading from a disabled pipe and possibly leading to
7292 * undefined behaviour.
7293 */
7294
7295 reg = DSPCNTR(plane);
7296 val = I915_READ(reg);
7297
7298 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7299 return;
7300 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7301 return;
7302
7303 /* This display plane is active and attached to the other CPU pipe. */
7304 pipe = !pipe;
7305
7306 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007307 intel_disable_plane(dev_priv, plane, pipe);
7308 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007309}
Jesse Barnes79e53942008-11-07 14:24:08 -08007310
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007311static void intel_crtc_reset(struct drm_crtc *crtc)
7312{
7313 struct drm_device *dev = crtc->dev;
7314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7315
7316 /* Reset flags back to the 'unknown' status so that they
7317 * will be correctly set on the initial modeset.
7318 */
7319 intel_crtc->dpms_mode = -1;
7320
7321 /* We need to fix up any BIOS configuration that conflicts with
7322 * our expectations.
7323 */
7324 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7325}
7326
7327static struct drm_crtc_helper_funcs intel_helper_funcs = {
7328 .dpms = intel_crtc_dpms,
7329 .mode_fixup = intel_crtc_mode_fixup,
7330 .mode_set = intel_crtc_mode_set,
7331 .mode_set_base = intel_pipe_set_base,
7332 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7333 .load_lut = intel_crtc_load_lut,
7334 .disable = intel_crtc_disable,
7335};
7336
7337static const struct drm_crtc_funcs intel_crtc_funcs = {
7338 .reset = intel_crtc_reset,
7339 .cursor_set = intel_crtc_cursor_set,
7340 .cursor_move = intel_crtc_cursor_move,
7341 .gamma_set = intel_crtc_gamma_set,
7342 .set_config = drm_crtc_helper_set_config,
7343 .destroy = intel_crtc_destroy,
7344 .page_flip = intel_crtc_page_flip,
7345};
7346
Hannes Ederb358d0a2008-12-18 21:18:47 +01007347static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007348{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007349 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007350 struct intel_crtc *intel_crtc;
7351 int i;
7352
7353 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7354 if (intel_crtc == NULL)
7355 return;
7356
7357 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7358
7359 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007360 for (i = 0; i < 256; i++) {
7361 intel_crtc->lut_r[i] = i;
7362 intel_crtc->lut_g[i] = i;
7363 intel_crtc->lut_b[i] = i;
7364 }
7365
Jesse Barnes80824002009-09-10 15:28:06 -07007366 /* Swap pipes & planes for FBC on pre-965 */
7367 intel_crtc->pipe = pipe;
7368 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007369 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007370 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007371 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007372 }
7373
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007374 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7375 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7376 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7377 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7378
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007379 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007380 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007381 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007382
7383 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007384 if (pipe == 2 && IS_IVYBRIDGE(dev))
7385 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007386 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7387 intel_helper_funcs.commit = ironlake_crtc_commit;
7388 } else {
7389 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7390 intel_helper_funcs.commit = i9xx_crtc_commit;
7391 }
7392
Jesse Barnes79e53942008-11-07 14:24:08 -08007393 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7394
Jesse Barnes652c3932009-08-17 13:31:43 -07007395 intel_crtc->busy = false;
7396
7397 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7398 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007399}
7400
Carl Worth08d7b3d2009-04-29 14:43:54 -07007401int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007402 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007403{
7404 drm_i915_private_t *dev_priv = dev->dev_private;
7405 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007406 struct drm_mode_object *drmmode_obj;
7407 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007408
7409 if (!dev_priv) {
7410 DRM_ERROR("called with no initialization\n");
7411 return -EINVAL;
7412 }
7413
Daniel Vetterc05422d2009-08-11 16:05:30 +02007414 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7415 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007416
Daniel Vetterc05422d2009-08-11 16:05:30 +02007417 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007418 DRM_ERROR("no such CRTC id\n");
7419 return -EINVAL;
7420 }
7421
Daniel Vetterc05422d2009-08-11 16:05:30 +02007422 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7423 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007424
Daniel Vetterc05422d2009-08-11 16:05:30 +02007425 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007426}
7427
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007428static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007429{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007430 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007431 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007432 int entry = 0;
7433
Chris Wilson4ef69c72010-09-09 15:14:28 +01007434 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7435 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007436 index_mask |= (1 << entry);
7437 entry++;
7438 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007439
Jesse Barnes79e53942008-11-07 14:24:08 -08007440 return index_mask;
7441}
7442
Chris Wilson4d302442010-12-14 19:21:29 +00007443static bool has_edp_a(struct drm_device *dev)
7444{
7445 struct drm_i915_private *dev_priv = dev->dev_private;
7446
7447 if (!IS_MOBILE(dev))
7448 return false;
7449
7450 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7451 return false;
7452
7453 if (IS_GEN5(dev) &&
7454 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7455 return false;
7456
7457 return true;
7458}
7459
Jesse Barnes79e53942008-11-07 14:24:08 -08007460static void intel_setup_outputs(struct drm_device *dev)
7461{
Eric Anholt725e30a2009-01-22 13:01:02 -08007462 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007463 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007464 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007465 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007466
Zhenyu Wang541998a2009-06-05 15:38:44 +08007467 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007468 has_lvds = intel_lvds_init(dev);
7469 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7470 /* disable the panel fitter on everything but LVDS */
7471 I915_WRITE(PFIT_CONTROL, 0);
7472 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007473
Eric Anholtbad720f2009-10-22 16:11:14 -07007474 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007475 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007476
Chris Wilson4d302442010-12-14 19:21:29 +00007477 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007478 intel_dp_init(dev, DP_A);
7479
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007480 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7481 intel_dp_init(dev, PCH_DP_D);
7482 }
7483
7484 intel_crt_init(dev);
7485
7486 if (HAS_PCH_SPLIT(dev)) {
7487 int found;
7488
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007489 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007490 /* PCH SDVOB multiplex with HDMIB */
7491 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007492 if (!found)
7493 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007494 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7495 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007496 }
7497
7498 if (I915_READ(HDMIC) & PORT_DETECTED)
7499 intel_hdmi_init(dev, HDMIC);
7500
7501 if (I915_READ(HDMID) & PORT_DETECTED)
7502 intel_hdmi_init(dev, HDMID);
7503
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007504 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7505 intel_dp_init(dev, PCH_DP_C);
7506
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007507 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007508 intel_dp_init(dev, PCH_DP_D);
7509
Zhenyu Wang103a1962009-11-27 11:44:36 +08007510 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007511 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007512
Eric Anholt725e30a2009-01-22 13:01:02 -08007513 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007514 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007515 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007516 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7517 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007518 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007519 }
Ma Ling27185ae2009-08-24 13:50:23 +08007520
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007521 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7522 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007523 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007524 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007525 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007526
7527 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007528
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007529 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7530 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007531 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007532 }
Ma Ling27185ae2009-08-24 13:50:23 +08007533
7534 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7535
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007536 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7537 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007538 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007539 }
7540 if (SUPPORTS_INTEGRATED_DP(dev)) {
7541 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007542 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007543 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007544 }
Ma Ling27185ae2009-08-24 13:50:23 +08007545
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007546 if (SUPPORTS_INTEGRATED_DP(dev) &&
7547 (I915_READ(DP_D) & DP_DETECTED)) {
7548 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007549 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007550 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007551 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007552 intel_dvo_init(dev);
7553
Zhenyu Wang103a1962009-11-27 11:44:36 +08007554 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007555 intel_tv_init(dev);
7556
Chris Wilson4ef69c72010-09-09 15:14:28 +01007557 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7558 encoder->base.possible_crtcs = encoder->crtc_mask;
7559 encoder->base.possible_clones =
7560 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007561 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007562
Chris Wilson2c7111d2011-03-29 10:40:27 +01007563 /* disable all the possible outputs/crtcs before entering KMS mode */
7564 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007565
7566 if (HAS_PCH_SPLIT(dev))
7567 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007568}
7569
7570static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7571{
7572 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007573
7574 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007575 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007576
7577 kfree(intel_fb);
7578}
7579
7580static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007581 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007582 unsigned int *handle)
7583{
7584 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007585 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007586
Chris Wilson05394f32010-11-08 19:18:58 +00007587 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007588}
7589
7590static const struct drm_framebuffer_funcs intel_fb_funcs = {
7591 .destroy = intel_user_framebuffer_destroy,
7592 .create_handle = intel_user_framebuffer_create_handle,
7593};
7594
Dave Airlie38651672010-03-30 05:34:13 +00007595int intel_framebuffer_init(struct drm_device *dev,
7596 struct intel_framebuffer *intel_fb,
7597 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007598 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007599{
Jesse Barnes79e53942008-11-07 14:24:08 -08007600 int ret;
7601
Chris Wilson05394f32010-11-08 19:18:58 +00007602 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007603 return -EINVAL;
7604
7605 if (mode_cmd->pitch & 63)
7606 return -EINVAL;
7607
7608 switch (mode_cmd->bpp) {
7609 case 8:
7610 case 16:
Jesse Barnesb5626742011-06-24 12:19:27 -07007611 /* Only pre-ILK can handle 5:5:5 */
7612 if (mode_cmd->depth == 15 && !HAS_PCH_SPLIT(dev))
7613 return -EINVAL;
7614 break;
7615
Chris Wilson57cd6502010-08-08 12:34:44 +01007616 case 24:
7617 case 32:
7618 break;
7619 default:
7620 return -EINVAL;
7621 }
7622
Jesse Barnes79e53942008-11-07 14:24:08 -08007623 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7624 if (ret) {
7625 DRM_ERROR("framebuffer init failed %d\n", ret);
7626 return ret;
7627 }
7628
7629 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007630 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007631 return 0;
7632}
7633
Jesse Barnes79e53942008-11-07 14:24:08 -08007634static struct drm_framebuffer *
7635intel_user_framebuffer_create(struct drm_device *dev,
7636 struct drm_file *filp,
7637 struct drm_mode_fb_cmd *mode_cmd)
7638{
Chris Wilson05394f32010-11-08 19:18:58 +00007639 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007640
Chris Wilson05394f32010-11-08 19:18:58 +00007641 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007642 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007643 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007644
Chris Wilsond2dff872011-04-19 08:36:26 +01007645 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007646}
7647
Jesse Barnes79e53942008-11-07 14:24:08 -08007648static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007649 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007650 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007651};
7652
Chris Wilson05394f32010-11-08 19:18:58 +00007653static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007654intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007655{
Chris Wilson05394f32010-11-08 19:18:58 +00007656 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007657 int ret;
7658
Ben Widawsky2c34b852011-03-19 18:14:26 -07007659 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7660
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007661 ctx = i915_gem_alloc_object(dev, 4096);
7662 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007663 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7664 return NULL;
7665 }
7666
Daniel Vetter75e9e912010-11-04 17:11:09 +01007667 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007668 if (ret) {
7669 DRM_ERROR("failed to pin power context: %d\n", ret);
7670 goto err_unref;
7671 }
7672
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007673 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007674 if (ret) {
7675 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7676 goto err_unpin;
7677 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007678
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007679 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007680
7681err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007682 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007683err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007684 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007685 mutex_unlock(&dev->struct_mutex);
7686 return NULL;
7687}
7688
Jesse Barnes7648fa92010-05-20 14:28:11 -07007689bool ironlake_set_drps(struct drm_device *dev, u8 val)
7690{
7691 struct drm_i915_private *dev_priv = dev->dev_private;
7692 u16 rgvswctl;
7693
7694 rgvswctl = I915_READ16(MEMSWCTL);
7695 if (rgvswctl & MEMCTL_CMD_STS) {
7696 DRM_DEBUG("gpu busy, RCS change rejected\n");
7697 return false; /* still busy with another command */
7698 }
7699
7700 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7701 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7702 I915_WRITE16(MEMSWCTL, rgvswctl);
7703 POSTING_READ16(MEMSWCTL);
7704
7705 rgvswctl |= MEMCTL_CMD_STS;
7706 I915_WRITE16(MEMSWCTL, rgvswctl);
7707
7708 return true;
7709}
7710
Jesse Barnesf97108d2010-01-29 11:27:07 -08007711void ironlake_enable_drps(struct drm_device *dev)
7712{
7713 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007714 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007715 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007716
Jesse Barnesea056c12010-09-10 10:02:13 -07007717 /* Enable temp reporting */
7718 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7719 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7720
Jesse Barnesf97108d2010-01-29 11:27:07 -08007721 /* 100ms RC evaluation intervals */
7722 I915_WRITE(RCUPEI, 100000);
7723 I915_WRITE(RCDNEI, 100000);
7724
7725 /* Set max/min thresholds to 90ms and 80ms respectively */
7726 I915_WRITE(RCBMAXAVG, 90000);
7727 I915_WRITE(RCBMINAVG, 80000);
7728
7729 I915_WRITE(MEMIHYST, 1);
7730
7731 /* Set up min, max, and cur for interrupt handling */
7732 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7733 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7734 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7735 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007736
Jesse Barnesf97108d2010-01-29 11:27:07 -08007737 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7738 PXVFREQ_PX_SHIFT;
7739
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007740 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007741 dev_priv->fstart = fstart;
7742
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007743 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007744 dev_priv->min_delay = fmin;
7745 dev_priv->cur_delay = fstart;
7746
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007747 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7748 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007749
Jesse Barnesf97108d2010-01-29 11:27:07 -08007750 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7751
7752 /*
7753 * Interrupts will be enabled in ironlake_irq_postinstall
7754 */
7755
7756 I915_WRITE(VIDSTART, vstart);
7757 POSTING_READ(VIDSTART);
7758
7759 rgvmodectl |= MEMMODE_SWMODE_EN;
7760 I915_WRITE(MEMMODECTL, rgvmodectl);
7761
Chris Wilson481b6af2010-08-23 17:43:35 +01007762 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007763 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007764 msleep(1);
7765
Jesse Barnes7648fa92010-05-20 14:28:11 -07007766 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007767
Jesse Barnes7648fa92010-05-20 14:28:11 -07007768 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7769 I915_READ(0x112e0);
7770 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7771 dev_priv->last_count2 = I915_READ(0x112f4);
7772 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007773}
7774
7775void ironlake_disable_drps(struct drm_device *dev)
7776{
7777 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007778 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007779
7780 /* Ack interrupts, disable EFC interrupt */
7781 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7782 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7783 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7784 I915_WRITE(DEIIR, DE_PCU_EVENT);
7785 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7786
7787 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007788 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007789 msleep(1);
7790 rgvswctl |= MEMCTL_CMD_STS;
7791 I915_WRITE(MEMSWCTL, rgvswctl);
7792 msleep(1);
7793
7794}
7795
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007796void gen6_set_rps(struct drm_device *dev, u8 val)
7797{
7798 struct drm_i915_private *dev_priv = dev->dev_private;
7799 u32 swreq;
7800
7801 swreq = (val & 0x3ff) << 25;
7802 I915_WRITE(GEN6_RPNSWREQ, swreq);
7803}
7804
7805void gen6_disable_rps(struct drm_device *dev)
7806{
7807 struct drm_i915_private *dev_priv = dev->dev_private;
7808
7809 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7810 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7811 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02007812 /* Complete PM interrupt masking here doesn't race with the rps work
7813 * item again unmasking PM interrupts because that is using a different
7814 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
7815 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07007816
7817 spin_lock_irq(&dev_priv->rps_lock);
7818 dev_priv->pm_iir = 0;
7819 spin_unlock_irq(&dev_priv->rps_lock);
7820
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007821 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7822}
7823
Jesse Barnes7648fa92010-05-20 14:28:11 -07007824static unsigned long intel_pxfreq(u32 vidfreq)
7825{
7826 unsigned long freq;
7827 int div = (vidfreq & 0x3f0000) >> 16;
7828 int post = (vidfreq & 0x3000) >> 12;
7829 int pre = (vidfreq & 0x7);
7830
7831 if (!pre)
7832 return 0;
7833
7834 freq = ((div * 133333) / ((1<<post) * pre));
7835
7836 return freq;
7837}
7838
7839void intel_init_emon(struct drm_device *dev)
7840{
7841 struct drm_i915_private *dev_priv = dev->dev_private;
7842 u32 lcfuse;
7843 u8 pxw[16];
7844 int i;
7845
7846 /* Disable to program */
7847 I915_WRITE(ECR, 0);
7848 POSTING_READ(ECR);
7849
7850 /* Program energy weights for various events */
7851 I915_WRITE(SDEW, 0x15040d00);
7852 I915_WRITE(CSIEW0, 0x007f0000);
7853 I915_WRITE(CSIEW1, 0x1e220004);
7854 I915_WRITE(CSIEW2, 0x04000004);
7855
7856 for (i = 0; i < 5; i++)
7857 I915_WRITE(PEW + (i * 4), 0);
7858 for (i = 0; i < 3; i++)
7859 I915_WRITE(DEW + (i * 4), 0);
7860
7861 /* Program P-state weights to account for frequency power adjustment */
7862 for (i = 0; i < 16; i++) {
7863 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7864 unsigned long freq = intel_pxfreq(pxvidfreq);
7865 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7866 PXVFREQ_PX_SHIFT;
7867 unsigned long val;
7868
7869 val = vid * vid;
7870 val *= (freq / 1000);
7871 val *= 255;
7872 val /= (127*127*900);
7873 if (val > 0xff)
7874 DRM_ERROR("bad pxval: %ld\n", val);
7875 pxw[i] = val;
7876 }
7877 /* Render standby states get 0 weight */
7878 pxw[14] = 0;
7879 pxw[15] = 0;
7880
7881 for (i = 0; i < 4; i++) {
7882 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7883 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7884 I915_WRITE(PXW + (i * 4), val);
7885 }
7886
7887 /* Adjust magic regs to magic values (more experimental results) */
7888 I915_WRITE(OGW0, 0);
7889 I915_WRITE(OGW1, 0);
7890 I915_WRITE(EG0, 0x00007f00);
7891 I915_WRITE(EG1, 0x0000000e);
7892 I915_WRITE(EG2, 0x000e0000);
7893 I915_WRITE(EG3, 0x68000300);
7894 I915_WRITE(EG4, 0x42000000);
7895 I915_WRITE(EG5, 0x00140031);
7896 I915_WRITE(EG6, 0);
7897 I915_WRITE(EG7, 0);
7898
7899 for (i = 0; i < 8; i++)
7900 I915_WRITE(PXWL + (i * 4), 0);
7901
7902 /* Enable PMON + select events */
7903 I915_WRITE(ECR, 0x80000019);
7904
7905 lcfuse = I915_READ(LCFUSE02);
7906
7907 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7908}
7909
Keith Packardc0f372b32011-11-16 22:24:52 -08007910static bool intel_enable_rc6(struct drm_device *dev)
7911{
7912 /*
7913 * Respect the kernel parameter if it is set
7914 */
7915 if (i915_enable_rc6 >= 0)
7916 return i915_enable_rc6;
7917
7918 /*
7919 * Disable RC6 on Ironlake
7920 */
7921 if (INTEL_INFO(dev)->gen == 5)
7922 return 0;
7923
7924 /*
7925 * Enable rc6 on Sandybridge if DMA remapping is disabled
7926 */
7927 if (INTEL_INFO(dev)->gen == 6) {
7928 DRM_DEBUG_DRIVER("Sandybridge: intel_iommu_enabled %s -- RC6 %sabled\n",
7929 intel_iommu_enabled ? "true" : "false",
7930 !intel_iommu_enabled ? "en" : "dis");
7931 return !intel_iommu_enabled;
7932 }
7933 DRM_DEBUG_DRIVER("RC6 enabled\n");
7934 return 1;
7935}
7936
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007937void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007938{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007939 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7940 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007941 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007942 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007943 int i;
7944
7945 /* Here begins a magic sequence of register writes to enable
7946 * auto-downclocking.
7947 *
7948 * Perhaps there might be some value in exposing these to
7949 * userspace...
7950 */
7951 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007952 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007953 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007954
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007955 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007956 I915_WRITE(GEN6_RC_CONTROL, 0);
7957
7958 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7959 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7960 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7961 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7962 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7963
7964 for (i = 0; i < I915_NUM_RINGS; i++)
7965 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7966
7967 I915_WRITE(GEN6_RC_SLEEP, 0);
7968 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7969 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7970 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7971 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7972
Keith Packardc0f372b32011-11-16 22:24:52 -08007973 if (intel_enable_rc6(dev_priv->dev))
Jesse Barnes7df87212011-03-30 14:08:56 -07007974 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7975 GEN6_RC_CTL_RC6_ENABLE;
7976
Chris Wilson8fd26852010-12-08 18:40:43 +00007977 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007978 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007979 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007980 GEN6_RC_CTL_HW_ENABLE);
7981
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007982 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007983 GEN6_FREQUENCY(10) |
7984 GEN6_OFFSET(0) |
7985 GEN6_AGGRESSIVE_TURBO);
7986 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7987 GEN6_FREQUENCY(12));
7988
7989 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7990 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7991 18 << 24 |
7992 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007993 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7994 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007995 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007996 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007997 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7998 I915_WRITE(GEN6_RP_CONTROL,
7999 GEN6_RP_MEDIA_TURBO |
8000 GEN6_RP_USE_NORMAL_FREQ |
8001 GEN6_RP_MEDIA_IS_GFX |
8002 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008003 GEN6_RP_UP_BUSY_AVG |
8004 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008005
8006 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8007 500))
8008 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8009
8010 I915_WRITE(GEN6_PCODE_DATA, 0);
8011 I915_WRITE(GEN6_PCODE_MAILBOX,
8012 GEN6_PCODE_READY |
8013 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8014 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8015 500))
8016 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8017
Jesse Barnesa6044e22010-12-20 11:34:20 -08008018 min_freq = (rp_state_cap & 0xff0000) >> 16;
8019 max_freq = rp_state_cap & 0xff;
8020 cur_freq = (gt_perf_status & 0xff00) >> 8;
8021
8022 /* Check for overclock support */
8023 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8024 500))
8025 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8026 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8027 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8028 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8029 500))
8030 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8031 if (pcu_mbox & (1<<31)) { /* OC supported */
8032 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008033 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008034 }
8035
8036 /* In units of 100MHz */
8037 dev_priv->max_delay = max_freq;
8038 dev_priv->min_delay = min_freq;
8039 dev_priv->cur_delay = cur_freq;
8040
Chris Wilson8fd26852010-12-08 18:40:43 +00008041 /* requires MSI enabled */
8042 I915_WRITE(GEN6_PMIER,
8043 GEN6_PM_MBOX_EVENT |
8044 GEN6_PM_THERMAL_EVENT |
8045 GEN6_PM_RP_DOWN_TIMEOUT |
8046 GEN6_PM_RP_UP_THRESHOLD |
8047 GEN6_PM_RP_DOWN_THRESHOLD |
8048 GEN6_PM_RP_UP_EI_EXPIRED |
8049 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008050 spin_lock_irq(&dev_priv->rps_lock);
8051 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008052 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008053 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008054 /* enable all PM interrupts */
8055 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008056
Ben Widawskyfcca7922011-04-25 11:23:07 -07008057 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008058 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008059}
8060
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008061void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8062{
8063 int min_freq = 15;
8064 int gpu_freq, ia_freq, max_ia_freq;
8065 int scaling_factor = 180;
8066
8067 max_ia_freq = cpufreq_quick_get_max(0);
8068 /*
8069 * Default to measured freq if none found, PCU will ensure we don't go
8070 * over
8071 */
8072 if (!max_ia_freq)
8073 max_ia_freq = tsc_khz;
8074
8075 /* Convert from kHz to MHz */
8076 max_ia_freq /= 1000;
8077
8078 mutex_lock(&dev_priv->dev->struct_mutex);
8079
8080 /*
8081 * For each potential GPU frequency, load a ring frequency we'd like
8082 * to use for memory access. We do this by specifying the IA frequency
8083 * the PCU should use as a reference to determine the ring frequency.
8084 */
8085 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8086 gpu_freq--) {
8087 int diff = dev_priv->max_delay - gpu_freq;
8088
8089 /*
8090 * For GPU frequencies less than 750MHz, just use the lowest
8091 * ring freq.
8092 */
8093 if (gpu_freq < min_freq)
8094 ia_freq = 800;
8095 else
8096 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8097 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8098
8099 I915_WRITE(GEN6_PCODE_DATA,
8100 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8101 gpu_freq);
8102 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8103 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8104 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8105 GEN6_PCODE_READY) == 0, 10)) {
8106 DRM_ERROR("pcode write of freq table timed out\n");
8107 continue;
8108 }
8109 }
8110
8111 mutex_unlock(&dev_priv->dev->struct_mutex);
8112}
8113
Jesse Barnes6067aae2011-04-28 15:04:31 -07008114static void ironlake_init_clock_gating(struct drm_device *dev)
8115{
8116 struct drm_i915_private *dev_priv = dev->dev_private;
8117 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8118
8119 /* Required for FBC */
8120 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8121 DPFCRUNIT_CLOCK_GATE_DISABLE |
8122 DPFDUNIT_CLOCK_GATE_DISABLE;
8123 /* Required for CxSR */
8124 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8125
8126 I915_WRITE(PCH_3DCGDIS0,
8127 MARIUNIT_CLOCK_GATE_DISABLE |
8128 SVSMUNIT_CLOCK_GATE_DISABLE);
8129 I915_WRITE(PCH_3DCGDIS1,
8130 VFMUNIT_CLOCK_GATE_DISABLE);
8131
8132 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8133
8134 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008135 * According to the spec the following bits should be set in
8136 * order to enable memory self-refresh
8137 * The bit 22/21 of 0x42004
8138 * The bit 5 of 0x42020
8139 * The bit 15 of 0x45000
8140 */
8141 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8142 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8143 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8144 I915_WRITE(ILK_DSPCLK_GATE,
8145 (I915_READ(ILK_DSPCLK_GATE) |
8146 ILK_DPARB_CLK_GATE));
8147 I915_WRITE(DISP_ARB_CTL,
8148 (I915_READ(DISP_ARB_CTL) |
8149 DISP_FBC_WM_DIS));
8150 I915_WRITE(WM3_LP_ILK, 0);
8151 I915_WRITE(WM2_LP_ILK, 0);
8152 I915_WRITE(WM1_LP_ILK, 0);
8153
8154 /*
8155 * Based on the document from hardware guys the following bits
8156 * should be set unconditionally in order to enable FBC.
8157 * The bit 22 of 0x42000
8158 * The bit 22 of 0x42004
8159 * The bit 7,8,9 of 0x42020.
8160 */
8161 if (IS_IRONLAKE_M(dev)) {
8162 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8163 I915_READ(ILK_DISPLAY_CHICKEN1) |
8164 ILK_FBCQ_DIS);
8165 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8166 I915_READ(ILK_DISPLAY_CHICKEN2) |
8167 ILK_DPARB_GATE);
8168 I915_WRITE(ILK_DSPCLK_GATE,
8169 I915_READ(ILK_DSPCLK_GATE) |
8170 ILK_DPFC_DIS1 |
8171 ILK_DPFC_DIS2 |
8172 ILK_CLK_FBC);
8173 }
8174
8175 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8176 I915_READ(ILK_DISPLAY_CHICKEN2) |
8177 ILK_ELPIN_409_SELECT);
8178 I915_WRITE(_3D_CHICKEN2,
8179 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8180 _3D_CHICKEN2_WM_READ_PIPELINED);
8181}
8182
8183static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008184{
8185 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008186 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008187 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8188
8189 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008190
Jesse Barnes6067aae2011-04-28 15:04:31 -07008191 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8192 I915_READ(ILK_DISPLAY_CHICKEN2) |
8193 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008194
Jesse Barnes6067aae2011-04-28 15:04:31 -07008195 I915_WRITE(WM3_LP_ILK, 0);
8196 I915_WRITE(WM2_LP_ILK, 0);
8197 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008198
Eric Anholt406478d2011-11-07 16:07:04 -08008199 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8200 * gating disable must be set. Failure to set it results in
8201 * flickering pixels due to Z write ordering failures after
8202 * some amount of runtime in the Mesa "fire" demo, and Unigine
8203 * Sanctuary and Tropics, and apparently anything else with
8204 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008205 *
8206 * According to the spec, bit 11 (RCCUNIT) must also be set,
8207 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008208 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008209 I915_WRITE(GEN6_UCGCTL2,
8210 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8211 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008212
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008213 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008214 * According to the spec the following bits should be
8215 * set in order to enable memory self-refresh and fbc:
8216 * The bit21 and bit22 of 0x42000
8217 * The bit21 and bit22 of 0x42004
8218 * The bit5 and bit7 of 0x42020
8219 * The bit14 of 0x70180
8220 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008221 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008222 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8223 I915_READ(ILK_DISPLAY_CHICKEN1) |
8224 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8225 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8226 I915_READ(ILK_DISPLAY_CHICKEN2) |
8227 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8228 I915_WRITE(ILK_DSPCLK_GATE,
8229 I915_READ(ILK_DSPCLK_GATE) |
8230 ILK_DPARB_CLK_GATE |
8231 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008232
Keith Packardd74362c2011-07-28 14:47:14 -07008233 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008234 I915_WRITE(DSPCNTR(pipe),
8235 I915_READ(DSPCNTR(pipe)) |
8236 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008237 intel_flush_display_plane(dev_priv, pipe);
8238 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008239}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008240
Jesse Barnes28963a32011-05-11 09:42:30 -07008241static void ivybridge_init_clock_gating(struct drm_device *dev)
8242{
8243 struct drm_i915_private *dev_priv = dev->dev_private;
8244 int pipe;
8245 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008246
Jesse Barnes28963a32011-05-11 09:42:30 -07008247 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008248
Jesse Barnes28963a32011-05-11 09:42:30 -07008249 I915_WRITE(WM3_LP_ILK, 0);
8250 I915_WRITE(WM2_LP_ILK, 0);
8251 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008252
Jesse Barnes28963a32011-05-11 09:42:30 -07008253 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008254
Keith Packardd74362c2011-07-28 14:47:14 -07008255 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008256 I915_WRITE(DSPCNTR(pipe),
8257 I915_READ(DSPCNTR(pipe)) |
8258 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008259 intel_flush_display_plane(dev_priv, pipe);
8260 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008261}
Eric Anholt67e92af2010-11-06 14:53:33 -07008262
Jesse Barnes6067aae2011-04-28 15:04:31 -07008263static void g4x_init_clock_gating(struct drm_device *dev)
8264{
8265 struct drm_i915_private *dev_priv = dev->dev_private;
8266 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008267
Jesse Barnes6067aae2011-04-28 15:04:31 -07008268 I915_WRITE(RENCLK_GATE_D1, 0);
8269 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8270 GS_UNIT_CLOCK_GATE_DISABLE |
8271 CL_UNIT_CLOCK_GATE_DISABLE);
8272 I915_WRITE(RAMCLK_GATE_D, 0);
8273 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8274 OVRUNIT_CLOCK_GATE_DISABLE |
8275 OVCUNIT_CLOCK_GATE_DISABLE;
8276 if (IS_GM45(dev))
8277 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8278 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8279}
Yuanhan Liu13982612010-12-15 15:42:31 +08008280
Jesse Barnes6067aae2011-04-28 15:04:31 -07008281static void crestline_init_clock_gating(struct drm_device *dev)
8282{
8283 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008284
Jesse Barnes6067aae2011-04-28 15:04:31 -07008285 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8286 I915_WRITE(RENCLK_GATE_D2, 0);
8287 I915_WRITE(DSPCLK_GATE_D, 0);
8288 I915_WRITE(RAMCLK_GATE_D, 0);
8289 I915_WRITE16(DEUC, 0);
8290}
Jesse Barnes652c3932009-08-17 13:31:43 -07008291
Jesse Barnes6067aae2011-04-28 15:04:31 -07008292static void broadwater_init_clock_gating(struct drm_device *dev)
8293{
8294 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008295
Jesse Barnes6067aae2011-04-28 15:04:31 -07008296 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8297 I965_RCC_CLOCK_GATE_DISABLE |
8298 I965_RCPB_CLOCK_GATE_DISABLE |
8299 I965_ISC_CLOCK_GATE_DISABLE |
8300 I965_FBC_CLOCK_GATE_DISABLE);
8301 I915_WRITE(RENCLK_GATE_D2, 0);
8302}
Jesse Barnes652c3932009-08-17 13:31:43 -07008303
Jesse Barnes6067aae2011-04-28 15:04:31 -07008304static void gen3_init_clock_gating(struct drm_device *dev)
8305{
8306 struct drm_i915_private *dev_priv = dev->dev_private;
8307 u32 dstate = I915_READ(D_STATE);
8308
8309 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8310 DSTATE_DOT_CLOCK_GATING;
8311 I915_WRITE(D_STATE, dstate);
8312}
8313
8314static void i85x_init_clock_gating(struct drm_device *dev)
8315{
8316 struct drm_i915_private *dev_priv = dev->dev_private;
8317
8318 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8319}
8320
8321static void i830_init_clock_gating(struct drm_device *dev)
8322{
8323 struct drm_i915_private *dev_priv = dev->dev_private;
8324
8325 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008326}
8327
Jesse Barnes645c62a2011-05-11 09:49:31 -07008328static void ibx_init_clock_gating(struct drm_device *dev)
8329{
8330 struct drm_i915_private *dev_priv = dev->dev_private;
8331
8332 /*
8333 * On Ibex Peak and Cougar Point, we need to disable clock
8334 * gating for the panel power sequencer or it will fail to
8335 * start up when no ports are active.
8336 */
8337 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8338}
8339
8340static void cpt_init_clock_gating(struct drm_device *dev)
8341{
8342 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008343 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008344
8345 /*
8346 * On Ibex Peak and Cougar Point, we need to disable clock
8347 * gating for the panel power sequencer or it will fail to
8348 * start up when no ports are active.
8349 */
8350 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8351 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8352 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008353 /* Without this, mode sets may fail silently on FDI */
8354 for_each_pipe(pipe)
8355 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008356}
8357
Chris Wilsonac668082011-02-09 16:15:32 +00008358static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008359{
8360 struct drm_i915_private *dev_priv = dev->dev_private;
8361
8362 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008363 i915_gem_object_unpin(dev_priv->renderctx);
8364 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008365 dev_priv->renderctx = NULL;
8366 }
8367
8368 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008369 i915_gem_object_unpin(dev_priv->pwrctx);
8370 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008371 dev_priv->pwrctx = NULL;
8372 }
8373}
8374
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008375static void ironlake_disable_rc6(struct drm_device *dev)
8376{
8377 struct drm_i915_private *dev_priv = dev->dev_private;
8378
Chris Wilsonac668082011-02-09 16:15:32 +00008379 if (I915_READ(PWRCTXA)) {
8380 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8381 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8382 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8383 50);
8384
8385 I915_WRITE(PWRCTXA, 0);
8386 POSTING_READ(PWRCTXA);
8387
8388 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8389 POSTING_READ(RSTDBYCTL);
8390 }
8391
Chris Wilson99507302011-02-24 09:42:52 +00008392 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008393}
8394
8395static int ironlake_setup_rc6(struct drm_device *dev)
8396{
8397 struct drm_i915_private *dev_priv = dev->dev_private;
8398
8399 if (dev_priv->renderctx == NULL)
8400 dev_priv->renderctx = intel_alloc_context_page(dev);
8401 if (!dev_priv->renderctx)
8402 return -ENOMEM;
8403
8404 if (dev_priv->pwrctx == NULL)
8405 dev_priv->pwrctx = intel_alloc_context_page(dev);
8406 if (!dev_priv->pwrctx) {
8407 ironlake_teardown_rc6(dev);
8408 return -ENOMEM;
8409 }
8410
8411 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008412}
8413
8414void ironlake_enable_rc6(struct drm_device *dev)
8415{
8416 struct drm_i915_private *dev_priv = dev->dev_private;
8417 int ret;
8418
Chris Wilsonac668082011-02-09 16:15:32 +00008419 /* rc6 disabled by default due to repeated reports of hanging during
8420 * boot and resume.
8421 */
Keith Packardc0f372b32011-11-16 22:24:52 -08008422 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00008423 return;
8424
Ben Widawsky2c34b852011-03-19 18:14:26 -07008425 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008426 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008427 if (ret) {
8428 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008429 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008430 }
Chris Wilsonac668082011-02-09 16:15:32 +00008431
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008432 /*
8433 * GPU can automatically power down the render unit if given a page
8434 * to save state.
8435 */
8436 ret = BEGIN_LP_RING(6);
8437 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008438 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008439 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008440 return;
8441 }
Chris Wilsonac668082011-02-09 16:15:32 +00008442
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008443 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8444 OUT_RING(MI_SET_CONTEXT);
8445 OUT_RING(dev_priv->renderctx->gtt_offset |
8446 MI_MM_SPACE_GTT |
8447 MI_SAVE_EXT_STATE_EN |
8448 MI_RESTORE_EXT_STATE_EN |
8449 MI_RESTORE_INHIBIT);
8450 OUT_RING(MI_SUSPEND_FLUSH);
8451 OUT_RING(MI_NOOP);
8452 OUT_RING(MI_FLUSH);
8453 ADVANCE_LP_RING();
8454
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008455 /*
8456 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8457 * does an implicit flush, combined with MI_FLUSH above, it should be
8458 * safe to assume that renderctx is valid
8459 */
8460 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8461 if (ret) {
8462 DRM_ERROR("failed to enable ironlake power power savings\n");
8463 ironlake_teardown_rc6(dev);
8464 mutex_unlock(&dev->struct_mutex);
8465 return;
8466 }
8467
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008468 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8469 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008470 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008471}
8472
Jesse Barnes645c62a2011-05-11 09:49:31 -07008473void intel_init_clock_gating(struct drm_device *dev)
8474{
8475 struct drm_i915_private *dev_priv = dev->dev_private;
8476
8477 dev_priv->display.init_clock_gating(dev);
8478
8479 if (dev_priv->display.init_pch_clock_gating)
8480 dev_priv->display.init_pch_clock_gating(dev);
8481}
Chris Wilsonac668082011-02-09 16:15:32 +00008482
Jesse Barnese70236a2009-09-21 10:42:27 -07008483/* Set up chip specific display functions */
8484static void intel_init_display(struct drm_device *dev)
8485{
8486 struct drm_i915_private *dev_priv = dev->dev_private;
8487
8488 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008489 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008490 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008491 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008492 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008493 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008494 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008495 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008496 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008497 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008498
Adam Jacksonee5382a2010-04-23 11:17:39 -04008499 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008500 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008501 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8502 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8503 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8504 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008505 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8506 dev_priv->display.enable_fbc = g4x_enable_fbc;
8507 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008508 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008509 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8510 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8511 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8512 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008513 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008514 }
8515
8516 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008517 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008518 dev_priv->display.get_display_clock_speed =
8519 i945_get_display_clock_speed;
8520 else if (IS_I915G(dev))
8521 dev_priv->display.get_display_clock_speed =
8522 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008523 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008524 dev_priv->display.get_display_clock_speed =
8525 i9xx_misc_get_display_clock_speed;
8526 else if (IS_I915GM(dev))
8527 dev_priv->display.get_display_clock_speed =
8528 i915gm_get_display_clock_speed;
8529 else if (IS_I865G(dev))
8530 dev_priv->display.get_display_clock_speed =
8531 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008532 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008533 dev_priv->display.get_display_clock_speed =
8534 i855_get_display_clock_speed;
8535 else /* 852, 830 */
8536 dev_priv->display.get_display_clock_speed =
8537 i830_get_display_clock_speed;
8538
8539 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008540 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08008541 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
8542 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
8543
8544 /* IVB configs may use multi-threaded forcewake */
8545 if (IS_IVYBRIDGE(dev)) {
8546 u32 ecobus;
8547
8548 mutex_lock(&dev->struct_mutex);
8549 __gen6_gt_force_wake_mt_get(dev_priv);
8550 ecobus = I915_READ(ECOBUS);
8551 __gen6_gt_force_wake_mt_put(dev_priv);
8552 mutex_unlock(&dev->struct_mutex);
8553
8554 if (ecobus & FORCEWAKE_MT_ENABLE) {
8555 DRM_DEBUG_KMS("Using MT version of forcewake\n");
8556 dev_priv->display.force_wake_get =
8557 __gen6_gt_force_wake_mt_get;
8558 dev_priv->display.force_wake_put =
8559 __gen6_gt_force_wake_mt_put;
8560 }
8561 }
8562
Jesse Barnes645c62a2011-05-11 09:49:31 -07008563 if (HAS_PCH_IBX(dev))
8564 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8565 else if (HAS_PCH_CPT(dev))
8566 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8567
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008568 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008569 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8570 dev_priv->display.update_wm = ironlake_update_wm;
8571 else {
8572 DRM_DEBUG_KMS("Failed to get proper latency. "
8573 "Disable CxSR\n");
8574 dev_priv->display.update_wm = NULL;
8575 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008576 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008577 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008578 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008579 } else if (IS_GEN6(dev)) {
8580 if (SNB_READ_WM0_LATENCY()) {
8581 dev_priv->display.update_wm = sandybridge_update_wm;
8582 } else {
8583 DRM_DEBUG_KMS("Failed to read display plane latency. "
8584 "Disable CxSR\n");
8585 dev_priv->display.update_wm = NULL;
8586 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008587 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008588 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008589 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008590 } else if (IS_IVYBRIDGE(dev)) {
8591 /* FIXME: detect B0+ stepping and use auto training */
8592 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008593 if (SNB_READ_WM0_LATENCY()) {
8594 dev_priv->display.update_wm = sandybridge_update_wm;
8595 } else {
8596 DRM_DEBUG_KMS("Failed to read display plane latency. "
8597 "Disable CxSR\n");
8598 dev_priv->display.update_wm = NULL;
8599 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008600 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008601 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008602 } else
8603 dev_priv->display.update_wm = NULL;
8604 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008605 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008606 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008607 dev_priv->fsb_freq,
8608 dev_priv->mem_freq)) {
8609 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008610 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008611 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008612 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008613 dev_priv->fsb_freq, dev_priv->mem_freq);
8614 /* Disable CxSR and never update its watermark again */
8615 pineview_disable_cxsr(dev);
8616 dev_priv->display.update_wm = NULL;
8617 } else
8618 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008619 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008620 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008621 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008622 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008623 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8624 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008625 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008626 if (IS_CRESTLINE(dev))
8627 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8628 else if (IS_BROADWATER(dev))
8629 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8630 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008631 dev_priv->display.update_wm = i9xx_update_wm;
8632 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008633 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8634 } else if (IS_I865G(dev)) {
8635 dev_priv->display.update_wm = i830_update_wm;
8636 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8637 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008638 } else if (IS_I85X(dev)) {
8639 dev_priv->display.update_wm = i9xx_update_wm;
8640 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008641 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008642 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008643 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008644 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008645 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008646 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8647 else
8648 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008649 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008650
8651 /* Default just returns -ENODEV to indicate unsupported */
8652 dev_priv->display.queue_flip = intel_default_queue_flip;
8653
8654 switch (INTEL_INFO(dev)->gen) {
8655 case 2:
8656 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8657 break;
8658
8659 case 3:
8660 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8661 break;
8662
8663 case 4:
8664 case 5:
8665 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8666 break;
8667
8668 case 6:
8669 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8670 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008671 case 7:
8672 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8673 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008674 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008675}
8676
Jesse Barnesb690e962010-07-19 13:53:12 -07008677/*
8678 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8679 * resume, or other times. This quirk makes sure that's the case for
8680 * affected systems.
8681 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008682static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008683{
8684 struct drm_i915_private *dev_priv = dev->dev_private;
8685
8686 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8687 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8688}
8689
Keith Packard435793d2011-07-12 14:56:22 -07008690/*
8691 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8692 */
8693static void quirk_ssc_force_disable(struct drm_device *dev)
8694{
8695 struct drm_i915_private *dev_priv = dev->dev_private;
8696 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8697}
8698
Jesse Barnesb690e962010-07-19 13:53:12 -07008699struct intel_quirk {
8700 int device;
8701 int subsystem_vendor;
8702 int subsystem_device;
8703 void (*hook)(struct drm_device *dev);
8704};
8705
8706struct intel_quirk intel_quirks[] = {
8707 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8708 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8709 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008710 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008711
8712 /* Thinkpad R31 needs pipe A force quirk */
8713 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8714 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8715 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8716
8717 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8718 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8719 /* ThinkPad X40 needs pipe A force quirk */
8720
8721 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8722 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8723
8724 /* 855 & before need to leave pipe A & dpll A up */
8725 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8726 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008727
8728 /* Lenovo U160 cannot use SSC on LVDS */
8729 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008730
8731 /* Sony Vaio Y cannot use SSC on LVDS */
8732 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07008733};
8734
8735static void intel_init_quirks(struct drm_device *dev)
8736{
8737 struct pci_dev *d = dev->pdev;
8738 int i;
8739
8740 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8741 struct intel_quirk *q = &intel_quirks[i];
8742
8743 if (d->device == q->device &&
8744 (d->subsystem_vendor == q->subsystem_vendor ||
8745 q->subsystem_vendor == PCI_ANY_ID) &&
8746 (d->subsystem_device == q->subsystem_device ||
8747 q->subsystem_device == PCI_ANY_ID))
8748 q->hook(dev);
8749 }
8750}
8751
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008752/* Disable the VGA plane that we never use */
8753static void i915_disable_vga(struct drm_device *dev)
8754{
8755 struct drm_i915_private *dev_priv = dev->dev_private;
8756 u8 sr1;
8757 u32 vga_reg;
8758
8759 if (HAS_PCH_SPLIT(dev))
8760 vga_reg = CPU_VGACNTRL;
8761 else
8762 vga_reg = VGACNTRL;
8763
8764 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8765 outb(1, VGA_SR_INDEX);
8766 sr1 = inb(VGA_SR_DATA);
8767 outb(sr1 | 1<<5, VGA_SR_DATA);
8768 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8769 udelay(300);
8770
8771 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8772 POSTING_READ(vga_reg);
8773}
8774
Jesse Barnes79e53942008-11-07 14:24:08 -08008775void intel_modeset_init(struct drm_device *dev)
8776{
Jesse Barnes652c3932009-08-17 13:31:43 -07008777 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008778 int i;
8779
8780 drm_mode_config_init(dev);
8781
8782 dev->mode_config.min_width = 0;
8783 dev->mode_config.min_height = 0;
8784
8785 dev->mode_config.funcs = (void *)&intel_mode_funcs;
8786
Jesse Barnesb690e962010-07-19 13:53:12 -07008787 intel_init_quirks(dev);
8788
Jesse Barnese70236a2009-09-21 10:42:27 -07008789 intel_init_display(dev);
8790
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008791 if (IS_GEN2(dev)) {
8792 dev->mode_config.max_width = 2048;
8793 dev->mode_config.max_height = 2048;
8794 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008795 dev->mode_config.max_width = 4096;
8796 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008798 dev->mode_config.max_width = 8192;
8799 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800 }
Chris Wilson35c30472010-12-22 14:07:12 +00008801 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802
Zhao Yakui28c97732009-10-09 11:39:41 +08008803 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008804 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008805
Dave Airliea3524f12010-06-06 18:59:41 +10008806 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008807 intel_crtc_init(dev, i);
8808 }
8809
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008810 /* Just disable it once at startup */
8811 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008812 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008813
Jesse Barnes645c62a2011-05-11 09:49:31 -07008814 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008815
Jesse Barnes7648fa92010-05-20 14:28:11 -07008816 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08008817 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07008818 intel_init_emon(dev);
8819 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08008820
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008821 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008822 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008823 gen6_update_ring_freq(dev_priv);
8824 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008825
Jesse Barnes652c3932009-08-17 13:31:43 -07008826 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
8827 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
8828 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008829}
8830
8831void intel_modeset_gem_init(struct drm_device *dev)
8832{
8833 if (IS_IRONLAKE_M(dev))
8834 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008835
8836 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008837}
8838
8839void intel_modeset_cleanup(struct drm_device *dev)
8840{
Jesse Barnes652c3932009-08-17 13:31:43 -07008841 struct drm_i915_private *dev_priv = dev->dev_private;
8842 struct drm_crtc *crtc;
8843 struct intel_crtc *intel_crtc;
8844
Keith Packardf87ea762010-10-03 19:36:26 -07008845 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008846 mutex_lock(&dev->struct_mutex);
8847
Jesse Barnes723bfd72010-10-07 16:01:13 -07008848 intel_unregister_dsm_handler();
8849
8850
Jesse Barnes652c3932009-08-17 13:31:43 -07008851 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8852 /* Skip inactive CRTCs */
8853 if (!crtc->fb)
8854 continue;
8855
8856 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008857 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008858 }
8859
Chris Wilson973d04f2011-07-08 12:22:37 +01008860 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008861
Jesse Barnesf97108d2010-01-29 11:27:07 -08008862 if (IS_IRONLAKE_M(dev))
8863 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008864 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008865 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008866
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008867 if (IS_IRONLAKE_M(dev))
8868 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008869
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008870 mutex_unlock(&dev->struct_mutex);
8871
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008872 /* Disable the irq before mode object teardown, for the irq might
8873 * enqueue unpin/hotplug work. */
8874 drm_irq_uninstall(dev);
8875 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008876 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008877
Chris Wilson1630fe72011-07-08 12:22:42 +01008878 /* flush any delayed tasks or pending work */
8879 flush_scheduled_work();
8880
Daniel Vetter3dec0092010-08-20 21:40:52 +02008881 /* Shut off idle work before the crtcs get freed. */
8882 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8883 intel_crtc = to_intel_crtc(crtc);
8884 del_timer_sync(&intel_crtc->idle_timer);
8885 }
8886 del_timer_sync(&dev_priv->idle_timer);
8887 cancel_work_sync(&dev_priv->idle_work);
8888
Jesse Barnes79e53942008-11-07 14:24:08 -08008889 drm_mode_config_cleanup(dev);
8890}
8891
Dave Airlie28d52042009-09-21 14:33:58 +10008892/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008893 * Return which encoder is currently attached for connector.
8894 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008895struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008896{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008897 return &intel_attached_encoder(connector)->base;
8898}
Jesse Barnes79e53942008-11-07 14:24:08 -08008899
Chris Wilsondf0e9242010-09-09 16:20:55 +01008900void intel_connector_attach_encoder(struct intel_connector *connector,
8901 struct intel_encoder *encoder)
8902{
8903 connector->encoder = encoder;
8904 drm_mode_connector_attach_encoder(&connector->base,
8905 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008906}
Dave Airlie28d52042009-09-21 14:33:58 +10008907
8908/*
8909 * set vga decode state - true == enable VGA decode
8910 */
8911int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8912{
8913 struct drm_i915_private *dev_priv = dev->dev_private;
8914 u16 gmch_ctrl;
8915
8916 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8917 if (state)
8918 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8919 else
8920 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8921 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8922 return 0;
8923}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008924
8925#ifdef CONFIG_DEBUG_FS
8926#include <linux/seq_file.h>
8927
8928struct intel_display_error_state {
8929 struct intel_cursor_error_state {
8930 u32 control;
8931 u32 position;
8932 u32 base;
8933 u32 size;
8934 } cursor[2];
8935
8936 struct intel_pipe_error_state {
8937 u32 conf;
8938 u32 source;
8939
8940 u32 htotal;
8941 u32 hblank;
8942 u32 hsync;
8943 u32 vtotal;
8944 u32 vblank;
8945 u32 vsync;
8946 } pipe[2];
8947
8948 struct intel_plane_error_state {
8949 u32 control;
8950 u32 stride;
8951 u32 size;
8952 u32 pos;
8953 u32 addr;
8954 u32 surface;
8955 u32 tile_offset;
8956 } plane[2];
8957};
8958
8959struct intel_display_error_state *
8960intel_display_capture_error_state(struct drm_device *dev)
8961{
Akshay Joshi0206e352011-08-16 15:34:10 -04008962 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008963 struct intel_display_error_state *error;
8964 int i;
8965
8966 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8967 if (error == NULL)
8968 return NULL;
8969
8970 for (i = 0; i < 2; i++) {
8971 error->cursor[i].control = I915_READ(CURCNTR(i));
8972 error->cursor[i].position = I915_READ(CURPOS(i));
8973 error->cursor[i].base = I915_READ(CURBASE(i));
8974
8975 error->plane[i].control = I915_READ(DSPCNTR(i));
8976 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8977 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008978 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008979 error->plane[i].addr = I915_READ(DSPADDR(i));
8980 if (INTEL_INFO(dev)->gen >= 4) {
8981 error->plane[i].surface = I915_READ(DSPSURF(i));
8982 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8983 }
8984
8985 error->pipe[i].conf = I915_READ(PIPECONF(i));
8986 error->pipe[i].source = I915_READ(PIPESRC(i));
8987 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8988 error->pipe[i].hblank = I915_READ(HBLANK(i));
8989 error->pipe[i].hsync = I915_READ(HSYNC(i));
8990 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8991 error->pipe[i].vblank = I915_READ(VBLANK(i));
8992 error->pipe[i].vsync = I915_READ(VSYNC(i));
8993 }
8994
8995 return error;
8996}
8997
8998void
8999intel_display_print_error_state(struct seq_file *m,
9000 struct drm_device *dev,
9001 struct intel_display_error_state *error)
9002{
9003 int i;
9004
9005 for (i = 0; i < 2; i++) {
9006 seq_printf(m, "Pipe [%d]:\n", i);
9007 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9008 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9009 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9010 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9011 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9012 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9013 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9014 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9015
9016 seq_printf(m, "Plane [%d]:\n", i);
9017 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9018 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9019 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9020 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9021 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9022 if (INTEL_INFO(dev)->gen >= 4) {
9023 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9024 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9025 }
9026
9027 seq_printf(m, "Cursor [%d]:\n", i);
9028 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9029 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9030 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9031 }
9032}
9033#endif