blob: d4079cab2d581c27621cfa645773d3bad2a7e3c7 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001menu "Memory management options"
2
Paul Mundt5f8c9902007-05-08 11:55:21 +09003config QUICKLIST
4 def_bool y
5
Paul Mundtcad82442006-01-16 22:14:19 -08006config MMU
7 bool "Support for memory management hardware"
8 depends on !CPU_SH2
9 default y
10 help
11 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
12 boot on these systems, this option must not be set.
13
14 On other systems (such as the SH-3 and 4) where an MMU exists,
15 turning this off will boot the kernel on these machines with the
16 MMU implicitly switched off.
17
Paul Mundte7f93a32006-09-27 17:19:13 +090018config PAGE_OFFSET
19 hex
Paul Mundt36763b22007-11-21 15:34:33 +090020 default "0x80000000" if MMU && SUPERH32
21 default "0x20000000" if MMU && SUPERH64
Paul Mundte7f93a32006-09-27 17:19:13 +090022 default "0x00000000"
23
24config MEMORY_START
25 hex "Physical memory start address"
26 default "0x08000000"
27 ---help---
28 Computers built with Hitachi SuperH processors always
29 map the ROM starting at address zero. But the processor
30 does not specify the range that RAM takes.
31
32 The physical memory (RAM) start address will be automatically
33 set to 08000000. Other platforms, such as the Solution Engine
34 boards typically map RAM at 0C000000.
35
36 Tweak this only when porting to a new machine which does not
37 already have a defconfig. Changing it from the known correct
38 value on any of the known systems will only lead to disaster.
39
40config MEMORY_SIZE
41 hex "Physical memory size"
Paul Mundt711fe432007-11-21 15:46:07 +090042 default "0x04000000"
Paul Mundte7f93a32006-09-27 17:19:13 +090043 help
44 This sets the default memory size assumed by your SH kernel. It can
45 be overridden as normal by the 'mem=' argument on the kernel command
46 line. If unsure, consult your board specifications or just leave it
Paul Mundt711fe432007-11-21 15:46:07 +090047 as 0x04000000 which was the default value before this became
Paul Mundte7f93a32006-09-27 17:19:13 +090048 configurable.
49
Paul Mundt36bcd392007-11-10 19:16:55 +090050# Physical addressing modes
51
52config 29BIT
53 def_bool !32BIT
54 depends on SUPERH32
55
Paul Mundtcad82442006-01-16 22:14:19 -080056config 32BIT
Paul Mundt36bcd392007-11-10 19:16:55 +090057 bool
58 default y if CPU_SH5
59
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +090060config PMB_ENABLE
Paul Mundtcad82442006-01-16 22:14:19 -080061 bool "Support 32-bit physical addressing through PMB"
Paul Mundt2af8b3b2008-03-06 16:06:38 +090062 depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundt36bcd392007-11-10 19:16:55 +090063 select 32BIT
Paul Mundtcad82442006-01-16 22:14:19 -080064 default y
65 help
66 If you say Y here, physical addressing will be extended to
67 32-bits through the SH-4A PMB. If this is not set, legacy
68 29-bit physical addressing will be used.
69
Yoshihiro Shimoda2f47f442009-03-10 15:49:54 +090070choice
71 prompt "PMB handling type"
72 depends on PMB_ENABLE
73 default PMB_FIXED
74
75config PMB
76 bool "PMB"
77 depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
78 select 32BIT
79 help
80 If you say Y here, physical addressing will be extended to
81 32-bits through the SH-4A PMB. If this is not set, legacy
82 29-bit physical addressing will be used.
83
84config PMB_FIXED
85 bool "fixed PMB"
86 depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7780 || \
87 CPU_SUBTYPE_SH7785)
88 select 32BIT
89 help
90 If this option is enabled, fixed PMB mappings are inherited
91 from the boot loader, and the kernel does not attempt dynamic
92 management. This is the closest to legacy 29-bit physical mode,
93 and allows systems to support up to 512MiB of system memory.
94
95endchoice
96
Paul Mundt21440cf2006-11-20 14:30:26 +090097config X2TLB
98 bool "Enable extended TLB mode"
Paul Mundtc3af3972007-09-27 18:08:46 +090099 depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900100 help
101 Selecting this option will enable the extended mode of the SH-X2
102 TLB. For legacy SH-X behaviour and interoperability, say N. For
103 all of the fun new features and a willingless to submit bug reports,
104 say Y.
105
Paul Mundt19f9a342006-09-27 18:33:49 +0900106config VSYSCALL
107 bool "Support vsyscall page"
Paul Mundta09063d2007-11-08 18:54:16 +0900108 depends on MMU && (CPU_SH3 || CPU_SH4)
Paul Mundt19f9a342006-09-27 18:33:49 +0900109 default y
110 help
111 This will enable support for the kernel mapping a vDSO page
112 in process space, and subsequently handing down the entry point
113 to the libc through the ELF auxiliary vector.
114
115 From the kernel side this is used for the signal trampoline.
116 For systems with an MMU that can afford to give up a page,
117 (the default value) say Y.
118
Paul Mundtb241cb02007-06-06 17:52:19 +0900119config NUMA
120 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900121 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900122 default n
123 help
124 Some SH systems have many various memories scattered around
125 the address space, each with varying latencies. This enables
126 support for these blocks by binding them to nodes and allowing
127 memory policies to be used for prioritizing and controlling
128 allocation behaviour.
129
Paul Mundt01066622007-03-28 16:38:13 +0900130config NODES_SHIFT
131 int
Paul Mundt99044942007-08-08 16:45:07 +0900132 default "3" if CPU_SUBTYPE_SHX3
Paul Mundt01066622007-03-28 16:38:13 +0900133 default "1"
134 depends on NEED_MULTIPLE_NODES
135
136config ARCH_FLATMEM_ENABLE
137 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900138 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900139
Paul Mundtdfbb9042007-05-23 17:48:36 +0900140config ARCH_SPARSEMEM_ENABLE
141 def_bool y
142 select SPARSEMEM_STATIC
143
144config ARCH_SPARSEMEM_DEFAULT
145 def_bool y
146
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900147config MAX_ACTIVE_REGIONS
148 int
Paul Mundt7da3b8e2007-08-01 17:52:47 +0900149 default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
Paul Mundtdc47e9d2007-09-27 16:48:00 +0900150 default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
151 CPU_SUBTYPE_SH7785)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900152 default "1"
153
Paul Mundt01066622007-03-28 16:38:13 +0900154config ARCH_POPULATES_NODE_MAP
155 def_bool y
156
Paul Mundtdfbb9042007-05-23 17:48:36 +0900157config ARCH_SELECT_MEMORY_MODEL
158 def_bool y
159
Paul Mundt33d63bd2007-06-07 11:32:52 +0900160config ARCH_ENABLE_MEMORY_HOTPLUG
161 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900162 depends on SPARSEMEM && MMU
Paul Mundt33d63bd2007-06-07 11:32:52 +0900163
Paul Mundt3159e7d2008-09-05 15:39:12 +0900164config ARCH_ENABLE_MEMORY_HOTREMOVE
165 def_bool y
Paul Mundtb85641b2008-09-17 23:13:27 +0900166 depends on SPARSEMEM && MMU
Paul Mundt3159e7d2008-09-05 15:39:12 +0900167
Paul Mundt33d63bd2007-06-07 11:32:52 +0900168config ARCH_MEMORY_PROBE
169 def_bool y
170 depends on MEMORY_HOTPLUG
171
Paul Mundtcad82442006-01-16 22:14:19 -0800172choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900173 prompt "Kernel page size"
Paul Mundt4d2cab72007-09-27 10:47:00 +0900174 default PAGE_SIZE_8KB if X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900175 default PAGE_SIZE_4KB
176
177config PAGE_SIZE_4KB
178 bool "4kB"
Paul Mundt74fcc772008-06-03 18:52:11 +0900179 depends on !MMU || !X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900180 help
181 This is the default page size used by all SuperH CPUs.
182
183config PAGE_SIZE_8KB
184 bool "8kB"
Paul Mundt74fcc772008-06-03 18:52:11 +0900185 depends on !MMU || X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900186 help
187 This enables 8kB pages as supported by SH-X2 and later MMUs.
188
Paul Mundt66dfe182008-06-03 18:54:02 +0900189config PAGE_SIZE_16KB
190 bool "16kB"
191 depends on !MMU
192 help
193 This enables 16kB pages on MMU-less SH systems.
194
Paul Mundt21440cf2006-11-20 14:30:26 +0900195config PAGE_SIZE_64KB
196 bool "64kB"
Paul Mundt74fcc772008-06-03 18:52:11 +0900197 depends on !MMU || CPU_SH4 || CPU_SH5
Paul Mundt21440cf2006-11-20 14:30:26 +0900198 help
199 This enables support for 64kB pages, possible on all SH-4
Paul Mundt4d2cab72007-09-27 10:47:00 +0900200 CPUs and later.
Paul Mundt21440cf2006-11-20 14:30:26 +0900201
202endchoice
203
Yoshihiro Shimoda82cb1f62008-07-23 16:49:06 +0900204config ENTRY_OFFSET
205 hex
206 default "0x00001000" if PAGE_SIZE_4KB
207 default "0x00002000" if PAGE_SIZE_8KB
208 default "0x00004000" if PAGE_SIZE_16KB
209 default "0x00010000" if PAGE_SIZE_64KB
210 default "0x00000000"
211
Paul Mundt21440cf2006-11-20 14:30:26 +0900212choice
Paul Mundtcad82442006-01-16 22:14:19 -0800213 prompt "HugeTLB page size"
Paul Mundt079060c2007-11-11 17:25:10 +0900214 depends on HUGETLB_PAGE && (CPU_SH4 || CPU_SH5) && MMU
Paul Mundt68b7c242008-08-06 15:10:49 +0900215 default HUGETLB_PAGE_SIZE_1MB if PAGE_SIZE_64KB
Paul Mundtcad82442006-01-16 22:14:19 -0800216 default HUGETLB_PAGE_SIZE_64K
217
218config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900219 bool "64kB"
Paul Mundt68b7c242008-08-06 15:10:49 +0900220 depends on !PAGE_SIZE_64KB
Paul Mundt21440cf2006-11-20 14:30:26 +0900221
222config HUGETLB_PAGE_SIZE_256K
223 bool "256kB"
224 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800225
226config HUGETLB_PAGE_SIZE_1MB
227 bool "1MB"
228
Paul Mundt21440cf2006-11-20 14:30:26 +0900229config HUGETLB_PAGE_SIZE_4MB
230 bool "4MB"
231 depends on X2TLB
232
233config HUGETLB_PAGE_SIZE_64MB
234 bool "64MB"
235 depends on X2TLB
236
Paul Mundta09063d2007-11-08 18:54:16 +0900237config HUGETLB_PAGE_SIZE_512MB
238 bool "512MB"
239 depends on CPU_SH5
240
Paul Mundtcad82442006-01-16 22:14:19 -0800241endchoice
242
243source "mm/Kconfig"
244
245endmenu
246
247menu "Cache configuration"
248
249config SH7705_CACHE_32KB
250 bool "Enable 32KB cache size for SH7705"
251 depends on CPU_SUBTYPE_SH7705
252 default y
253
Paul Mundte7bd34a2007-07-31 17:07:28 +0900254choice
255 prompt "Cache mode"
Paul Mundta09063d2007-11-08 18:54:16 +0900256 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
Paul Mundte7bd34a2007-07-31 17:07:28 +0900257 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
258
259config CACHE_WRITEBACK
260 bool "Write-back"
Paul Mundte7bd34a2007-07-31 17:07:28 +0900261
262config CACHE_WRITETHROUGH
263 bool "Write-through"
Paul Mundtcad82442006-01-16 22:14:19 -0800264 help
265 Selecting this option will configure the caches in write-through
266 mode, as opposed to the default write-back configuration.
267
268 Since there's sill some aliasing issues on SH-4, this option will
269 unfortunately still require the majority of flushing functions to
270 be implemented to deal with aliasing.
271
272 If unsure, say N.
273
Paul Mundte7bd34a2007-07-31 17:07:28 +0900274config CACHE_OFF
275 bool "Off"
276
277endchoice
278
Paul Mundtcad82442006-01-16 22:14:19 -0800279endmenu