blob: d271cb88194820e271c23a52defd1397e4cc9332 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Driver for Cirrus Logic CS4281 based PCI soundcard
Jaroslav Kyselac1017a42007-10-15 09:50:19 +02003 * Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 *
20 */
21
Takashi Iwai6cbbfe12015-01-28 16:49:33 +010022#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/delay.h>
24#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/pci.h>
27#include <linux/slab.h>
28#include <linux/gameport.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040029#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <sound/core.h>
31#include <sound/control.h>
32#include <sound/pcm.h>
33#include <sound/rawmidi.h>
34#include <sound/ac97_codec.h>
Takashi Iwai9f6ab252006-08-23 12:14:25 +020035#include <sound/tlv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <sound/opl3.h>
37#include <sound/initval.h>
38
39
Jaroslav Kyselac1017a42007-10-15 09:50:19 +020040MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
Linus Torvalds1da177e2005-04-16 15:20:36 -070041MODULE_DESCRIPTION("Cirrus Logic CS4281");
42MODULE_LICENSE("GPL");
43MODULE_SUPPORTED_DEVICE("{{Cirrus Logic,CS4281}}");
44
45static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
46static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
Rusty Russella67ff6a2011-12-15 13:49:36 +103047static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable switches */
48static bool dual_codec[SNDRV_CARDS]; /* dual codec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50module_param_array(index, int, NULL, 0444);
51MODULE_PARM_DESC(index, "Index value for CS4281 soundcard.");
52module_param_array(id, charp, NULL, 0444);
53MODULE_PARM_DESC(id, "ID string for CS4281 soundcard.");
54module_param_array(enable, bool, NULL, 0444);
55MODULE_PARM_DESC(enable, "Enable CS4281 soundcard.");
56module_param_array(dual_codec, bool, NULL, 0444);
57MODULE_PARM_DESC(dual_codec, "Secondary Codec ID (0 = disabled).");
58
59/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 * Direct registers
61 */
62
63#define CS4281_BA0_SIZE 0x1000
64#define CS4281_BA1_SIZE 0x10000
65
66/*
67 * BA0 registers
68 */
69#define BA0_HISR 0x0000 /* Host Interrupt Status Register */
70#define BA0_HISR_INTENA (1<<31) /* Internal Interrupt Enable Bit */
71#define BA0_HISR_MIDI (1<<22) /* MIDI port interrupt */
72#define BA0_HISR_FIFOI (1<<20) /* FIFO polled interrupt */
73#define BA0_HISR_DMAI (1<<18) /* DMA interrupt (half or end) */
74#define BA0_HISR_FIFO(c) (1<<(12+(c))) /* FIFO channel interrupt */
75#define BA0_HISR_DMA(c) (1<<(8+(c))) /* DMA channel interrupt */
76#define BA0_HISR_GPPI (1<<5) /* General Purpose Input (Primary chip) */
77#define BA0_HISR_GPSI (1<<4) /* General Purpose Input (Secondary chip) */
78#define BA0_HISR_GP3I (1<<3) /* GPIO3 pin Interrupt */
79#define BA0_HISR_GP1I (1<<2) /* GPIO1 pin Interrupt */
80#define BA0_HISR_VUPI (1<<1) /* VOLUP pin Interrupt */
81#define BA0_HISR_VDNI (1<<0) /* VOLDN pin Interrupt */
82
83#define BA0_HICR 0x0008 /* Host Interrupt Control Register */
84#define BA0_HICR_CHGM (1<<1) /* INTENA Change Mask */
85#define BA0_HICR_IEV (1<<0) /* INTENA Value */
86#define BA0_HICR_EOI (3<<0) /* End of Interrupt command */
87
88#define BA0_HIMR 0x000c /* Host Interrupt Mask Register */
89 /* Use same contants as for BA0_HISR */
90
91#define BA0_IIER 0x0010 /* ISA Interrupt Enable Register */
92
93#define BA0_HDSR0 0x00f0 /* Host DMA Engine 0 Status Register */
94#define BA0_HDSR1 0x00f4 /* Host DMA Engine 1 Status Register */
95#define BA0_HDSR2 0x00f8 /* Host DMA Engine 2 Status Register */
96#define BA0_HDSR3 0x00fc /* Host DMA Engine 3 Status Register */
97
98#define BA0_HDSR_CH1P (1<<25) /* Channel 1 Pending */
99#define BA0_HDSR_CH2P (1<<24) /* Channel 2 Pending */
100#define BA0_HDSR_DHTC (1<<17) /* DMA Half Terminal Count */
101#define BA0_HDSR_DTC (1<<16) /* DMA Terminal Count */
102#define BA0_HDSR_DRUN (1<<15) /* DMA Running */
103#define BA0_HDSR_RQ (1<<7) /* Pending Request */
104
105#define BA0_DCA0 0x0110 /* Host DMA Engine 0 Current Address */
106#define BA0_DCC0 0x0114 /* Host DMA Engine 0 Current Count */
107#define BA0_DBA0 0x0118 /* Host DMA Engine 0 Base Address */
108#define BA0_DBC0 0x011c /* Host DMA Engine 0 Base Count */
109#define BA0_DCA1 0x0120 /* Host DMA Engine 1 Current Address */
110#define BA0_DCC1 0x0124 /* Host DMA Engine 1 Current Count */
111#define BA0_DBA1 0x0128 /* Host DMA Engine 1 Base Address */
112#define BA0_DBC1 0x012c /* Host DMA Engine 1 Base Count */
113#define BA0_DCA2 0x0130 /* Host DMA Engine 2 Current Address */
114#define BA0_DCC2 0x0134 /* Host DMA Engine 2 Current Count */
115#define BA0_DBA2 0x0138 /* Host DMA Engine 2 Base Address */
116#define BA0_DBC2 0x013c /* Host DMA Engine 2 Base Count */
117#define BA0_DCA3 0x0140 /* Host DMA Engine 3 Current Address */
118#define BA0_DCC3 0x0144 /* Host DMA Engine 3 Current Count */
119#define BA0_DBA3 0x0148 /* Host DMA Engine 3 Base Address */
120#define BA0_DBC3 0x014c /* Host DMA Engine 3 Base Count */
121#define BA0_DMR0 0x0150 /* Host DMA Engine 0 Mode */
122#define BA0_DCR0 0x0154 /* Host DMA Engine 0 Command */
123#define BA0_DMR1 0x0158 /* Host DMA Engine 1 Mode */
124#define BA0_DCR1 0x015c /* Host DMA Engine 1 Command */
125#define BA0_DMR2 0x0160 /* Host DMA Engine 2 Mode */
126#define BA0_DCR2 0x0164 /* Host DMA Engine 2 Command */
127#define BA0_DMR3 0x0168 /* Host DMA Engine 3 Mode */
128#define BA0_DCR3 0x016c /* Host DMA Engine 3 Command */
129
130#define BA0_DMR_DMA (1<<29) /* Enable DMA mode */
131#define BA0_DMR_POLL (1<<28) /* Enable poll mode */
132#define BA0_DMR_TBC (1<<25) /* Transfer By Channel */
133#define BA0_DMR_CBC (1<<24) /* Count By Channel (0 = frame resolution) */
134#define BA0_DMR_SWAPC (1<<22) /* Swap Left/Right Channels */
135#define BA0_DMR_SIZE20 (1<<20) /* Sample is 20-bit */
136#define BA0_DMR_USIGN (1<<19) /* Unsigned */
137#define BA0_DMR_BEND (1<<18) /* Big Endian */
138#define BA0_DMR_MONO (1<<17) /* Mono */
139#define BA0_DMR_SIZE8 (1<<16) /* Sample is 8-bit */
140#define BA0_DMR_TYPE_DEMAND (0<<6)
141#define BA0_DMR_TYPE_SINGLE (1<<6)
142#define BA0_DMR_TYPE_BLOCK (2<<6)
143#define BA0_DMR_TYPE_CASCADE (3<<6) /* Not supported */
144#define BA0_DMR_DEC (1<<5) /* Access Increment (0) or Decrement (1) */
145#define BA0_DMR_AUTO (1<<4) /* Auto-Initialize */
146#define BA0_DMR_TR_VERIFY (0<<2) /* Verify Transfer */
147#define BA0_DMR_TR_WRITE (1<<2) /* Write Transfer */
148#define BA0_DMR_TR_READ (2<<2) /* Read Transfer */
149
150#define BA0_DCR_HTCIE (1<<17) /* Half Terminal Count Interrupt */
151#define BA0_DCR_TCIE (1<<16) /* Terminal Count Interrupt */
152#define BA0_DCR_MSK (1<<0) /* DMA Mask bit */
153
154#define BA0_FCR0 0x0180 /* FIFO Control 0 */
155#define BA0_FCR1 0x0184 /* FIFO Control 1 */
156#define BA0_FCR2 0x0188 /* FIFO Control 2 */
157#define BA0_FCR3 0x018c /* FIFO Control 3 */
158
159#define BA0_FCR_FEN (1<<31) /* FIFO Enable bit */
160#define BA0_FCR_DACZ (1<<30) /* DAC Zero */
161#define BA0_FCR_PSH (1<<29) /* Previous Sample Hold */
162#define BA0_FCR_RS(x) (((x)&0x1f)<<24) /* Right Slot Mapping */
163#define BA0_FCR_LS(x) (((x)&0x1f)<<16) /* Left Slot Mapping */
164#define BA0_FCR_SZ(x) (((x)&0x7f)<<8) /* FIFO buffer size (in samples) */
165#define BA0_FCR_OF(x) (((x)&0x7f)<<0) /* FIFO starting offset (in samples) */
166
167#define BA0_FPDR0 0x0190 /* FIFO Polled Data 0 */
168#define BA0_FPDR1 0x0194 /* FIFO Polled Data 1 */
169#define BA0_FPDR2 0x0198 /* FIFO Polled Data 2 */
170#define BA0_FPDR3 0x019c /* FIFO Polled Data 3 */
171
172#define BA0_FCHS 0x020c /* FIFO Channel Status */
173#define BA0_FCHS_RCO(x) (1<<(7+(((x)&3)<<3))) /* Right Channel Out */
174#define BA0_FCHS_LCO(x) (1<<(6+(((x)&3)<<3))) /* Left Channel Out */
175#define BA0_FCHS_MRP(x) (1<<(5+(((x)&3)<<3))) /* Move Read Pointer */
176#define BA0_FCHS_FE(x) (1<<(4+(((x)&3)<<3))) /* FIFO Empty */
177#define BA0_FCHS_FF(x) (1<<(3+(((x)&3)<<3))) /* FIFO Full */
178#define BA0_FCHS_IOR(x) (1<<(2+(((x)&3)<<3))) /* Internal Overrun Flag */
179#define BA0_FCHS_RCI(x) (1<<(1+(((x)&3)<<3))) /* Right Channel In */
180#define BA0_FCHS_LCI(x) (1<<(0+(((x)&3)<<3))) /* Left Channel In */
181
182#define BA0_FSIC0 0x0210 /* FIFO Status and Interrupt Control 0 */
183#define BA0_FSIC1 0x0214 /* FIFO Status and Interrupt Control 1 */
184#define BA0_FSIC2 0x0218 /* FIFO Status and Interrupt Control 2 */
185#define BA0_FSIC3 0x021c /* FIFO Status and Interrupt Control 3 */
186
187#define BA0_FSIC_FIC(x) (((x)&0x7f)<<24) /* FIFO Interrupt Count */
188#define BA0_FSIC_FORIE (1<<23) /* FIFO OverRun Interrupt Enable */
189#define BA0_FSIC_FURIE (1<<22) /* FIFO UnderRun Interrupt Enable */
190#define BA0_FSIC_FSCIE (1<<16) /* FIFO Sample Count Interrupt Enable */
191#define BA0_FSIC_FSC(x) (((x)&0x7f)<<8) /* FIFO Sample Count */
192#define BA0_FSIC_FOR (1<<7) /* FIFO OverRun */
193#define BA0_FSIC_FUR (1<<6) /* FIFO UnderRun */
194#define BA0_FSIC_FSCR (1<<0) /* FIFO Sample Count Reached */
195
196#define BA0_PMCS 0x0344 /* Power Management Control/Status */
197#define BA0_CWPR 0x03e0 /* Configuration Write Protect */
Arnaud Patarda488e032005-05-07 18:51:51 +0200198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define BA0_EPPMC 0x03e4 /* Extended PCI Power Management Control */
Arnaud Patarda488e032005-05-07 18:51:51 +0200200#define BA0_EPPMC_FPDN (1<<14) /* Full Power DowN */
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202#define BA0_GPIOR 0x03e8 /* GPIO Pin Interface Register */
203
204#define BA0_SPMC 0x03ec /* Serial Port Power Management Control (& ASDIN2 enable) */
205#define BA0_SPMC_GIPPEN (1<<15) /* GP INT Primary PME# Enable */
206#define BA0_SPMC_GISPEN (1<<14) /* GP INT Secondary PME# Enable */
207#define BA0_SPMC_EESPD (1<<9) /* EEPROM Serial Port Disable */
208#define BA0_SPMC_ASDI2E (1<<8) /* ASDIN2 Enable */
209#define BA0_SPMC_ASDO (1<<7) /* Asynchronous ASDOUT Assertion */
210#define BA0_SPMC_WUP2 (1<<3) /* Wakeup for Secondary Input */
211#define BA0_SPMC_WUP1 (1<<2) /* Wakeup for Primary Input */
212#define BA0_SPMC_ASYNC (1<<1) /* Asynchronous ASYNC Assertion */
213#define BA0_SPMC_RSTN (1<<0) /* Reset Not! */
214
215#define BA0_CFLR 0x03f0 /* Configuration Load Register (EEPROM or BIOS) */
216#define BA0_CFLR_DEFAULT 0x00000001 /* CFLR must be in AC97 link mode */
217#define BA0_IISR 0x03f4 /* ISA Interrupt Select */
218#define BA0_TMS 0x03f8 /* Test Register */
219#define BA0_SSVID 0x03fc /* Subsystem ID register */
220
221#define BA0_CLKCR1 0x0400 /* Clock Control Register 1 */
222#define BA0_CLKCR1_CLKON (1<<25) /* Read Only */
223#define BA0_CLKCR1_DLLRDY (1<<24) /* DLL Ready */
224#define BA0_CLKCR1_DLLOS (1<<6) /* DLL Output Select */
225#define BA0_CLKCR1_SWCE (1<<5) /* Clock Enable */
226#define BA0_CLKCR1_DLLP (1<<4) /* DLL PowerUp */
227#define BA0_CLKCR1_DLLSS (((x)&3)<<3) /* DLL Source Select */
228
229#define BA0_FRR 0x0410 /* Feature Reporting Register */
230#define BA0_SLT12O 0x041c /* Slot 12 GPIO Output Register for AC-Link */
231
232#define BA0_SERMC 0x0420 /* Serial Port Master Control */
233#define BA0_SERMC_FCRN (1<<27) /* Force Codec Ready Not */
234#define BA0_SERMC_ODSEN2 (1<<25) /* On-Demand Support Enable ASDIN2 */
235#define BA0_SERMC_ODSEN1 (1<<24) /* On-Demand Support Enable ASDIN1 */
236#define BA0_SERMC_SXLB (1<<21) /* ASDIN2 to ASDOUT Loopback */
237#define BA0_SERMC_SLB (1<<20) /* ASDOUT to ASDIN2 Loopback */
238#define BA0_SERMC_LOVF (1<<19) /* Loopback Output Valid Frame bit */
239#define BA0_SERMC_TCID(x) (((x)&3)<<16) /* Target Secondary Codec ID */
240#define BA0_SERMC_PXLB (5<<1) /* Primary Port External Loopback */
241#define BA0_SERMC_PLB (4<<1) /* Primary Port Internal Loopback */
242#define BA0_SERMC_PTC (7<<1) /* Port Timing Configuration */
243#define BA0_SERMC_PTC_AC97 (1<<1) /* AC97 mode */
244#define BA0_SERMC_MSPE (1<<0) /* Master Serial Port Enable */
245
246#define BA0_SERC1 0x0428 /* Serial Port Configuration 1 */
247#define BA0_SERC1_SO1F(x) (((x)&7)>>1) /* Primary Output Port Format */
248#define BA0_SERC1_AC97 (1<<1)
249#define BA0_SERC1_SO1EN (1<<0) /* Primary Output Port Enable */
250
251#define BA0_SERC2 0x042c /* Serial Port Configuration 2 */
252#define BA0_SERC2_SI1F(x) (((x)&7)>>1) /* Primary Input Port Format */
253#define BA0_SERC2_AC97 (1<<1)
254#define BA0_SERC2_SI1EN (1<<0) /* Primary Input Port Enable */
255
256#define BA0_SLT12M 0x045c /* Slot 12 Monitor Register for Primary AC-Link */
257
258#define BA0_ACCTL 0x0460 /* AC'97 Control */
259#define BA0_ACCTL_TC (1<<6) /* Target Codec */
260#define BA0_ACCTL_CRW (1<<4) /* 0=Write, 1=Read Command */
261#define BA0_ACCTL_DCV (1<<3) /* Dynamic Command Valid */
262#define BA0_ACCTL_VFRM (1<<2) /* Valid Frame */
263#define BA0_ACCTL_ESYN (1<<1) /* Enable Sync */
264
265#define BA0_ACSTS 0x0464 /* AC'97 Status */
266#define BA0_ACSTS_VSTS (1<<1) /* Valid Status */
267#define BA0_ACSTS_CRDY (1<<0) /* Codec Ready */
268
269#define BA0_ACOSV 0x0468 /* AC'97 Output Slot Valid */
270#define BA0_ACOSV_SLV(x) (1<<((x)-3))
271
272#define BA0_ACCAD 0x046c /* AC'97 Command Address */
273#define BA0_ACCDA 0x0470 /* AC'97 Command Data */
274
275#define BA0_ACISV 0x0474 /* AC'97 Input Slot Valid */
276#define BA0_ACISV_SLV(x) (1<<((x)-3))
277
278#define BA0_ACSAD 0x0478 /* AC'97 Status Address */
279#define BA0_ACSDA 0x047c /* AC'97 Status Data */
280#define BA0_JSPT 0x0480 /* Joystick poll/trigger */
281#define BA0_JSCTL 0x0484 /* Joystick control */
282#define BA0_JSC1 0x0488 /* Joystick control */
283#define BA0_JSC2 0x048c /* Joystick control */
284#define BA0_JSIO 0x04a0
285
286#define BA0_MIDCR 0x0490 /* MIDI Control */
287#define BA0_MIDCR_MRST (1<<5) /* Reset MIDI Interface */
288#define BA0_MIDCR_MLB (1<<4) /* MIDI Loop Back Enable */
289#define BA0_MIDCR_TIE (1<<3) /* MIDI Transmuit Interrupt Enable */
290#define BA0_MIDCR_RIE (1<<2) /* MIDI Receive Interrupt Enable */
291#define BA0_MIDCR_RXE (1<<1) /* MIDI Receive Enable */
292#define BA0_MIDCR_TXE (1<<0) /* MIDI Transmit Enable */
293
294#define BA0_MIDCMD 0x0494 /* MIDI Command (wo) */
295
296#define BA0_MIDSR 0x0494 /* MIDI Status (ro) */
297#define BA0_MIDSR_RDA (1<<15) /* Sticky bit (RBE 1->0) */
298#define BA0_MIDSR_TBE (1<<14) /* Sticky bit (TBF 0->1) */
299#define BA0_MIDSR_RBE (1<<7) /* Receive Buffer Empty */
300#define BA0_MIDSR_TBF (1<<6) /* Transmit Buffer Full */
301
302#define BA0_MIDWP 0x0498 /* MIDI Write */
303#define BA0_MIDRP 0x049c /* MIDI Read (ro) */
304
305#define BA0_AODSD1 0x04a8 /* AC'97 On-Demand Slot Disable for primary link (ro) */
306#define BA0_AODSD1_NDS(x) (1<<((x)-3))
307
308#define BA0_AODSD2 0x04ac /* AC'97 On-Demand Slot Disable for secondary link (ro) */
309#define BA0_AODSD2_NDS(x) (1<<((x)-3))
310
311#define BA0_CFGI 0x04b0 /* Configure Interface (EEPROM interface) */
312#define BA0_SLT12M2 0x04dc /* Slot 12 Monitor Register 2 for secondary AC-link */
313#define BA0_ACSTS2 0x04e4 /* AC'97 Status Register 2 */
314#define BA0_ACISV2 0x04f4 /* AC'97 Input Slot Valid Register 2 */
315#define BA0_ACSAD2 0x04f8 /* AC'97 Status Address Register 2 */
316#define BA0_ACSDA2 0x04fc /* AC'97 Status Data Register 2 */
317#define BA0_FMSR 0x0730 /* FM Synthesis Status (ro) */
318#define BA0_B0AP 0x0730 /* FM Bank 0 Address Port (wo) */
319#define BA0_FMDP 0x0734 /* FM Data Port */
320#define BA0_B1AP 0x0738 /* FM Bank 1 Address Port */
321#define BA0_B1DP 0x073c /* FM Bank 1 Data Port */
322
323#define BA0_SSPM 0x0740 /* Sound System Power Management */
324#define BA0_SSPM_MIXEN (1<<6) /* Playback SRC + FM/Wavetable MIX */
325#define BA0_SSPM_CSRCEN (1<<5) /* Capture Sample Rate Converter Enable */
326#define BA0_SSPM_PSRCEN (1<<4) /* Playback Sample Rate Converter Enable */
327#define BA0_SSPM_JSEN (1<<3) /* Joystick Enable */
328#define BA0_SSPM_ACLEN (1<<2) /* Serial Port Engine and AC-Link Enable */
329#define BA0_SSPM_FMEN (1<<1) /* FM Synthesis Block Enable */
330
331#define BA0_DACSR 0x0744 /* DAC Sample Rate - Playback SRC */
332#define BA0_ADCSR 0x0748 /* ADC Sample Rate - Capture SRC */
333
334#define BA0_SSCR 0x074c /* Sound System Control Register */
335#define BA0_SSCR_HVS1 (1<<23) /* Hardwave Volume Step (0=1,1=2) */
336#define BA0_SSCR_MVCS (1<<19) /* Master Volume Codec Select */
337#define BA0_SSCR_MVLD (1<<18) /* Master Volume Line Out Disable */
338#define BA0_SSCR_MVAD (1<<17) /* Master Volume Alternate Out Disable */
339#define BA0_SSCR_MVMD (1<<16) /* Master Volume Mono Out Disable */
340#define BA0_SSCR_XLPSRC (1<<8) /* External SRC Loopback Mode */
341#define BA0_SSCR_LPSRC (1<<7) /* SRC Loopback Mode */
342#define BA0_SSCR_CDTX (1<<5) /* CD Transfer Data */
343#define BA0_SSCR_HVC (1<<3) /* Harware Volume Control Enable */
344
345#define BA0_FMLVC 0x0754 /* FM Synthesis Left Volume Control */
346#define BA0_FMRVC 0x0758 /* FM Synthesis Right Volume Control */
347#define BA0_SRCSA 0x075c /* SRC Slot Assignments */
348#define BA0_PPLVC 0x0760 /* PCM Playback Left Volume Control */
349#define BA0_PPRVC 0x0764 /* PCM Playback Right Volume Control */
350#define BA0_PASR 0x0768 /* playback sample rate */
351#define BA0_CASR 0x076C /* capture sample rate */
352
353/* Source Slot Numbers - Playback */
354#define SRCSLOT_LEFT_PCM_PLAYBACK 0
355#define SRCSLOT_RIGHT_PCM_PLAYBACK 1
356#define SRCSLOT_PHONE_LINE_1_DAC 2
357#define SRCSLOT_CENTER_PCM_PLAYBACK 3
358#define SRCSLOT_LEFT_SURROUND_PCM_PLAYBACK 4
359#define SRCSLOT_RIGHT_SURROUND_PCM_PLAYBACK 5
360#define SRCSLOT_LFE_PCM_PLAYBACK 6
361#define SRCSLOT_PHONE_LINE_2_DAC 7
362#define SRCSLOT_HEADSET_DAC 8
363#define SRCSLOT_LEFT_WT 29 /* invalid for BA0_SRCSA */
364#define SRCSLOT_RIGHT_WT 30 /* invalid for BA0_SRCSA */
365
366/* Source Slot Numbers - Capture */
367#define SRCSLOT_LEFT_PCM_RECORD 10
368#define SRCSLOT_RIGHT_PCM_RECORD 11
369#define SRCSLOT_PHONE_LINE_1_ADC 12
370#define SRCSLOT_MIC_ADC 13
371#define SRCSLOT_PHONE_LINE_2_ADC 17
372#define SRCSLOT_HEADSET_ADC 18
373#define SRCSLOT_SECONDARY_LEFT_PCM_RECORD 20
374#define SRCSLOT_SECONDARY_RIGHT_PCM_RECORD 21
375#define SRCSLOT_SECONDARY_PHONE_LINE_1_ADC 22
376#define SRCSLOT_SECONDARY_MIC_ADC 23
377#define SRCSLOT_SECONDARY_PHONE_LINE_2_ADC 27
378#define SRCSLOT_SECONDARY_HEADSET_ADC 28
379
380/* Source Slot Numbers - Others */
381#define SRCSLOT_POWER_DOWN 31
382
383/* MIDI modes */
384#define CS4281_MODE_OUTPUT (1<<0)
385#define CS4281_MODE_INPUT (1<<1)
386
387/* joystick bits */
388/* Bits for JSPT */
389#define JSPT_CAX 0x00000001
390#define JSPT_CAY 0x00000002
391#define JSPT_CBX 0x00000004
392#define JSPT_CBY 0x00000008
393#define JSPT_BA1 0x00000010
394#define JSPT_BA2 0x00000020
395#define JSPT_BB1 0x00000040
396#define JSPT_BB2 0x00000080
397
398/* Bits for JSCTL */
399#define JSCTL_SP_MASK 0x00000003
400#define JSCTL_SP_SLOW 0x00000000
401#define JSCTL_SP_MEDIUM_SLOW 0x00000001
402#define JSCTL_SP_MEDIUM_FAST 0x00000002
403#define JSCTL_SP_FAST 0x00000003
404#define JSCTL_ARE 0x00000004
405
406/* Data register pairs masks */
407#define JSC1_Y1V_MASK 0x0000FFFF
408#define JSC1_X1V_MASK 0xFFFF0000
409#define JSC1_Y1V_SHIFT 0
410#define JSC1_X1V_SHIFT 16
411#define JSC2_Y2V_MASK 0x0000FFFF
412#define JSC2_X2V_MASK 0xFFFF0000
413#define JSC2_Y2V_SHIFT 0
414#define JSC2_X2V_SHIFT 16
415
416/* JS GPIO */
417#define JSIO_DAX 0x00000001
418#define JSIO_DAY 0x00000002
419#define JSIO_DBX 0x00000004
420#define JSIO_DBY 0x00000008
421#define JSIO_AXOE 0x00000010
422#define JSIO_AYOE 0x00000020
423#define JSIO_BXOE 0x00000040
424#define JSIO_BYOE 0x00000080
425
426/*
427 *
428 */
429
Takashi Iwai93e35f92005-11-17 15:03:28 +0100430struct cs4281_dma {
431 struct snd_pcm_substream *substream;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 unsigned int regDBA; /* offset to DBA register */
433 unsigned int regDCA; /* offset to DCA register */
434 unsigned int regDBC; /* offset to DBC register */
435 unsigned int regDCC; /* offset to DCC register */
436 unsigned int regDMR; /* offset to DMR register */
437 unsigned int regDCR; /* offset to DCR register */
438 unsigned int regHDSR; /* offset to HDSR register */
439 unsigned int regFCR; /* offset to FCR register */
440 unsigned int regFSIC; /* offset to FSIC register */
441 unsigned int valDMR; /* DMA mode */
442 unsigned int valDCR; /* DMA command */
443 unsigned int valFCR; /* FIFO control */
444 unsigned int fifo_offset; /* FIFO offset within BA1 */
445 unsigned char left_slot; /* FIFO left slot */
446 unsigned char right_slot; /* FIFO right slot */
447 int frag; /* period number */
448};
449
450#define SUSPEND_REGISTERS 20
451
Takashi Iwai93e35f92005-11-17 15:03:28 +0100452struct cs4281 {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 int irq;
454
455 void __iomem *ba0; /* virtual (accessible) address */
456 void __iomem *ba1; /* virtual (accessible) address */
457 unsigned long ba0_addr;
458 unsigned long ba1_addr;
459
460 int dual_codec;
461
Takashi Iwai93e35f92005-11-17 15:03:28 +0100462 struct snd_ac97_bus *ac97_bus;
463 struct snd_ac97 *ac97;
464 struct snd_ac97 *ac97_secondary;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466 struct pci_dev *pci;
Takashi Iwai93e35f92005-11-17 15:03:28 +0100467 struct snd_card *card;
468 struct snd_pcm *pcm;
469 struct snd_rawmidi *rmidi;
470 struct snd_rawmidi_substream *midi_input;
471 struct snd_rawmidi_substream *midi_output;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
Takashi Iwai93e35f92005-11-17 15:03:28 +0100473 struct cs4281_dma dma[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475 unsigned char src_left_play_slot;
476 unsigned char src_right_play_slot;
477 unsigned char src_left_rec_slot;
478 unsigned char src_right_rec_slot;
479
480 unsigned int spurious_dhtc_irq;
481 unsigned int spurious_dtc_irq;
482
483 spinlock_t reg_lock;
484 unsigned int midcr;
485 unsigned int uartm;
486
487 struct gameport *gameport;
488
Takashi Iwaic7561cd2012-08-14 18:12:04 +0200489#ifdef CONFIG_PM_SLEEP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 u32 suspend_regs[SUSPEND_REGISTERS];
491#endif
492
493};
494
David Howells7d12e782006-10-05 14:55:46 +0100495static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Benoit Taine9baa3c32014-08-08 15:56:03 +0200497static const struct pci_device_id snd_cs4281_ids[] = {
Joe Perches28d27aa2009-06-24 22:13:35 -0700498 { PCI_VDEVICE(CIRRUS, 0x6005), 0, }, /* CS4281 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 { 0, }
500};
501
502MODULE_DEVICE_TABLE(pci, snd_cs4281_ids);
503
504/*
505 * constants
506 */
507
508#define CS4281_FIFO_SIZE 32
509
510/*
511 * common I/O routines
512 */
513
Takashi Iwai93e35f92005-11-17 15:03:28 +0100514static inline void snd_cs4281_pokeBA0(struct cs4281 *chip, unsigned long offset,
515 unsigned int val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516{
517 writel(val, chip->ba0 + offset);
518}
519
Takashi Iwai93e35f92005-11-17 15:03:28 +0100520static inline unsigned int snd_cs4281_peekBA0(struct cs4281 *chip, unsigned long offset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521{
522 return readl(chip->ba0 + offset);
523}
524
Takashi Iwai93e35f92005-11-17 15:03:28 +0100525static void snd_cs4281_ac97_write(struct snd_ac97 *ac97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 unsigned short reg, unsigned short val)
527{
528 /*
529 * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
530 * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
531 * 3. Write ACCTL = Control Register = 460h for initiating the write
532 * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 07h
533 * 5. if DCV not cleared, break and return error
534 */
Takashi Iwai93e35f92005-11-17 15:03:28 +0100535 struct cs4281 *chip = ac97->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 int count;
537
538 /*
539 * Setup the AC97 control registers on the CS461x to send the
540 * appropriate command to the AC97 to perform the read.
541 * ACCAD = Command Address Register = 46Ch
542 * ACCDA = Command Data Register = 470h
543 * ACCTL = Control Register = 460h
544 * set DCV - will clear when process completed
545 * reset CRW - Write command
546 * set VFRM - valid frame enabled
547 * set ESYN - ASYNC generation enabled
548 * set RSTN - ARST# inactive, AC97 codec not reset
549 */
550 snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
551 snd_cs4281_pokeBA0(chip, BA0_ACCDA, val);
552 snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_VFRM |
553 BA0_ACCTL_ESYN | (ac97->num ? BA0_ACCTL_TC : 0));
554 for (count = 0; count < 2000; count++) {
555 /*
556 * First, we want to wait for a short time.
557 */
558 udelay(10);
559 /*
560 * Now, check to see if the write has completed.
561 * ACCTL = 460h, DCV should be reset by now and 460h = 07h
562 */
563 if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV)) {
564 return;
565 }
566 }
Takashi Iwaib055e7b2014-02-25 14:11:14 +0100567 dev_err(chip->card->dev,
568 "AC'97 write problem, reg = 0x%x, val = 0x%x\n", reg, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569}
570
Takashi Iwai93e35f92005-11-17 15:03:28 +0100571static unsigned short snd_cs4281_ac97_read(struct snd_ac97 *ac97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 unsigned short reg)
573{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100574 struct cs4281 *chip = ac97->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 int count;
576 unsigned short result;
577 // FIXME: volatile is necessary in the following due to a bug of
578 // some gcc versions
Takashi Iwai93e35f92005-11-17 15:03:28 +0100579 volatile int ac97_num = ((volatile struct snd_ac97 *)ac97)->num;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
581 /*
582 * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
583 * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
584 * 3. Write ACCTL = Control Register = 460h for initiating the write
585 * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 17h
586 * 5. if DCV not cleared, break and return error
587 * 6. Read ACSTS = Status Register = 464h, check VSTS bit
588 */
589
590 snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
591
592 /*
593 * Setup the AC97 control registers on the CS461x to send the
594 * appropriate command to the AC97 to perform the read.
595 * ACCAD = Command Address Register = 46Ch
596 * ACCDA = Command Data Register = 470h
597 * ACCTL = Control Register = 460h
598 * set DCV - will clear when process completed
599 * set CRW - Read command
600 * set VFRM - valid frame enabled
601 * set ESYN - ASYNC generation enabled
602 * set RSTN - ARST# inactive, AC97 codec not reset
603 */
604
605 snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
606 snd_cs4281_pokeBA0(chip, BA0_ACCDA, 0);
607 snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_CRW |
608 BA0_ACCTL_VFRM | BA0_ACCTL_ESYN |
609 (ac97_num ? BA0_ACCTL_TC : 0));
610
611
612 /*
613 * Wait for the read to occur.
614 */
615 for (count = 0; count < 500; count++) {
616 /*
617 * First, we want to wait for a short time.
618 */
619 udelay(10);
620 /*
621 * Now, check to see if the read has completed.
622 * ACCTL = 460h, DCV should be reset by now and 460h = 17h
623 */
624 if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV))
625 goto __ok1;
626 }
627
Takashi Iwaib055e7b2014-02-25 14:11:14 +0100628 dev_err(chip->card->dev,
629 "AC'97 read problem (ACCTL_DCV), reg = 0x%x\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 result = 0xffff;
631 goto __end;
632
633 __ok1:
634 /*
635 * Wait for the valid status bit to go active.
636 */
637 for (count = 0; count < 100; count++) {
638 /*
639 * Read the AC97 status register.
640 * ACSTS = Status Register = 464h
641 * VSTS - Valid Status
642 */
643 if (snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSTS2 : BA0_ACSTS) & BA0_ACSTS_VSTS)
644 goto __ok2;
645 udelay(10);
646 }
647
Takashi Iwaib055e7b2014-02-25 14:11:14 +0100648 dev_err(chip->card->dev,
649 "AC'97 read problem (ACSTS_VSTS), reg = 0x%x\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 result = 0xffff;
651 goto __end;
652
653 __ok2:
654 /*
655 * Read the data returned from the AC97 register.
656 * ACSDA = Status Data Register = 474h
657 */
658 result = snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
659
660 __end:
661 return result;
662}
663
664/*
665 * PCM part
666 */
667
Takashi Iwai93e35f92005-11-17 15:03:28 +0100668static int snd_cs4281_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100670 struct cs4281_dma *dma = substream->runtime->private_data;
671 struct cs4281 *chip = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
673 spin_lock(&chip->reg_lock);
674 switch (cmd) {
675 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
676 dma->valDCR |= BA0_DCR_MSK;
677 dma->valFCR |= BA0_FCR_FEN;
678 break;
679 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
680 dma->valDCR &= ~BA0_DCR_MSK;
681 dma->valFCR &= ~BA0_FCR_FEN;
682 break;
683 case SNDRV_PCM_TRIGGER_START:
684 case SNDRV_PCM_TRIGGER_RESUME:
685 snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR & ~BA0_DMR_DMA);
686 dma->valDMR |= BA0_DMR_DMA;
687 dma->valDCR &= ~BA0_DCR_MSK;
688 dma->valFCR |= BA0_FCR_FEN;
689 break;
690 case SNDRV_PCM_TRIGGER_STOP:
691 case SNDRV_PCM_TRIGGER_SUSPEND:
692 dma->valDMR &= ~(BA0_DMR_DMA|BA0_DMR_POLL);
693 dma->valDCR |= BA0_DCR_MSK;
694 dma->valFCR &= ~BA0_FCR_FEN;
695 /* Leave wave playback FIFO enabled for FM */
696 if (dma->regFCR != BA0_FCR0)
697 dma->valFCR &= ~BA0_FCR_FEN;
698 break;
699 default:
700 spin_unlock(&chip->reg_lock);
701 return -EINVAL;
702 }
703 snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR);
704 snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR);
705 snd_cs4281_pokeBA0(chip, dma->regDCR, dma->valDCR);
706 spin_unlock(&chip->reg_lock);
707 return 0;
708}
709
710static unsigned int snd_cs4281_rate(unsigned int rate, unsigned int *real_rate)
711{
Colin Ian King388b00f2019-07-05 10:57:04 +0100712 unsigned int val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 if (real_rate)
715 *real_rate = rate;
716 /* special "hardcoded" rates */
717 switch (rate) {
718 case 8000: return 5;
719 case 11025: return 4;
720 case 16000: return 3;
721 case 22050: return 2;
722 case 44100: return 1;
723 case 48000: return 0;
724 default:
Colin Ian King388b00f2019-07-05 10:57:04 +0100725 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 val = 1536000 / rate;
728 if (real_rate)
729 *real_rate = 1536000 / val;
730 return val;
731}
732
Takashi Iwai93e35f92005-11-17 15:03:28 +0100733static void snd_cs4281_mode(struct cs4281 *chip, struct cs4281_dma *dma,
734 struct snd_pcm_runtime *runtime,
735 int capture, int src)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736{
737 int rec_mono;
738
739 dma->valDMR = BA0_DMR_TYPE_SINGLE | BA0_DMR_AUTO |
740 (capture ? BA0_DMR_TR_WRITE : BA0_DMR_TR_READ);
741 if (runtime->channels == 1)
742 dma->valDMR |= BA0_DMR_MONO;
743 if (snd_pcm_format_unsigned(runtime->format) > 0)
744 dma->valDMR |= BA0_DMR_USIGN;
745 if (snd_pcm_format_big_endian(runtime->format) > 0)
746 dma->valDMR |= BA0_DMR_BEND;
747 switch (snd_pcm_format_width(runtime->format)) {
748 case 8: dma->valDMR |= BA0_DMR_SIZE8;
749 if (runtime->channels == 1)
750 dma->valDMR |= BA0_DMR_SWAPC;
751 break;
752 case 32: dma->valDMR |= BA0_DMR_SIZE20; break;
753 }
754 dma->frag = 0; /* for workaround */
755 dma->valDCR = BA0_DCR_TCIE | BA0_DCR_MSK;
756 if (runtime->buffer_size != runtime->period_size)
757 dma->valDCR |= BA0_DCR_HTCIE;
758 /* Initialize DMA */
759 snd_cs4281_pokeBA0(chip, dma->regDBA, runtime->dma_addr);
760 snd_cs4281_pokeBA0(chip, dma->regDBC, runtime->buffer_size - 1);
761 rec_mono = (chip->dma[1].valDMR & BA0_DMR_MONO) == BA0_DMR_MONO;
762 snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
763 (chip->src_right_play_slot << 8) |
764 (chip->src_left_rec_slot << 16) |
765 ((rec_mono ? 31 : chip->src_right_rec_slot) << 24));
766 if (!src)
767 goto __skip_src;
768 if (!capture) {
769 if (dma->left_slot == chip->src_left_play_slot) {
770 unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
Takashi Iwaida3cec32008-08-08 17:12:14 +0200771 snd_BUG_ON(dma->right_slot != chip->src_right_play_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 snd_cs4281_pokeBA0(chip, BA0_DACSR, val);
773 }
774 } else {
775 if (dma->left_slot == chip->src_left_rec_slot) {
776 unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
Takashi Iwaida3cec32008-08-08 17:12:14 +0200777 snd_BUG_ON(dma->right_slot != chip->src_right_rec_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 snd_cs4281_pokeBA0(chip, BA0_ADCSR, val);
779 }
780 }
781 __skip_src:
782 /* Deactivate wave playback FIFO before changing slot assignments */
783 if (dma->regFCR == BA0_FCR0)
784 snd_cs4281_pokeBA0(chip, dma->regFCR, snd_cs4281_peekBA0(chip, dma->regFCR) & ~BA0_FCR_FEN);
785 /* Initialize FIFO */
786 dma->valFCR = BA0_FCR_LS(dma->left_slot) |
787 BA0_FCR_RS(capture && (dma->valDMR & BA0_DMR_MONO) ? 31 : dma->right_slot) |
788 BA0_FCR_SZ(CS4281_FIFO_SIZE) |
789 BA0_FCR_OF(dma->fifo_offset);
790 snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | (capture ? BA0_FCR_PSH : 0));
791 /* Activate FIFO again for FM playback */
792 if (dma->regFCR == BA0_FCR0)
793 snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | BA0_FCR_FEN);
794 /* Clear FIFO Status and Interrupt Control Register */
795 snd_cs4281_pokeBA0(chip, dma->regFSIC, 0);
796}
797
Takashi Iwai93e35f92005-11-17 15:03:28 +0100798static int snd_cs4281_hw_params(struct snd_pcm_substream *substream,
799 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
801 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
802}
803
Takashi Iwai93e35f92005-11-17 15:03:28 +0100804static int snd_cs4281_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
806 return snd_pcm_lib_free_pages(substream);
807}
808
Takashi Iwai93e35f92005-11-17 15:03:28 +0100809static int snd_cs4281_playback_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100811 struct snd_pcm_runtime *runtime = substream->runtime;
812 struct cs4281_dma *dma = runtime->private_data;
813 struct cs4281 *chip = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
815 spin_lock_irq(&chip->reg_lock);
816 snd_cs4281_mode(chip, dma, runtime, 0, 1);
817 spin_unlock_irq(&chip->reg_lock);
818 return 0;
819}
820
Takashi Iwai93e35f92005-11-17 15:03:28 +0100821static int snd_cs4281_capture_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100823 struct snd_pcm_runtime *runtime = substream->runtime;
824 struct cs4281_dma *dma = runtime->private_data;
825 struct cs4281 *chip = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827 spin_lock_irq(&chip->reg_lock);
828 snd_cs4281_mode(chip, dma, runtime, 1, 1);
829 spin_unlock_irq(&chip->reg_lock);
830 return 0;
831}
832
Takashi Iwai93e35f92005-11-17 15:03:28 +0100833static snd_pcm_uframes_t snd_cs4281_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100835 struct snd_pcm_runtime *runtime = substream->runtime;
836 struct cs4281_dma *dma = runtime->private_data;
837 struct cs4281 *chip = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Takashi Iwaiee419652009-02-05 16:11:31 +0100839 /*
Takashi Iwaib055e7b2014-02-25 14:11:14 +0100840 dev_dbg(chip->card->dev,
841 "DCC = 0x%x, buffer_size = 0x%x, jiffies = %li\n",
842 snd_cs4281_peekBA0(chip, dma->regDCC), runtime->buffer_size,
Takashi Iwaiee419652009-02-05 16:11:31 +0100843 jiffies);
844 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 return runtime->buffer_size -
846 snd_cs4281_peekBA0(chip, dma->regDCC) - 1;
847}
848
Bhumika Goyaldee49892017-08-12 21:01:28 +0530849static const struct snd_pcm_hardware snd_cs4281_playback =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
Clemens Ladischb83f3462007-08-13 17:37:55 +0200851 .info = SNDRV_PCM_INFO_MMAP |
852 SNDRV_PCM_INFO_INTERLEAVED |
853 SNDRV_PCM_INFO_MMAP_VALID |
854 SNDRV_PCM_INFO_PAUSE |
855 SNDRV_PCM_INFO_RESUME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
857 SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
858 SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
859 SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
860 SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
861 .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
862 .rate_min = 4000,
863 .rate_max = 48000,
864 .channels_min = 1,
865 .channels_max = 2,
866 .buffer_bytes_max = (512*1024),
867 .period_bytes_min = 64,
868 .period_bytes_max = (512*1024),
869 .periods_min = 1,
870 .periods_max = 2,
871 .fifo_size = CS4281_FIFO_SIZE,
872};
873
Bhumika Goyaldee49892017-08-12 21:01:28 +0530874static const struct snd_pcm_hardware snd_cs4281_capture =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875{
Clemens Ladischb83f3462007-08-13 17:37:55 +0200876 .info = SNDRV_PCM_INFO_MMAP |
877 SNDRV_PCM_INFO_INTERLEAVED |
878 SNDRV_PCM_INFO_MMAP_VALID |
879 SNDRV_PCM_INFO_PAUSE |
880 SNDRV_PCM_INFO_RESUME,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
882 SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
883 SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
884 SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
885 SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
886 .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
887 .rate_min = 4000,
888 .rate_max = 48000,
889 .channels_min = 1,
890 .channels_max = 2,
891 .buffer_bytes_max = (512*1024),
892 .period_bytes_min = 64,
893 .period_bytes_max = (512*1024),
894 .periods_min = 1,
895 .periods_max = 2,
896 .fifo_size = CS4281_FIFO_SIZE,
897};
898
Takashi Iwai93e35f92005-11-17 15:03:28 +0100899static int snd_cs4281_playback_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100901 struct cs4281 *chip = snd_pcm_substream_chip(substream);
902 struct snd_pcm_runtime *runtime = substream->runtime;
903 struct cs4281_dma *dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
905 dma = &chip->dma[0];
906 dma->substream = substream;
907 dma->left_slot = 0;
908 dma->right_slot = 1;
909 runtime->private_data = dma;
910 runtime->hw = snd_cs4281_playback;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 /* should be detected from the AC'97 layer, but it seems
912 that although CS4297A rev B reports 18-bit ADC resolution,
913 samples are 20-bit */
914 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
915 return 0;
916}
917
Takashi Iwai93e35f92005-11-17 15:03:28 +0100918static int snd_cs4281_capture_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100920 struct cs4281 *chip = snd_pcm_substream_chip(substream);
921 struct snd_pcm_runtime *runtime = substream->runtime;
922 struct cs4281_dma *dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
924 dma = &chip->dma[1];
925 dma->substream = substream;
926 dma->left_slot = 10;
927 dma->right_slot = 11;
928 runtime->private_data = dma;
929 runtime->hw = snd_cs4281_capture;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 /* should be detected from the AC'97 layer, but it seems
931 that although CS4297A rev B reports 18-bit ADC resolution,
932 samples are 20-bit */
933 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
934 return 0;
935}
936
Takashi Iwai93e35f92005-11-17 15:03:28 +0100937static int snd_cs4281_playback_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100939 struct cs4281_dma *dma = substream->runtime->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
941 dma->substream = NULL;
942 return 0;
943}
944
Takashi Iwai93e35f92005-11-17 15:03:28 +0100945static int snd_cs4281_capture_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100947 struct cs4281_dma *dma = substream->runtime->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949 dma->substream = NULL;
950 return 0;
951}
952
Julia Lawall6769e9882016-09-02 00:13:10 +0200953static const struct snd_pcm_ops snd_cs4281_playback_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 .open = snd_cs4281_playback_open,
955 .close = snd_cs4281_playback_close,
956 .ioctl = snd_pcm_lib_ioctl,
957 .hw_params = snd_cs4281_hw_params,
958 .hw_free = snd_cs4281_hw_free,
959 .prepare = snd_cs4281_playback_prepare,
960 .trigger = snd_cs4281_trigger,
961 .pointer = snd_cs4281_pointer,
962};
963
Julia Lawall6769e9882016-09-02 00:13:10 +0200964static const struct snd_pcm_ops snd_cs4281_capture_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 .open = snd_cs4281_capture_open,
966 .close = snd_cs4281_capture_close,
967 .ioctl = snd_pcm_lib_ioctl,
968 .hw_params = snd_cs4281_hw_params,
969 .hw_free = snd_cs4281_hw_free,
970 .prepare = snd_cs4281_capture_prepare,
971 .trigger = snd_cs4281_trigger,
972 .pointer = snd_cs4281_pointer,
973};
974
Lars-Peter Clausen3e4f4772015-01-02 12:24:46 +0100975static int snd_cs4281_pcm(struct cs4281 *chip, int device)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976{
Takashi Iwai93e35f92005-11-17 15:03:28 +0100977 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 int err;
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 err = snd_pcm_new(chip->card, "CS4281", device, 1, 1, &pcm);
981 if (err < 0)
982 return err;
983
984 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cs4281_playback_ops);
985 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cs4281_capture_ops);
986
987 pcm->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 pcm->info_flags = 0;
989 strcpy(pcm->name, "CS4281");
990 chip->pcm = pcm;
991
992 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
993 snd_dma_pci_data(chip->pci), 64*1024, 512*1024);
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 return 0;
996}
997
998/*
999 * Mixer section
1000 */
1001
1002#define CS_VOL_MASK 0x1f
1003
Takashi Iwai93e35f92005-11-17 15:03:28 +01001004static int snd_cs4281_info_volume(struct snd_kcontrol *kcontrol,
1005 struct snd_ctl_elem_info *uinfo)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
1007 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1008 uinfo->count = 2;
1009 uinfo->value.integer.min = 0;
1010 uinfo->value.integer.max = CS_VOL_MASK;
1011 return 0;
1012}
1013
Takashi Iwai93e35f92005-11-17 15:03:28 +01001014static int snd_cs4281_get_volume(struct snd_kcontrol *kcontrol,
1015 struct snd_ctl_elem_value *ucontrol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001017 struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 int regL = (kcontrol->private_value >> 16) & 0xffff;
1019 int regR = kcontrol->private_value & 0xffff;
1020 int volL, volR;
1021
1022 volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
1023 volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
1024
1025 ucontrol->value.integer.value[0] = volL;
1026 ucontrol->value.integer.value[1] = volR;
1027 return 0;
1028}
1029
Takashi Iwai93e35f92005-11-17 15:03:28 +01001030static int snd_cs4281_put_volume(struct snd_kcontrol *kcontrol,
1031 struct snd_ctl_elem_value *ucontrol)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001033 struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 int change = 0;
1035 int regL = (kcontrol->private_value >> 16) & 0xffff;
1036 int regR = kcontrol->private_value & 0xffff;
1037 int volL, volR;
1038
1039 volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
1040 volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
1041
1042 if (ucontrol->value.integer.value[0] != volL) {
1043 volL = CS_VOL_MASK - (ucontrol->value.integer.value[0] & CS_VOL_MASK);
1044 snd_cs4281_pokeBA0(chip, regL, volL);
1045 change = 1;
1046 }
Takashi Iwaie860f002006-03-29 11:38:01 +02001047 if (ucontrol->value.integer.value[1] != volR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 volR = CS_VOL_MASK - (ucontrol->value.integer.value[1] & CS_VOL_MASK);
1049 snd_cs4281_pokeBA0(chip, regR, volR);
1050 change = 1;
1051 }
1052 return change;
1053}
1054
Takashi Iwai0cb29ea2007-01-29 15:33:49 +01001055static const DECLARE_TLV_DB_SCALE(db_scale_dsp, -4650, 150, 0);
Takashi Iwai9f6ab252006-08-23 12:14:25 +02001056
Bhumika Goyalf3b827e2017-02-20 00:18:09 +05301057static const struct snd_kcontrol_new snd_cs4281_fm_vol =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058{
1059 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1060 .name = "Synth Playback Volume",
1061 .info = snd_cs4281_info_volume,
1062 .get = snd_cs4281_get_volume,
1063 .put = snd_cs4281_put_volume,
1064 .private_value = ((BA0_FMLVC << 16) | BA0_FMRVC),
Takashi Iwai9f6ab252006-08-23 12:14:25 +02001065 .tlv = { .p = db_scale_dsp },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066};
1067
Bhumika Goyalf3b827e2017-02-20 00:18:09 +05301068static const struct snd_kcontrol_new snd_cs4281_pcm_vol =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069{
1070 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1071 .name = "PCM Stream Playback Volume",
1072 .info = snd_cs4281_info_volume,
1073 .get = snd_cs4281_get_volume,
1074 .put = snd_cs4281_put_volume,
1075 .private_value = ((BA0_PPLVC << 16) | BA0_PPRVC),
Takashi Iwai9f6ab252006-08-23 12:14:25 +02001076 .tlv = { .p = db_scale_dsp },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077};
1078
Takashi Iwai93e35f92005-11-17 15:03:28 +01001079static void snd_cs4281_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001081 struct cs4281 *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 chip->ac97_bus = NULL;
1083}
1084
Takashi Iwai93e35f92005-11-17 15:03:28 +01001085static void snd_cs4281_mixer_free_ac97(struct snd_ac97 *ac97)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001087 struct cs4281 *chip = ac97->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 if (ac97->num)
1089 chip->ac97_secondary = NULL;
1090 else
1091 chip->ac97 = NULL;
1092}
1093
Bill Pembertone23e7a12012-12-06 12:35:10 -05001094static int snd_cs4281_mixer(struct cs4281 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001096 struct snd_card *card = chip->card;
1097 struct snd_ac97_template ac97;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 int err;
Takashi Iwai93e35f92005-11-17 15:03:28 +01001099 static struct snd_ac97_bus_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 .write = snd_cs4281_ac97_write,
1101 .read = snd_cs4281_ac97_read,
1102 };
1103
1104 if ((err = snd_ac97_bus(card, 0, &ops, chip, &chip->ac97_bus)) < 0)
1105 return err;
1106 chip->ac97_bus->private_free = snd_cs4281_mixer_free_ac97_bus;
1107
1108 memset(&ac97, 0, sizeof(ac97));
1109 ac97.private_data = chip;
1110 ac97.private_free = snd_cs4281_mixer_free_ac97;
1111 if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97)) < 0)
1112 return err;
1113 if (chip->dual_codec) {
1114 ac97.num = 1;
1115 if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97_secondary)) < 0)
1116 return err;
1117 }
1118 if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_fm_vol, chip))) < 0)
1119 return err;
1120 if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_pcm_vol, chip))) < 0)
1121 return err;
1122 return 0;
1123}
1124
1125
1126/*
1127 * proc interface
1128 */
1129
Takashi Iwai93e35f92005-11-17 15:03:28 +01001130static void snd_cs4281_proc_read(struct snd_info_entry *entry,
1131 struct snd_info_buffer *buffer)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001133 struct cs4281 *chip = entry->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134
1135 snd_iprintf(buffer, "Cirrus Logic CS4281\n\n");
1136 snd_iprintf(buffer, "Spurious half IRQs : %u\n", chip->spurious_dhtc_irq);
1137 snd_iprintf(buffer, "Spurious end IRQs : %u\n", chip->spurious_dtc_irq);
1138}
1139
Takashi Iwai24e4a122010-04-13 11:22:01 +02001140static ssize_t snd_cs4281_BA0_read(struct snd_info_entry *entry,
1141 void *file_private_data,
1142 struct file *file, char __user *buf,
1143 size_t count, loff_t pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001145 struct cs4281 *chip = entry->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Takashi Iwaid97e1b72010-04-13 11:33:54 +02001147 if (copy_to_user_fromio(buf, chip->ba0 + pos, count))
1148 return -EFAULT;
1149 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150}
1151
Takashi Iwai24e4a122010-04-13 11:22:01 +02001152static ssize_t snd_cs4281_BA1_read(struct snd_info_entry *entry,
1153 void *file_private_data,
1154 struct file *file, char __user *buf,
1155 size_t count, loff_t pos)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001157 struct cs4281 *chip = entry->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Takashi Iwaid97e1b72010-04-13 11:33:54 +02001159 if (copy_to_user_fromio(buf, chip->ba1 + pos, count))
1160 return -EFAULT;
1161 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162}
1163
1164static struct snd_info_entry_ops snd_cs4281_proc_ops_BA0 = {
1165 .read = snd_cs4281_BA0_read,
1166};
1167
1168static struct snd_info_entry_ops snd_cs4281_proc_ops_BA1 = {
1169 .read = snd_cs4281_BA1_read,
1170};
1171
Bill Pembertone23e7a12012-12-06 12:35:10 -05001172static void snd_cs4281_proc_init(struct cs4281 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001174 struct snd_info_entry *entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Takashi Iwai47f27692019-02-04 16:01:39 +01001176 snd_card_ro_proc_new(chip->card, "cs4281", chip, snd_cs4281_proc_read);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 if (! snd_card_proc_new(chip->card, "cs4281_BA0", &entry)) {
1178 entry->content = SNDRV_INFO_CONTENT_DATA;
1179 entry->private_data = chip;
1180 entry->c.ops = &snd_cs4281_proc_ops_BA0;
1181 entry->size = CS4281_BA0_SIZE;
1182 }
1183 if (! snd_card_proc_new(chip->card, "cs4281_BA1", &entry)) {
1184 entry->content = SNDRV_INFO_CONTENT_DATA;
1185 entry->private_data = chip;
1186 entry->c.ops = &snd_cs4281_proc_ops_BA1;
1187 entry->size = CS4281_BA1_SIZE;
1188 }
1189}
1190
1191/*
1192 * joystick support
1193 */
1194
Fabian Frederickb2fac072016-11-12 23:26:41 +01001195#if IS_REACHABLE(CONFIG_GAMEPORT)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
1197static void snd_cs4281_gameport_trigger(struct gameport *gameport)
1198{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001199 struct cs4281 *chip = gameport_get_port_data(gameport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
Takashi Iwaida3cec32008-08-08 17:12:14 +02001201 if (snd_BUG_ON(!chip))
1202 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 snd_cs4281_pokeBA0(chip, BA0_JSPT, 0xff);
1204}
1205
1206static unsigned char snd_cs4281_gameport_read(struct gameport *gameport)
1207{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001208 struct cs4281 *chip = gameport_get_port_data(gameport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
Takashi Iwaida3cec32008-08-08 17:12:14 +02001210 if (snd_BUG_ON(!chip))
1211 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 return snd_cs4281_peekBA0(chip, BA0_JSPT);
1213}
1214
1215#ifdef COOKED_MODE
Takashi Iwai93e35f92005-11-17 15:03:28 +01001216static int snd_cs4281_gameport_cooked_read(struct gameport *gameport,
1217 int *axes, int *buttons)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001219 struct cs4281 *chip = gameport_get_port_data(gameport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 unsigned js1, js2, jst;
1221
Takashi Iwaida3cec32008-08-08 17:12:14 +02001222 if (snd_BUG_ON(!chip))
1223 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225 js1 = snd_cs4281_peekBA0(chip, BA0_JSC1);
1226 js2 = snd_cs4281_peekBA0(chip, BA0_JSC2);
1227 jst = snd_cs4281_peekBA0(chip, BA0_JSPT);
1228
1229 *buttons = (~jst >> 4) & 0x0F;
1230
1231 axes[0] = ((js1 & JSC1_Y1V_MASK) >> JSC1_Y1V_SHIFT) & 0xFFFF;
1232 axes[1] = ((js1 & JSC1_X1V_MASK) >> JSC1_X1V_SHIFT) & 0xFFFF;
1233 axes[2] = ((js2 & JSC2_Y2V_MASK) >> JSC2_Y2V_SHIFT) & 0xFFFF;
1234 axes[3] = ((js2 & JSC2_X2V_MASK) >> JSC2_X2V_SHIFT) & 0xFFFF;
1235
1236 for (jst = 0; jst < 4; ++jst)
1237 if (axes[jst] == 0xFFFF) axes[jst] = -1;
1238 return 0;
1239}
1240#else
1241#define snd_cs4281_gameport_cooked_read NULL
1242#endif
1243
1244static int snd_cs4281_gameport_open(struct gameport *gameport, int mode)
1245{
1246 switch (mode) {
1247#ifdef COOKED_MODE
1248 case GAMEPORT_MODE_COOKED:
1249 return 0;
1250#endif
1251 case GAMEPORT_MODE_RAW:
1252 return 0;
1253 default:
1254 return -1;
1255 }
1256 return 0;
1257}
1258
Bill Pembertone23e7a12012-12-06 12:35:10 -05001259static int snd_cs4281_create_gameport(struct cs4281 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260{
1261 struct gameport *gp;
1262
1263 chip->gameport = gp = gameport_allocate_port();
1264 if (!gp) {
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001265 dev_err(chip->card->dev,
1266 "cannot allocate memory for gameport\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 return -ENOMEM;
1268 }
1269
1270 gameport_set_name(gp, "CS4281 Gameport");
1271 gameport_set_phys(gp, "pci%s/gameport0", pci_name(chip->pci));
1272 gameport_set_dev_parent(gp, &chip->pci->dev);
1273 gp->open = snd_cs4281_gameport_open;
1274 gp->read = snd_cs4281_gameport_read;
1275 gp->trigger = snd_cs4281_gameport_trigger;
1276 gp->cooked_read = snd_cs4281_gameport_cooked_read;
1277 gameport_set_port_data(gp, chip);
1278
1279 snd_cs4281_pokeBA0(chip, BA0_JSIO, 0xFF); // ?
1280 snd_cs4281_pokeBA0(chip, BA0_JSCTL, JSCTL_SP_MEDIUM_SLOW);
1281
1282 gameport_register_port(gp);
1283
1284 return 0;
1285}
1286
Takashi Iwai93e35f92005-11-17 15:03:28 +01001287static void snd_cs4281_free_gameport(struct cs4281 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288{
1289 if (chip->gameport) {
1290 gameport_unregister_port(chip->gameport);
1291 chip->gameport = NULL;
1292 }
1293}
1294#else
Takashi Iwai93e35f92005-11-17 15:03:28 +01001295static inline int snd_cs4281_create_gameport(struct cs4281 *chip) { return -ENOSYS; }
1296static inline void snd_cs4281_free_gameport(struct cs4281 *chip) { }
Takashi Iwai66701172017-05-12 11:55:17 +02001297#endif /* IS_REACHABLE(CONFIG_GAMEPORT) */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Takashi Iwai93e35f92005-11-17 15:03:28 +01001299static int snd_cs4281_free(struct cs4281 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
1301 snd_cs4281_free_gameport(chip);
1302
1303 if (chip->irq >= 0)
1304 synchronize_irq(chip->irq);
1305
1306 /* Mask interrupts */
1307 snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff);
1308 /* Stop the DLL Clock logic. */
1309 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
1310 /* Sound System Power Management - Turn Everything OFF */
1311 snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
1312 /* PCI interface - D3 state */
Yijing Wangdb10e7f2013-06-27 20:55:11 +08001313 pci_set_power_state(chip->pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
1315 if (chip->irq >= 0)
Takashi Iwai93e35f92005-11-17 15:03:28 +01001316 free_irq(chip->irq, chip);
Markus Elfringff6defa2015-01-03 22:55:54 +01001317 iounmap(chip->ba0);
1318 iounmap(chip->ba1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 pci_release_regions(chip->pci);
1320 pci_disable_device(chip->pci);
1321
1322 kfree(chip);
1323 return 0;
1324}
1325
Takashi Iwai93e35f92005-11-17 15:03:28 +01001326static int snd_cs4281_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001328 struct cs4281 *chip = device->device_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 return snd_cs4281_free(chip);
1330}
1331
Takashi Iwai93e35f92005-11-17 15:03:28 +01001332static int snd_cs4281_chip_init(struct cs4281 *chip); /* defined below */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333
Bill Pembertone23e7a12012-12-06 12:35:10 -05001334static int snd_cs4281_create(struct snd_card *card,
1335 struct pci_dev *pci,
1336 struct cs4281 **rchip,
1337 int dual_codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001339 struct cs4281 *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 unsigned int tmp;
1341 int err;
Takashi Iwai93e35f92005-11-17 15:03:28 +01001342 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 .dev_free = snd_cs4281_dev_free,
1344 };
1345
1346 *rchip = NULL;
1347 if ((err = pci_enable_device(pci)) < 0)
1348 return err;
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001349 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 if (chip == NULL) {
1351 pci_disable_device(pci);
1352 return -ENOMEM;
1353 }
1354 spin_lock_init(&chip->reg_lock);
1355 chip->card = card;
1356 chip->pci = pci;
1357 chip->irq = -1;
1358 pci_set_master(pci);
1359 if (dual_codec < 0 || dual_codec > 3) {
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001360 dev_err(card->dev, "invalid dual_codec option %d\n", dual_codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 dual_codec = 0;
1362 }
1363 chip->dual_codec = dual_codec;
1364
1365 if ((err = pci_request_regions(pci, "CS4281")) < 0) {
1366 kfree(chip);
1367 pci_disable_device(pci);
1368 return err;
1369 }
1370 chip->ba0_addr = pci_resource_start(pci, 0);
1371 chip->ba1_addr = pci_resource_start(pci, 1);
1372
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07001373 chip->ba0 = pci_ioremap_bar(pci, 0);
1374 chip->ba1 = pci_ioremap_bar(pci, 1);
Takashi Iwai688956f22006-06-06 15:44:34 +02001375 if (!chip->ba0 || !chip->ba1) {
1376 snd_cs4281_free(chip);
1377 return -ENOMEM;
1378 }
1379
Takashi Iwai437a5a42006-11-21 12:14:23 +01001380 if (request_irq(pci->irq, snd_cs4281_interrupt, IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02001381 KBUILD_MODNAME, chip)) {
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001382 dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 snd_cs4281_free(chip);
1384 return -ENOMEM;
1385 }
1386 chip->irq = pci->irq;
1387
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 tmp = snd_cs4281_chip_init(chip);
1389 if (tmp) {
1390 snd_cs4281_free(chip);
1391 return tmp;
1392 }
1393
1394 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
1395 snd_cs4281_free(chip);
1396 return err;
1397 }
1398
1399 snd_cs4281_proc_init(chip);
1400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 *rchip = chip;
1402 return 0;
1403}
1404
Takashi Iwai93e35f92005-11-17 15:03:28 +01001405static int snd_cs4281_chip_init(struct cs4281 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406{
1407 unsigned int tmp;
Takashi Iwai38223da2006-03-29 12:33:38 +02001408 unsigned long end_time;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 int retry_count = 2;
1410
Arnaud Patarda488e032005-05-07 18:51:51 +02001411 /* Having EPPMC.FPDN=1 prevent proper chip initialisation */
1412 tmp = snd_cs4281_peekBA0(chip, BA0_EPPMC);
1413 if (tmp & BA0_EPPMC_FPDN)
1414 snd_cs4281_pokeBA0(chip, BA0_EPPMC, tmp & ~BA0_EPPMC_FPDN);
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 __retry:
1417 tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
1418 if (tmp != BA0_CFLR_DEFAULT) {
1419 snd_cs4281_pokeBA0(chip, BA0_CFLR, BA0_CFLR_DEFAULT);
1420 tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
1421 if (tmp != BA0_CFLR_DEFAULT) {
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001422 dev_err(chip->card->dev,
1423 "CFLR setup failed (0x%x)\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 return -EIO;
1425 }
1426 }
1427
1428 /* Set the 'Configuration Write Protect' register
1429 * to 4281h. Allows vendor-defined configuration
1430 * space between 0e4h and 0ffh to be written. */
1431 snd_cs4281_pokeBA0(chip, BA0_CWPR, 0x4281);
1432
1433 if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC1)) != (BA0_SERC1_SO1EN | BA0_SERC1_AC97)) {
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001434 dev_err(chip->card->dev,
1435 "SERC1 AC'97 check failed (0x%x)\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 return -EIO;
1437 }
1438 if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC2)) != (BA0_SERC2_SI1EN | BA0_SERC2_AC97)) {
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001439 dev_err(chip->card->dev,
1440 "SERC2 AC'97 check failed (0x%x)\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 return -EIO;
1442 }
1443
1444 /* Sound System Power Management */
1445 snd_cs4281_pokeBA0(chip, BA0_SSPM, BA0_SSPM_MIXEN | BA0_SSPM_CSRCEN |
1446 BA0_SSPM_PSRCEN | BA0_SSPM_JSEN |
1447 BA0_SSPM_ACLEN | BA0_SSPM_FMEN);
1448
1449 /* Serial Port Power Management */
1450 /* Blast the clock control register to zero so that the
1451 * PLL starts out in a known state, and blast the master serial
1452 * port control register to zero so that the serial ports also
1453 * start out in a known state. */
1454 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
1455 snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
1456
1457 /* Make ESYN go to zero to turn off
1458 * the Sync pulse on the AC97 link. */
1459 snd_cs4281_pokeBA0(chip, BA0_ACCTL, 0);
1460 udelay(50);
1461
1462 /* Drive the ARST# pin low for a minimum of 1uS (as defined in the AC97
1463 * spec) and then drive it high. This is done for non AC97 modes since
1464 * there might be logic external to the CS4281 that uses the ARST# line
1465 * for a reset. */
1466 snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
1467 udelay(50);
1468 snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN);
Takashi Iwaic9a49bb2005-11-17 10:36:57 +01001469 msleep(50);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
1471 if (chip->dual_codec)
1472 snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN | BA0_SPMC_ASDI2E);
1473
1474 /*
1475 * Set the serial port timing configuration.
1476 */
1477 snd_cs4281_pokeBA0(chip, BA0_SERMC,
1478 (chip->dual_codec ? BA0_SERMC_TCID(chip->dual_codec) : BA0_SERMC_TCID(1)) |
1479 BA0_SERMC_PTC_AC97 | BA0_SERMC_MSPE);
1480
1481 /*
1482 * Start the DLL Clock logic.
1483 */
1484 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_DLLP);
Takashi Iwaic9a49bb2005-11-17 10:36:57 +01001485 msleep(50);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_SWCE | BA0_CLKCR1_DLLP);
1487
1488 /*
1489 * Wait for the DLL ready signal from the clock logic.
1490 */
Takashi Iwai38223da2006-03-29 12:33:38 +02001491 end_time = jiffies + HZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 do {
1493 /*
1494 * Read the AC97 status register to see if we've seen a CODEC
1495 * signal from the AC97 codec.
1496 */
1497 if (snd_cs4281_peekBA0(chip, BA0_CLKCR1) & BA0_CLKCR1_DLLRDY)
1498 goto __ok0;
Takashi Iwai38223da2006-03-29 12:33:38 +02001499 schedule_timeout_uninterruptible(1);
1500 } while (time_after_eq(end_time, jiffies));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001502 dev_err(chip->card->dev, "DLLRDY not seen\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 return -EIO;
1504
1505 __ok0:
1506
1507 /*
1508 * The first thing we do here is to enable sync generation. As soon
1509 * as we start receiving bit clock, we'll start producing the SYNC
1510 * signal.
1511 */
1512 snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_ESYN);
1513
1514 /*
1515 * Wait for the codec ready signal from the AC97 codec.
1516 */
Takashi Iwai38223da2006-03-29 12:33:38 +02001517 end_time = jiffies + HZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 do {
1519 /*
1520 * Read the AC97 status register to see if we've seen a CODEC
1521 * signal from the AC97 codec.
1522 */
1523 if (snd_cs4281_peekBA0(chip, BA0_ACSTS) & BA0_ACSTS_CRDY)
1524 goto __ok1;
Takashi Iwai38223da2006-03-29 12:33:38 +02001525 schedule_timeout_uninterruptible(1);
1526 } while (time_after_eq(end_time, jiffies));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001528 dev_err(chip->card->dev,
1529 "never read codec ready from AC'97 (0x%x)\n",
1530 snd_cs4281_peekBA0(chip, BA0_ACSTS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 return -EIO;
1532
1533 __ok1:
1534 if (chip->dual_codec) {
Takashi Iwai38223da2006-03-29 12:33:38 +02001535 end_time = jiffies + HZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 do {
1537 if (snd_cs4281_peekBA0(chip, BA0_ACSTS2) & BA0_ACSTS_CRDY)
1538 goto __codec2_ok;
Takashi Iwai38223da2006-03-29 12:33:38 +02001539 schedule_timeout_uninterruptible(1);
1540 } while (time_after_eq(end_time, jiffies));
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001541 dev_info(chip->card->dev,
1542 "secondary codec doesn't respond. disable it...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 chip->dual_codec = 0;
1544 __codec2_ok: ;
1545 }
1546
1547 /*
1548 * Assert the valid frame signal so that we can start sending commands
1549 * to the AC97 codec.
1550 */
1551
1552 snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_VFRM | BA0_ACCTL_ESYN);
1553
1554 /*
1555 * Wait until we've sampled input slots 3 and 4 as valid, meaning that
1556 * the codec is pumping ADC data across the AC-link.
1557 */
1558
Takashi Iwai38223da2006-03-29 12:33:38 +02001559 end_time = jiffies + HZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 do {
1561 /*
1562 * Read the input slot valid register and see if input slots 3
1563 * 4 are valid yet.
1564 */
1565 if ((snd_cs4281_peekBA0(chip, BA0_ACISV) & (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4))) == (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4)))
1566 goto __ok2;
Takashi Iwai38223da2006-03-29 12:33:38 +02001567 schedule_timeout_uninterruptible(1);
1568 } while (time_after_eq(end_time, jiffies));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569
1570 if (--retry_count > 0)
1571 goto __retry;
Takashi Iwaib055e7b2014-02-25 14:11:14 +01001572 dev_err(chip->card->dev, "never read ISV3 and ISV4 from AC'97\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 return -EIO;
1574
1575 __ok2:
1576
1577 /*
1578 * Now, assert valid frame and the slot 3 and 4 valid bits. This will
1579 * commense the transfer of digital audio data to the AC97 codec.
1580 */
1581 snd_cs4281_pokeBA0(chip, BA0_ACOSV, BA0_ACOSV_SLV(3) | BA0_ACOSV_SLV(4));
1582
1583 /*
1584 * Initialize DMA structures
1585 */
1586 for (tmp = 0; tmp < 4; tmp++) {
Takashi Iwai93e35f92005-11-17 15:03:28 +01001587 struct cs4281_dma *dma = &chip->dma[tmp];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 dma->regDBA = BA0_DBA0 + (tmp * 0x10);
1589 dma->regDCA = BA0_DCA0 + (tmp * 0x10);
1590 dma->regDBC = BA0_DBC0 + (tmp * 0x10);
1591 dma->regDCC = BA0_DCC0 + (tmp * 0x10);
1592 dma->regDMR = BA0_DMR0 + (tmp * 8);
1593 dma->regDCR = BA0_DCR0 + (tmp * 8);
1594 dma->regHDSR = BA0_HDSR0 + (tmp * 4);
1595 dma->regFCR = BA0_FCR0 + (tmp * 4);
1596 dma->regFSIC = BA0_FSIC0 + (tmp * 4);
1597 dma->fifo_offset = tmp * CS4281_FIFO_SIZE;
1598 snd_cs4281_pokeBA0(chip, dma->regFCR,
1599 BA0_FCR_LS(31) |
1600 BA0_FCR_RS(31) |
1601 BA0_FCR_SZ(CS4281_FIFO_SIZE) |
1602 BA0_FCR_OF(dma->fifo_offset));
1603 }
1604
1605 chip->src_left_play_slot = 0; /* AC'97 left PCM playback (3) */
1606 chip->src_right_play_slot = 1; /* AC'97 right PCM playback (4) */
1607 chip->src_left_rec_slot = 10; /* AC'97 left PCM record (3) */
1608 chip->src_right_rec_slot = 11; /* AC'97 right PCM record (4) */
1609
1610 /* Activate wave playback FIFO for FM playback */
1611 chip->dma[0].valFCR = BA0_FCR_FEN | BA0_FCR_LS(0) |
1612 BA0_FCR_RS(1) |
1613 BA0_FCR_SZ(CS4281_FIFO_SIZE) |
1614 BA0_FCR_OF(chip->dma[0].fifo_offset);
1615 snd_cs4281_pokeBA0(chip, chip->dma[0].regFCR, chip->dma[0].valFCR);
1616 snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
1617 (chip->src_right_play_slot << 8) |
1618 (chip->src_left_rec_slot << 16) |
1619 (chip->src_right_rec_slot << 24));
1620
1621 /* Initialize digital volume */
1622 snd_cs4281_pokeBA0(chip, BA0_PPLVC, 0);
1623 snd_cs4281_pokeBA0(chip, BA0_PPRVC, 0);
1624
1625 /* Enable IRQs */
1626 snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
1627 /* Unmask interrupts */
1628 snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff & ~(
1629 BA0_HISR_MIDI |
1630 BA0_HISR_DMAI |
1631 BA0_HISR_DMA(0) |
1632 BA0_HISR_DMA(1) |
1633 BA0_HISR_DMA(2) |
1634 BA0_HISR_DMA(3)));
1635 synchronize_irq(chip->irq);
1636
1637 return 0;
1638}
1639
1640/*
1641 * MIDI section
1642 */
1643
Takashi Iwai93e35f92005-11-17 15:03:28 +01001644static void snd_cs4281_midi_reset(struct cs4281 *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645{
1646 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr | BA0_MIDCR_MRST);
1647 udelay(100);
1648 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1649}
1650
Takashi Iwai93e35f92005-11-17 15:03:28 +01001651static int snd_cs4281_midi_input_open(struct snd_rawmidi_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001653 struct cs4281 *chip = substream->rmidi->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
1655 spin_lock_irq(&chip->reg_lock);
1656 chip->midcr |= BA0_MIDCR_RXE;
1657 chip->midi_input = substream;
1658 if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
1659 snd_cs4281_midi_reset(chip);
1660 } else {
1661 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1662 }
1663 spin_unlock_irq(&chip->reg_lock);
1664 return 0;
1665}
1666
Takashi Iwai93e35f92005-11-17 15:03:28 +01001667static int snd_cs4281_midi_input_close(struct snd_rawmidi_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001669 struct cs4281 *chip = substream->rmidi->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
1671 spin_lock_irq(&chip->reg_lock);
1672 chip->midcr &= ~(BA0_MIDCR_RXE | BA0_MIDCR_RIE);
1673 chip->midi_input = NULL;
1674 if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
1675 snd_cs4281_midi_reset(chip);
1676 } else {
1677 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1678 }
1679 chip->uartm &= ~CS4281_MODE_INPUT;
1680 spin_unlock_irq(&chip->reg_lock);
1681 return 0;
1682}
1683
Takashi Iwai93e35f92005-11-17 15:03:28 +01001684static int snd_cs4281_midi_output_open(struct snd_rawmidi_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001686 struct cs4281 *chip = substream->rmidi->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
1688 spin_lock_irq(&chip->reg_lock);
1689 chip->uartm |= CS4281_MODE_OUTPUT;
1690 chip->midcr |= BA0_MIDCR_TXE;
1691 chip->midi_output = substream;
1692 if (!(chip->uartm & CS4281_MODE_INPUT)) {
1693 snd_cs4281_midi_reset(chip);
1694 } else {
1695 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1696 }
1697 spin_unlock_irq(&chip->reg_lock);
1698 return 0;
1699}
1700
Takashi Iwai93e35f92005-11-17 15:03:28 +01001701static int snd_cs4281_midi_output_close(struct snd_rawmidi_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001703 struct cs4281 *chip = substream->rmidi->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
1705 spin_lock_irq(&chip->reg_lock);
1706 chip->midcr &= ~(BA0_MIDCR_TXE | BA0_MIDCR_TIE);
1707 chip->midi_output = NULL;
1708 if (!(chip->uartm & CS4281_MODE_INPUT)) {
1709 snd_cs4281_midi_reset(chip);
1710 } else {
1711 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1712 }
1713 chip->uartm &= ~CS4281_MODE_OUTPUT;
1714 spin_unlock_irq(&chip->reg_lock);
1715 return 0;
1716}
1717
Takashi Iwai93e35f92005-11-17 15:03:28 +01001718static void snd_cs4281_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719{
1720 unsigned long flags;
Takashi Iwai93e35f92005-11-17 15:03:28 +01001721 struct cs4281 *chip = substream->rmidi->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
1723 spin_lock_irqsave(&chip->reg_lock, flags);
1724 if (up) {
1725 if ((chip->midcr & BA0_MIDCR_RIE) == 0) {
1726 chip->midcr |= BA0_MIDCR_RIE;
1727 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1728 }
1729 } else {
1730 if (chip->midcr & BA0_MIDCR_RIE) {
1731 chip->midcr &= ~BA0_MIDCR_RIE;
1732 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1733 }
1734 }
1735 spin_unlock_irqrestore(&chip->reg_lock, flags);
1736}
1737
Takashi Iwai93e35f92005-11-17 15:03:28 +01001738static void snd_cs4281_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739{
1740 unsigned long flags;
Takashi Iwai93e35f92005-11-17 15:03:28 +01001741 struct cs4281 *chip = substream->rmidi->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 unsigned char byte;
1743
1744 spin_lock_irqsave(&chip->reg_lock, flags);
1745 if (up) {
1746 if ((chip->midcr & BA0_MIDCR_TIE) == 0) {
1747 chip->midcr |= BA0_MIDCR_TIE;
1748 /* fill UART FIFO buffer at first, and turn Tx interrupts only if necessary */
1749 while ((chip->midcr & BA0_MIDCR_TIE) &&
1750 (snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
1751 if (snd_rawmidi_transmit(substream, &byte, 1) != 1) {
1752 chip->midcr &= ~BA0_MIDCR_TIE;
1753 } else {
1754 snd_cs4281_pokeBA0(chip, BA0_MIDWP, byte);
1755 }
1756 }
1757 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1758 }
1759 } else {
1760 if (chip->midcr & BA0_MIDCR_TIE) {
1761 chip->midcr &= ~BA0_MIDCR_TIE;
1762 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1763 }
1764 }
1765 spin_unlock_irqrestore(&chip->reg_lock, flags);
1766}
1767
Takashi Iwai485885b2017-01-05 17:29:31 +01001768static const struct snd_rawmidi_ops snd_cs4281_midi_output =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
1770 .open = snd_cs4281_midi_output_open,
1771 .close = snd_cs4281_midi_output_close,
1772 .trigger = snd_cs4281_midi_output_trigger,
1773};
1774
Takashi Iwai485885b2017-01-05 17:29:31 +01001775static const struct snd_rawmidi_ops snd_cs4281_midi_input =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776{
1777 .open = snd_cs4281_midi_input_open,
1778 .close = snd_cs4281_midi_input_close,
1779 .trigger = snd_cs4281_midi_input_trigger,
1780};
1781
Lars-Peter Clausen3e4f4772015-01-02 12:24:46 +01001782static int snd_cs4281_midi(struct cs4281 *chip, int device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001784 struct snd_rawmidi *rmidi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 int err;
1786
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 if ((err = snd_rawmidi_new(chip->card, "CS4281", device, 1, 1, &rmidi)) < 0)
1788 return err;
1789 strcpy(rmidi->name, "CS4281");
1790 snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_cs4281_midi_output);
1791 snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_cs4281_midi_input);
1792 rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT | SNDRV_RAWMIDI_INFO_INPUT | SNDRV_RAWMIDI_INFO_DUPLEX;
1793 rmidi->private_data = chip;
1794 chip->rmidi = rmidi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 return 0;
1796}
1797
1798/*
1799 * Interrupt handler
1800 */
1801
David Howells7d12e782006-10-05 14:55:46 +01001802static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803{
Takashi Iwai93e35f92005-11-17 15:03:28 +01001804 struct cs4281 *chip = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 unsigned int status, dma, val;
Takashi Iwai93e35f92005-11-17 15:03:28 +01001806 struct cs4281_dma *cdma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
1808 if (chip == NULL)
1809 return IRQ_NONE;
1810 status = snd_cs4281_peekBA0(chip, BA0_HISR);
1811 if ((status & 0x7fffffff) == 0) {
1812 snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
1813 return IRQ_NONE;
1814 }
1815
1816 if (status & (BA0_HISR_DMA(0)|BA0_HISR_DMA(1)|BA0_HISR_DMA(2)|BA0_HISR_DMA(3))) {
1817 for (dma = 0; dma < 4; dma++)
1818 if (status & BA0_HISR_DMA(dma)) {
1819 cdma = &chip->dma[dma];
1820 spin_lock(&chip->reg_lock);
1821 /* ack DMA IRQ */
1822 val = snd_cs4281_peekBA0(chip, cdma->regHDSR);
1823 /* workaround, sometimes CS4281 acknowledges */
1824 /* end or middle transfer position twice */
1825 cdma->frag++;
1826 if ((val & BA0_HDSR_DHTC) && !(cdma->frag & 1)) {
1827 cdma->frag--;
1828 chip->spurious_dhtc_irq++;
1829 spin_unlock(&chip->reg_lock);
1830 continue;
1831 }
1832 if ((val & BA0_HDSR_DTC) && (cdma->frag & 1)) {
1833 cdma->frag--;
1834 chip->spurious_dtc_irq++;
1835 spin_unlock(&chip->reg_lock);
1836 continue;
1837 }
1838 spin_unlock(&chip->reg_lock);
1839 snd_pcm_period_elapsed(cdma->substream);
1840 }
1841 }
1842
1843 if ((status & BA0_HISR_MIDI) && chip->rmidi) {
1844 unsigned char c;
1845
1846 spin_lock(&chip->reg_lock);
1847 while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_RBE) == 0) {
1848 c = snd_cs4281_peekBA0(chip, BA0_MIDRP);
1849 if ((chip->midcr & BA0_MIDCR_RIE) == 0)
1850 continue;
1851 snd_rawmidi_receive(chip->midi_input, &c, 1);
1852 }
1853 while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
1854 if ((chip->midcr & BA0_MIDCR_TIE) == 0)
1855 break;
1856 if (snd_rawmidi_transmit(chip->midi_output, &c, 1) != 1) {
1857 chip->midcr &= ~BA0_MIDCR_TIE;
1858 snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1859 break;
1860 }
1861 snd_cs4281_pokeBA0(chip, BA0_MIDWP, c);
1862 }
1863 spin_unlock(&chip->reg_lock);
1864 }
1865
1866 /* EOI to the PCI part... reenables interrupts */
1867 snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
1868
1869 return IRQ_HANDLED;
1870}
1871
1872
1873/*
1874 * OPL3 command
1875 */
Takashi Iwai93e35f92005-11-17 15:03:28 +01001876static void snd_cs4281_opl3_command(struct snd_opl3 *opl3, unsigned short cmd,
1877 unsigned char val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878{
1879 unsigned long flags;
Takashi Iwai93e35f92005-11-17 15:03:28 +01001880 struct cs4281 *chip = opl3->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 void __iomem *port;
1882
1883 if (cmd & OPL3_RIGHT)
1884 port = chip->ba0 + BA0_B1AP; /* right port */
1885 else
1886 port = chip->ba0 + BA0_B0AP; /* left port */
1887
1888 spin_lock_irqsave(&opl3->reg_lock, flags);
1889
1890 writel((unsigned int)cmd, port);
1891 udelay(10);
1892
1893 writel((unsigned int)val, port + 4);
1894 udelay(30);
1895
1896 spin_unlock_irqrestore(&opl3->reg_lock, flags);
1897}
1898
Bill Pembertone23e7a12012-12-06 12:35:10 -05001899static int snd_cs4281_probe(struct pci_dev *pci,
1900 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901{
1902 static int dev;
Takashi Iwai93e35f92005-11-17 15:03:28 +01001903 struct snd_card *card;
1904 struct cs4281 *chip;
1905 struct snd_opl3 *opl3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 int err;
1907
1908 if (dev >= SNDRV_CARDS)
1909 return -ENODEV;
1910 if (!enable[dev]) {
1911 dev++;
1912 return -ENOENT;
1913 }
1914
Takashi Iwai60c57722014-01-29 14:20:19 +01001915 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
1916 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01001917 if (err < 0)
1918 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919
1920 if ((err = snd_cs4281_create(card, pci, &chip, dual_codec[dev])) < 0) {
1921 snd_card_free(card);
1922 return err;
1923 }
Takashi Iwai38c0a152005-11-17 16:08:11 +01001924 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925
1926 if ((err = snd_cs4281_mixer(chip)) < 0) {
1927 snd_card_free(card);
1928 return err;
1929 }
Lars-Peter Clausen3e4f4772015-01-02 12:24:46 +01001930 if ((err = snd_cs4281_pcm(chip, 0)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 snd_card_free(card);
1932 return err;
1933 }
Lars-Peter Clausen3e4f4772015-01-02 12:24:46 +01001934 if ((err = snd_cs4281_midi(chip, 0)) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 snd_card_free(card);
1936 return err;
1937 }
1938 if ((err = snd_opl3_new(card, OPL3_HW_OPL3_CS4281, &opl3)) < 0) {
1939 snd_card_free(card);
1940 return err;
1941 }
1942 opl3->private_data = chip;
1943 opl3->command = snd_cs4281_opl3_command;
1944 snd_opl3_init(opl3);
1945 if ((err = snd_opl3_hwdep_new(opl3, 0, 1, NULL)) < 0) {
1946 snd_card_free(card);
1947 return err;
1948 }
1949 snd_cs4281_create_gameport(chip);
1950 strcpy(card->driver, "CS4281");
1951 strcpy(card->shortname, "Cirrus Logic CS4281");
1952 sprintf(card->longname, "%s at 0x%lx, irq %d",
1953 card->shortname,
1954 chip->ba0_addr,
1955 chip->irq);
1956
1957 if ((err = snd_card_register(card)) < 0) {
1958 snd_card_free(card);
1959 return err;
1960 }
1961
1962 pci_set_drvdata(pci, card);
1963 dev++;
1964 return 0;
1965}
1966
Bill Pembertone23e7a12012-12-06 12:35:10 -05001967static void snd_cs4281_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968{
1969 snd_card_free(pci_get_drvdata(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970}
1971
1972/*
1973 * Power Management
1974 */
Takashi Iwaic7561cd2012-08-14 18:12:04 +02001975#ifdef CONFIG_PM_SLEEP
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976
1977static int saved_regs[SUSPEND_REGISTERS] = {
1978 BA0_JSCTL,
1979 BA0_GPIOR,
1980 BA0_SSCR,
1981 BA0_MIDCR,
1982 BA0_SRCSA,
1983 BA0_PASR,
1984 BA0_CASR,
1985 BA0_DACSR,
1986 BA0_ADCSR,
1987 BA0_FMLVC,
1988 BA0_FMRVC,
1989 BA0_PPLVC,
1990 BA0_PPRVC,
1991};
1992
1993#define CLKCR1_CKRA 0x00010000L
1994
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001995static int cs4281_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001997 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai38c0a152005-11-17 16:08:11 +01001998 struct cs4281 *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 u32 ulCLK;
2000 unsigned int i;
2001
Takashi Iwai38c0a152005-11-17 16:08:11 +01002002 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai38c0a152005-11-17 16:08:11 +01002003 snd_ac97_suspend(chip->ac97);
2004 snd_ac97_suspend(chip->ac97_secondary);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005
2006 ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
2007 ulCLK |= CLKCR1_CKRA;
2008 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
2009
2010 /* Disable interrupts. */
2011 snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_CHGM);
2012
2013 /* remember the status registers */
2014 for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
2015 if (saved_regs[i])
2016 chip->suspend_regs[i] = snd_cs4281_peekBA0(chip, saved_regs[i]);
2017
2018 /* Turn off the serial ports. */
2019 snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
2020
2021 /* Power off FM, Joystick, AC link, */
2022 snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
2023
2024 /* DLL off. */
2025 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
2026
2027 /* AC link off. */
2028 snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
2029
2030 ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
2031 ulCLK &= ~CLKCR1_CKRA;
2032 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 return 0;
2034}
2035
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002036static int cs4281_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002038 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai38c0a152005-11-17 16:08:11 +01002039 struct cs4281 *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 unsigned int i;
2041 u32 ulCLK;
2042
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
2044 ulCLK |= CLKCR1_CKRA;
2045 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
2046
2047 snd_cs4281_chip_init(chip);
2048
2049 /* restore the status registers */
2050 for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
2051 if (saved_regs[i])
2052 snd_cs4281_pokeBA0(chip, saved_regs[i], chip->suspend_regs[i]);
2053
Takashi Iwai38c0a152005-11-17 16:08:11 +01002054 snd_ac97_resume(chip->ac97);
2055 snd_ac97_resume(chip->ac97_secondary);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056
2057 ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
2058 ulCLK &= ~CLKCR1_CKRA;
2059 snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
2060
Takashi Iwai38c0a152005-11-17 16:08:11 +01002061 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 return 0;
2063}
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002064
2065static SIMPLE_DEV_PM_OPS(cs4281_pm, cs4281_suspend, cs4281_resume);
2066#define CS4281_PM_OPS &cs4281_pm
2067#else
2068#define CS4281_PM_OPS NULL
Takashi Iwaic7561cd2012-08-14 18:12:04 +02002069#endif /* CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002071static struct pci_driver cs4281_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002072 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 .id_table = snd_cs4281_ids,
2074 .probe = snd_cs4281_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002075 .remove = snd_cs4281_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002076 .driver = {
2077 .pm = CS4281_PM_OPS,
2078 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079};
2080
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002081module_pci_driver(cs4281_driver);