blob: e2335edb9fc560ec363f818f04d183375dd28552 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
Brian Gerst9fda6a02015-07-29 01:41:16 -04009struct vm86;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +010010
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010011#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
Ingo Molnardecb4c42015-09-05 09:32:43 +020014#include <uapi/asm/sigcontext.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010015#include <asm/current.h>
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010016#include <asm/cpufeatures.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010017#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080018#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010019#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010020#include <asm/msr.h>
21#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010022#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010023#include <asm/special_insns.h>
Ingo Molnar14b96752015-04-22 09:57:24 +020024#include <asm/fpu/types.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010025
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010026#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010027#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020029#include <linux/math64.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010030#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010031#include <linux/irqflags.h>
32
33/*
34 * We handle most unaligned accesses in hardware. On the other hand
35 * unaligned DMA can be quite expensive on some Nehalem processors.
36 *
37 * Based on this we disable the IP header alignment in network drivers.
38 */
39#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010040
K.Prasadb332828c2009-06-01 23:43:10 +053041#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010042/*
43 * Default implementation of macro that returns current
44 * instruction pointer ("program counter").
45 */
46static inline void *current_text_addr(void)
47{
48 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010049
50 asm volatile("mov $1f, %0; 1:":"=r" (pc));
51
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010052 return pc;
53}
54
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020055/*
56 * These alignment constraints are for performance in the vSMP case,
57 * but in the task_struct case we must also meet hardware imposed
58 * alignment requirements of the FPU state:
59 */
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010060#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010061# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
62# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010063#else
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020064# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
Ingo Molnar4d46a892008-02-21 04:24:40 +010065# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010066#endif
67
Alex Shie0ba94f2012-06-28 09:02:16 +080068enum tlb_infos {
69 ENTRIES,
70 NR_INFO
71};
72
73extern u16 __read_mostly tlb_lli_4k[NR_INFO];
74extern u16 __read_mostly tlb_lli_2m[NR_INFO];
75extern u16 __read_mostly tlb_lli_4m[NR_INFO];
76extern u16 __read_mostly tlb_lld_4k[NR_INFO];
77extern u16 __read_mostly tlb_lld_2m[NR_INFO];
78extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020079extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080080
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010081/*
82 * CPU type and hardware bug flags. Kept separately for each CPU.
Mathias Krause04402112017-02-12 22:12:07 +010083 * Members of this structure are referenced in head_32.S, so think twice
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010084 * before touching them. [mj]
85 */
86
87struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010088 __u8 x86; /* CPU family */
89 __u8 x86_vendor; /* CPU vendor */
90 __u8 x86_model;
91 __u8 x86_mask;
Mathias Krause64158132017-02-12 22:12:08 +010092#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +010093 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080094 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000095#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010096 __u8 x86_virt_bits;
97 __u8 x86_phys_bits;
98 /* CPUID returned core id bits: */
99 __u8 x86_coreid_bits;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100100 __u8 cu_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100101 /* Max extended CPUID function supported: */
102 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100103 /* Maximum supported CPUID level, -1=no CPUID: */
104 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100105 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100106 char x86_vendor_id[16];
107 char x86_model_id[64];
108 /* in KB - valid for CPUS which support this call: */
109 int x86_cache_size;
110 int x86_cache_alignment; /* In bytes */
Peter P Waskiewicz Jrcbc82b12015-01-23 18:45:43 +0000111 /* Cache QoS architectural values: */
112 int x86_cache_max_rmid; /* max index */
113 int x86_cache_occ_scale; /* scale to bytes */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100114 int x86_power;
115 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100116 /* cpuid returned max cores value: */
117 u16 x86_max_cores;
118 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800119 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100120 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100121 /* number of cores as seen by the OS: */
122 u16 booted_cores;
123 /* Physical processor id: */
124 u16 phys_proc_id;
Thomas Gleixner1f12e322016-02-22 22:19:15 +0000125 /* Logical processor id: */
126 u16 logical_proc_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100127 /* Core id: */
128 u16 cpu_core_id;
129 /* Index into per_cpu list: */
130 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700131 u32 microcode;
Kees Cook3859a272016-10-28 01:22:25 -0700132} __randomize_layout;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100133
He Chen47f10a32016-11-11 17:25:34 +0800134struct cpuid_regs {
135 u32 eax, ebx, ecx, edx;
136};
137
138enum cpuid_regs_idx {
139 CPUID_EAX = 0,
140 CPUID_EBX,
141 CPUID_ECX,
142 CPUID_EDX,
143};
144
Ingo Molnar4d46a892008-02-21 04:24:40 +0100145#define X86_VENDOR_INTEL 0
146#define X86_VENDOR_CYRIX 1
147#define X86_VENDOR_AMD 2
148#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100149#define X86_VENDOR_CENTAUR 5
150#define X86_VENDOR_TRANSMETA 7
151#define X86_VENDOR_NSC 8
152#define X86_VENDOR_NUM 9
153
154#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100155
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100156/*
157 * capabilities of CPUs
158 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100159extern struct cpuinfo_x86 boot_cpu_data;
160extern struct cpuinfo_x86 new_cpu_data;
161
162extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700163extern __u32 cpu_caps_cleared[NCAPINTS];
164extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100165
166#ifdef CONFIG_SMP
Jan Beulich2c773dd2014-11-04 08:26:42 +0000167DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100168#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100169#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100170#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100171#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100172#endif
173
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530174extern const struct seq_operations cpuinfo_op;
175
Ingo Molnar4d46a892008-02-21 04:24:40 +0100176#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
177
178extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100179
Yinghai Luf5803662008-06-21 03:24:19 -0700180extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100181extern void identify_boot_cpu(void);
182extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100183extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800184void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100185extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
He Chen47bdf332016-11-11 17:25:35 +0800186extern u32 get_scattered_cpuid_leaf(unsigned int level,
187 unsigned int sub_leaf,
188 enum cpuid_regs_idx reg);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100189extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200190extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100191
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200192extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100193extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100194
Fenghua Yud288e1c2012-12-20 23:44:23 -0800195#ifdef CONFIG_X86_32
196extern int have_cpuid_p(void);
197#else
198static inline int have_cpuid_p(void)
199{
200 return 1;
201}
202#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100203static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100204 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100205{
206 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800207 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700208 : "=a" (*eax),
209 "=b" (*ebx),
210 "=c" (*ecx),
211 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700212 : "0" (*eax), "2" (*ecx)
213 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100214}
215
Borislav Petkov5dedade2017-01-09 12:41:43 +0100216#define native_cpuid_reg(reg) \
217static inline unsigned int native_cpuid_##reg(unsigned int op) \
218{ \
219 unsigned int eax = op, ebx, ecx = 0, edx; \
220 \
221 native_cpuid(&eax, &ebx, &ecx, &edx); \
222 \
223 return reg; \
224}
225
226/*
227 * Native CPUID functions returning a single datum.
228 */
229native_cpuid_reg(eax)
230native_cpuid_reg(ebx)
231native_cpuid_reg(ecx)
232native_cpuid_reg(edx)
233
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100234static inline void load_cr3(pgd_t *pgdir)
235{
236 write_cr3(__pa(pgdir));
237}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100238
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200239#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100240/* This is the TSS defined by the hardware. */
241struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100242 unsigned short back_link, __blh;
243 unsigned long sp0;
244 unsigned short ss0, __ss0h;
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700245 unsigned long sp1;
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700246
247 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700248 * We don't use ring 1, so ss1 is a convenient scratch space in
249 * the same cacheline as sp0. We use ss1 to cache the value in
250 * MSR_IA32_SYSENTER_CS. When we context switch
251 * MSR_IA32_SYSENTER_CS, we first check if the new value being
252 * written matches ss1, and, if it's not, then we wrmsr the new
253 * value and update ss1.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700254 *
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700255 * The only reason we context switch MSR_IA32_SYSENTER_CS is
256 * that we set it to zero in vm86 tasks to avoid corrupting the
257 * stack if we were to go through the sysenter path from vm86
258 * mode.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700259 */
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700260 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
261
262 unsigned short __ss1h;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100263 unsigned long sp2;
264 unsigned short ss2, __ss2h;
265 unsigned long __cr3;
266 unsigned long ip;
267 unsigned long flags;
268 unsigned long ax;
269 unsigned long cx;
270 unsigned long dx;
271 unsigned long bx;
272 unsigned long sp;
273 unsigned long bp;
274 unsigned long si;
275 unsigned long di;
276 unsigned short es, __esh;
277 unsigned short cs, __csh;
278 unsigned short ss, __ssh;
279 unsigned short ds, __dsh;
280 unsigned short fs, __fsh;
281 unsigned short gs, __gsh;
282 unsigned short ldt, __ldth;
283 unsigned short trace;
284 unsigned short io_bitmap_base;
285
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100286} __attribute__((packed));
287#else
288struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100289 u32 reserved1;
290 u64 sp0;
291 u64 sp1;
292 u64 sp2;
293 u64 reserved2;
294 u64 ist[7];
295 u32 reserved3;
296 u32 reserved4;
297 u16 reserved5;
298 u16 io_bitmap_base;
299
Andy Lutomirskid3273de2017-02-20 08:56:13 -0800300} __attribute__((packed));
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100301#endif
302
303/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100304 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100305 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100306#define IO_BITMAP_BITS 65536
307#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
308#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
309#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
310#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100311
312struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100313 /*
314 * The hardware state:
315 */
316 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100317
318 /*
319 * The extra 1 is there because the CPU will access an
320 * additional byte beyond the end of the IO permission
321 * bitmap. The extra byte must be all 1 bits, and must
322 * be within the limit.
323 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100324 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100325
Andy Lutomirski6dcc9412016-03-09 19:00:31 -0800326#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100327 /*
Andy Lutomirski2a41aa42016-03-09 19:00:33 -0800328 * Space for the temporary SYSENTER stack.
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100329 */
Andy Lutomirski2a41aa42016-03-09 19:00:33 -0800330 unsigned long SYSENTER_stack_canary;
Denys Vlasenkod828c712015-03-09 15:52:18 +0100331 unsigned long SYSENTER_stack[64];
Andy Lutomirski6dcc9412016-03-09 19:00:31 -0800332#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100333
Richard Kennedy84e65b02008-07-04 13:56:16 +0100334} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100335
Andy Lutomirski24933b82015-03-05 19:19:05 -0800336DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100337
Andy Lutomirski4f53ab12017-02-20 08:56:09 -0800338/*
339 * sizeof(unsigned long) coming from an extra "long" at the end
340 * of the iobitmap.
341 *
342 * -1? seg base+limit should be pointing to the address of the
343 * last valid byte
344 */
345#define __KERNEL_TSS_LIMIT \
346 (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
347
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800348#ifdef CONFIG_X86_32
349DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
350#endif
351
Ingo Molnar4d46a892008-02-21 04:24:40 +0100352/*
353 * Save the original ist values for checking stack pointers during debugging
354 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100355struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100356 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100357};
358
Glauber Costafe676202008-03-03 14:12:56 -0300359#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100360DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900361
Brian Gerst947e76c2009-01-19 12:21:28 +0900362union irq_stack_union {
363 char irq_stack[IRQ_STACK_SIZE];
364 /*
365 * GCC hardcodes the stack canary as %gs:40. Since the
366 * irq_stack is the object at %gs:0, we reserve the bottom
367 * 48 bytes of the irq stack for the canary.
368 */
369 struct {
370 char gs_base[40];
371 unsigned long stack_canary;
372 };
373};
374
Andi Kleen277d5b42013-08-05 15:02:43 -0700375DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500376DECLARE_INIT_PER_CPU(irq_stack_union);
377
Brian Gerst26f80bd2009-01-19 00:38:58 +0900378DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530379DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530380extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900381#else /* X86_64 */
382#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700383/*
384 * Make sure stack canary segment base is cached-aligned:
385 * "For Intel Atom processors, avoid non zero segment base address
386 * that is not aligned to cache line boundary at all cost."
387 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
388 */
389struct stack_canary {
390 char __pad[20]; /* canary at %gs:20 */
391 unsigned long canary;
392};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700393DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200394#endif
Steven Rostedt198d2082014-02-06 09:41:31 -0500395/*
396 * per-CPU IRQ handling stacks
397 */
398struct irq_stack {
399 u32 stack[THREAD_SIZE/sizeof(u32)];
400} __aligned(THREAD_SIZE);
401
402DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
403DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
Tejun Heo60a53172009-02-09 22:17:40 +0900404#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100405
Fenghua Yubf15a8c2016-05-20 10:47:06 -0700406extern unsigned int fpu_kernel_xstate_size;
Fenghua Yua1141e02016-05-20 10:47:05 -0700407extern unsigned int fpu_user_xstate_size;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100408
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200409struct perf_event;
410
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700411typedef struct {
412 unsigned long seg;
413} mm_segment_t;
414
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100415struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100416 /* Cached TLS descriptors: */
417 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
418 unsigned long sp0;
419 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100420#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100421 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100422#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100423 unsigned short es;
424 unsigned short ds;
425 unsigned short fsindex;
426 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100427#endif
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700428
429 u32 status; /* thread synchronous flags */
430
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400431#ifdef CONFIG_X86_64
Andy Lutomirski296f7812016-04-26 12:23:29 -0700432 unsigned long fsbase;
433 unsigned long gsbase;
434#else
435 /*
436 * XXX: this could presumably be unsigned short. Alternatively,
437 * 32-bit kernels could be taught to use fsindex instead.
438 */
439 unsigned long fs;
440 unsigned long gs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400441#endif
Ingo Molnarc5bedc62015-04-23 12:49:20 +0200442
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200443 /* Save middle states of ptrace breakpoints */
444 struct perf_event *ptrace_bps[HBP_NUM];
445 /* Debug status used for traps, single steps, etc... */
446 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100447 /* Keep track of the exact dr7 value set by the user */
448 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100449 /* Fault info: */
450 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530451 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100452 unsigned long error_code;
Brian Gerst9fda6a02015-07-29 01:41:16 -0400453#ifdef CONFIG_VM86
Ingo Molnar4d46a892008-02-21 04:24:40 +0100454 /* Virtual 86 mode info */
Brian Gerst9fda6a02015-07-29 01:41:16 -0400455 struct vm86 *vm86;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100456#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100457 /* IO permissions: */
458 unsigned long *io_bitmap_ptr;
459 unsigned long iopl;
460 /* Max allowed port in the bitmap, in bytes: */
461 unsigned io_bitmap_max;
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200462
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700463 mm_segment_t addr_limit;
464
Ingo Molnar2a53ccb2016-07-15 10:21:11 +0200465 unsigned int sig_on_uaccess_err:1;
Andy Lutomirskidfa9a942016-07-14 13:22:56 -0700466 unsigned int uaccess_err:1; /* uaccess failed */
467
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200468 /* Floating point and extended processor state */
469 struct fpu fpu;
470 /*
471 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
472 * the end.
473 */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100474};
475
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100476/*
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700477 * Thread-synchronous status.
478 *
479 * This is different from the flags in that nobody else
480 * ever touches our thread-synchronous status, so we don't
481 * have to worry about atomic accesses.
482 */
483#define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
484
485/*
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100486 * Set IOPL bits in EFLAGS from given mask
487 */
488static inline void native_set_iopl_mask(unsigned mask)
489{
490#ifdef CONFIG_X86_32
491 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100492
Joe Perchescca2e6f2008-03-23 01:03:15 -0700493 asm volatile ("pushfl;"
494 "popl %0;"
495 "andl %1, %0;"
496 "orl %2, %0;"
497 "pushl %0;"
498 "popfl"
499 : "=&r" (reg)
500 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100501#endif
502}
503
Ingo Molnar4d46a892008-02-21 04:24:40 +0100504static inline void
505native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100506{
507 tss->x86_tss.sp0 = thread->sp0;
508#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100509 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100510 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
511 tss->x86_tss.ss1 = thread->sysenter_cs;
512 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
513 }
514#endif
515}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100516
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100517static inline void native_swapgs(void)
518{
519#ifdef CONFIG_X86_64
520 asm volatile("swapgs" ::: "memory");
521#endif
522}
523
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800524static inline unsigned long current_top_of_stack(void)
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800525{
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800526#ifdef CONFIG_X86_64
Andy Lutomirski24933b82015-03-05 19:19:05 -0800527 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800528#else
529 /* sp0 on x86_32 is special in and around vm86 mode. */
530 return this_cpu_read_stable(cpu_current_top_of_stack);
531#endif
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800532}
533
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100534#ifdef CONFIG_PARAVIRT
535#include <asm/paravirt.h>
536#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100537#define __cpuid native_cpuid
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100538
Joe Perchescca2e6f2008-03-23 01:03:15 -0700539static inline void load_sp0(struct tss_struct *tss,
540 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100541{
542 native_load_sp0(tss, thread);
543}
544
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100545#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100546#endif /* CONFIG_PARAVIRT */
547
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100548/* Free all resources held by a thread. */
549extern void release_thread(struct task_struct *);
550
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100551unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100552
553/*
554 * Generic CPUID function
555 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
556 * resulting in stale register contents being returned.
557 */
558static inline void cpuid(unsigned int op,
559 unsigned int *eax, unsigned int *ebx,
560 unsigned int *ecx, unsigned int *edx)
561{
562 *eax = op;
563 *ecx = 0;
564 __cpuid(eax, ebx, ecx, edx);
565}
566
567/* Some CPUID calls want 'count' to be placed in ecx */
568static inline void cpuid_count(unsigned int op, int count,
569 unsigned int *eax, unsigned int *ebx,
570 unsigned int *ecx, unsigned int *edx)
571{
572 *eax = op;
573 *ecx = count;
574 __cpuid(eax, ebx, ecx, edx);
575}
576
577/*
578 * CPUID functions returning a single datum
579 */
580static inline unsigned int cpuid_eax(unsigned int op)
581{
582 unsigned int eax, ebx, ecx, edx;
583
584 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100585
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100586 return eax;
587}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100588
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100589static inline unsigned int cpuid_ebx(unsigned int op)
590{
591 unsigned int eax, ebx, ecx, edx;
592
593 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100594
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100595 return ebx;
596}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100597
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100598static inline unsigned int cpuid_ecx(unsigned int op)
599{
600 unsigned int eax, ebx, ecx, edx;
601
602 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100603
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100604 return ecx;
605}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100606
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100607static inline unsigned int cpuid_edx(unsigned int op)
608{
609 unsigned int eax, ebx, ecx, edx;
610
611 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100612
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100613 return edx;
614}
615
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100616/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200617static __always_inline void rep_nop(void)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100618{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700619 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100620}
621
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200622static __always_inline void cpu_relax(void)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100623{
624 rep_nop();
625}
626
Andy Lutomirskic198b122016-12-09 10:24:08 -0800627/*
628 * This function forces the icache and prefetched instruction stream to
629 * catch up with reality in two very specific cases:
630 *
631 * a) Text was modified using one virtual address and is about to be executed
632 * from the same physical page at a different virtual address.
633 *
634 * b) Text was modified on a different CPU, may subsequently be
635 * executed on this CPU, and you want to make sure the new version
636 * gets executed. This generally means you're calling this in a IPI.
637 *
638 * If you're calling this for a different reason, you're probably doing
639 * it wrong.
640 */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100641static inline void sync_core(void)
642{
Andy Lutomirskic198b122016-12-09 10:24:08 -0800643 /*
644 * There are quite a few ways to do this. IRET-to-self is nice
645 * because it works on every CPU, at any CPL (so it's compatible
646 * with paravirtualization), and it never exits to a hypervisor.
647 * The only down sides are that it's a bit slow (it seems to be
648 * a bit more than 2x slower than the fastest options) and that
649 * it unmasks NMIs. The "push %cs" is needed because, in
650 * paravirtual environments, __KERNEL_CS may not be a valid CS
651 * value when we do IRET directly.
652 *
653 * In case NMI unmasking or performance ever becomes a problem,
654 * the next best option appears to be MOV-to-CR2 and an
655 * unconditional jump. That sequence also works on all CPUs,
656 * but it will fault at CPL3 (i.e. Xen PV and lguest).
657 *
658 * CPUID is the conventional way, but it's nasty: it doesn't
659 * exist on some 486-like CPUs, and it usually exits to a
660 * hypervisor.
661 *
662 * Like all of Linux's memory ordering operations, this is a
663 * compiler barrier as well.
664 */
665 register void *__sp asm(_ASM_SP);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100666
Andy Lutomirski1c52d852016-12-09 10:24:05 -0800667#ifdef CONFIG_X86_32
Andy Lutomirskic198b122016-12-09 10:24:08 -0800668 asm volatile (
669 "pushfl\n\t"
670 "pushl %%cs\n\t"
671 "pushl $1f\n\t"
672 "iret\n\t"
673 "1:"
674 : "+r" (__sp) : : "memory");
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800675#else
Andy Lutomirskic198b122016-12-09 10:24:08 -0800676 unsigned int tmp;
677
678 asm volatile (
679 "mov %%ss, %0\n\t"
680 "pushq %q0\n\t"
681 "pushq %%rsp\n\t"
682 "addq $8, (%%rsp)\n\t"
683 "pushfq\n\t"
684 "mov %%cs, %0\n\t"
685 "pushq %q0\n\t"
686 "pushq $1f\n\t"
687 "iretq\n\t"
688 "1:"
689 : "=&r" (tmp), "+r" (__sp) : : "cc", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100690#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100691}
692
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100693extern void select_idle_routine(const struct cpuinfo_x86 *c);
Borislav Petkov07c94a32016-12-09 19:29:11 +0100694extern void amd_e400_c1e_apic_setup(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100695
Ingo Molnar4d46a892008-02-21 04:24:40 +0100696extern unsigned long boot_option_idle_override;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100697
Thomas Renningerd1896042010-11-03 17:06:14 +0100698enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500699 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100700
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100701extern void enable_sep_cpu(void);
702extern int sysenter_setup(void);
703
Jan Kiszka29c84392010-05-20 21:04:29 -0500704extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800705void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500706
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100707/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100708extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100709
710extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900711extern void switch_to_new_gdt(int);
Thomas Garnier45fc8752017-03-14 10:05:08 -0700712extern void load_direct_gdt(int);
Thomas Garnier69218e42017-03-14 10:05:07 -0700713extern void load_fixmap_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900714extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100715extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100716
Markus Metzgerc2724772008-12-11 13:49:59 +0100717static inline unsigned long get_debugctlmsr(void)
718{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100719 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100720
721#ifndef CONFIG_X86_DEBUGCTLMSR
722 if (boot_cpu_data.x86 < 6)
723 return 0;
724#endif
725 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
726
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100727 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100728}
729
Jan Beulich5b0e5082008-03-10 13:11:17 +0000730static inline void update_debugctlmsr(unsigned long debugctlmsr)
731{
732#ifndef CONFIG_X86_DEBUGCTLMSR
733 if (boot_cpu_data.x86 < 6)
734 return;
735#endif
736 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
737}
738
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200739extern void set_task_blockstep(struct task_struct *task, bool on);
740
Ingo Molnar4d46a892008-02-21 04:24:40 +0100741/* Boot loader type from the setup header: */
742extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700743extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100744
Ingo Molnar4d46a892008-02-21 04:24:40 +0100745extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100746
747#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
748#define ARCH_HAS_PREFETCHW
749#define ARCH_HAS_SPINLOCK_PREFETCH
750
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100751#ifdef CONFIG_X86_32
Borislav Petkova930dc42015-01-18 17:48:18 +0100752# define BASE_PREFETCH ""
Ingo Molnar4d46a892008-02-21 04:24:40 +0100753# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100754#else
Borislav Petkova930dc42015-01-18 17:48:18 +0100755# define BASE_PREFETCH "prefetcht0 %P1"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100756#endif
757
Ingo Molnar4d46a892008-02-21 04:24:40 +0100758/*
759 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
760 *
761 * It's not worth to care about 3dnow prefetches for the K6
762 * because they are microcoded there and very slow.
763 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100764static inline void prefetch(const void *x)
765{
Borislav Petkova930dc42015-01-18 17:48:18 +0100766 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100767 X86_FEATURE_XMM,
Borislav Petkova930dc42015-01-18 17:48:18 +0100768 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100769}
770
Ingo Molnar4d46a892008-02-21 04:24:40 +0100771/*
772 * 3dnow prefetch to get an exclusive cache line.
773 * Useful for spinlocks to avoid one state transition in the
774 * cache coherency protocol:
775 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100776static inline void prefetchw(const void *x)
777{
Borislav Petkova930dc42015-01-18 17:48:18 +0100778 alternative_input(BASE_PREFETCH, "prefetchw %P1",
779 X86_FEATURE_3DNOWPREFETCH,
780 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100781}
782
Ingo Molnar4d46a892008-02-21 04:24:40 +0100783static inline void spin_lock_prefetch(const void *x)
784{
785 prefetchw(x);
786}
787
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700788#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
789 TOP_OF_KERNEL_STACK_PADDING)
790
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100791#ifdef CONFIG_X86_32
792/*
793 * User space process size: 3GB (default).
794 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300795#define IA32_PAGE_OFFSET PAGE_OFFSET
Ingo Molnar4d46a892008-02-21 04:24:40 +0100796#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100797#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100798#define STACK_TOP TASK_SIZE
799#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100800
Ingo Molnar4d46a892008-02-21 04:24:40 +0100801#define INIT_THREAD { \
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700802 .sp0 = TOP_OF_INIT_STACK, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100803 .sysenter_cs = __KERNEL_CS, \
804 .io_bitmap_ptr = NULL, \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700805 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100806}
807
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100808/*
Denys Vlasenko5c394032015-03-13 15:09:03 +0100809 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100810 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400811 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100812 * on the stack (interrupt gate does not save these registers
813 * when switching to the same priv ring).
814 * Therefore beware: accessing the ss/esp fields of the
815 * "struct pt_regs" is possible, but they may contain the
816 * completely wrong values.
817 */
Denys Vlasenko5c394032015-03-13 15:09:03 +0100818#define task_pt_regs(task) \
819({ \
820 unsigned long __ptr = (unsigned long)task_stack_page(task); \
821 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
822 ((struct pt_regs *)__ptr) - 1; \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100823})
824
Ingo Molnar4d46a892008-02-21 04:24:40 +0100825#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100826
827#else
828/*
Andy Lutomirski07114f02014-11-04 15:46:21 -0800829 * User space process size. 47bits minus one guard page. The guard
830 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
831 * the highest possible canonical userspace address, then that
832 * syscall will enter the kernel with a non-canonical return
833 * address, and SYSRET will explode dangerously. We avoid this
834 * particular problem by preventing anything from being mapped
835 * at the maximum canonical address.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100836 */
Ingo Molnard9517342009-02-20 23:32:28 +0100837#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100838
839/* This decides where the kernel will search for a free chunk of vm
840 * space during mmap's.
841 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100842#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
843 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100844
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800845#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100846 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800847#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100848 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100849
David Howells922a70d2008-02-08 04:19:26 -0800850#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100851#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800852
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700853#define INIT_THREAD { \
854 .sp0 = TOP_OF_INIT_STACK, \
855 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100856}
857
Ingo Molnar4d46a892008-02-21 04:24:40 +0100858#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100859extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800860
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100861#endif /* CONFIG_X86_64 */
862
Brian Gerstffcb0432016-08-13 12:38:21 -0400863extern unsigned long thread_saved_pc(struct task_struct *tsk);
864
Ingo Molnar513ad842008-02-21 05:18:40 +0100865extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
866 unsigned long new_sp);
867
Ingo Molnar4d46a892008-02-21 04:24:40 +0100868/*
869 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100870 * space during mmap's.
871 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300872#define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
873#define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100874
Ingo Molnar4d46a892008-02-21 04:24:40 +0100875#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100876
Erik Bosman529e25f2008-04-14 00:24:18 +0200877/* Get/set a process' ability to use the timestamp counter instruction */
878#define GET_TSC_CTL(adr) get_tsc_mode((adr))
879#define SET_TSC_CTL(val) set_tsc_mode((val))
880
881extern int get_tsc_mode(unsigned long adr);
882extern int set_tsc_mode(unsigned int val);
883
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700884DECLARE_PER_CPU(u64, msr_misc_features_shadow);
885
Dave Hansenfe3d1972014-11-14 07:18:29 -0800886/* Register/unregister a process' MPX related resource */
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700887#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
888#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
Dave Hansenfe3d1972014-11-14 07:18:29 -0800889
890#ifdef CONFIG_X86_INTEL_MPX
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700891extern int mpx_enable_management(void);
892extern int mpx_disable_management(void);
Dave Hansenfe3d1972014-11-14 07:18:29 -0800893#else
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700894static inline int mpx_enable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800895{
896 return -EINVAL;
897}
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700898static inline int mpx_disable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800899{
900 return -EINVAL;
901}
902#endif /* CONFIG_X86_INTEL_MPX */
903
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800904extern u16 amd_get_nb_id(int cpu);
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200905extern u32 amd_get_nodes_per_socket(void);
Andreas Herrmann6a812692009-09-16 11:33:40 +0200906
Jason Wang96e39ac2013-07-25 16:54:32 +0800907static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
908{
909 uint32_t base, eax, signature[3];
910
911 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
912 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
913
914 if (!memcmp(sig, signature, 12) &&
915 (leaves == 0 || ((eax - base) >= leaves)))
916 return base;
917 }
918
919 return 0;
920}
921
David Howellsf05e7982012-03-28 18:11:12 +0100922extern unsigned long arch_align_stack(unsigned long sp);
923extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
924
925void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500926#ifdef CONFIG_XEN
927bool xen_set_default_idle(void);
928#else
929#define xen_set_default_idle 0
930#endif
David Howellsf05e7982012-03-28 18:11:12 +0100931
932void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200933void df_debug(struct pt_regs *regs, long error_code);
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700934#endif /* _ASM_X86_PROCESSOR_H */