Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2001,2002,2003 Broadcom Corporation |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or |
| 5 | * modify it under the terms of the GNU General Public License |
| 6 | * as published by the Free Software Foundation; either version 2 |
| 7 | * of the License, or (at your option) any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, |
| 10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 12 | * GNU General Public License for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program; if not, write to the Free Software |
| 16 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 17 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/sched.h> |
| 19 | #include <asm/mipsregs.h> |
| 20 | #include <asm/sibyte/sb1250.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/sibyte/sb1250_regs.h> |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 22 | |
| 23 | #if !defined(CONFIG_SIBYTE_BUS_WATCHER) || defined(CONFIG_SIBYTE_BW_TRACE) |
| 24 | #include <asm/io.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | #include <asm/sibyte/sb1250_scd.h> |
| 26 | #endif |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 27 | |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 28 | /* |
| 29 | * We'd like to dump the L2_ECC_TAG register on errors, but errata make |
| 30 | * that unsafe... So for now we don't. (BCM1250/BCM112x erratum SOC-48.) |
| 31 | */ |
| 32 | #undef DUMP_L2_ECC_TAG_ON_ERROR |
| 33 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | /* SB1 definitions */ |
| 35 | |
| 36 | /* XXX should come from config1 XXX */ |
| 37 | #define SB1_CACHE_INDEX_MASK 0x1fe0 |
| 38 | |
| 39 | #define CP0_ERRCTL_RECOVERABLE (1 << 31) |
| 40 | #define CP0_ERRCTL_DCACHE (1 << 30) |
| 41 | #define CP0_ERRCTL_ICACHE (1 << 29) |
| 42 | #define CP0_ERRCTL_MULTIBUS (1 << 23) |
| 43 | #define CP0_ERRCTL_MC_TLB (1 << 15) |
| 44 | #define CP0_ERRCTL_MC_TIMEOUT (1 << 14) |
| 45 | |
| 46 | #define CP0_CERRI_TAG_PARITY (1 << 29) |
| 47 | #define CP0_CERRI_DATA_PARITY (1 << 28) |
| 48 | #define CP0_CERRI_EXTERNAL (1 << 26) |
| 49 | |
| 50 | #define CP0_CERRI_IDX_VALID(c) (!((c) & CP0_CERRI_EXTERNAL)) |
| 51 | #define CP0_CERRI_DATA (CP0_CERRI_DATA_PARITY) |
| 52 | |
| 53 | #define CP0_CERRD_MULTIPLE (1 << 31) |
| 54 | #define CP0_CERRD_TAG_STATE (1 << 30) |
| 55 | #define CP0_CERRD_TAG_ADDRESS (1 << 29) |
| 56 | #define CP0_CERRD_DATA_SBE (1 << 28) |
| 57 | #define CP0_CERRD_DATA_DBE (1 << 27) |
| 58 | #define CP0_CERRD_EXTERNAL (1 << 26) |
| 59 | #define CP0_CERRD_LOAD (1 << 25) |
| 60 | #define CP0_CERRD_STORE (1 << 24) |
| 61 | #define CP0_CERRD_FILLWB (1 << 23) |
| 62 | #define CP0_CERRD_COHERENCY (1 << 22) |
| 63 | #define CP0_CERRD_DUPTAG (1 << 21) |
| 64 | |
| 65 | #define CP0_CERRD_DPA_VALID(c) (!((c) & CP0_CERRD_EXTERNAL)) |
| 66 | #define CP0_CERRD_IDX_VALID(c) \ |
| 67 | (((c) & (CP0_CERRD_LOAD | CP0_CERRD_STORE)) ? (!((c) & CP0_CERRD_EXTERNAL)) : 0) |
| 68 | #define CP0_CERRD_CAUSES \ |
| 69 | (CP0_CERRD_LOAD | CP0_CERRD_STORE | CP0_CERRD_FILLWB | CP0_CERRD_COHERENCY | CP0_CERRD_DUPTAG) |
| 70 | #define CP0_CERRD_TYPES \ |
| 71 | (CP0_CERRD_TAG_STATE | CP0_CERRD_TAG_ADDRESS | CP0_CERRD_DATA_SBE | CP0_CERRD_DATA_DBE | CP0_CERRD_EXTERNAL) |
| 72 | #define CP0_CERRD_DATA (CP0_CERRD_DATA_SBE | CP0_CERRD_DATA_DBE) |
| 73 | |
| 74 | static uint32_t extract_ic(unsigned short addr, int data); |
| 75 | static uint32_t extract_dc(unsigned short addr, int data); |
| 76 | |
| 77 | static inline void breakout_errctl(unsigned int val) |
| 78 | { |
| 79 | if (val & CP0_ERRCTL_RECOVERABLE) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 80 | printk(" recoverable"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | if (val & CP0_ERRCTL_DCACHE) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 82 | printk(" dcache"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | if (val & CP0_ERRCTL_ICACHE) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 84 | printk(" icache"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | if (val & CP0_ERRCTL_MULTIBUS) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 86 | printk(" multiple-buserr"); |
| 87 | printk("\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | static inline void breakout_cerri(unsigned int val) |
| 91 | { |
| 92 | if (val & CP0_CERRI_TAG_PARITY) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 93 | printk(" tag-parity"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | if (val & CP0_CERRI_DATA_PARITY) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 95 | printk(" data-parity"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | if (val & CP0_CERRI_EXTERNAL) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 97 | printk(" external"); |
| 98 | printk("\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | } |
| 100 | |
| 101 | static inline void breakout_cerrd(unsigned int val) |
| 102 | { |
| 103 | switch (val & CP0_CERRD_CAUSES) { |
| 104 | case CP0_CERRD_LOAD: |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 105 | printk(" load,"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | break; |
| 107 | case CP0_CERRD_STORE: |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 108 | printk(" store,"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | break; |
| 110 | case CP0_CERRD_FILLWB: |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 111 | printk(" fill/wb,"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | break; |
| 113 | case CP0_CERRD_COHERENCY: |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 114 | printk(" coherency,"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | break; |
| 116 | case CP0_CERRD_DUPTAG: |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 117 | printk(" duptags,"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | break; |
| 119 | default: |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 120 | printk(" NO CAUSE,"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | break; |
| 122 | } |
| 123 | if (!(val & CP0_CERRD_TYPES)) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 124 | printk(" NO TYPE"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | else { |
| 126 | if (val & CP0_CERRD_MULTIPLE) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 127 | printk(" multi-err"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | if (val & CP0_CERRD_TAG_STATE) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 129 | printk(" tag-state"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | if (val & CP0_CERRD_TAG_ADDRESS) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 131 | printk(" tag-address"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | if (val & CP0_CERRD_DATA_SBE) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 133 | printk(" data-SBE"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | if (val & CP0_CERRD_DATA_DBE) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 135 | printk(" data-DBE"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | if (val & CP0_CERRD_EXTERNAL) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 137 | printk(" external"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | } |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 139 | printk("\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | } |
| 141 | |
| 142 | #ifndef CONFIG_SIBYTE_BUS_WATCHER |
| 143 | |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 144 | static void check_bus_watcher(void) |
| 145 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | uint32_t status, l2_err, memio_err; |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 147 | #ifdef DUMP_L2_ECC_TAG_ON_ERROR |
| 148 | uint64_t l2_tag; |
| 149 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | |
| 151 | /* Destructive read, clears register and interrupt */ |
| 152 | status = csr_in32(IOADDR(A_SCD_BUS_ERR_STATUS)); |
| 153 | /* Bit 31 is always on, but there's no #define for that */ |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 154 | if (status & ~(1UL << 31)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | l2_err = csr_in32(IOADDR(A_BUS_L2_ERRORS)); |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 156 | #ifdef DUMP_L2_ECC_TAG_ON_ERROR |
| 157 | l2_tag = in64(IO_SPACE_BASE | A_L2_ECC_TAG); |
| 158 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | memio_err = csr_in32(IOADDR(A_BUS_MEM_IO_ERRORS)); |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 160 | printk("Bus watcher error counters: %08x %08x\n", l2_err, memio_err); |
| 161 | printk("\nLast recorded signature:\n"); |
| 162 | printk("Request %02x from %d, answered by %d with Dcode %d\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | (unsigned int)(G_SCD_BERR_TID(status) & 0x3f), |
| 164 | (int)(G_SCD_BERR_TID(status) >> 6), |
| 165 | (int)G_SCD_BERR_RID(status), |
| 166 | (int)G_SCD_BERR_DCODE(status)); |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 167 | #ifdef DUMP_L2_ECC_TAG_ON_ERROR |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 168 | printk("Last L2 tag w/ bad ECC: %016llx\n", l2_tag); |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 169 | #endif |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 170 | } else { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 171 | printk("Bus watcher indicates no error\n"); |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 172 | } |
| 173 | } |
| 174 | #else |
| 175 | extern void check_bus_watcher(void); |
| 176 | #endif |
| 177 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | asmlinkage void sb1_cache_error(void) |
| 179 | { |
| 180 | uint64_t cerr_dpa; |
| 181 | uint32_t errctl, cerr_i, cerr_d, dpalo, dpahi, eepc, res; |
| 182 | |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 183 | #ifdef CONFIG_SIBYTE_BW_TRACE |
| 184 | /* Freeze the trace buffer now */ |
| 185 | #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80) |
| 186 | csr_out32(M_BCM1480_SCD_TRACE_CFG_FREEZE, IO_SPACE_BASE | A_SCD_TRACE_CFG); |
| 187 | #else |
| 188 | csr_out32(M_SCD_TRACE_CFG_FREEZE, IO_SPACE_BASE | A_SCD_TRACE_CFG); |
| 189 | #endif |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 190 | printk("Trace buffer frozen\n"); |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 191 | #endif |
| 192 | |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 193 | printk("Cache error exception on CPU %x:\n", |
| 194 | (read_c0_prid() >> 25) & 0x7); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 195 | |
| 196 | __asm__ __volatile__ ( |
| 197 | " .set push\n\t" |
| 198 | " .set mips64\n\t" |
| 199 | " .set noat\n\t" |
| 200 | " mfc0 %0, $26\n\t" |
| 201 | " mfc0 %1, $27\n\t" |
| 202 | " mfc0 %2, $27, 1\n\t" |
| 203 | " dmfc0 $1, $27, 3\n\t" |
| 204 | " dsrl32 %3, $1, 0 \n\t" |
| 205 | " sll %4, $1, 0 \n\t" |
| 206 | " mfc0 %5, $30\n\t" |
| 207 | " .set pop" |
| 208 | : "=r" (errctl), "=r" (cerr_i), "=r" (cerr_d), |
| 209 | "=r" (dpahi), "=r" (dpalo), "=r" (eepc)); |
| 210 | |
| 211 | cerr_dpa = (((uint64_t)dpahi) << 32) | dpalo; |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 212 | printk(" c0_errorepc == %08x\n", eepc); |
| 213 | printk(" c0_errctl == %08x", errctl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | breakout_errctl(errctl); |
| 215 | if (errctl & CP0_ERRCTL_ICACHE) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 216 | printk(" c0_cerr_i == %08x", cerr_i); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | breakout_cerri(cerr_i); |
| 218 | if (CP0_CERRI_IDX_VALID(cerr_i)) { |
| 219 | /* Check index of EPC, allowing for delay slot */ |
| 220 | if (((eepc & SB1_CACHE_INDEX_MASK) != (cerr_i & SB1_CACHE_INDEX_MASK)) && |
| 221 | ((eepc & SB1_CACHE_INDEX_MASK) != ((cerr_i & SB1_CACHE_INDEX_MASK) - 4))) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 222 | printk(" cerr_i idx doesn't match eepc\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | else { |
| 224 | res = extract_ic(cerr_i & SB1_CACHE_INDEX_MASK, |
| 225 | (cerr_i & CP0_CERRI_DATA) != 0); |
| 226 | if (!(res & cerr_i)) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 227 | printk("...didn't see indicated icache problem\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | } |
| 229 | } |
| 230 | } |
| 231 | if (errctl & CP0_ERRCTL_DCACHE) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 232 | printk(" c0_cerr_d == %08x", cerr_d); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | breakout_cerrd(cerr_d); |
| 234 | if (CP0_CERRD_DPA_VALID(cerr_d)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 235 | printk(" c0_cerr_dpa == %010llx\n", cerr_dpa); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | if (!CP0_CERRD_IDX_VALID(cerr_d)) { |
| 237 | res = extract_dc(cerr_dpa & SB1_CACHE_INDEX_MASK, |
| 238 | (cerr_d & CP0_CERRD_DATA) != 0); |
| 239 | if (!(res & cerr_d)) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 240 | printk("...didn't see indicated dcache problem\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | } else { |
| 242 | if ((cerr_dpa & SB1_CACHE_INDEX_MASK) != (cerr_d & SB1_CACHE_INDEX_MASK)) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 243 | printk(" cerr_d idx doesn't match cerr_dpa\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | else { |
| 245 | res = extract_dc(cerr_d & SB1_CACHE_INDEX_MASK, |
| 246 | (cerr_d & CP0_CERRD_DATA) != 0); |
| 247 | if (!(res & cerr_d)) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 248 | printk("...didn't see indicated problem\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | } |
| 250 | } |
| 251 | } |
| 252 | } |
| 253 | |
| 254 | check_bus_watcher(); |
| 255 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | /* |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 257 | * Calling panic() when a fatal cache error occurs scrambles the |
| 258 | * state of the system (and the cache), making it difficult to |
| 259 | * investigate after the fact. However, if you just stall the CPU, |
| 260 | * the other CPU may keep on running, which is typically very |
| 261 | * undesirable. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | */ |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 263 | #ifdef CONFIG_SB1_CERR_STALL |
| 264 | while (1) |
| 265 | ; |
| 266 | #else |
| 267 | panic("unhandled cache error"); |
| 268 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | } |
| 270 | |
| 271 | |
| 272 | /* Parity lookup table. */ |
| 273 | static const uint8_t parity[256] = { |
| 274 | 0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0,1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1, |
| 275 | 1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1,0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0, |
| 276 | 1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1,0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0, |
| 277 | 0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0,1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1, |
| 278 | 1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1,0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0, |
| 279 | 0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0,1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1, |
| 280 | 0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0,1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1, |
| 281 | 1,0,0,1,0,1,1,0,0,1,1,0,1,0,0,1,0,1,1,0,1,0,0,1,1,0,0,1,0,1,1,0 |
| 282 | }; |
| 283 | |
| 284 | /* Masks to select bits for Hamming parity, mask_72_64[i] for bit[i] */ |
| 285 | static const uint64_t mask_72_64[8] = { |
| 286 | 0x0738C808099264FFULL, |
| 287 | 0x38C808099264FF07ULL, |
| 288 | 0xC808099264FF0738ULL, |
| 289 | 0x08099264FF0738C8ULL, |
| 290 | 0x099264FF0738C808ULL, |
| 291 | 0x9264FF0738C80809ULL, |
| 292 | 0x64FF0738C8080992ULL, |
| 293 | 0xFF0738C808099264ULL |
| 294 | }; |
| 295 | |
| 296 | /* Calculate the parity on a range of bits */ |
| 297 | static char range_parity(uint64_t dword, int max, int min) |
| 298 | { |
| 299 | char parity = 0; |
| 300 | int i; |
| 301 | dword >>= min; |
| 302 | for (i=max-min; i>=0; i--) { |
| 303 | if (dword & 0x1) |
| 304 | parity = !parity; |
| 305 | dword >>= 1; |
| 306 | } |
| 307 | return parity; |
| 308 | } |
| 309 | |
| 310 | /* Calculate the 4-bit even byte-parity for an instruction */ |
| 311 | static unsigned char inst_parity(uint32_t word) |
| 312 | { |
| 313 | int i, j; |
| 314 | char parity = 0; |
| 315 | for (j=0; j<4; j++) { |
| 316 | char byte_parity = 0; |
| 317 | for (i=0; i<8; i++) { |
| 318 | if (word & 0x80000000) |
| 319 | byte_parity = !byte_parity; |
| 320 | word <<= 1; |
| 321 | } |
| 322 | parity <<= 1; |
| 323 | parity |= byte_parity; |
| 324 | } |
| 325 | return parity; |
| 326 | } |
| 327 | |
| 328 | static uint32_t extract_ic(unsigned short addr, int data) |
| 329 | { |
| 330 | unsigned short way; |
| 331 | int valid; |
| 332 | uint64_t taglo, va, tlo_tmp; |
| 333 | uint32_t taghi, taglolo, taglohi; |
| 334 | uint8_t lru; |
| 335 | int res = 0; |
| 336 | |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 337 | printk("Icache index 0x%04x ", addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | for (way = 0; way < 4; way++) { |
| 339 | /* Index-load-tag-I */ |
| 340 | __asm__ __volatile__ ( |
| 341 | " .set push \n\t" |
| 342 | " .set noreorder \n\t" |
| 343 | " .set mips64 \n\t" |
| 344 | " .set noat \n\t" |
| 345 | " cache 4, 0(%3) \n\t" |
| 346 | " mfc0 %0, $29 \n\t" |
| 347 | " dmfc0 $1, $28 \n\t" |
| 348 | " dsrl32 %1, $1, 0 \n\t" |
| 349 | " sll %2, $1, 0 \n\t" |
| 350 | " .set pop" |
| 351 | : "=r" (taghi), "=r" (taglohi), "=r" (taglolo) |
| 352 | : "r" ((way << 13) | addr)); |
| 353 | |
| 354 | taglo = ((unsigned long long)taglohi << 32) | taglolo; |
| 355 | if (way == 0) { |
| 356 | lru = (taghi >> 14) & 0xff; |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 357 | printk("[Bank %d Set 0x%02x] LRU > %d %d %d %d > MRU\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | ((addr >> 5) & 0x3), /* bank */ |
| 359 | ((addr >> 7) & 0x3f), /* index */ |
| 360 | (lru & 0x3), |
| 361 | ((lru >> 2) & 0x3), |
| 362 | ((lru >> 4) & 0x3), |
| 363 | ((lru >> 6) & 0x3)); |
| 364 | } |
| 365 | va = (taglo & 0xC0000FFFFFFFE000ULL) | addr; |
| 366 | if ((taglo & (1 << 31)) && (((taglo >> 62) & 0x3) == 3)) |
| 367 | va |= 0x3FFFF00000000000ULL; |
| 368 | valid = ((taghi >> 29) & 1); |
| 369 | if (valid) { |
| 370 | tlo_tmp = taglo & 0xfff3ff; |
| 371 | if (((taglo >> 10) & 1) ^ range_parity(tlo_tmp, 23, 0)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 372 | printk(" ** bad parity in VTag0/G/ASID\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | res |= CP0_CERRI_TAG_PARITY; |
| 374 | } |
| 375 | if (((taglo >> 11) & 1) ^ range_parity(taglo, 63, 24)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 376 | printk(" ** bad parity in R/VTag1\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | res |= CP0_CERRI_TAG_PARITY; |
| 378 | } |
| 379 | } |
| 380 | if (valid ^ ((taghi >> 27) & 1)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 381 | printk(" ** bad parity for valid bit\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | res |= CP0_CERRI_TAG_PARITY; |
| 383 | } |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 384 | printk(" %d [VA %016llx] [Vld? %d] raw tags: %08X-%016llX\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | way, va, valid, taghi, taglo); |
| 386 | |
| 387 | if (data) { |
| 388 | uint32_t datahi, insta, instb; |
| 389 | uint8_t predecode; |
| 390 | int offset; |
| 391 | |
| 392 | /* (hit all banks and ways) */ |
| 393 | for (offset = 0; offset < 4; offset++) { |
| 394 | /* Index-load-data-I */ |
| 395 | __asm__ __volatile__ ( |
| 396 | " .set push\n\t" |
| 397 | " .set noreorder\n\t" |
| 398 | " .set mips64\n\t" |
| 399 | " .set noat\n\t" |
| 400 | " cache 6, 0(%3) \n\t" |
| 401 | " mfc0 %0, $29, 1\n\t" |
| 402 | " dmfc0 $1, $28, 1\n\t" |
| 403 | " dsrl32 %1, $1, 0 \n\t" |
| 404 | " sll %2, $1, 0 \n\t" |
| 405 | " .set pop \n" |
| 406 | : "=r" (datahi), "=r" (insta), "=r" (instb) |
| 407 | : "r" ((way << 13) | addr | (offset << 3))); |
| 408 | predecode = (datahi >> 8) & 0xff; |
| 409 | if (((datahi >> 16) & 1) != (uint32_t)range_parity(predecode, 7, 0)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 410 | printk(" ** bad parity in predecode\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | res |= CP0_CERRI_DATA_PARITY; |
| 412 | } |
| 413 | /* XXXKW should/could check predecode bits themselves */ |
| 414 | if (((datahi >> 4) & 0xf) ^ inst_parity(insta)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 415 | printk(" ** bad parity in instruction a\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | res |= CP0_CERRI_DATA_PARITY; |
| 417 | } |
| 418 | if ((datahi & 0xf) ^ inst_parity(instb)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 419 | printk(" ** bad parity in instruction b\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | res |= CP0_CERRI_DATA_PARITY; |
| 421 | } |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 422 | printk(" %05X-%08X%08X", datahi, insta, instb); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 | } |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 424 | printk("\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | } |
| 426 | } |
| 427 | return res; |
| 428 | } |
| 429 | |
| 430 | /* Compute the ECC for a data doubleword */ |
| 431 | static uint8_t dc_ecc(uint64_t dword) |
| 432 | { |
| 433 | uint64_t t; |
| 434 | uint32_t w; |
| 435 | uint8_t p; |
| 436 | int i; |
| 437 | |
| 438 | p = 0; |
| 439 | for (i = 7; i >= 0; i--) |
| 440 | { |
| 441 | p <<= 1; |
| 442 | t = dword & mask_72_64[i]; |
| 443 | w = (uint32_t)(t >> 32); |
| 444 | p ^= (parity[w>>24] ^ parity[(w>>16) & 0xFF] |
| 445 | ^ parity[(w>>8) & 0xFF] ^ parity[w & 0xFF]); |
| 446 | w = (uint32_t)(t & 0xFFFFFFFF); |
| 447 | p ^= (parity[w>>24] ^ parity[(w>>16) & 0xFF] |
| 448 | ^ parity[(w>>8) & 0xFF] ^ parity[w & 0xFF]); |
| 449 | } |
| 450 | return p; |
| 451 | } |
| 452 | |
| 453 | struct dc_state { |
| 454 | unsigned char val; |
| 455 | char *name; |
| 456 | }; |
| 457 | |
| 458 | static struct dc_state dc_states[] = { |
| 459 | { 0x00, "INVALID" }, |
| 460 | { 0x0f, "COH-SHD" }, |
| 461 | { 0x13, "NCO-E-C" }, |
| 462 | { 0x19, "NCO-E-D" }, |
| 463 | { 0x16, "COH-E-C" }, |
| 464 | { 0x1c, "COH-E-D" }, |
| 465 | { 0xff, "*ERROR*" } |
| 466 | }; |
| 467 | |
| 468 | #define DC_TAG_VALID(state) \ |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 469 | (((state) == 0x0) || ((state) == 0xf) || ((state) == 0x13) || \ |
| 470 | ((state) == 0x19) || ((state) == 0x16) || ((state) == 0x1c)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | |
| 472 | static char *dc_state_str(unsigned char state) |
| 473 | { |
| 474 | struct dc_state *dsc = dc_states; |
| 475 | while (dsc->val != 0xff) { |
| 476 | if (dsc->val == state) |
| 477 | break; |
| 478 | dsc++; |
| 479 | } |
| 480 | return dsc->name; |
| 481 | } |
| 482 | |
| 483 | static uint32_t extract_dc(unsigned short addr, int data) |
| 484 | { |
| 485 | int valid, way; |
| 486 | unsigned char state; |
| 487 | uint64_t taglo, pa; |
| 488 | uint32_t taghi, taglolo, taglohi; |
| 489 | uint8_t ecc, lru; |
| 490 | int res = 0; |
| 491 | |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 492 | printk("Dcache index 0x%04x ", addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 493 | for (way = 0; way < 4; way++) { |
| 494 | __asm__ __volatile__ ( |
| 495 | " .set push\n\t" |
| 496 | " .set noreorder\n\t" |
| 497 | " .set mips64\n\t" |
| 498 | " .set noat\n\t" |
| 499 | " cache 5, 0(%3)\n\t" /* Index-load-tag-D */ |
| 500 | " mfc0 %0, $29, 2\n\t" |
| 501 | " dmfc0 $1, $28, 2\n\t" |
| 502 | " dsrl32 %1, $1, 0\n\t" |
| 503 | " sll %2, $1, 0\n\t" |
| 504 | " .set pop" |
| 505 | : "=r" (taghi), "=r" (taglohi), "=r" (taglolo) |
| 506 | : "r" ((way << 13) | addr)); |
| 507 | |
| 508 | taglo = ((unsigned long long)taglohi << 32) | taglolo; |
| 509 | pa = (taglo & 0xFFFFFFE000ULL) | addr; |
| 510 | if (way == 0) { |
| 511 | lru = (taghi >> 14) & 0xff; |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 512 | printk("[Bank %d Set 0x%02x] LRU > %d %d %d %d > MRU\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 513 | ((addr >> 11) & 0x2) | ((addr >> 5) & 1), /* bank */ |
| 514 | ((addr >> 6) & 0x3f), /* index */ |
| 515 | (lru & 0x3), |
| 516 | ((lru >> 2) & 0x3), |
| 517 | ((lru >> 4) & 0x3), |
| 518 | ((lru >> 6) & 0x3)); |
| 519 | } |
| 520 | state = (taghi >> 25) & 0x1f; |
| 521 | valid = DC_TAG_VALID(state); |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 522 | printk(" %d [PA %010llx] [state %s (%02x)] raw tags: %08X-%016llX\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | way, pa, dc_state_str(state), state, taghi, taglo); |
| 524 | if (valid) { |
| 525 | if (((taglo >> 11) & 1) ^ range_parity(taglo, 39, 26)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 526 | printk(" ** bad parity in PTag1\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | res |= CP0_CERRD_TAG_ADDRESS; |
| 528 | } |
| 529 | if (((taglo >> 10) & 1) ^ range_parity(taglo, 25, 13)) { |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 530 | printk(" ** bad parity in PTag0\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 531 | res |= CP0_CERRD_TAG_ADDRESS; |
| 532 | } |
| 533 | } else { |
| 534 | res |= CP0_CERRD_TAG_STATE; |
| 535 | } |
| 536 | |
| 537 | if (data) { |
| 538 | uint64_t datalo; |
| 539 | uint32_t datalohi, datalolo, datahi; |
| 540 | int offset; |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 541 | char bad_ecc = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | |
| 543 | for (offset = 0; offset < 4; offset++) { |
| 544 | /* Index-load-data-D */ |
| 545 | __asm__ __volatile__ ( |
| 546 | " .set push\n\t" |
| 547 | " .set noreorder\n\t" |
| 548 | " .set mips64\n\t" |
| 549 | " .set noat\n\t" |
| 550 | " cache 7, 0(%3)\n\t" /* Index-load-data-D */ |
| 551 | " mfc0 %0, $29, 3\n\t" |
| 552 | " dmfc0 $1, $28, 3\n\t" |
| 553 | " dsrl32 %1, $1, 0 \n\t" |
| 554 | " sll %2, $1, 0 \n\t" |
| 555 | " .set pop" |
| 556 | : "=r" (datahi), "=r" (datalohi), "=r" (datalolo) |
| 557 | : "r" ((way << 13) | addr | (offset << 3))); |
| 558 | datalo = ((unsigned long long)datalohi << 32) | datalolo; |
| 559 | ecc = dc_ecc(datalo); |
| 560 | if (ecc != datahi) { |
| 561 | int bits = 0; |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 562 | bad_ecc |= 1 << (3-offset); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 563 | ecc ^= datahi; |
| 564 | while (ecc) { |
| 565 | if (ecc & 1) bits++; |
| 566 | ecc >>= 1; |
| 567 | } |
| 568 | res |= (bits == 1) ? CP0_CERRD_DATA_SBE : CP0_CERRD_DATA_DBE; |
| 569 | } |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 570 | printk(" %02X-%016llX", datahi, datalo); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 571 | } |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 572 | printk("\n"); |
Andrew Isaacson | a4b5bd9 | 2005-10-19 23:57:40 -0700 | [diff] [blame] | 573 | if (bad_ecc) |
Ralf Baechle | 36a8853 | 2007-03-01 11:56:43 +0000 | [diff] [blame^] | 574 | printk(" dwords w/ bad ECC: %d %d %d %d\n", |
| 575 | !!(bad_ecc & 8), !!(bad_ecc & 4), |
| 576 | !!(bad_ecc & 2), !!(bad_ecc & 1)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 577 | } |
| 578 | } |
| 579 | return res; |
| 580 | } |