blob: 31fa27b4a9b225a340ee1ce44445a9a09bd73575 [file] [log] [blame]
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301/**
Jayamohan Kallickal533c1652013-04-05 20:38:34 -07002 * Copyright (C) 2005 - 2013 Emulex
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05303 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070010 * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053011 *
12 * Contact Information:
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070013 * linux-drivers@emulex.com
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053014 *
Jayamohan Kallickal255fa9a2011-03-25 14:23:57 -070015 * Emulex
16 * 3333 Susan Street
17 * Costa Mesa, CA 92626
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053018 */
19
20#ifndef _BEISCSI_MAIN_
21#define _BEISCSI_MAIN_
22
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053023#include <linux/kernel.h>
24#include <linux/pci.h>
Randy Dunlap82c57022010-05-04 10:29:52 -070025#include <linux/if_ether.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053026#include <linux/in.h>
John Soni Jose99bc5d52012-08-20 23:00:18 +053027#include <linux/ctype.h>
28#include <linux/module.h>
Jayamohan Kallickal3567f362013-09-28 15:35:58 -070029#include <linux/aer.h>
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053030#include <scsi/scsi.h>
31#include <scsi/scsi_cmnd.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_host.h>
34#include <scsi/iscsi_proto.h>
35#include <scsi/libiscsi.h>
36#include <scsi/scsi_transport_iscsi.h>
37
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053038#define DRV_NAME "be2iscsi"
Jayamohan Kallickal214ab312013-09-28 15:36:00 -070039#define BUILD_STR "10.0.659.0"
Jayamohan Kallickal2f635882012-04-03 23:41:45 -050040#define BE_NAME "Emulex OneConnect" \
41 "Open-iSCSI Driver version" BUILD_STR
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053042#define DRV_DESC BE_NAME " " "Driver"
43
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053044#define BE_VENDOR_ID 0x19A2
John Soni Jose139a1b12012-10-20 04:43:20 +053045#define ELX_VENDOR_ID 0x10DF
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053046/* DEVICE ID's for BE2 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053047#define BE_DEVICE_ID1 0x212
48#define OC_DEVICE_ID1 0x702
49#define OC_DEVICE_ID2 0x703
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +053050
51/* DEVICE ID's for BE3 */
52#define BE_DEVICE_ID2 0x222
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053053#define OC_DEVICE_ID3 0x712
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053054
John Soni Jose139a1b12012-10-20 04:43:20 +053055/* DEVICE ID for SKH */
56#define OC_SKH_ID1 0x722
57
Jayamohan Kallickal7da50872010-01-05 05:04:12 +053058#define BE2_IO_DEPTH 1024
59#define BE2_MAX_SESSIONS 256
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053060#define BE2_CMDS_PER_CXN 128
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053061#define BE2_TMFS 16
62#define BE2_NOPOUT_REQ 16
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053063#define BE2_SGE 32
64#define BE2_DEFPDU_HDR_SZ 64
65#define BE2_DEFPDU_DATA_SZ 8192
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053066
John Soni Jose22abeef2012-10-20 04:43:32 +053067#define MAX_CPUS 64
68#define BEISCSI_MAX_NUM_CPUS 7
John Soni Jose22abeef2012-10-20 04:43:32 +053069
Jayamohan Kallickal22661e22013-04-05 20:38:28 -070070#define BEISCSI_VER_STRLEN 32
John Soni Jose22abeef2012-10-20 04:43:32 +053071
Jayamohan Kallickalaa359032010-01-07 01:51:04 +053072#define BEISCSI_SGLIST_ELEMENTS 30
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053073
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053074#define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
Jayamohan Kallickale919dee2010-07-22 04:30:32 +053075#define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
Jayamohan Kallickal15a90fe2013-09-28 15:35:38 -070076#define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053077
78#define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
79#define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
80#define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
81#define BEISCSI_MAX_FRAGS_INIT 192
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +053082#define BE_NUM_MSIX_ENTRIES 1
Jayamohan Kallickale9b91192010-07-22 04:24:53 +053083
84#define MPU_EP_CONTROL 0
85#define MPU_EP_SEMAPHORE 0xac
86#define BE2_SOFT_RESET 0x5c
87#define BE2_PCI_ONLINE0 0xb0
88#define BE2_PCI_ONLINE1 0xb4
89#define BE2_SET_RESET 0x80
90#define BE2_MPU_IRAM_ONLINE 0x00000080
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053091
92#define BE_SENSE_INFO_SIZE 258
93#define BE_ISCSI_PDU_HEADER_SIZE 64
94#define BE_MIN_MEM_SIZE 16384
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +053095#define MAX_CMD_SZ 65536
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053096#define IIOC_SCSI_DATA 0x05 /* Write Operation */
97
John Soni Jose9aef4202012-08-20 23:00:08 +053098#define INVALID_SESS_HANDLE 0xFFFFFFFF
Jayamohan Kallickal6733b392009-09-05 07:36:35 +053099
Jayamohan Kallickal3567f362013-09-28 15:35:58 -0700100#define BE_ADAPTER_LINK_UP 0x001
101#define BE_ADAPTER_LINK_DOWN 0x002
102#define BE_ADAPTER_PCI_ERR 0x004
103
104#define BEISCSI_CLEAN_UNLOAD 0x01
105#define BEISCSI_EEH_UNLOAD 0x02
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530106/**
107 * hardware needs the async PDU buffers to be posted in multiples of 8
108 * So have atleast 8 of them by default
109 */
110
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700111#define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
112 (phwi->phwi_ctxt->pasync_ctx[ulp_num])
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530113
114/********* Memory BAR register ************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530115#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530116/**
117 * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
118 * Disable" may still globally block interrupts in addition to individual
119 * interrupt masks; a mechanism for the device driver to block all interrupts
120 * atomically without having to arbitrate for the PCI Interrupt Disable bit
121 * with the OS.
122 */
123#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
124
125/********* ISR0 Register offset **********/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530126#define CEV_ISR0_OFFSET 0xC18
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530127#define CEV_ISR_SIZE 4
128
129/**
130 * Macros for reading/writing a protection domain or CSR registers
131 * in BladeEngine.
132 */
133
134#define DB_TXULP0_OFFSET 0x40
135#define DB_RXULP0_OFFSET 0xA0
136/********* Event Q door bell *************/
137#define DB_EQ_OFFSET DB_CQ_OFFSET
138#define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
139/* Clear the interrupt for this eq */
140#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
141/* Must be 1 */
142#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
143/* Number of event entries processed */
144#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
145/* Rearm bit */
146#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
147
148/********* Compl Q door bell *************/
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530149#define DB_CQ_OFFSET 0x120
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530150#define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
151/* Number of event entries processed */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530152#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530153/* Rearm bit */
Jayamohan Kallickal457ff3b2010-07-22 04:16:00 +0530154#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530155
156#define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700157#define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
158 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
159#define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
160 (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530161
162#define PAGES_REQUIRED(x) \
163 ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
164
Jayamohan Kallickal8fcfb212011-08-24 16:05:30 -0700165#define BEISCSI_MSI_NAME 20 /* size of msi_name string */
166
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700167#define MEM_DESCR_OFFSET 8
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700168#define BEISCSI_DEFQ_HDR 1
169#define BEISCSI_DEFQ_DATA 0
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530170enum be_mem_enum {
171 HWI_MEM_ADDN_CONTEXT,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530172 HWI_MEM_WRB,
173 HWI_MEM_WRBH,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530174 HWI_MEM_SGLH,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530175 HWI_MEM_SGE,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700176 HWI_MEM_TEMPLATE_HDR_ULP0,
177 HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700178 HWI_MEM_ASYNC_DATA_BUF_ULP0,
179 HWI_MEM_ASYNC_HEADER_RING_ULP0,
180 HWI_MEM_ASYNC_DATA_RING_ULP0,
181 HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700182 HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700183 HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700184 HWI_MEM_TEMPLATE_HDR_ULP1,
185 HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700186 HWI_MEM_ASYNC_DATA_BUF_ULP1,
187 HWI_MEM_ASYNC_HEADER_RING_ULP1,
188 HWI_MEM_ASYNC_DATA_RING_ULP1,
189 HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
Jayamohan Kallickala129d922013-09-28 15:35:46 -0700190 HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700191 HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530192 ISCSI_MEM_GLOBAL_HEADER,
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530193 SE_MEM_MAX
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530194};
195
196struct be_bus_address32 {
197 unsigned int address_lo;
198 unsigned int address_hi;
199};
200
201struct be_bus_address64 {
202 unsigned long long address;
203};
204
205struct be_bus_address {
206 union {
207 struct be_bus_address32 a32;
208 struct be_bus_address64 a64;
209 } u;
210};
211
212struct mem_array {
213 struct be_bus_address bus_address; /* Bus address of location */
214 void *virtual_address; /* virtual address to the location */
215 unsigned int size; /* Size required by memory block */
216};
217
218struct be_mem_descriptor {
219 unsigned int index; /* Index of this memory parameter */
220 unsigned int category; /* type indicates cached/non-cached */
221 unsigned int num_elements; /* number of elements in this
222 * descriptor
223 */
224 unsigned int alignment_mask; /* Alignment mask for this block */
225 unsigned int size_in_bytes; /* Size required by memory block */
226 struct mem_array *mem_array;
227};
228
229struct sgl_handle {
230 unsigned int sgl_index;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530231 unsigned int type;
232 unsigned int cid;
233 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530234 struct iscsi_sge *pfrag;
235};
236
237struct hba_parameters {
238 unsigned int ios_per_ctrl;
239 unsigned int cxns_per_ctrl;
240 unsigned int asyncpdus_per_ctrl;
241 unsigned int icds_per_ctrl;
242 unsigned int num_sge_per_io;
243 unsigned int defpdu_hdr_sz;
244 unsigned int defpdu_data_sz;
245 unsigned int num_cq_entries;
246 unsigned int num_eq_entries;
247 unsigned int wrbs_per_cxn;
248 unsigned int crashmode;
249 unsigned int hba_num;
250
251 unsigned int mgmt_ws_sz;
252 unsigned int hwi_ws_sz;
253
254 unsigned int eto;
255 unsigned int ldto;
256
257 unsigned int dbg_flags;
258 unsigned int num_cxn;
259
260 unsigned int eq_timer;
261 /**
262 * These are calculated from other params. They're here
263 * for debug purposes
264 */
265 unsigned int num_mcc_pages;
266 unsigned int num_mcc_cq_pages;
267 unsigned int num_cq_pages;
268 unsigned int num_eq_pages;
269
270 unsigned int num_async_pdu_buf_pages;
271 unsigned int num_async_pdu_buf_sgl_pages;
272 unsigned int num_async_pdu_buf_cq_pages;
273
274 unsigned int num_async_pdu_hdr_pages;
275 unsigned int num_async_pdu_hdr_sgl_pages;
276 unsigned int num_async_pdu_hdr_cq_pages;
277
278 unsigned int num_sge;
279};
280
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530281struct invalidate_command_table {
282 unsigned short icd;
283 unsigned short cid;
284} __packed;
285
Jayamohan Kallickal4eea99d2013-09-28 15:35:48 -0700286#define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
287 (phwi_ctrlr->wrb_context[cri].ulp_num)
288struct hwi_wrb_context {
289 struct list_head wrb_handle_list;
290 struct list_head wrb_handle_drvr_list;
291 struct wrb_handle **pwrb_handle_base;
292 struct wrb_handle **pwrb_handle_basestd;
293 struct iscsi_wrb *plast_wrb;
294 unsigned short alloc_index;
295 unsigned short free_index;
296 unsigned short wrb_handles_available;
297 unsigned short cid;
298 uint8_t ulp_num; /* ULP to which CID binded */
299 uint16_t register_set;
300 uint16_t doorbell_format;
301 uint32_t doorbell_offset;
302};
303
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700304struct ulp_cid_info {
305 unsigned short *cid_array;
306 unsigned short avlbl_cids;
307 unsigned short cid_alloc;
308 unsigned short cid_free;
309};
310
Jayamohan Kallickal4eea99d2013-09-28 15:35:48 -0700311#include "be.h"
Jayamohan Kallickal2c9dfd32013-04-05 20:38:26 -0700312#define chip_be2(phba) (phba->generation == BE_GEN2)
313#define chip_be3_r(phba) (phba->generation == BE_GEN3)
314#define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700315
316#define BEISCSI_ULP0 0
317#define BEISCSI_ULP1 1
318#define BEISCSI_ULP_COUNT 2
319#define BEISCSI_ULP0_LOADED 0x01
320#define BEISCSI_ULP1_LOADED 0x02
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700321
322#define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
323 (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
324#define BEISCSI_ULP0_AVLBL_CID(phba) \
325 BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
326#define BEISCSI_ULP1_AVLBL_CID(phba) \
327 BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
328
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530329struct beiscsi_hba {
330 struct hba_parameters params;
331 struct hwi_controller *phwi_ctrlr;
332 unsigned int mem_req[SE_MEM_MAX];
333 /* PCI BAR mapped addresses */
334 u8 __iomem *csr_va; /* CSR */
335 u8 __iomem *db_va; /* Door Bell */
336 u8 __iomem *pci_va; /* PCI Config */
337 struct be_bus_address csr_pa; /* CSR */
338 struct be_bus_address db_pa; /* CSR */
339 struct be_bus_address pci_pa; /* CSR */
340 /* PCI representation of our HBA */
341 struct pci_dev *pcidev;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530342 unsigned short asic_revision;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530343 unsigned int num_cpus;
344 unsigned int nxt_cqid;
John Soni Jose22abeef2012-10-20 04:43:32 +0530345 struct msix_entry msix_entries[MAX_CPUS];
346 char *msi_name[MAX_CPUS];
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530347 bool msix_enabled;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530348 struct be_mem_descriptor *init_mem;
349
350 unsigned short io_sgl_alloc_index;
351 unsigned short io_sgl_free_index;
352 unsigned short io_sgl_hndl_avbl;
353 struct sgl_handle **io_sgl_hndl_base;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530354 struct sgl_handle **sgl_hndl_array;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530355
356 unsigned short eh_sgl_alloc_index;
357 unsigned short eh_sgl_free_index;
358 unsigned short eh_sgl_hndl_avbl;
359 struct sgl_handle **eh_sgl_hndl_base;
360 spinlock_t io_sgl_lock;
361 spinlock_t mgmt_sgl_lock;
362 spinlock_t isr_lock;
Jayamohan Kallickal8f09a3b2013-09-28 15:35:42 -0700363 spinlock_t async_pdu_lock;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530364 unsigned int age;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530365 struct list_head hba_queue;
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700366#define BE_MAX_SESSION 2048
367#define BE_SET_CID_TO_CRI(cri_index, cid) \
368 (phba->cid_to_cri_map[cid] = cri_index)
369#define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
370 unsigned short cid_to_cri_map[BE_MAX_SESSION];
Jayamohan Kallickal0a3db7c2013-09-28 15:35:49 -0700371 struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530372 struct iscsi_endpoint **ep_array;
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700373 struct beiscsi_conn **conn_table;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530374 struct iscsi_boot_kset *boot_kset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530375 struct Scsi_Host *shost;
Mike Christie0e438952012-04-03 23:41:51 -0500376 struct iscsi_iface *ipv4_iface;
377 struct iscsi_iface *ipv6_iface;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530378 struct {
379 /**
380 * group together since they are used most frequently
381 * for cid to cri conversion
382 */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530383 unsigned int phys_port;
Jayamohan Kallickal68c26a32013-09-28 15:35:54 -0700384 unsigned int eqid_count;
385 unsigned int cqid_count;
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700386 unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
387#define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700388 (phba->fw_config.iscsi_cid_count[ulp_num])
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700389 unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
390 unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
391 unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
392 unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
393 unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530394
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530395 unsigned short iscsi_features;
Jayamohan Kallickal843ae752013-09-28 15:35:44 -0700396 uint16_t dual_ulp_aware;
397 unsigned long ulp_supported;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530398 } fw_config;
399
John Soni Josee175def2012-10-20 04:45:40 +0530400 unsigned int state;
401 bool fw_timeout;
402 bool ue_detected;
403 struct delayed_work beiscsi_hw_check_task;
404
Jayamohan Kallickal6c831852013-09-28 15:35:40 -0700405 bool mac_addr_set;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530406 u8 mac_address[ETH_ALEN];
Jayamohan Kallickal22661e22013-04-05 20:38:28 -0700407 char fw_ver_str[BEISCSI_VER_STRLEN];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530408 char wq_name[20];
409 struct workqueue_struct *wq; /* The actuak work queue */
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530410 struct be_ctrl_info ctrl;
Jayamohan Kallickalf98c96b2010-02-11 05:11:15 +0530411 unsigned int generation;
Mike Christie0e438952012-04-03 23:41:51 -0500412 unsigned int interface_handle;
Jayamohan Kallickalc7acc5b2010-07-22 04:29:18 +0530413 struct mgmt_session_info boot_sess;
Jayamohan Kallickal41831222010-02-20 08:02:39 +0530414 struct invalidate_command_table inv_tbl[128];
415
John Soni Jose99bc5d52012-08-20 23:00:18 +0530416 unsigned int attr_log_enable;
John Soni Jose09a10932012-10-20 04:44:23 +0530417 int (*iotask_fn)(struct iscsi_task *,
418 struct scatterlist *sg,
419 uint32_t num_sg, uint32_t xferlen,
420 uint32_t writedir);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530421};
422
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530423struct beiscsi_session {
424 struct pci_pool *bhs_pool;
425};
426
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530427/**
428 * struct beiscsi_conn - iscsi connection structure
429 */
430struct beiscsi_conn {
431 struct iscsi_conn *conn;
432 struct beiscsi_hba *phba;
433 u32 exp_statsn;
Jayamohan Kallickal1e4be6f2013-09-28 15:35:50 -0700434 u32 doorbell_offset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530435 u32 beiscsi_conn_cid;
436 struct beiscsi_endpoint *ep;
437 unsigned short login_in_progress;
Jayamohan Kallickald2cecf02010-07-22 04:25:40 +0530438 struct wrb_handle *plogin_wrb_handle;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530439 struct sgl_handle *plogin_sgl_handle;
Jayamohan Kallickalb8b9e1b82009-09-22 08:21:22 +0530440 struct beiscsi_session *beiscsi_sess;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530441 struct iscsi_task *task;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530442};
443
444/* This structure is used by the chip */
445struct pdu_data_out {
446 u32 dw[12];
447};
448/**
449 * Pseudo amap definition in which each bit of the actual structure is defined
450 * as a byte: used to calculate offset/shift/mask of each field
451 */
452struct amap_pdu_data_out {
453 u8 opcode[6]; /* opcode */
454 u8 rsvd0[2]; /* should be 0 */
455 u8 rsvd1[7];
456 u8 final_bit; /* F bit */
457 u8 rsvd2[16];
458 u8 ahs_length[8]; /* no AHS */
459 u8 data_len_hi[8];
460 u8 data_len_lo[16]; /* DataSegmentLength */
461 u8 lun[64];
462 u8 itt[32]; /* ITT; initiator task tag */
463 u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
464 u8 rsvd3[32];
465 u8 exp_stat_sn[32];
466 u8 rsvd4[32];
467 u8 data_sn[32];
468 u8 buffer_offset[32];
469 u8 rsvd5[32];
470};
471
472struct be_cmd_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000473 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530474 unsigned char pad1[16];
475 struct pdu_data_out iscsi_data_pdu;
476 unsigned char pad2[BE_SENSE_INFO_SIZE -
477 sizeof(struct pdu_data_out)];
478};
479
480struct beiscsi_io_task {
481 struct wrb_handle *pwrb_handle;
482 struct sgl_handle *psgl_handle;
483 struct beiscsi_conn *conn;
484 struct scsi_cmnd *scsi_cmnd;
485 unsigned int cmd_sn;
486 unsigned int flags;
487 unsigned short cid;
488 unsigned short header_len;
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +0530489 itt_t libiscsi_itt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530490 struct be_cmd_bhs *cmd_bhs;
491 struct be_bus_address bhs_pa;
492 unsigned short bhs_len;
John Soni Josed629c472012-10-20 04:42:00 +0530493 dma_addr_t mtask_addr;
494 uint32_t mtask_data_count;
John Soni Jose09a10932012-10-20 04:44:23 +0530495 uint8_t wrb_type;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530496};
497
498struct be_nonio_bhs {
499 struct iscsi_hdr iscsi_hdr;
500 unsigned char pad1[16];
501 struct pdu_data_out iscsi_data_pdu;
502 unsigned char pad2[BE_SENSE_INFO_SIZE -
503 sizeof(struct pdu_data_out)];
504};
505
506struct be_status_bhs {
Nicholas Bellinger12352182011-05-27 11:16:33 +0000507 struct iscsi_scsi_req iscsi_hdr;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530508 unsigned char pad1[16];
509 /**
510 * The plus 2 below is to hold the sense info length that gets
511 * DMA'ed by RxULP
512 */
513 unsigned char sense_info[BE_SENSE_INFO_SIZE];
514};
515
516struct iscsi_sge {
517 u32 dw[4];
518};
519
520/**
521 * Pseudo amap definition in which each bit of the actual structure is defined
522 * as a byte: used to calculate offset/shift/mask of each field
523 */
524struct amap_iscsi_sge {
525 u8 addr_hi[32];
526 u8 addr_lo[32];
527 u8 sge_offset[22]; /* DWORD 2 */
528 u8 rsvd0[9]; /* DWORD 2 */
529 u8 last_sge; /* DWORD 2 */
530 u8 len[17]; /* DWORD 3 */
531 u8 rsvd1[15]; /* DWORD 3 */
532};
533
534struct beiscsi_offload_params {
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700535 u32 dw[6];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530536};
537
538#define OFFLD_PARAMS_ERL 0x00000003
539#define OFFLD_PARAMS_DDE 0x00000004
540#define OFFLD_PARAMS_HDE 0x00000008
541#define OFFLD_PARAMS_IR2T 0x00000010
542#define OFFLD_PARAMS_IMD 0x00000020
John Soni Joseacb96932012-10-20 04:44:35 +0530543#define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
544#define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
545#define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530546
547/**
548 * Pseudo amap definition in which each bit of the actual structure is defined
549 * as a byte: used to calculate offset/shift/mask of each field
550 */
551struct amap_beiscsi_offload_params {
552 u8 max_burst_length[32];
553 u8 max_send_data_segment_length[32];
554 u8 first_burst_length[32];
555 u8 erl[2];
556 u8 dde[1];
557 u8 hde[1];
558 u8 ir2t[1];
559 u8 imd[1];
John Soni Joseacb96932012-10-20 04:44:35 +0530560 u8 data_seq_inorder[1];
561 u8 pdu_seq_inorder[1];
562 u8 max_r2t[16];
563 u8 pad[8];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530564 u8 exp_statsn[32];
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700565 u8 max_recv_data_segment_length[32];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530566};
567
568/* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
569 struct beiscsi_hba *phba, struct sol_cqe *psol);*/
570
571struct async_pdu_handle {
572 struct list_head link;
573 struct be_bus_address pa;
574 void *pbuffer;
575 unsigned int consumed;
576 unsigned char index;
577 unsigned char is_header;
578 unsigned short cri;
579 unsigned long buffer_len;
580};
581
582struct hwi_async_entry {
583 struct {
584 unsigned char hdr_received;
585 unsigned char hdr_len;
586 unsigned short bytes_received;
587 unsigned int bytes_needed;
588 struct list_head list;
589 } wait_queue;
590
591 struct list_head header_busy_list;
592 struct list_head data_busy_list;
593};
594
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530595struct hwi_async_pdu_context {
596 struct {
597 struct be_bus_address pa_base;
598 void *va_base;
599 void *ring_base;
600 struct async_pdu_handle *handle_base;
601
602 unsigned int host_write_ptr;
603 unsigned int ep_read_ptr;
604 unsigned int writables;
605
606 unsigned int free_entries;
607 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530608
609 struct list_head free_list;
610 } async_header;
611
612 struct {
613 struct be_bus_address pa_base;
614 void *va_base;
615 void *ring_base;
616 struct async_pdu_handle *handle_base;
617
618 unsigned int host_write_ptr;
619 unsigned int ep_read_ptr;
620 unsigned int writables;
621
622 unsigned int free_entries;
623 unsigned int busy_entries;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530624 struct list_head free_list;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530625 } async_data;
626
Jayamohan Kallickaldc63aac2012-04-03 23:41:36 -0500627 unsigned int buffer_size;
628 unsigned int num_entries;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700629#define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
630 unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530631 /**
632 * This is a varying size list! Do not add anything
633 * after this entry!!
634 */
Jayamohan Kallickala7909b32013-04-05 20:38:32 -0700635 struct hwi_async_entry *async_entry;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530636};
637
638#define PDUCQE_CODE_MASK 0x0000003F
639#define PDUCQE_DPL_MASK 0xFFFF0000
640#define PDUCQE_INDEX_MASK 0x0000FFFF
641
642struct i_t_dpdu_cqe {
643 u32 dw[4];
644} __packed;
645
646/**
647 * Pseudo amap definition in which each bit of the actual structure is defined
648 * as a byte: used to calculate offset/shift/mask of each field
649 */
650struct amap_i_t_dpdu_cqe {
651 u8 db_addr_hi[32];
652 u8 db_addr_lo[32];
653 u8 code[6];
654 u8 cid[10];
655 u8 dpl[16];
656 u8 index[16];
657 u8 num_cons[10];
658 u8 rsvd0[4];
659 u8 final;
660 u8 valid;
661} __packed;
662
John Soni Jose73133262012-10-20 04:44:49 +0530663struct amap_i_t_dpdu_cqe_v2 {
664 u8 db_addr_hi[32]; /* DWORD 0 */
665 u8 db_addr_lo[32]; /* DWORD 1 */
666 u8 code[6]; /* DWORD 2 */
667 u8 num_cons; /* DWORD 2*/
668 u8 rsvd0[8]; /* DWORD 2 */
669 u8 dpl[17]; /* DWORD 2 */
670 u8 index[16]; /* DWORD 3 */
671 u8 cid[13]; /* DWORD 3 */
672 u8 rsvd1; /* DWORD 3 */
673 u8 final; /* DWORD 3 */
674 u8 valid; /* DWORD 3 */
675} __packed;
676
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530677#define CQE_VALID_MASK 0x80000000
678#define CQE_CODE_MASK 0x0000003F
679#define CQE_CID_MASK 0x0000FFC0
680
681#define EQE_VALID_MASK 0x00000001
682#define EQE_MAJORCODE_MASK 0x0000000E
683#define EQE_RESID_MASK 0xFFFF0000
684
685struct be_eq_entry {
686 u32 dw[1];
687} __packed;
688
689/**
690 * Pseudo amap definition in which each bit of the actual structure is defined
691 * as a byte: used to calculate offset/shift/mask of each field
692 */
693struct amap_eq_entry {
694 u8 valid; /* DWORD 0 */
695 u8 major_code[3]; /* DWORD 0 */
696 u8 minor_code[12]; /* DWORD 0 */
697 u8 resource_id[16]; /* DWORD 0 */
698
699} __packed;
700
701struct cq_db {
702 u32 dw[1];
703} __packed;
704
705/**
706 * Pseudo amap definition in which each bit of the actual structure is defined
707 * as a byte: used to calculate offset/shift/mask of each field
708 */
709struct amap_cq_db {
710 u8 qid[10];
711 u8 event[1];
712 u8 rsvd0[5];
713 u8 num_popped[13];
714 u8 rearm[1];
715 u8 rsvd1[2];
716} __packed;
717
718void beiscsi_process_eq(struct beiscsi_hba *phba);
719
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530720struct iscsi_wrb {
721 u32 dw[16];
722} __packed;
723
724#define WRB_TYPE_MASK 0xF0000000
John Soni Jose09a10932012-10-20 04:44:23 +0530725#define SKH_WRB_TYPE_OFFSET 27
726#define BE_WRB_TYPE_OFFSET 28
727
728#define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
729 (pwrb->dw[0] |= (wrb_type << type_offset))
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530730
731/**
732 * Pseudo amap definition in which each bit of the actual structure is defined
733 * as a byte: used to calculate offset/shift/mask of each field
734 */
735struct amap_iscsi_wrb {
736 u8 lun[14]; /* DWORD 0 */
737 u8 lt; /* DWORD 0 */
738 u8 invld; /* DWORD 0 */
739 u8 wrb_idx[8]; /* DWORD 0 */
740 u8 dsp; /* DWORD 0 */
741 u8 dmsg; /* DWORD 0 */
742 u8 undr_run; /* DWORD 0 */
743 u8 over_run; /* DWORD 0 */
744 u8 type[4]; /* DWORD 0 */
745 u8 ptr2nextwrb[8]; /* DWORD 1 */
746 u8 r2t_exp_dtl[24]; /* DWORD 1 */
747 u8 sgl_icd_idx[12]; /* DWORD 2 */
748 u8 rsvd0[20]; /* DWORD 2 */
749 u8 exp_data_sn[32]; /* DWORD 3 */
750 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
751 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
752 u8 cmdsn_itt[32]; /* DWORD 6 */
753 u8 dif_ref_tag[32]; /* DWORD 7 */
754 u8 sge0_addr_hi[32]; /* DWORD 8 */
755 u8 sge0_addr_lo[32]; /* DWORD 9 */
756 u8 sge0_offset[22]; /* DWORD 10 */
757 u8 pbs; /* DWORD 10 */
758 u8 dif_mode[2]; /* DWORD 10 */
759 u8 rsvd1[6]; /* DWORD 10 */
760 u8 sge0_last; /* DWORD 10 */
761 u8 sge0_len[17]; /* DWORD 11 */
762 u8 dif_meta_tag[14]; /* DWORD 11 */
763 u8 sge0_in_ddr; /* DWORD 11 */
764 u8 sge1_addr_hi[32]; /* DWORD 12 */
765 u8 sge1_addr_lo[32]; /* DWORD 13 */
766 u8 sge1_r2t_offset[22]; /* DWORD 14 */
767 u8 rsvd2[9]; /* DWORD 14 */
768 u8 sge1_last; /* DWORD 14 */
769 u8 sge1_len[17]; /* DWORD 15 */
770 u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
771 u8 rsvd3[2]; /* DWORD 15 */
772 u8 sge1_in_ddr; /* DWORD 15 */
773
774} __packed;
775
John Soni Jose09a10932012-10-20 04:44:23 +0530776struct amap_iscsi_wrb_v2 {
777 u8 r2t_exp_dtl[25]; /* DWORD 0 */
778 u8 rsvd0[2]; /* DWORD 0*/
779 u8 type[5]; /* DWORD 0 */
780 u8 ptr2nextwrb[8]; /* DWORD 1 */
781 u8 wrb_idx[8]; /* DWORD 1 */
782 u8 lun[16]; /* DWORD 1 */
783 u8 sgl_idx[16]; /* DWORD 2 */
784 u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
785 u8 exp_data_sn[32]; /* DWORD 3 */
786 u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
787 u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
788 u8 cq_id[16]; /* DWORD 6 */
789 u8 rsvd1[16]; /* DWORD 6 */
790 u8 cmdsn_itt[32]; /* DWORD 7 */
791 u8 sge0_addr_hi[32]; /* DWORD 8 */
792 u8 sge0_addr_lo[32]; /* DWORD 9 */
793 u8 sge0_offset[24]; /* DWORD 10 */
794 u8 rsvd2[7]; /* DWORD 10 */
795 u8 sge0_last; /* DWORD 10 */
796 u8 sge0_len[17]; /* DWORD 11 */
797 u8 rsvd3[7]; /* DWORD 11 */
798 u8 diff_enbl; /* DWORD 11 */
799 u8 u_run; /* DWORD 11 */
800 u8 o_run; /* DWORD 11 */
801 u8 invalid; /* DWORD 11 */
802 u8 dsp; /* DWORD 11 */
803 u8 dmsg; /* DWORD 11 */
804 u8 rsvd4; /* DWORD 11 */
805 u8 lt; /* DWORD 11 */
806 u8 sge1_addr_hi[32]; /* DWORD 12 */
807 u8 sge1_addr_lo[32]; /* DWORD 13 */
808 u8 sge1_r2t_offset[24]; /* DWORD 14 */
809 u8 rsvd5[7]; /* DWORD 14 */
810 u8 sge1_last; /* DWORD 14 */
811 u8 sge1_len[17]; /* DWORD 15 */
812 u8 rsvd6[15]; /* DWORD 15 */
813} __packed;
814
815
Jayamohan Kallickald5431482010-01-05 05:06:21 +0530816struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530817void
818free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
819
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530820void beiscsi_process_all_cqs(struct work_struct *work);
Jayamohan Kallickal4a4a11b2013-04-05 20:38:31 -0700821void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
822 struct iscsi_task *task);
Jayamohan Kallickal756d29c2010-01-05 05:10:46 +0530823
John Soni Jose7a158002012-10-20 04:45:51 +0530824static inline bool beiscsi_error(struct beiscsi_hba *phba)
825{
826 return phba->ue_detected || phba->fw_timeout;
827}
828
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530829struct pdu_nop_out {
830 u32 dw[12];
831};
832
833/**
834 * Pseudo amap definition in which each bit of the actual structure is defined
835 * as a byte: used to calculate offset/shift/mask of each field
836 */
837struct amap_pdu_nop_out {
838 u8 opcode[6]; /* opcode 0x00 */
839 u8 i_bit; /* I Bit */
840 u8 x_bit; /* reserved; should be 0 */
841 u8 fp_bit_filler1[7];
842 u8 f_bit; /* always 1 */
843 u8 reserved1[16];
844 u8 ahs_length[8]; /* no AHS */
845 u8 data_len_hi[8];
846 u8 data_len_lo[16]; /* DataSegmentLength */
847 u8 lun[64];
848 u8 itt[32]; /* initiator id for ping or 0xffffffff */
849 u8 ttt[32]; /* target id for ping or 0xffffffff */
850 u8 cmd_sn[32];
851 u8 exp_stat_sn[32];
852 u8 reserved5[128];
853};
854
855#define PDUBASE_OPCODE_MASK 0x0000003F
856#define PDUBASE_DATALENHI_MASK 0x0000FF00
857#define PDUBASE_DATALENLO_MASK 0xFFFF0000
858
859struct pdu_base {
860 u32 dw[16];
861} __packed;
862
863/**
864 * Pseudo amap definition in which each bit of the actual structure is defined
865 * as a byte: used to calculate offset/shift/mask of each field
866 */
867struct amap_pdu_base {
868 u8 opcode[6];
869 u8 i_bit; /* immediate bit */
870 u8 x_bit; /* reserved, always 0 */
871 u8 reserved1[24]; /* opcode-specific fields */
872 u8 ahs_length[8]; /* length units is 4 byte words */
873 u8 data_len_hi[8];
874 u8 data_len_lo[16]; /* DatasegmentLength */
875 u8 lun[64]; /* lun or opcode-specific fields */
876 u8 itt[32]; /* initiator task tag */
877 u8 reserved4[224];
878};
879
880struct iscsi_target_context_update_wrb {
881 u32 dw[16];
882} __packed;
883
884/**
885 * Pseudo amap definition in which each bit of the actual structure is defined
886 * as a byte: used to calculate offset/shift/mask of each field
887 */
John Soni Joseacb96932012-10-20 04:44:35 +0530888#define BE_TGT_CTX_UPDT_CMD 0x07
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530889struct amap_iscsi_target_context_update_wrb {
890 u8 lun[14]; /* DWORD 0 */
891 u8 lt; /* DWORD 0 */
892 u8 invld; /* DWORD 0 */
893 u8 wrb_idx[8]; /* DWORD 0 */
894 u8 dsp; /* DWORD 0 */
895 u8 dmsg; /* DWORD 0 */
896 u8 undr_run; /* DWORD 0 */
897 u8 over_run; /* DWORD 0 */
898 u8 type[4]; /* DWORD 0 */
899 u8 ptr2nextwrb[8]; /* DWORD 1 */
900 u8 max_burst_length[19]; /* DWORD 1 */
901 u8 rsvd0[5]; /* DWORD 1 */
902 u8 rsvd1[15]; /* DWORD 2 */
903 u8 max_send_data_segment_length[17]; /* DWORD 2 */
904 u8 first_burst_length[14]; /* DWORD 3 */
905 u8 rsvd2[2]; /* DWORD 3 */
906 u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
907 u8 rsvd3[5]; /* DWORD 3 */
908 u8 session_state[3]; /* DWORD 3 */
909 u8 rsvd4[16]; /* DWORD 4 */
910 u8 tx_jumbo; /* DWORD 4 */
911 u8 hde; /* DWORD 4 */
912 u8 dde; /* DWORD 4 */
913 u8 erl[2]; /* DWORD 4 */
914 u8 domain_id[5]; /* DWORD 4 */
915 u8 mode; /* DWORD 4 */
916 u8 imd; /* DWORD 4 */
917 u8 ir2t; /* DWORD 4 */
918 u8 notpredblq[2]; /* DWORD 4 */
919 u8 compltonack; /* DWORD 4 */
920 u8 stat_sn[32]; /* DWORD 5 */
921 u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
922 u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
923 u8 pad_addr_hi[32]; /* DWORD 8 */
924 u8 pad_addr_lo[32]; /* DWORD 9 */
925 u8 rsvd5[32]; /* DWORD 10 */
926 u8 rsvd6[32]; /* DWORD 11 */
927 u8 rsvd7[32]; /* DWORD 12 */
928 u8 rsvd8[32]; /* DWORD 13 */
929 u8 rsvd9[32]; /* DWORD 14 */
930 u8 rsvd10[32]; /* DWORD 15 */
931
932} __packed;
933
John Soni Joseacb96932012-10-20 04:44:35 +0530934#define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
935#define BEISCSI_MAX_CXNS 1
936struct amap_iscsi_target_context_update_wrb_v2 {
937 u8 max_burst_length[24]; /* DWORD 0 */
938 u8 rsvd0[3]; /* DWORD 0 */
939 u8 type[5]; /* DWORD 0 */
940 u8 ptr2nextwrb[8]; /* DWORD 1 */
941 u8 wrb_idx[8]; /* DWORD 1 */
942 u8 rsvd1[16]; /* DWORD 1 */
943 u8 max_send_data_segment_length[24]; /* DWORD 2 */
944 u8 rsvd2[8]; /* DWORD 2 */
945 u8 first_burst_length[24]; /* DWORD 3 */
946 u8 rsvd3[8]; /* DOWRD 3 */
947 u8 max_r2t[16]; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700948 u8 rsvd4; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530949 u8 hde; /* DWORD 4 */
950 u8 dde; /* DWORD 4 */
951 u8 erl[2]; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700952 u8 rsvd5[6]; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530953 u8 imd; /* DWORD 4 */
954 u8 ir2t; /* DWORD 4 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700955 u8 rsvd6[3]; /* DWORD 4 */
John Soni Joseacb96932012-10-20 04:44:35 +0530956 u8 stat_sn[32]; /* DWORD 5 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700957 u8 rsvd7[32]; /* DWORD 6 */
958 u8 rsvd8[32]; /* DWORD 7 */
John Soni Joseacb96932012-10-20 04:44:35 +0530959 u8 max_recv_dataseg_len[24]; /* DWORD 8 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700960 u8 rsvd9[8]; /* DWORD 8 */
961 u8 rsvd10[32]; /* DWORD 9 */
962 u8 rsvd11[32]; /* DWORD 10 */
John Soni Joseacb96932012-10-20 04:44:35 +0530963 u8 max_cxns[16]; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700964 u8 rsvd12[11]; /* DWORD 11*/
John Soni Joseacb96932012-10-20 04:44:35 +0530965 u8 invld; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700966 u8 rsvd13;/* DWORD 11*/
John Soni Joseacb96932012-10-20 04:44:35 +0530967 u8 dmsg; /* DWORD 11 */
968 u8 data_seq_inorder; /* DWORD 11 */
969 u8 pdu_seq_inorder; /* DWORD 11 */
Jayamohan Kallickal73316132013-09-28 15:35:41 -0700970 u8 rsvd14[32]; /*DWORD 12 */
971 u8 rsvd15[32]; /* DWORD 13 */
972 u8 rsvd16[32]; /* DWORD 14 */
973 u8 rsvd17[32]; /* DWORD 15 */
John Soni Joseacb96932012-10-20 04:44:35 +0530974} __packed;
975
976
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530977struct be_ring {
978 u32 pages; /* queue size in pages */
979 u32 id; /* queue id assigned by beklib */
980 u32 num; /* number of elements in queue */
981 u32 cidx; /* consumer index */
982 u32 pidx; /* producer index -- not used by most rings */
983 u32 item_size; /* size in bytes of one object */
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -0700984 u8 ulp_num; /* ULP to which CID binded */
985 u16 register_set;
986 u16 doorbell_format;
987 u32 doorbell_offset;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530988
989 void *va; /* The virtual address of the ring. This
990 * should be last to allow 32 & 64 bit debugger
991 * extensions to work.
992 */
993};
994
Jayamohan Kallickal6733b392009-09-05 07:36:35 +0530995struct hwi_controller {
996 struct list_head io_sgl_list;
997 struct list_head eh_sgl_list;
998 struct sgl_handle *psgl_handle_base;
999 unsigned int wrb_mem_index;
1000
Jayamohan Kallickala7909b32013-04-05 20:38:32 -07001001 struct hwi_wrb_context *wrb_context;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301002 struct mcc_wrb *pmcc_wrb_base;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -07001003 struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
1004 struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301005 struct hwi_context_memory *phwi_ctxt;
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301006};
1007
1008enum hwh_type_enum {
1009 HWH_TYPE_IO = 1,
1010 HWH_TYPE_LOGOUT = 2,
1011 HWH_TYPE_TMF = 3,
1012 HWH_TYPE_NOP = 4,
1013 HWH_TYPE_IO_RD = 5,
1014 HWH_TYPE_LOGIN = 11,
1015 HWH_TYPE_INVALID = 0xFFFFFFFF
1016};
1017
1018struct wrb_handle {
1019 enum hwh_type_enum type;
1020 unsigned short wrb_index;
1021 unsigned short nxt_wrb_index;
1022
1023 struct iscsi_task *pio_handle;
1024 struct iscsi_wrb *pwrb;
1025};
1026
1027struct hwi_context_memory {
Jayamohan Kallickalbfead3b2009-10-23 11:52:33 +05301028 /* Adaptive interrupt coalescing (AIC) info */
1029 u16 min_eqd; /* in usecs */
1030 u16 max_eqd; /* in usecs */
1031 u16 cur_eqd; /* in usecs */
1032 struct be_eq_obj be_eq[MAX_CPUS];
John Soni Jose22abeef2012-10-20 04:43:32 +05301033 struct be_queue_info be_cq[MAX_CPUS - 1];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301034
Jayamohan Kallickala7909b32013-04-05 20:38:32 -07001035 struct be_queue_info *be_wrbq;
Jayamohan Kallickal8a86e832013-09-28 15:35:45 -07001036 struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
1037 struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
1038 struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301039};
1040
John Soni Jose99bc5d52012-08-20 23:00:18 +05301041/* Logging related definitions */
1042#define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
1043#define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
1044#define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
1045#define BEISCSI_LOG_EH 0x0008 /* Error Handler */
1046#define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
1047#define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
Jayamohan Kallickalafb96052013-09-28 15:35:55 -07001048#define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
John Soni Jose99bc5d52012-08-20 23:00:18 +05301049
1050#define beiscsi_log(phba, level, mask, fmt, arg...) \
1051do { \
1052 uint32_t log_value = phba->attr_log_enable; \
1053 if (((mask) & log_value) || (level[1] <= '3')) \
1054 shost_printk(level, phba->shost, \
1055 fmt, __LINE__, ##arg); \
1056} while (0)
1057
Jayamohan Kallickal6733b392009-09-05 07:36:35 +05301058#endif