blob: 3d0ae09c2b8e152df0f404083ed91b87e9f126a8 [file] [log] [blame]
Richard Kuo013bf242011-10-31 18:48:50 -05001/*
2 * IO definitions for the Hexagon architecture
3 *
Richard Kuo7c6a5df2013-03-28 20:45:40 -05004 * Copyright (c) 2010-2013, The Linux Foundation. All rights reserved.
Richard Kuo013bf242011-10-31 18:48:50 -05005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 and
8 * only version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
18 * 02110-1301, USA.
19 */
20
21#ifndef _ASM_IO_H
22#define _ASM_IO_H
23
24#ifdef __KERNEL__
25
26#include <linux/types.h>
Richard Kuo013bf242011-10-31 18:48:50 -050027#include <asm/iomap.h>
28#include <asm/page.h>
29#include <asm/cacheflush.h>
Richard Kuo013bf242011-10-31 18:48:50 -050030
31/*
32 * We don't have PCI yet.
33 * _IO_BASE is pointing at what should be unused virtual space.
34 */
35#define IO_SPACE_LIMIT 0xffff
36#define _IO_BASE ((void __iomem *)0xfe000000)
37
Richard Kuo1ce81f42013-03-01 13:16:15 -060038#define IOMEM(x) ((void __force __iomem *)(x))
39
Richard Kuo013bf242011-10-31 18:48:50 -050040extern int remap_area_pages(unsigned long start, unsigned long phys_addr,
41 unsigned long end, unsigned long flags);
42
43extern void __iounmap(const volatile void __iomem *addr);
44
45/* Defined in lib/io.c, needed for smc91x driver. */
46extern void __raw_readsw(const void __iomem *addr, void *data, int wordlen);
47extern void __raw_writesw(void __iomem *addr, const void *data, int wordlen);
48
49extern void __raw_readsl(const void __iomem *addr, void *data, int wordlen);
50extern void __raw_writesl(void __iomem *addr, const void *data, int wordlen);
51
52#define readsw(p, d, l) __raw_readsw(p, d, l)
53#define writesw(p, d, l) __raw_writesw(p, d, l)
54
55#define readsl(p, d, l) __raw_readsl(p, d, l)
56#define writesl(p, d, l) __raw_writesl(p, d, l)
57
58/*
59 * virt_to_phys - map virtual address to physical
60 * @address: address to map
61 */
62static inline unsigned long virt_to_phys(volatile void *address)
63{
64 return __pa(address);
65}
66
67/*
68 * phys_to_virt - map physical address to virtual
69 * @address: address to map
70 */
71static inline void *phys_to_virt(unsigned long address)
72{
73 return __va(address);
74}
75
76/*
77 * convert a physical pointer to a virtual kernel pointer for
78 * /dev/mem access.
79 */
80#define xlate_dev_kmem_ptr(p) __va(p)
81#define xlate_dev_mem_ptr(p) __va(p)
82
83/*
84 * IO port access primitives. Hexagon doesn't have special IO access
85 * instructions; all I/O is memory mapped.
86 *
87 * in/out are used for "ports", but we don't have "port instructions",
88 * so these are really just memory mapped too.
89 */
90
91/*
92 * readb - read byte from memory mapped device
93 * @addr: pointer to memory
94 *
95 * Operates on "I/O bus memory space"
96 */
97static inline u8 readb(const volatile void __iomem *addr)
98{
99 u8 val;
100 asm volatile(
101 "%0 = memb(%1);"
102 : "=&r" (val)
103 : "r" (addr)
104 );
105 return val;
106}
107
108static inline u16 readw(const volatile void __iomem *addr)
109{
110 u16 val;
111 asm volatile(
112 "%0 = memh(%1);"
113 : "=&r" (val)
114 : "r" (addr)
115 );
116 return val;
117}
118
119static inline u32 readl(const volatile void __iomem *addr)
120{
121 u32 val;
122 asm volatile(
123 "%0 = memw(%1);"
124 : "=&r" (val)
125 : "r" (addr)
126 );
127 return val;
128}
129
130/*
131 * writeb - write a byte to a memory location
132 * @data: data to write to
133 * @addr: pointer to memory
134 *
135 */
136static inline void writeb(u8 data, volatile void __iomem *addr)
137{
138 asm volatile(
139 "memb(%0) = %1;"
140 :
141 : "r" (addr), "r" (data)
142 : "memory"
143 );
144}
145
146static inline void writew(u16 data, volatile void __iomem *addr)
147{
148 asm volatile(
149 "memh(%0) = %1;"
150 :
151 : "r" (addr), "r" (data)
152 : "memory"
153 );
154
155}
156
157static inline void writel(u32 data, volatile void __iomem *addr)
158{
159 asm volatile(
160 "memw(%0) = %1;"
161 :
162 : "r" (addr), "r" (data)
163 : "memory"
164 );
165}
166
167#define __raw_writeb writeb
168#define __raw_writew writew
169#define __raw_writel writel
170
171#define __raw_readb readb
172#define __raw_readw readw
173#define __raw_readl readl
174
175/*
Richard Kuo1ce81f42013-03-01 13:16:15 -0600176 * http://comments.gmane.org/gmane.linux.ports.arm.kernel/117626
177 */
178
179#define readb_relaxed __raw_readb
180#define readw_relaxed __raw_readw
181#define readl_relaxed __raw_readl
182
183#define writeb_relaxed __raw_writeb
184#define writew_relaxed __raw_writew
185#define writel_relaxed __raw_writel
186
187/*
Richard Kuo013bf242011-10-31 18:48:50 -0500188 * Need an mtype somewhere in here, for cache type deals?
189 * This is probably too long for an inline.
190 */
191void __iomem *ioremap_nocache(unsigned long phys_addr, unsigned long size);
192
193static inline void __iomem *ioremap(unsigned long phys_addr, unsigned long size)
194{
195 return ioremap_nocache(phys_addr, size);
196}
197
198static inline void iounmap(volatile void __iomem *addr)
199{
200 __iounmap(addr);
201}
202
203#define __raw_writel writel
204
205static inline void memcpy_fromio(void *dst, const volatile void __iomem *src,
206 int count)
207{
208 memcpy(dst, (void *) src, count);
209}
210
211static inline void memcpy_toio(volatile void __iomem *dst, const void *src,
212 int count)
213{
214 memcpy((void *) dst, src, count);
215}
216
Arnd Bergmanna57ab962018-04-06 16:28:22 +0200217static inline void memset_io(volatile void __iomem *addr, int value,
218 size_t size)
219{
220 memset((void __force *)addr, value, size);
221}
222
Richard Kuo013bf242011-10-31 18:48:50 -0500223#define PCI_IO_ADDR (volatile void __iomem *)
224
225/*
226 * inb - read byte from I/O port or something
227 * @port: address in I/O space
228 *
229 * Operates on "I/O bus I/O space"
230 */
231static inline u8 inb(unsigned long port)
232{
233 return readb(_IO_BASE + (port & IO_SPACE_LIMIT));
234}
235
236static inline u16 inw(unsigned long port)
237{
238 return readw(_IO_BASE + (port & IO_SPACE_LIMIT));
239}
240
241static inline u32 inl(unsigned long port)
242{
243 return readl(_IO_BASE + (port & IO_SPACE_LIMIT));
244}
245
246/*
247 * outb - write a byte to a memory location
248 * @data: data to write to
249 * @addr: address in I/O space
250 */
251static inline void outb(u8 data, unsigned long port)
252{
253 writeb(data, _IO_BASE + (port & IO_SPACE_LIMIT));
254}
255
256static inline void outw(u16 data, unsigned long port)
257{
258 writew(data, _IO_BASE + (port & IO_SPACE_LIMIT));
259}
260
261static inline void outl(u32 data, unsigned long port)
262{
263 writel(data, _IO_BASE + (port & IO_SPACE_LIMIT));
264}
265
266#define outb_p outb
267#define outw_p outw
268#define outl_p outl
269
270#define inb_p inb
271#define inw_p inw
272#define inl_p inl
273
274static inline void insb(unsigned long port, void *buffer, int count)
275{
276 if (count) {
277 u8 *buf = buffer;
278 do {
279 u8 x = inb(port);
280 *buf++ = x;
281 } while (--count);
282 }
283}
284
285static inline void insw(unsigned long port, void *buffer, int count)
286{
287 if (count) {
288 u16 *buf = buffer;
289 do {
290 u16 x = inw(port);
291 *buf++ = x;
292 } while (--count);
293 }
294}
295
296static inline void insl(unsigned long port, void *buffer, int count)
297{
298 if (count) {
299 u32 *buf = buffer;
300 do {
301 u32 x = inw(port);
302 *buf++ = x;
303 } while (--count);
304 }
305}
306
307static inline void outsb(unsigned long port, const void *buffer, int count)
308{
309 if (count) {
310 const u8 *buf = buffer;
311 do {
312 outb(*buf++, port);
313 } while (--count);
314 }
315}
316
317static inline void outsw(unsigned long port, const void *buffer, int count)
318{
319 if (count) {
320 const u16 *buf = buffer;
321 do {
322 outw(*buf++, port);
323 } while (--count);
324 }
325}
326
327static inline void outsl(unsigned long port, const void *buffer, int count)
328{
329 if (count) {
330 const u32 *buf = buffer;
331 do {
332 outl(*buf++, port);
333 } while (--count);
334 }
335}
336
Richard Kuo013bf242011-10-31 18:48:50 -0500337#endif /* __KERNEL__ */
338
339#endif