blob: cafb6959cf69c7852cd4e51938c4f1518bd14e47 [file] [log] [blame]
Thomas Abrahame062b572013-03-09 17:02:52 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Copyright (c) 2013 Linaro Ltd.
4 * Author: Thomas Abraham <thomas.ab@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Common Clock Framework support for all Exynos4 SoCs.
11*/
12
13#include <linux/clk.h>
14#include <linux/clkdev.h>
15#include <linux/clk-provider.h>
16#include <linux/of.h>
17#include <linux/of_address.h>
18
Thomas Abrahame062b572013-03-09 17:02:52 +090019#include "clk.h"
Thomas Abrahame062b572013-03-09 17:02:52 +090020
21/* Exynos4 clock controller register offsets */
22#define SRC_LEFTBUS 0x4200
Tomasz Figafb948f72013-04-04 13:35:32 +090023#define DIV_LEFTBUS 0x4500
24#define GATE_IP_LEFTBUS 0x4800
Thomas Abrahame062b572013-03-09 17:02:52 +090025#define E4X12_GATE_IP_IMAGE 0x4930
Tomasz Figafb948f72013-04-04 13:35:32 +090026#define SRC_RIGHTBUS 0x8200
27#define DIV_RIGHTBUS 0x8500
Thomas Abrahame062b572013-03-09 17:02:52 +090028#define GATE_IP_RIGHTBUS 0x8800
29#define E4X12_GATE_IP_PERIR 0x8960
Tomasz Figa6d7190f2013-04-04 13:33:30 +090030#define EPLL_LOCK 0xc010
31#define VPLL_LOCK 0xc020
32#define EPLL_CON0 0xc110
33#define EPLL_CON1 0xc114
34#define EPLL_CON2 0xc118
35#define VPLL_CON0 0xc120
36#define VPLL_CON1 0xc124
37#define VPLL_CON2 0xc128
Thomas Abrahame062b572013-03-09 17:02:52 +090038#define SRC_TOP0 0xc210
39#define SRC_TOP1 0xc214
40#define SRC_CAM 0xc220
41#define SRC_TV 0xc224
42#define SRC_MFC 0xcc28
43#define SRC_G3D 0xc22c
44#define E4210_SRC_IMAGE 0xc230
45#define SRC_LCD0 0xc234
Tomasz Figa7406ee72013-04-04 13:35:18 +090046#define E4210_SRC_LCD1 0xc238
Andrzej Hajda15547012013-04-04 13:33:22 +090047#define E4X12_SRC_ISP 0xc238
Thomas Abrahame062b572013-03-09 17:02:52 +090048#define SRC_MAUDIO 0xc23c
49#define SRC_FSYS 0xc240
50#define SRC_PERIL0 0xc250
51#define SRC_PERIL1 0xc254
52#define E4X12_SRC_CAM1 0xc258
Tomasz Figafb948f72013-04-04 13:35:32 +090053#define SRC_MASK_TOP 0xc310
Thomas Abrahame062b572013-03-09 17:02:52 +090054#define SRC_MASK_CAM 0xc320
55#define SRC_MASK_TV 0xc324
56#define SRC_MASK_LCD0 0xc334
Tomasz Figa7406ee72013-04-04 13:35:18 +090057#define E4210_SRC_MASK_LCD1 0xc338
Andrzej Hajda15547012013-04-04 13:33:22 +090058#define E4X12_SRC_MASK_ISP 0xc338
Thomas Abrahame062b572013-03-09 17:02:52 +090059#define SRC_MASK_MAUDIO 0xc33c
60#define SRC_MASK_FSYS 0xc340
61#define SRC_MASK_PERIL0 0xc350
62#define SRC_MASK_PERIL1 0xc354
63#define DIV_TOP 0xc510
64#define DIV_CAM 0xc520
65#define DIV_TV 0xc524
66#define DIV_MFC 0xc528
67#define DIV_G3D 0xc52c
68#define DIV_IMAGE 0xc530
69#define DIV_LCD0 0xc534
70#define E4210_DIV_LCD1 0xc538
71#define E4X12_DIV_ISP 0xc538
72#define DIV_MAUDIO 0xc53c
73#define DIV_FSYS0 0xc540
74#define DIV_FSYS1 0xc544
75#define DIV_FSYS2 0xc548
76#define DIV_FSYS3 0xc54c
77#define DIV_PERIL0 0xc550
78#define DIV_PERIL1 0xc554
79#define DIV_PERIL2 0xc558
80#define DIV_PERIL3 0xc55c
81#define DIV_PERIL4 0xc560
82#define DIV_PERIL5 0xc564
83#define E4X12_DIV_CAM1 0xc568
84#define GATE_SCLK_CAM 0xc820
85#define GATE_IP_CAM 0xc920
86#define GATE_IP_TV 0xc924
87#define GATE_IP_MFC 0xc928
88#define GATE_IP_G3D 0xc92c
89#define E4210_GATE_IP_IMAGE 0xc930
90#define GATE_IP_LCD0 0xc934
Tomasz Figa7406ee72013-04-04 13:35:18 +090091#define E4210_GATE_IP_LCD1 0xc938
Andrzej Hajda15547012013-04-04 13:33:22 +090092#define E4X12_GATE_IP_ISP 0xc938
Thomas Abrahame062b572013-03-09 17:02:52 +090093#define E4X12_GATE_IP_MAUDIO 0xc93c
94#define GATE_IP_FSYS 0xc940
95#define GATE_IP_GPS 0xc94c
96#define GATE_IP_PERIL 0xc950
Tomasz Figa1f1f3262013-04-04 13:35:22 +090097#define E4210_GATE_IP_PERIR 0xc960
Tomasz Figafb948f72013-04-04 13:35:32 +090098#define GATE_BLOCK 0xc970
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +053099#define E4X12_MPLL_LOCK 0x10008
Thomas Abrahame062b572013-03-09 17:02:52 +0900100#define E4X12_MPLL_CON0 0x10108
Tomasz Figab9506222013-04-04 13:35:27 +0900101#define SRC_DMC 0x10200
Tomasz Figafb948f72013-04-04 13:35:32 +0900102#define SRC_MASK_DMC 0x10300
103#define DIV_DMC0 0x10500
104#define DIV_DMC1 0x10504
105#define GATE_IP_DMC 0x10900
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +0530106#define APLL_LOCK 0x14000
Thomas Abrahame062b572013-03-09 17:02:52 +0900107#define APLL_CON0 0x14100
108#define E4210_MPLL_CON0 0x14108
109#define SRC_CPU 0x14200
110#define DIV_CPU0 0x14500
Tomasz Figafb948f72013-04-04 13:35:32 +0900111#define DIV_CPU1 0x14504
112#define GATE_SCLK_CPU 0x14800
113#define GATE_IP_CPU 0x14900
Andrzej Hajda15547012013-04-04 13:33:22 +0900114#define E4X12_DIV_ISP0 0x18300
115#define E4X12_DIV_ISP1 0x18304
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900116#define E4X12_GATE_ISP0 0x18800
Andrzej Hajda15547012013-04-04 13:33:22 +0900117#define E4X12_GATE_ISP1 0x18804
Thomas Abrahame062b572013-03-09 17:02:52 +0900118
119/* the exynos4 soc type */
120enum exynos4_soc {
121 EXYNOS4210,
122 EXYNOS4X12,
123};
124
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +0530125/* list of PLLs to be registered */
126enum exynos4_plls {
127 apll, mpll, epll, vpll,
128 nr_plls /* number of PLLs */
129};
130
Thomas Abrahame062b572013-03-09 17:02:52 +0900131/*
132 * Let each supported clock get a unique id. This id is used to lookup the clock
133 * for device tree based platforms. The clocks are categorized into three
134 * sections: core, sclk gate and bus interface gate clocks.
135 *
136 * When adding a new clock to this list, it is advised to choose a clock
137 * category and add it to the end of that category. That is because the the
138 * device tree source file is referring to these ids and any change in the
139 * sequence number of existing clocks will require corresponding change in the
140 * device tree files. This limitation would go away when pre-processor support
141 * for dtc would be available.
142 */
143enum exynos4_clks {
144 none,
145
146 /* core clocks */
147 xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll,
148 sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100,
Lukasz Majewskie77ba802013-04-04 13:32:59 +0900149 aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, mout_core,
150 mout_apll, /* 20 */
Thomas Abrahame062b572013-03-09 17:02:52 +0900151
152 /* gate for special clocks (sclk) */
153 sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0,
154 sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac,
155 sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0,
156 sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4,
157 sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4,
158 sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
159 sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1,
Andrzej Hajda15547012013-04-04 13:33:22 +0900160 sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0, sclk_g3d, sclk_pwm_isp,
Sachin Kamat5cd644d2013-06-10 17:49:41 +0900161 sclk_spi0_isp, sclk_spi1_isp, sclk_uart_isp, sclk_fimg2d,
Thomas Abrahame062b572013-03-09 17:02:52 +0900162
163 /* gate clocks */
164 fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0,
165 smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi,
166 smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d,
167 smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1,
168 mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0,
169 sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie,
170 onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3,
171 uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc,
172 spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus,
173 spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif,
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900174 audss, mipi_hsi, mdma2, pixelasyncm0, pixelasyncm1, fimc_lite0,
Andrzej Hajda15547012013-04-04 13:33:22 +0900175 fimc_lite1, ppmuispx, ppmuispmx, fimc_isp, fimc_drc, fimc_fd, mcuisp,
176 gicisp, smmu_isp, smmu_drc, smmu_fd, smmu_lite0, smmu_lite1, mcuctl_isp,
177 mpwm_isp, i2c0_isp, i2c1_isp, mtcadc_isp, pwm_isp, wdt_isp, uart_isp,
178 asyncaxim, smmu_ispcx, spi0_isp, spi1_isp, pwm_isp_sclk, spi0_isp_sclk,
Sachin Kamat9f271362013-07-24 15:39:15 +0530179 spi1_isp_sclk, uart_isp_sclk, tmu_apbif,
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900180
181 /* mux clocks */
182 mout_fimc0 = 384, mout_fimc1, mout_fimc2, mout_fimc3, mout_cam0,
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900183 mout_cam1, mout_csis0, mout_csis1, mout_g3d0, mout_g3d1, mout_g3d,
Sylwester Nawrockicdbf6182013-04-08 15:24:47 +0900184 aclk400_mcuisp,
185
186 /* div clocks */
187 div_isp0 = 450, div_isp1, div_mcuisp0, div_mcuisp1, div_aclk200,
188 div_aclk400_mcuisp,
Thomas Abrahame062b572013-03-09 17:02:52 +0900189
190 nr_clks,
191};
192
193/*
194 * list of controller registers to be saved and restored during a
195 * suspend/resume cycle.
196 */
Sachin Kamat3c701c52013-08-07 10:18:37 +0530197static unsigned long exynos4210_clk_save[] __initdata = {
Tomasz Figa6b5756e2013-04-04 13:35:35 +0900198 E4210_SRC_IMAGE,
199 E4210_SRC_LCD1,
200 E4210_SRC_MASK_LCD1,
201 E4210_DIV_LCD1,
202 E4210_GATE_IP_IMAGE,
203 E4210_GATE_IP_LCD1,
204 E4210_GATE_IP_PERIR,
205 E4210_MPLL_CON0,
206};
207
Sachin Kamat3c701c52013-08-07 10:18:37 +0530208static unsigned long exynos4x12_clk_save[] __initdata = {
Tomasz Figa6b5756e2013-04-04 13:35:35 +0900209 E4X12_GATE_IP_IMAGE,
210 E4X12_GATE_IP_PERIR,
211 E4X12_SRC_CAM1,
212 E4X12_DIV_ISP,
213 E4X12_DIV_CAM1,
214 E4X12_MPLL_CON0,
215};
216
Sachin Kamat3c701c52013-08-07 10:18:37 +0530217static unsigned long exynos4_clk_regs[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900218 SRC_LEFTBUS,
Tomasz Figafb948f72013-04-04 13:35:32 +0900219 DIV_LEFTBUS,
220 GATE_IP_LEFTBUS,
221 SRC_RIGHTBUS,
222 DIV_RIGHTBUS,
Thomas Abrahame062b572013-03-09 17:02:52 +0900223 GATE_IP_RIGHTBUS,
Tomasz Figafb948f72013-04-04 13:35:32 +0900224 EPLL_CON0,
225 EPLL_CON1,
226 EPLL_CON2,
227 VPLL_CON0,
228 VPLL_CON1,
229 VPLL_CON2,
Thomas Abrahame062b572013-03-09 17:02:52 +0900230 SRC_TOP0,
231 SRC_TOP1,
232 SRC_CAM,
233 SRC_TV,
234 SRC_MFC,
235 SRC_G3D,
Thomas Abrahame062b572013-03-09 17:02:52 +0900236 SRC_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900237 SRC_MAUDIO,
238 SRC_FSYS,
239 SRC_PERIL0,
240 SRC_PERIL1,
Tomasz Figafb948f72013-04-04 13:35:32 +0900241 SRC_MASK_TOP,
Thomas Abrahame062b572013-03-09 17:02:52 +0900242 SRC_MASK_CAM,
243 SRC_MASK_TV,
244 SRC_MASK_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900245 SRC_MASK_MAUDIO,
246 SRC_MASK_FSYS,
247 SRC_MASK_PERIL0,
248 SRC_MASK_PERIL1,
249 DIV_TOP,
250 DIV_CAM,
251 DIV_TV,
252 DIV_MFC,
253 DIV_G3D,
254 DIV_IMAGE,
255 DIV_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900256 DIV_MAUDIO,
257 DIV_FSYS0,
258 DIV_FSYS1,
259 DIV_FSYS2,
260 DIV_FSYS3,
261 DIV_PERIL0,
262 DIV_PERIL1,
263 DIV_PERIL2,
264 DIV_PERIL3,
265 DIV_PERIL4,
266 DIV_PERIL5,
Thomas Abrahame062b572013-03-09 17:02:52 +0900267 GATE_SCLK_CAM,
268 GATE_IP_CAM,
269 GATE_IP_TV,
270 GATE_IP_MFC,
271 GATE_IP_G3D,
Thomas Abrahame062b572013-03-09 17:02:52 +0900272 GATE_IP_LCD0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900273 GATE_IP_FSYS,
274 GATE_IP_GPS,
275 GATE_IP_PERIL,
Tomasz Figafb948f72013-04-04 13:35:32 +0900276 GATE_BLOCK,
277 SRC_MASK_DMC,
278 SRC_DMC,
279 DIV_DMC0,
280 DIV_DMC1,
281 GATE_IP_DMC,
Thomas Abrahame062b572013-03-09 17:02:52 +0900282 APLL_CON0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900283 SRC_CPU,
284 DIV_CPU0,
Tomasz Figafb948f72013-04-04 13:35:32 +0900285 DIV_CPU1,
286 GATE_SCLK_CPU,
287 GATE_IP_CPU,
Thomas Abrahame062b572013-03-09 17:02:52 +0900288};
289
290/* list of all parent clock list */
291PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
292PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
293PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
294PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900295PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900296PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
297PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
298PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
299PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900300PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
301PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900302PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
303 "spdif_extclk", };
Andrzej Hajda15547012013-04-04 13:33:22 +0900304PNAME(mout_onenand_p) = {"aclk133", "aclk160", };
305PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", };
Thomas Abrahame062b572013-03-09 17:02:52 +0900306
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900307/* Exynos 4210-specific parent groups */
308PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
309PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
310PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
311PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
312 "sclk_usbphy0", "none", "sclk_hdmiphy",
313 "sclk_mpll", "sclk_epll", "sclk_vpll", };
314PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
315 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
316 "sclk_epll", "sclk_vpll" };
317PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
318 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
319 "sclk_epll", "sclk_vpll", };
320PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
321 "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
322 "sclk_epll", "sclk_vpll", };
323PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
324PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
325
326/* Exynos 4x12-specific parent groups */
327PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
328PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
329PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
330PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
331 "none", "sclk_hdmiphy", "mout_mpll_user_t",
332 "sclk_epll", "sclk_vpll", };
333PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
334 "sclk_usbphy0", "xxti", "xusbxti",
335 "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
336PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
337 "sclk_usbphy0", "xxti", "xusbxti",
338 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
339PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
340 "sclk_usbphy0", "xxti", "xusbxti",
341 "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
342PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
Andrzej Hajda15547012013-04-04 13:33:22 +0900343PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", };
344PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", };
345PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", };
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900346
Thomas Abrahame062b572013-03-09 17:02:52 +0900347/* fixed rate clocks generated outside the soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530348static struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900349 FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0),
350 FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0),
351};
352
353/* fixed rate clocks generated inside the soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530354static struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900355 FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
356 FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000),
357 FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
358};
359
Sachin Kamatd75f3062013-07-18 15:31:17 +0530360static struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900361 FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
362};
363
364/* list of mux clocks supported in all exynos4 soc's */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530365static struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
Tushar Behera82ba93b2013-06-20 16:17:18 +0530366 MUX_FA(mout_apll, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
367 CLK_SET_RATE_PARENT, 0, "mout_apll"),
Thomas Abrahame062b572013-03-09 17:02:52 +0900368 MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900369 MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
370 MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900371 MUX_F(mout_g3d1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
372 CLK_SET_RATE_PARENT, 0),
373 MUX_F(mout_g3d, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
374 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900375 MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
Andrzej Hajda15547012013-04-04 13:33:22 +0900376 MUX(none, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200377 MUX(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1),
Andrzej Hajda15547012013-04-04 13:33:22 +0900378 MUX(none, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900379};
380
381/* list of mux clocks supported in exynos4210 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530382static struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900383 MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
384 MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
385 MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
386 MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900387 MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
388 MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
389 MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900390 MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900391 MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
392 MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
Tomasz Figa7406ee72013-04-04 13:35:18 +0900393 MUX(none, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4),
394 MUX(none, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4),
Tomasz Figae6c3e732013-08-26 19:08:59 +0200395 MUX(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1),
396 MUX(mout_core, "mout_core", mout_core_p4210, SRC_CPU, 16, 1),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200397 MUX(sclk_vpll, "sclk_vpll", sclk_vpll_p4210, SRC_TOP0, 8, 1),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900398 MUX(mout_fimc0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
399 MUX(mout_fimc1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
400 MUX(mout_fimc2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
401 MUX(mout_fimc3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
402 MUX(mout_cam0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
403 MUX(mout_cam1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
404 MUX(mout_csis0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
405 MUX(mout_csis1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900406 MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900407 MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
408 CLK_SET_RATE_PARENT, 0),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900409 MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
410 MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
411 MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
412 MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
413 MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
414 MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
415 MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
416 MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
Tomasz Figa8e795612013-04-04 13:33:27 +0900417 MUX(none, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900418 MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
419 MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
420 MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
421 MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
422 MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
423 MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
424 MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
425 MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
426 MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
427 MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900428};
429
430/* list of mux clocks supported in exynos4x12 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530431static struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
Tomasz Figae6c3e732013-08-26 19:08:59 +0200432 MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12,
433 SRC_CPU, 24, 1),
Andrzej Hajda15547012013-04-04 13:33:22 +0900434 MUX(none, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1),
435 MUX(none, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900436 MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12,
437 SRC_TOP1, 12, 1),
Andrzej Hajda15547012013-04-04 13:33:22 +0900438 MUX(none, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12,
439 SRC_TOP1, 16, 1),
440 MUX(aclk200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1),
Sylwester Nawrockicdbf6182013-04-08 15:24:47 +0900441 MUX(aclk400_mcuisp, "aclk400_mcuisp", mout_user_aclk400_mcuisp_p4x12,
Andrzej Hajda15547012013-04-04 13:33:22 +0900442 SRC_TOP1, 24, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900443 MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
444 MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
445 MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
446 MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900447 MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
448 MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
449 MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
450 MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900451 MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
452 MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200453 MUX(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_DMC, 12, 1),
454 MUX(sclk_vpll, "sclk_vpll", mout_vpll_p, SRC_TOP0, 8, 1),
Tomasz Figae6c3e732013-08-26 19:08:59 +0200455 MUX(mout_core, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900456 MUX(mout_fimc0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
457 MUX(mout_fimc1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
458 MUX(mout_fimc2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
459 MUX(mout_fimc3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
460 MUX(mout_cam0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
461 MUX(mout_cam1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
462 MUX(mout_csis0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
463 MUX(mout_csis1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900464 MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900465 MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
466 CLK_SET_RATE_PARENT, 0),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900467 MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
468 MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
469 MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
470 MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
471 MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
472 MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
473 MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
474 MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
Tomasz Figa4c3cc722013-04-04 13:32:43 +0900475 MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
Tomasz Figa74f7f8b2013-04-04 13:32:37 +0900476 MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
477 MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
478 MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
479 MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
480 MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
481 MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
482 MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
483 MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
484 MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
485 MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
Andrzej Hajda15547012013-04-04 13:33:22 +0900486 MUX(none, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4),
487 MUX(none, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4),
488 MUX(none, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4),
489 MUX(none, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4),
Sachin Kamat5cd644d2013-06-10 17:49:41 +0900490 MUX(none, "mout_g2d0", sclk_ampll_p4210, SRC_DMC, 20, 1),
491 MUX(none, "mout_g2d1", sclk_evpll_p, SRC_DMC, 24, 1),
492 MUX(none, "mout_g2d", mout_g2d_p, SRC_DMC, 28, 1),
Thomas Abrahame062b572013-03-09 17:02:52 +0900493};
494
495/* list of divider clocks supported in all exynos4 soc's */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530496static struct samsung_div_clock exynos4_div_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900497 DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3),
498 DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3),
499 DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
500 DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
501 DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
502 DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
503 DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
504 DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
505 DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
506 DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
Sylwester Nawrocki36fc0972013-04-04 13:32:33 +0900507 DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900508 DIV_F(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4,
509 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900510 DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
511 DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
512 DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
Tomasz Figa6976d272013-04-04 13:32:51 +0900513 DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
Thomas Abrahame062b572013-03-09 17:02:52 +0900514 DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
515 DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
516 DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
517 DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
518 DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900519 DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
520 DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
521 DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
Andrzej Hajda15547012013-04-04 13:33:22 +0900522 DIV(none, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3),
Thomas Abrahame062b572013-03-09 17:02:52 +0900523 DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
524 DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
525 DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
526 DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
527 DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
528 DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
529 DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8),
530 DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
531 DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
532 DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
533 DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
534 DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
535 DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
536 DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
537 DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
538 DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
539 DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
540 DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
541 DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
542 DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
Tomasz Figae6c3e732013-08-26 19:08:59 +0200543 DIV(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200544 DIV(sclk_apll, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
Thomas Abrahame062b572013-03-09 17:02:52 +0900545 DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
546 CLK_SET_RATE_PARENT, 0),
547 DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
548 CLK_SET_RATE_PARENT, 0),
549 DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
550 CLK_SET_RATE_PARENT, 0),
551 DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
552 CLK_SET_RATE_PARENT, 0),
553 DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
554 CLK_SET_RATE_PARENT, 0),
555};
556
557/* list of divider clocks supported in exynos4210 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530558static struct samsung_div_clock exynos4210_div_clks[] __initdata = {
Andrzej Hajda15547012013-04-04 13:33:22 +0900559 DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
Sachin Kamat5cd644d2013-06-10 17:49:41 +0900560 DIV(sclk_fimg2d, "sclk_fimg2d", "mout_g2d", DIV_IMAGE, 0, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900561 DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
562 DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
563 DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
564 DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
565 CLK_SET_RATE_PARENT, 0),
566};
567
568/* list of divider clocks supported in exynos4x12 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530569static struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900570 DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
571 DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
572 DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
573 DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
574 DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
Sylwester Nawrockicdbf6182013-04-08 15:24:47 +0900575 DIV(div_aclk200, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3),
Andrzej Hajda15547012013-04-04 13:33:22 +0900576 DIV(none, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3),
Sylwester Nawrockicdbf6182013-04-08 15:24:47 +0900577 DIV(div_aclk400_mcuisp, "div_aclk400_mcuisp", "mout_aclk400_mcuisp",
578 DIV_TOP, 24, 3),
Andrzej Hajda15547012013-04-04 13:33:22 +0900579 DIV(none, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4),
580 DIV(none, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4),
581 DIV(none, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8),
582 DIV(none, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4),
583 DIV(none, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8),
584 DIV(none, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4),
Sylwester Nawrockicdbf6182013-04-08 15:24:47 +0900585 DIV(div_isp0, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3),
586 DIV(div_isp1, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3),
Andrzej Hajda15547012013-04-04 13:33:22 +0900587 DIV(none, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
Sylwester Nawrockicdbf6182013-04-08 15:24:47 +0900588 DIV(div_mcuisp0, "div_mcuisp0", "aclk400_mcuisp", E4X12_DIV_ISP1, 4, 3),
589 DIV(div_mcuisp1, "div_mcuisp1", "div_mcuisp0", E4X12_DIV_ISP1, 8, 3),
Sachin Kamat5cd644d2013-06-10 17:49:41 +0900590 DIV(sclk_fimg2d, "sclk_fimg2d", "mout_g2d", DIV_DMC1, 0, 4),
Thomas Abrahame062b572013-03-09 17:02:52 +0900591};
592
593/* list of gate clocks supported in all exynos4 soc's */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530594static struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900595 /*
596 * After all Exynos4 based platforms are migrated to use device tree,
597 * the device name and clock alias names specified below for some
598 * of the clocks can be removed.
599 */
600 GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
Tomasz Figa017ab642013-04-04 13:33:34 +0900601 GATE(sclk_spdif, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900602 GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
603 GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
604 GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
Tomasz Figa7406ee72013-04-04 13:35:18 +0900605 GATE(fimd1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0),
606 GATE(mie1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0),
607 GATE(dsim1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0),
608 GATE(smmu_fimd1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900609 GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
610 GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
Tomasz Figa8e1ce832013-04-04 13:33:17 +0900611 GATE(sclk_g3d, "sclk_g3d", "div_g3d", GATE_IP_G3D, 0,
612 CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900613 GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
614 GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
615 GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
616 GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
617 GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
618 GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
619 GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
620 CLK_SET_RATE_PARENT, 0),
621 GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
622 CLK_SET_RATE_PARENT, 0),
623 GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0",
624 SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
Tomasz Figa69aff2f2013-04-04 13:32:47 +0900625 GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
626 CLK_SET_RATE_PARENT, 0),
Tomasz Figa017ab642013-04-04 13:33:34 +0900627 GATE(sclk_audio1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0,
Thomas Abrahame062b572013-03-09 17:02:52 +0900628 CLK_SET_RATE_PARENT, 0),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200629 GATE(vp, "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
630 GATE(mixer, "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
631 GATE(hdmi, "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
632 GATE(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0),
633 GATE(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0),
634 GATE(usb_host, "usb_host", "aclk133", GATE_IP_FSYS, 12, 0, 0),
635 GATE(sclk_fimc0, "sclk_fimc0", "div_fimc0", SRC_MASK_CAM, 0,
636 CLK_SET_RATE_PARENT, 0),
637 GATE(sclk_fimc1, "sclk_fimc1", "div_fimc1", SRC_MASK_CAM, 4,
638 CLK_SET_RATE_PARENT, 0),
639 GATE(sclk_fimc2, "sclk_fimc2", "div_fimc2", SRC_MASK_CAM, 8,
640 CLK_SET_RATE_PARENT, 0),
641 GATE(sclk_fimc3, "sclk_fimc3", "div_fimc3", SRC_MASK_CAM, 12,
642 CLK_SET_RATE_PARENT, 0),
643 GATE(sclk_csis0, "sclk_csis0", "div_csis0", SRC_MASK_CAM, 24,
644 CLK_SET_RATE_PARENT, 0),
645 GATE(sclk_csis1, "sclk_csis1", "div_csis1", SRC_MASK_CAM, 28,
646 CLK_SET_RATE_PARENT, 0),
647 GATE(sclk_fimd0, "sclk_fimd0", "div_fimd0", SRC_MASK_LCD0, 0,
648 CLK_SET_RATE_PARENT, 0),
649 GATE(sclk_mmc0, "sclk_mmc0", "div_mmc_pre0", SRC_MASK_FSYS, 0,
650 CLK_SET_RATE_PARENT, 0),
651 GATE(sclk_mmc1, "sclk_mmc1", "div_mmc_pre1", SRC_MASK_FSYS, 4,
652 CLK_SET_RATE_PARENT, 0),
653 GATE(sclk_mmc2, "sclk_mmc2", "div_mmc_pre2", SRC_MASK_FSYS, 8,
654 CLK_SET_RATE_PARENT, 0),
655 GATE(sclk_mmc3, "sclk_mmc3", "div_mmc_pre3", SRC_MASK_FSYS, 12,
656 CLK_SET_RATE_PARENT, 0),
657 GATE(sclk_mmc4, "sclk_mmc4", "div_mmc_pre4", SRC_MASK_FSYS, 16,
658 CLK_SET_RATE_PARENT, 0),
659 GATE(sclk_uart0, "uclk0", "div_uart0", SRC_MASK_PERIL0, 0,
660 CLK_SET_RATE_PARENT, 0),
661 GATE(sclk_uart1, "uclk1", "div_uart1", SRC_MASK_PERIL0, 4,
662 CLK_SET_RATE_PARENT, 0),
663 GATE(sclk_uart2, "uclk2", "div_uart2", SRC_MASK_PERIL0, 8,
664 CLK_SET_RATE_PARENT, 0),
665 GATE(sclk_uart3, "uclk3", "div_uart3", SRC_MASK_PERIL0, 12,
666 CLK_SET_RATE_PARENT, 0),
667 GATE(sclk_uart4, "uclk4", "div_uart4", SRC_MASK_PERIL0, 16,
668 CLK_SET_RATE_PARENT, 0),
Tomasz Figa017ab642013-04-04 13:33:34 +0900669 GATE(sclk_audio2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4,
Thomas Abrahame062b572013-03-09 17:02:52 +0900670 CLK_SET_RATE_PARENT, 0),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200671 GATE(sclk_spi0, "sclk_spi0", "div_spi_pre0", SRC_MASK_PERIL1, 16,
672 CLK_SET_RATE_PARENT, 0),
673 GATE(sclk_spi1, "sclk_spi1", "div_spi_pre1", SRC_MASK_PERIL1, 20,
674 CLK_SET_RATE_PARENT, 0),
675 GATE(sclk_spi2, "sclk_spi2", "div_spi_pre2", SRC_MASK_PERIL1, 24,
676 CLK_SET_RATE_PARENT, 0),
677 GATE(fimc0, "fimc0", "aclk160", GATE_IP_CAM, 0,
678 0, 0),
679 GATE(fimc1, "fimc1", "aclk160", GATE_IP_CAM, 1,
680 0, 0),
681 GATE(fimc2, "fimc2", "aclk160", GATE_IP_CAM, 2,
682 0, 0),
683 GATE(fimc3, "fimc3", "aclk160", GATE_IP_CAM, 3,
684 0, 0),
685 GATE(csis0, "csis0", "aclk160", GATE_IP_CAM, 4,
686 0, 0),
687 GATE(csis1, "csis1", "aclk160", GATE_IP_CAM, 5,
688 0, 0),
689 GATE(smmu_fimc0, "smmu_fimc0", "aclk160", GATE_IP_CAM, 7,
690 0, 0),
691 GATE(smmu_fimc1, "smmu_fimc1", "aclk160", GATE_IP_CAM, 8,
692 0, 0),
693 GATE(smmu_fimc2, "smmu_fimc2", "aclk160", GATE_IP_CAM, 9,
694 0, 0),
695 GATE(smmu_fimc3, "smmu_fimc3", "aclk160", GATE_IP_CAM, 10,
696 0, 0),
697 GATE(smmu_jpeg, "smmu_jpeg", "aclk160", GATE_IP_CAM, 11,
698 0, 0),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900699 GATE(pixelasyncm0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
700 GATE(pixelasyncm1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200701 GATE(smmu_tv, "smmu_tv", "aclk160", GATE_IP_TV, 4,
702 0, 0),
703 GATE(mfc, "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0),
704 GATE(smmu_mfcl, "smmu_mfcl", "aclk100", GATE_IP_MFC, 1,
705 0, 0),
706 GATE(smmu_mfcr, "smmu_mfcr", "aclk100", GATE_IP_MFC, 2,
707 0, 0),
708 GATE(fimd0, "fimd0", "aclk160", GATE_IP_LCD0, 0,
709 0, 0),
710 GATE(smmu_fimd0, "smmu_fimd0", "aclk160", GATE_IP_LCD0, 4,
711 0, 0),
712 GATE(pdma0, "pdma0", "aclk133", GATE_IP_FSYS, 0,
713 0, 0),
714 GATE(pdma1, "pdma1", "aclk133", GATE_IP_FSYS, 1,
715 0, 0),
716 GATE(sdmmc0, "sdmmc0", "aclk133", GATE_IP_FSYS, 5,
717 0, 0),
718 GATE(sdmmc1, "sdmmc1", "aclk133", GATE_IP_FSYS, 6,
719 0, 0),
720 GATE(sdmmc2, "sdmmc2", "aclk133", GATE_IP_FSYS, 7,
721 0, 0),
722 GATE(sdmmc3, "sdmmc3", "aclk133", GATE_IP_FSYS, 8,
723 0, 0),
724 GATE(uart0, "uart0", "aclk100", GATE_IP_PERIL, 0,
725 0, 0),
726 GATE(uart1, "uart1", "aclk100", GATE_IP_PERIL, 1,
727 0, 0),
728 GATE(uart2, "uart2", "aclk100", GATE_IP_PERIL, 2,
729 0, 0),
730 GATE(uart3, "uart3", "aclk100", GATE_IP_PERIL, 3,
731 0, 0),
732 GATE(uart4, "uart4", "aclk100", GATE_IP_PERIL, 4,
733 0, 0),
734 GATE(i2c0, "i2c0", "aclk100", GATE_IP_PERIL, 6,
735 0, 0),
736 GATE(i2c1, "i2c1", "aclk100", GATE_IP_PERIL, 7,
737 0, 0),
738 GATE(i2c2, "i2c2", "aclk100", GATE_IP_PERIL, 8,
739 0, 0),
740 GATE(i2c3, "i2c3", "aclk100", GATE_IP_PERIL, 9,
741 0, 0),
742 GATE(i2c4, "i2c4", "aclk100", GATE_IP_PERIL, 10,
743 0, 0),
744 GATE(i2c5, "i2c5", "aclk100", GATE_IP_PERIL, 11,
745 0, 0),
746 GATE(i2c6, "i2c6", "aclk100", GATE_IP_PERIL, 12,
747 0, 0),
748 GATE(i2c7, "i2c7", "aclk100", GATE_IP_PERIL, 13,
749 0, 0),
750 GATE(i2c_hdmi, "i2c-hdmi", "aclk100", GATE_IP_PERIL, 14,
751 0, 0),
752 GATE(spi0, "spi0", "aclk100", GATE_IP_PERIL, 16,
753 0, 0),
754 GATE(spi1, "spi1", "aclk100", GATE_IP_PERIL, 17,
755 0, 0),
756 GATE(spi2, "spi2", "aclk100", GATE_IP_PERIL, 18,
757 0, 0),
758 GATE(i2s1, "i2s1", "aclk100", GATE_IP_PERIL, 20,
759 0, 0),
760 GATE(i2s2, "i2s2", "aclk100", GATE_IP_PERIL, 21,
761 0, 0),
762 GATE(pcm1, "pcm1", "aclk100", GATE_IP_PERIL, 22,
763 0, 0),
764 GATE(pcm2, "pcm2", "aclk100", GATE_IP_PERIL, 23,
765 0, 0),
766 GATE(spdif, "spdif", "aclk100", GATE_IP_PERIL, 26,
767 0, 0),
768 GATE(ac97, "ac97", "aclk100", GATE_IP_PERIL, 27,
769 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900770};
771
772/* list of gate clocks supported in exynos4210 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530773static struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900774 GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
775 GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
776 GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
777 GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
778 GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
779 GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0),
780 GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
781 GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
782 GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
783 GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
784 GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
785 GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
Tomasz Figa1f1f3262013-04-04 13:35:22 +0900786 GATE(chipid, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
Sylwester Nawrocki056f3d52013-05-10 18:38:09 +0200787 GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0,
788 CLK_IGNORE_UNUSED, 0),
Tomasz Figa1f1f3262013-04-04 13:35:22 +0900789 GATE(hdmi_cec, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900790 GATE(smmu_rotator, "smmu_rotator", "aclk200",
791 E4210_GATE_IP_IMAGE, 4, 0, 0),
792 GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1",
Tomasz Figa7406ee72013-04-04 13:35:18 +0900793 E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900794 GATE(sclk_sata, "sclk_sata", "div_sata",
795 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
Tomasz Figa7bc1d2d2013-04-04 13:32:55 +0900796 GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
797 GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200798 GATE(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15,
799 0, 0),
800 GATE(mct, "mct", "aclk100", E4210_GATE_IP_PERIR, 13,
801 0, 0),
802 GATE(wdt, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14,
803 0, 0),
804 GATE(rtc, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15,
805 0, 0),
806 GATE(keyif, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16,
807 0, 0),
808 GATE(sclk_fimd1, "sclk_fimd1", "div_fimd1", E4210_SRC_MASK_LCD1, 0,
809 CLK_SET_RATE_PARENT, 0),
Sachin Kamat9f271362013-07-24 15:39:15 +0530810 GATE(tmu_apbif, "tmu_apbif", "aclk100", E4210_GATE_IP_PERIR, 17, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900811};
812
813/* list of gate clocks supported in exynos4x12 soc */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530814static struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900815 GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
816 GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
817 GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
818 GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
819 GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
820 GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
821 GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
Sylwester Nawrocki056f3d52013-05-10 18:38:09 +0200822 GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1,
823 CLK_IGNORE_UNUSED, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900824 GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
825 GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
826 SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
827 GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
828 SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
829 GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi",
830 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
831 GATE(smmu_rotator, "smmu_rotator", "aclk200",
832 E4X12_GATE_IP_IMAGE, 4, 0, 0),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200833 GATE(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13,
834 0, 0),
835 GATE(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15,
836 0, 0),
837 GATE(keyif, "keyif", "aclk100", E4X12_GATE_IP_PERIR, 16, 0, 0),
Andrzej Hajda15547012013-04-04 13:33:22 +0900838 GATE(sclk_pwm_isp, "sclk_pwm_isp", "div_pwm_isp",
839 E4X12_SRC_MASK_ISP, 0, CLK_SET_RATE_PARENT, 0),
840 GATE(sclk_spi0_isp, "sclk_spi0_isp", "div_spi0_isp_pre",
841 E4X12_SRC_MASK_ISP, 4, CLK_SET_RATE_PARENT, 0),
842 GATE(sclk_spi1_isp, "sclk_spi1_isp", "div_spi1_isp_pre",
843 E4X12_SRC_MASK_ISP, 8, CLK_SET_RATE_PARENT, 0),
844 GATE(sclk_uart_isp, "sclk_uart_isp", "div_uart_isp",
845 E4X12_SRC_MASK_ISP, 12, CLK_SET_RATE_PARENT, 0),
846 GATE(pwm_isp_sclk, "pwm_isp_sclk", "sclk_pwm_isp",
847 E4X12_GATE_IP_ISP, 0, 0, 0),
848 GATE(spi0_isp_sclk, "spi0_isp_sclk", "sclk_spi0_isp",
849 E4X12_GATE_IP_ISP, 1, 0, 0),
850 GATE(spi1_isp_sclk, "spi1_isp_sclk", "sclk_spi1_isp",
851 E4X12_GATE_IP_ISP, 2, 0, 0),
852 GATE(uart_isp_sclk, "uart_isp_sclk", "sclk_uart_isp",
853 E4X12_GATE_IP_ISP, 3, 0, 0),
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200854 GATE(wdt, "watchdog", "aclk100", E4X12_GATE_IP_PERIR, 14, 0, 0),
855 GATE(pcm0, "pcm0", "aclk100", E4X12_GATE_IP_MAUDIO, 2,
856 0, 0),
857 GATE(i2s0, "i2s0", "aclk100", E4X12_GATE_IP_MAUDIO, 3,
858 0, 0),
Andrzej Hajda15547012013-04-04 13:33:22 +0900859 GATE(fimc_isp, "isp", "aclk200", E4X12_GATE_ISP0, 0,
860 CLK_IGNORE_UNUSED, 0),
861 GATE(fimc_drc, "drc", "aclk200", E4X12_GATE_ISP0, 1,
862 CLK_IGNORE_UNUSED, 0),
863 GATE(fimc_fd, "fd", "aclk200", E4X12_GATE_ISP0, 2,
864 CLK_IGNORE_UNUSED, 0),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900865 GATE(fimc_lite0, "lite0", "aclk200", E4X12_GATE_ISP0, 3,
866 CLK_IGNORE_UNUSED, 0),
867 GATE(fimc_lite1, "lite1", "aclk200", E4X12_GATE_ISP0, 4,
868 CLK_IGNORE_UNUSED, 0),
Andrzej Hajda15547012013-04-04 13:33:22 +0900869 GATE(mcuisp, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5,
870 CLK_IGNORE_UNUSED, 0),
871 GATE(gicisp, "gicisp", "aclk200", E4X12_GATE_ISP0, 7,
872 CLK_IGNORE_UNUSED, 0),
873 GATE(smmu_isp, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8,
874 CLK_IGNORE_UNUSED, 0),
875 GATE(smmu_drc, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9,
876 CLK_IGNORE_UNUSED, 0),
877 GATE(smmu_fd, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10,
878 CLK_IGNORE_UNUSED, 0),
879 GATE(smmu_lite0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
880 CLK_IGNORE_UNUSED, 0),
881 GATE(smmu_lite1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
882 CLK_IGNORE_UNUSED, 0),
Sylwester Nawrocki1e258102013-04-04 13:33:12 +0900883 GATE(ppmuispmx, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
884 CLK_IGNORE_UNUSED, 0),
885 GATE(ppmuispx, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
886 CLK_IGNORE_UNUSED, 0),
Andrzej Hajda15547012013-04-04 13:33:22 +0900887 GATE(mcuctl_isp, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
888 CLK_IGNORE_UNUSED, 0),
889 GATE(mpwm_isp, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
890 CLK_IGNORE_UNUSED, 0),
891 GATE(i2c0_isp, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
892 CLK_IGNORE_UNUSED, 0),
893 GATE(i2c1_isp, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
894 CLK_IGNORE_UNUSED, 0),
895 GATE(mtcadc_isp, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
896 CLK_IGNORE_UNUSED, 0),
897 GATE(pwm_isp, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28,
898 CLK_IGNORE_UNUSED, 0),
899 GATE(wdt_isp, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30,
900 CLK_IGNORE_UNUSED, 0),
901 GATE(uart_isp, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
902 CLK_IGNORE_UNUSED, 0),
903 GATE(asyncaxim, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
904 CLK_IGNORE_UNUSED, 0),
905 GATE(smmu_ispcx, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
906 CLK_IGNORE_UNUSED, 0),
907 GATE(spi0_isp, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
908 CLK_IGNORE_UNUSED, 0),
909 GATE(spi1_isp, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
910 CLK_IGNORE_UNUSED, 0),
Sachin Kamat5cd644d2013-06-10 17:49:41 +0900911 GATE(g2d, "g2d", "aclk200", GATE_IP_DMC, 23, 0, 0),
Sachin Kamat9f271362013-07-24 15:39:15 +0530912 GATE(tmu_apbif, "tmu_apbif", "aclk100", E4X12_GATE_IP_PERIR, 17, 0, 0),
Thomas Abrahame062b572013-03-09 17:02:52 +0900913};
914
Tomasz Figae6c3e732013-08-26 19:08:59 +0200915static struct samsung_clock_alias exynos4_aliases[] __initdata = {
916 ALIAS(mout_core, NULL, "moutcore"),
917 ALIAS(arm_clk, NULL, "armclk"),
918 ALIAS(sclk_apll, NULL, "mout_apll"),
919};
920
921static struct samsung_clock_alias exynos4210_aliases[] __initdata = {
922 ALIAS(sclk_mpll, NULL, "mout_mpll"),
923};
924
925static struct samsung_clock_alias exynos4x12_aliases[] __initdata = {
926 ALIAS(mout_mpll_user_c, NULL, "mout_mpll"),
927};
928
Thomas Abrahame062b572013-03-09 17:02:52 +0900929/*
930 * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
931 * resides in chipid register space, outside of the clock controller memory
932 * mapped space. So to determine the parent of fin_pll clock, the chipid
933 * controller is first remapped and the value of XOM[0] bit is read to
934 * determine the parent clock.
935 */
Arnd Bergmann25e56eb2013-04-10 11:31:44 +0200936static unsigned long exynos4_get_xom(void)
Thomas Abrahame062b572013-03-09 17:02:52 +0900937{
Arnd Bergmann25e56eb2013-04-10 11:31:44 +0200938 unsigned long xom = 0;
939 void __iomem *chipid_base;
Thomas Abrahame062b572013-03-09 17:02:52 +0900940 struct device_node *np;
Thomas Abrahame062b572013-03-09 17:02:52 +0900941
942 np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
Arnd Bergmann25e56eb2013-04-10 11:31:44 +0200943 if (np) {
Thomas Abrahame062b572013-03-09 17:02:52 +0900944 chipid_base = of_iomap(np, 0);
945
Arnd Bergmann25e56eb2013-04-10 11:31:44 +0200946 if (chipid_base)
947 xom = readl(chipid_base + 8);
948
949 iounmap(chipid_base);
950 }
951
952 return xom;
953}
954
955static void __init exynos4_clk_register_finpll(unsigned long xom)
956{
957 struct samsung_fixed_rate_clock fclk;
958 struct clk *clk;
959 unsigned long finpll_f = 24000000;
960 char *parent_name;
961
962 parent_name = xom & 1 ? "xusbxti" : "xxti";
963 clk = clk_get(NULL, parent_name);
964 if (IS_ERR(clk)) {
965 pr_err("%s: failed to lookup parent clock %s, assuming "
966 "fin_pll clock frequency is 24MHz\n", __func__,
967 parent_name);
Thomas Abrahame062b572013-03-09 17:02:52 +0900968 } else {
Arnd Bergmann25e56eb2013-04-10 11:31:44 +0200969 finpll_f = clk_get_rate(clk);
Thomas Abrahame062b572013-03-09 17:02:52 +0900970 }
971
972 fclk.id = fin_pll;
973 fclk.name = "fin_pll";
974 fclk.parent_name = NULL;
975 fclk.flags = CLK_IS_ROOT;
976 fclk.fixed_rate = finpll_f;
977 samsung_clk_register_fixed_rate(&fclk, 1);
978
Thomas Abrahame062b572013-03-09 17:02:52 +0900979}
980
Sachin Kamat3c701c52013-08-07 10:18:37 +0530981static struct of_device_id ext_clk_match[] __initdata = {
Thomas Abrahame062b572013-03-09 17:02:52 +0900982 { .compatible = "samsung,clock-xxti", .data = (void *)0, },
983 { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
984 {},
985};
986
Sachin Kamat3c701c52013-08-07 10:18:37 +0530987static struct samsung_pll_clock exynos4_plls[nr_plls] __initdata = {
Tomasz Figaa11a2f82013-08-26 19:09:01 +0200988 [apll] = PLL(pll_35xx, fout_apll, "fout_apll", "fin_pll",
989 APLL_LOCK, APLL_CON0, NULL),
990 [mpll] = PLL(pll_35xx, fout_mpll, "fout_mpll", "fin_pll",
991 E4X12_MPLL_LOCK, E4X12_MPLL_CON0, NULL),
992 [epll] = PLL(pll_36xx, fout_epll, "fout_epll", "fin_pll",
993 EPLL_LOCK, EPLL_CON0, NULL),
994 [vpll] = PLL(pll_36xx, fout_vpll, "fout_vpll", "fin_pll",
995 VPLL_LOCK, VPLL_CON0, NULL),
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +0530996};
997
Thomas Abrahame062b572013-03-09 17:02:52 +0900998/* register exynos4 clocks */
Sachin Kamatd75f3062013-07-18 15:31:17 +0530999static void __init exynos4_clk_init(struct device_node *np,
1000 enum exynos4_soc exynos4_soc,
1001 void __iomem *reg_base, unsigned long xom)
Thomas Abrahame062b572013-03-09 17:02:52 +09001002{
Thomas Abrahame062b572013-03-09 17:02:52 +09001003 struct clk *apll, *mpll, *epll, *vpll;
Thomas Abrahame062b572013-03-09 17:02:52 +09001004
Tomasz Figa336c18b2013-08-26 19:09:02 +02001005 reg_base = of_iomap(np, 0);
1006 if (!reg_base)
1007 panic("%s: failed to map registers\n", __func__);
Thomas Abrahame062b572013-03-09 17:02:52 +09001008
Tomasz Figa6b5756e2013-04-04 13:35:35 +09001009 if (exynos4_soc == EXYNOS4210)
1010 samsung_clk_init(np, reg_base, nr_clks,
1011 exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs),
1012 exynos4210_clk_save, ARRAY_SIZE(exynos4210_clk_save));
1013 else
1014 samsung_clk_init(np, reg_base, nr_clks,
1015 exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs),
1016 exynos4x12_clk_save, ARRAY_SIZE(exynos4x12_clk_save));
Thomas Abrahame062b572013-03-09 17:02:52 +09001017
Tomasz Figa336c18b2013-08-26 19:09:02 +02001018 samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks,
Thomas Abrahame062b572013-03-09 17:02:52 +09001019 ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
1020 ext_clk_match);
1021
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001022 exynos4_clk_register_finpll(xom);
Thomas Abrahame062b572013-03-09 17:02:52 +09001023
1024 if (exynos4_soc == EXYNOS4210) {
1025 apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll",
1026 reg_base + APLL_CON0, pll_4508);
1027 mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll",
1028 reg_base + E4210_MPLL_CON0, pll_4508);
1029 epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll",
Tomasz Figa6d7190f2013-04-04 13:33:30 +09001030 reg_base + EPLL_CON0, pll_4600);
Thomas Abrahame062b572013-03-09 17:02:52 +09001031 vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc",
Tomasz Figa6d7190f2013-04-04 13:33:30 +09001032 reg_base + VPLL_CON0, pll_4650c);
Thomas Abrahame062b572013-03-09 17:02:52 +09001033
Yadwinder Singh Brar160641e2013-06-11 15:01:09 +05301034 samsung_clk_add_lookup(apll, fout_apll);
1035 samsung_clk_add_lookup(mpll, fout_mpll);
1036 samsung_clk_add_lookup(epll, fout_epll);
1037 samsung_clk_add_lookup(vpll, fout_vpll);
1038 } else {
1039 samsung_clk_register_pll(exynos4_plls,
1040 ARRAY_SIZE(exynos4_plls), reg_base);
1041 }
Thomas Abrahame062b572013-03-09 17:02:52 +09001042
1043 samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks,
1044 ARRAY_SIZE(exynos4_fixed_rate_clks));
1045 samsung_clk_register_mux(exynos4_mux_clks,
1046 ARRAY_SIZE(exynos4_mux_clks));
1047 samsung_clk_register_div(exynos4_div_clks,
1048 ARRAY_SIZE(exynos4_div_clks));
1049 samsung_clk_register_gate(exynos4_gate_clks,
1050 ARRAY_SIZE(exynos4_gate_clks));
1051
1052 if (exynos4_soc == EXYNOS4210) {
1053 samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks,
1054 ARRAY_SIZE(exynos4210_fixed_rate_clks));
1055 samsung_clk_register_mux(exynos4210_mux_clks,
1056 ARRAY_SIZE(exynos4210_mux_clks));
1057 samsung_clk_register_div(exynos4210_div_clks,
1058 ARRAY_SIZE(exynos4210_div_clks));
1059 samsung_clk_register_gate(exynos4210_gate_clks,
1060 ARRAY_SIZE(exynos4210_gate_clks));
Tomasz Figae6c3e732013-08-26 19:08:59 +02001061 samsung_clk_register_alias(exynos4210_aliases,
1062 ARRAY_SIZE(exynos4210_aliases));
Thomas Abrahame062b572013-03-09 17:02:52 +09001063 } else {
1064 samsung_clk_register_mux(exynos4x12_mux_clks,
1065 ARRAY_SIZE(exynos4x12_mux_clks));
1066 samsung_clk_register_div(exynos4x12_div_clks,
1067 ARRAY_SIZE(exynos4x12_div_clks));
1068 samsung_clk_register_gate(exynos4x12_gate_clks,
1069 ARRAY_SIZE(exynos4x12_gate_clks));
Tomasz Figae6c3e732013-08-26 19:08:59 +02001070 samsung_clk_register_alias(exynos4x12_aliases,
1071 ARRAY_SIZE(exynos4x12_aliases));
Thomas Abrahame062b572013-03-09 17:02:52 +09001072 }
1073
Tomasz Figae6c3e732013-08-26 19:08:59 +02001074 samsung_clk_register_alias(exynos4_aliases,
1075 ARRAY_SIZE(exynos4_aliases));
1076
Thomas Abrahame062b572013-03-09 17:02:52 +09001077 pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
1078 "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
1079 exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
Tomasz Figa3a647892013-08-26 19:09:00 +02001080 _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
Thomas Abrahame062b572013-03-09 17:02:52 +09001081 _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
Tomasz Figa3a647892013-08-26 19:09:00 +02001082 _get_rate("arm_clk"));
Thomas Abrahame062b572013-03-09 17:02:52 +09001083}
Arnd Bergmann25e56eb2013-04-10 11:31:44 +02001084
1085
1086static void __init exynos4210_clk_init(struct device_node *np)
1087{
1088 exynos4_clk_init(np, EXYNOS4210, NULL, exynos4_get_xom());
1089}
1090CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4210_clk_init);
1091
1092static void __init exynos4412_clk_init(struct device_node *np)
1093{
1094 exynos4_clk_init(np, EXYNOS4X12, NULL, exynos4_get_xom());
1095}
1096CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4412_clk_init);