blob: 9ff36140bcdf9d376b2d5deaea3ea3d80f633b37 [file] [log] [blame]
Chander Kashyap16090272013-06-19 00:29:34 +09001/*
2 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
3 * Authors: Thomas Abraham <thomas.ab@samsung.com>
4 * Chander Kashyap <k.chander@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Common Clock Framework support for Exynos5420 SoC.
11*/
12
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +010013#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap16090272013-06-19 00:29:34 +090014#include <linux/clk.h>
15#include <linux/clkdev.h>
16#include <linux/clk-provider.h>
17#include <linux/of.h>
18#include <linux/of_address.h>
Tomasz Figa388c7882014-02-14 08:16:00 +090019#include <linux/syscore_ops.h>
Chander Kashyap16090272013-06-19 00:29:34 +090020
21#include "clk.h"
Chander Kashyap16090272013-06-19 00:29:34 +090022
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053023#define APLL_LOCK 0x0
24#define APLL_CON0 0x100
Chander Kashyap16090272013-06-19 00:29:34 +090025#define SRC_CPU 0x200
26#define DIV_CPU0 0x500
27#define DIV_CPU1 0x504
28#define GATE_BUS_CPU 0x700
29#define GATE_SCLK_CPU 0x800
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +053030#define GATE_IP_G2D 0x8800
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053031#define CPLL_LOCK 0x10020
32#define DPLL_LOCK 0x10030
33#define EPLL_LOCK 0x10040
34#define RPLL_LOCK 0x10050
35#define IPLL_LOCK 0x10060
36#define SPLL_LOCK 0x10070
Sachin Kamat53cb6342014-03-13 08:57:02 +053037#define VPLL_LOCK 0x10080
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +053038#define MPLL_LOCK 0x10090
39#define CPLL_CON0 0x10120
40#define DPLL_CON0 0x10128
41#define EPLL_CON0 0x10130
42#define RPLL_CON0 0x10140
43#define IPLL_CON0 0x10150
44#define SPLL_CON0 0x10160
45#define VPLL_CON0 0x10170
46#define MPLL_CON0 0x10180
Chander Kashyap16090272013-06-19 00:29:34 +090047#define SRC_TOP0 0x10200
48#define SRC_TOP1 0x10204
49#define SRC_TOP2 0x10208
50#define SRC_TOP3 0x1020c
51#define SRC_TOP4 0x10210
52#define SRC_TOP5 0x10214
53#define SRC_TOP6 0x10218
54#define SRC_TOP7 0x1021c
55#define SRC_DISP10 0x1022c
56#define SRC_MAU 0x10240
57#define SRC_FSYS 0x10244
58#define SRC_PERIC0 0x10250
59#define SRC_PERIC1 0x10254
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +053060#define SRC_ISP 0x10270
Chander Kashyap16090272013-06-19 00:29:34 +090061#define SRC_TOP10 0x10280
62#define SRC_TOP11 0x10284
63#define SRC_TOP12 0x10288
Shaik Ameer Basha424b6732014-05-08 16:57:55 +053064#define SRC_MASK_TOP2 0x10308
Shaik Ameer Basha31116a62014-05-08 16:58:02 +053065#define SRC_MASK_TOP7 0x1031c
Shaik Ameer Basha424b6732014-05-08 16:57:55 +053066#define SRC_MASK_DISP10 0x1032c
Shaik Ameer Basha31116a62014-05-08 16:58:02 +053067#define SRC_MASK_MAU 0x10334
Chander Kashyap16090272013-06-19 00:29:34 +090068#define SRC_MASK_FSYS 0x10340
69#define SRC_MASK_PERIC0 0x10350
70#define SRC_MASK_PERIC1 0x10354
71#define DIV_TOP0 0x10500
72#define DIV_TOP1 0x10504
73#define DIV_TOP2 0x10508
74#define DIV_DISP10 0x1052c
75#define DIV_MAU 0x10544
76#define DIV_FSYS0 0x10548
77#define DIV_FSYS1 0x1054c
78#define DIV_FSYS2 0x10550
79#define DIV_PERIC0 0x10558
80#define DIV_PERIC1 0x1055c
81#define DIV_PERIC2 0x10560
82#define DIV_PERIC3 0x10564
83#define DIV_PERIC4 0x10568
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +053084#define SCLK_DIV_ISP0 0x10580
85#define SCLK_DIV_ISP1 0x10584
Shaik Ameer Basha02932382014-05-08 16:57:52 +053086#define DIV2_RATIO0 0x10590
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +053087#define DIV4_RATIO 0x105a0
Chander Kashyap16090272013-06-19 00:29:34 +090088#define GATE_BUS_TOP 0x10700
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +053089#define GATE_BUS_GEN 0x1073c
Chander Kashyap16090272013-06-19 00:29:34 +090090#define GATE_BUS_FSYS0 0x10740
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +053091#define GATE_BUS_FSYS2 0x10748
Chander Kashyap16090272013-06-19 00:29:34 +090092#define GATE_BUS_PERIC 0x10750
93#define GATE_BUS_PERIC1 0x10754
94#define GATE_BUS_PERIS0 0x10760
95#define GATE_BUS_PERIS1 0x10764
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +053096#define GATE_BUS_NOC 0x10770
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +053097#define GATE_TOP_SCLK_ISP 0x10870
Chander Kashyap16090272013-06-19 00:29:34 +090098#define GATE_IP_GSCL0 0x10910
99#define GATE_IP_GSCL1 0x10920
100#define GATE_IP_MFC 0x1092c
101#define GATE_IP_DISP1 0x10928
102#define GATE_IP_G3D 0x10930
103#define GATE_IP_GEN 0x10934
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530104#define GATE_IP_FSYS 0x10944
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530105#define GATE_IP_PERIC 0x10950
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530106#define GATE_IP_PERIS 0x10960
Chander Kashyap16090272013-06-19 00:29:34 +0900107#define GATE_IP_MSCL 0x10970
108#define GATE_TOP_SCLK_GSCL 0x10820
109#define GATE_TOP_SCLK_DISP1 0x10828
110#define GATE_TOP_SCLK_MAU 0x1083c
111#define GATE_TOP_SCLK_FSYS 0x10840
112#define GATE_TOP_SCLK_PERIC 0x10850
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530113#define TOP_SPARE2 0x10b08
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530114#define BPLL_LOCK 0x20010
115#define BPLL_CON0 0x20110
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530116#define KPLL_LOCK 0x28000
117#define KPLL_CON0 0x28100
Chander Kashyap16090272013-06-19 00:29:34 +0900118#define SRC_KFC 0x28200
119#define DIV_KFC0 0x28500
120
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530121/* list of PLLs */
122enum exynos5420_plls {
123 apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll,
124 bpll, kpll,
125 nr_plls /* number of PLLs */
126};
127
Tomasz Figa388c7882014-02-14 08:16:00 +0900128static void __iomem *reg_base;
129
130#ifdef CONFIG_PM_SLEEP
131static struct samsung_clk_reg_dump *exynos5420_save;
132
Chander Kashyap16090272013-06-19 00:29:34 +0900133/*
134 * list of controller registers to be saved and restored during a
135 * suspend/resume cycle.
136 */
Sachin Kamat202e5ae92013-08-07 10:18:39 +0530137static unsigned long exynos5420_clk_regs[] __initdata = {
Chander Kashyap16090272013-06-19 00:29:34 +0900138 SRC_CPU,
139 DIV_CPU0,
140 DIV_CPU1,
141 GATE_BUS_CPU,
142 GATE_SCLK_CPU,
143 SRC_TOP0,
144 SRC_TOP1,
145 SRC_TOP2,
146 SRC_TOP3,
147 SRC_TOP4,
148 SRC_TOP5,
149 SRC_TOP6,
150 SRC_TOP7,
151 SRC_DISP10,
152 SRC_MAU,
153 SRC_FSYS,
154 SRC_PERIC0,
155 SRC_PERIC1,
156 SRC_TOP10,
157 SRC_TOP11,
158 SRC_TOP12,
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530159 SRC_MASK_TOP2,
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530160 SRC_MASK_TOP7,
Chander Kashyap16090272013-06-19 00:29:34 +0900161 SRC_MASK_DISP10,
162 SRC_MASK_FSYS,
163 SRC_MASK_PERIC0,
164 SRC_MASK_PERIC1,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530165 SRC_ISP,
Chander Kashyap16090272013-06-19 00:29:34 +0900166 DIV_TOP0,
167 DIV_TOP1,
168 DIV_TOP2,
169 DIV_DISP10,
170 DIV_MAU,
171 DIV_FSYS0,
172 DIV_FSYS1,
173 DIV_FSYS2,
174 DIV_PERIC0,
175 DIV_PERIC1,
176 DIV_PERIC2,
177 DIV_PERIC3,
178 DIV_PERIC4,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530179 SCLK_DIV_ISP0,
180 SCLK_DIV_ISP1,
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530181 DIV2_RATIO0,
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +0530182 DIV4_RATIO,
Chander Kashyap16090272013-06-19 00:29:34 +0900183 GATE_BUS_TOP,
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530184 GATE_BUS_GEN,
Chander Kashyap16090272013-06-19 00:29:34 +0900185 GATE_BUS_FSYS0,
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530186 GATE_BUS_FSYS2,
Chander Kashyap16090272013-06-19 00:29:34 +0900187 GATE_BUS_PERIC,
188 GATE_BUS_PERIC1,
189 GATE_BUS_PERIS0,
190 GATE_BUS_PERIS1,
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530191 GATE_BUS_NOC,
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530192 GATE_TOP_SCLK_ISP,
Chander Kashyap16090272013-06-19 00:29:34 +0900193 GATE_IP_GSCL0,
194 GATE_IP_GSCL1,
195 GATE_IP_MFC,
196 GATE_IP_DISP1,
197 GATE_IP_G3D,
198 GATE_IP_GEN,
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530199 GATE_IP_FSYS,
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530200 GATE_IP_PERIC,
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530201 GATE_IP_PERIS,
Chander Kashyap16090272013-06-19 00:29:34 +0900202 GATE_IP_MSCL,
203 GATE_TOP_SCLK_GSCL,
204 GATE_TOP_SCLK_DISP1,
205 GATE_TOP_SCLK_MAU,
206 GATE_TOP_SCLK_FSYS,
207 GATE_TOP_SCLK_PERIC,
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530208 TOP_SPARE2,
Chander Kashyap16090272013-06-19 00:29:34 +0900209 SRC_KFC,
210 DIV_KFC0,
211};
212
Tomasz Figa388c7882014-02-14 08:16:00 +0900213static int exynos5420_clk_suspend(void)
214{
215 samsung_clk_save(reg_base, exynos5420_save,
216 ARRAY_SIZE(exynos5420_clk_regs));
217
218 return 0;
219}
220
221static void exynos5420_clk_resume(void)
222{
223 samsung_clk_restore(reg_base, exynos5420_save,
224 ARRAY_SIZE(exynos5420_clk_regs));
225}
226
227static struct syscore_ops exynos5420_clk_syscore_ops = {
228 .suspend = exynos5420_clk_suspend,
229 .resume = exynos5420_clk_resume,
230};
231
232static void exynos5420_clk_sleep_init(void)
233{
234 exynos5420_save = samsung_clk_alloc_reg_dump(exynos5420_clk_regs,
235 ARRAY_SIZE(exynos5420_clk_regs));
236 if (!exynos5420_save) {
237 pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
238 __func__);
239 return;
240 }
241
242 register_syscore_ops(&exynos5420_clk_syscore_ops);
243}
244#else
245static void exynos5420_clk_sleep_init(void) {}
246#endif
247
Chander Kashyap16090272013-06-19 00:29:34 +0900248/* list of all parent clocks */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530249PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
250 "mout_sclk_mpll", "mout_sclk_spll"};
251PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"};
252PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"};
253PNAME(mout_apll_p) = {"fin_pll", "fout_apll"};
254PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"};
255PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"};
256PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"};
257PNAME(mout_epll_p) = {"fin_pll", "fout_epll"};
258PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"};
259PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"};
260PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"};
261PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"};
262PNAME(mout_spll_p) = {"fin_pll", "fout_spll"};
263PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900264
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530265PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
266 "mout_sclk_mpll"};
267PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll",
268 "mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll",
269 "mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"};
270PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"};
271PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"};
272PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900273
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530274PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530275PNAME(mout_sw_aclk66_p) = {"dout_aclk66", "mout_sclk_spll"};
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530276PNAME(mout_user_aclk66_peric_p) = { "fin_pll", "mout_sw_aclk66" };
Chander Kashyap16090272013-06-19 00:29:34 +0900277
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530278PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"};
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530279PNAME(mout_sw_pclk200_fsys_p) = {"dout_pclk200_fsys", "mout_sclk_spll"};
280PNAME(mout_user_pclk200_fsys_p) = {"fin_pll", "mout_sw_pclk200_fsys"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530281PNAME(mout_user_aclk200_fsys_p) = {"fin_pll", "mout_sw_aclk200_fsys"};
Chander Kashyap16090272013-06-19 00:29:34 +0900282
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530283PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"};
284PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"};
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530285PNAME(mout_sw_aclk100_noc_p) = {"dout_aclk100_noc", "mout_sclk_spll"};
286PNAME(mout_user_aclk100_noc_p) = {"fin_pll", "mout_sw_aclk100_noc"};
287
288PNAME(mout_sw_aclk400_wcore_p) = {"dout_aclk400_wcore", "mout_sclk_spll"};
289PNAME(mout_aclk400_wcore_bpll_p) = {"mout_aclk400_wcore", "sclk_bpll"};
290PNAME(mout_user_aclk400_wcore_p) = {"fin_pll", "mout_sw_aclk400_wcore"};
291
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530292PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"};
293PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"};
294
295PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0",
296 "mout_sclk_spll"};
297PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"};
298
299PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"};
300PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"};
Chander Kashyap16090272013-06-19 00:29:34 +0900301
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530302PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530303PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"};
Chander Kashyap16090272013-06-19 00:29:34 +0900304
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530305PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"};
306PNAME(mout_user_aclk400_mscl_p) = {"fin_pll", "mout_sw_aclk400_mscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900307
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530308PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"};
309PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"};
Chander Kashyap16090272013-06-19 00:29:34 +0900310
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530311PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"};
312PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"};
Chander Kashyap16090272013-06-19 00:29:34 +0900313
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530314PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"};
315PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"};
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530316PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"};
Chander Kashyap16090272013-06-19 00:29:34 +0900317
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530318PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"};
319PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900320
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530321PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"};
322PNAME(mout_user_aclk300_gscl_p) = {"fin_pll", "mout_sw_aclk300_gscl"};
Chander Kashyap16090272013-06-19 00:29:34 +0900323
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530324PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530325PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"};
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530326PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"};
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530327PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"};
Chander Kashyap16090272013-06-19 00:29:34 +0900328
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530329PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"};
330PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"};
Chander Kashyap16090272013-06-19 00:29:34 +0900331
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530332PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"};
333PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900334
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530335PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"};
336PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900337
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530338PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"};
339PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"};
Chander Kashyap16090272013-06-19 00:29:34 +0900340
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530341PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll",
342 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
343 "mout_sclk_epll", "mout_sclk_rpll"};
344PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll",
345 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
346 "mout_sclk_epll", "mout_sclk_rpll"};
347PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll",
348 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
349 "mout_sclk_epll", "mout_sclk_rpll"};
350PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1",
351 "dout_audio2", "spdif_extclk", "mout_sclk_ipll",
352 "mout_sclk_epll", "mout_sclk_rpll"};
353PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"};
354PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll",
355 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
356 "mout_sclk_epll", "mout_sclk_rpll"};
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530357PNAME(mout_mau_epll_clk_p) = {"mout_sclk_epll", "mout_sclk_dpll",
358 "mout_sclk_mpll", "mout_sclk_spll"};
Chander Kashyap16090272013-06-19 00:29:34 +0900359
360/* fixed rate clocks generated outside the soc */
Sachin Kamatc7306222013-07-18 15:31:20 +0530361static struct samsung_fixed_rate_clock exynos5420_fixed_rate_ext_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100362 FRATE(CLK_FIN_PLL, "fin_pll", NULL, CLK_IS_ROOT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900363};
364
365/* fixed rate clocks generated inside the soc */
Sachin Kamatc7306222013-07-18 15:31:20 +0530366static struct samsung_fixed_rate_clock exynos5420_fixed_rate_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100367 FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 24000000),
368 FRATE(0, "sclk_pwi", NULL, CLK_IS_ROOT, 24000000),
369 FRATE(0, "sclk_usbh20", NULL, CLK_IS_ROOT, 48000000),
370 FRATE(0, "mphy_refclk_ixtal24", NULL, CLK_IS_ROOT, 48000000),
371 FRATE(0, "sclk_usbh20_scan_clk", NULL, CLK_IS_ROOT, 480000000),
Chander Kashyap16090272013-06-19 00:29:34 +0900372};
373
Sachin Kamatc7306222013-07-18 15:31:20 +0530374static struct samsung_fixed_factor_clock exynos5420_fixed_factor_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100375 FFACTOR(0, "sclk_hsic_12m", "fin_pll", 1, 2, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900376};
377
Sachin Kamatc7306222013-07-18 15:31:20 +0530378static struct samsung_mux_clock exynos5420_mux_clks[] __initdata = {
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530379 MUX(0, "mout_mspll_kfc", mout_mspll_cpu_p, SRC_TOP7, 8, 2),
380 MUX(0, "mout_mspll_cpu", mout_mspll_cpu_p, SRC_TOP7, 12, 2),
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530381 MUX(0, "mout_mau_epll_clk", mout_mau_epll_clk_p, SRC_TOP7, 20, 2),
382
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530383 MUX(0, "mout_apll", mout_apll_p, SRC_CPU, 0, 1),
384 MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
385 MUX(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1),
386 MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900387
Shaik Ameer Basha58ff8d02014-05-08 16:58:01 +0530388 MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900389
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530390 MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530391 MUX_A(0, "mout_aclk400_mscl", mout_group1_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900392 SRC_TOP0, 4, 2, "aclk400_mscl"),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530393 MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2),
394 MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530395 MUX(0, "mout_aclk400_wcore", mout_group1_p, SRC_TOP0, 16, 2),
396 MUX(0, "mout_aclk100_noc", mout_group1_p, SRC_TOP0, 20, 2),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530397 MUX(0, "mout_pclk200_fsys", mout_group1_p, SRC_TOP0, 24, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530398 MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900399
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530400 MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530401 MUX(0, "mout_aclk333_432_isp", mout_group4_p,
402 SRC_TOP1, 4, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530403 MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530404 MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530405 MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2),
406 MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2),
407 MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900408
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530409 MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530410 MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2),
411 MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2),
412 MUX(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1),
413 MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2),
414 MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2),
415 MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2),
Chander Kashyap16090272013-06-19 00:29:34 +0900416
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530417 MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p,
418 SRC_TOP3, 0, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530419 MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900420 SRC_TOP3, 4, 1),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530421 MUX(0, "mout_user_aclk200_disp1", mout_user_aclk200_disp1_p,
422 SRC_TOP3, 8, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530423 MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900424 SRC_TOP3, 12, 1),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530425 MUX(0, "mout_user_aclk400_wcore", mout_user_aclk400_wcore_p,
426 SRC_TOP3, 16, 1),
427 MUX(0, "mout_user_aclk100_noc", mout_user_aclk100_noc_p,
428 SRC_TOP3, 20, 1),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530429 MUX(0, "mout_user_pclk200_fsys", mout_user_pclk200_fsys_p,
430 SRC_TOP3, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530431 MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900432 SRC_TOP3, 28, 1),
433
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530434 MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900435 SRC_TOP4, 0, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530436 MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p,
437 SRC_TOP4, 4, 1),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530438 MUX(0, "mout_user_aclk66_peric", mout_user_aclk66_peric_p,
439 SRC_TOP4, 8, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530440 MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p,
441 SRC_TOP4, 12, 1),
442 MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p,
443 SRC_TOP4, 16, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530444 MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1),
445 MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1),
446 MUX(0, "mout_user_aclk333", mout_user_aclk333_p, SRC_TOP4, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900447
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530448 MUX(0, "mout_user_aclk400_disp1", mout_user_aclk400_disp1_p,
449 SRC_TOP5, 0, 1),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530450 MUX(0, "mout_user_aclk66_psgen", mout_user_aclk66_peric_p,
451 SRC_TOP5, 4, 1),
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530452 MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p,
453 SRC_TOP5, 8, 1),
454 MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p,
455 SRC_TOP5, 12, 1),
456 MUX(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p,
457 SRC_TOP5, 16, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530458 MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900459 SRC_TOP5, 20, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530460 MUX(0, "mout_user_aclk300_disp1", mout_user_aclk300_disp1_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900461 SRC_TOP5, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530462 MUX(0, "mout_user_aclk300_gscl", mout_user_aclk300_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900463 SRC_TOP5, 28, 1),
464
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530465 MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1),
466 MUX(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1),
467 MUX(0, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1),
468 MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1),
469 MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1),
470 MUX(0, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1),
471 MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1),
472 MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900473
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530474 MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p,
475 SRC_TOP10, 0, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530476 MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p,
477 SRC_TOP10, 4, 1),
478 MUX(0, "mout_sw_aclk200", mout_sw_aclk200_p, SRC_TOP10, 8, 1),
479 MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900480 SRC_TOP10, 12, 1),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530481 MUX(0, "mout_sw_aclk400_wcore", mout_sw_aclk400_wcore_p,
482 SRC_TOP10, 16, 1),
483 MUX(0, "mout_sw_aclk100_noc", mout_sw_aclk100_noc_p,
484 SRC_TOP10, 20, 1),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530485 MUX(0, "mout_sw_pclk200_fsys", mout_sw_pclk200_fsys_p,
486 SRC_TOP10, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530487 MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p,
488 SRC_TOP10, 28, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530489
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530490 MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900491 SRC_TOP11, 0, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530492 MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p,
493 SRC_TOP11, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530494 MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530495 MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p,
496 SRC_TOP11, 12, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530497 MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1),
498 MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1),
499 MUX(0, "mout_sw_aclk333", mout_sw_aclk333_p, SRC_TOP11, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900500
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530501 MUX(0, "mout_sw_aclk400_disp1", mout_sw_aclk400_disp1_p,
502 SRC_TOP12, 4, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530503 MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p,
504 SRC_TOP12, 8, 1),
505 MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p,
506 SRC_TOP12, 12, 1),
507 MUX(0, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p, SRC_TOP12, 16, 1),
508 MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p,
509 SRC_TOP12, 20, 1),
510 MUX(0, "mout_sw_aclk300_disp1", mout_sw_aclk300_disp1_p,
Chander Kashyap16090272013-06-19 00:29:34 +0900511 SRC_TOP12, 24, 1),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530512 MUX(0, "mout_sw_aclk300_gscl", mout_sw_aclk300_gscl_p,
513 SRC_TOP12, 28, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900514
515 /* DISP1 Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530516 MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1),
517 MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3),
518 MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3),
519 MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3),
520 MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530521 MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530522
523 MUX(0, "mout_aclk400_wcore_bpll", mout_aclk400_wcore_bpll_p,
524 TOP_SPARE2, 4, 1),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530525 MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1),
Chander Kashyap16090272013-06-19 00:29:34 +0900526
527 /* MAU Block */
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530528 MUX(CLK_MOUT_MAUDIO0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900529
530 /* FSYS Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530531 MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3),
532 MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3),
533 MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3),
534 MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3),
535 MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3),
536 MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530537 MUX(0, "mout_mphy_refclk", mout_group2_p, SRC_FSYS, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900538
539 /* PERIC Block */
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530540 MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3),
541 MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3),
542 MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3),
543 MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3),
544 MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3),
545 MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3),
546 MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3),
547 MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3),
548 MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3),
549 MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3),
550 MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3),
551 MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530552
553 /* ISP Block */
554 MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3),
555 MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3),
556 MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3),
557 MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3),
558 MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900559};
560
Sachin Kamatc7306222013-07-18 15:31:20 +0530561static struct samsung_div_clock exynos5420_div_clks[] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100562 DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
563 DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
564 DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3),
Shaik Ameer Bashadbd713b2014-05-08 16:57:50 +0530565 DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100566 DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900567
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530568 DIV(0, "dout_aclk400_isp", "mout_aclk400_isp", DIV_TOP0, 0, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100569 DIV(0, "dout_aclk400_mscl", "mout_aclk400_mscl", DIV_TOP0, 4, 3),
570 DIV(0, "dout_aclk200", "mout_aclk200", DIV_TOP0, 8, 3),
571 DIV(0, "dout_aclk200_fsys2", "mout_aclk200_fsys2", DIV_TOP0, 12, 3),
Shaik Ameer Basha6575fa72014-05-08 16:57:58 +0530572 DIV(0, "dout_aclk400_wcore", "mout_aclk400_wcore_bpll",
573 DIV_TOP0, 16, 3),
574 DIV(0, "dout_aclk100_noc", "mout_aclk100_noc", DIV_TOP0, 20, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100575 DIV(0, "dout_pclk200_fsys", "mout_pclk200_fsys", DIV_TOP0, 24, 3),
576 DIV(0, "dout_aclk200_fsys", "mout_aclk200_fsys", DIV_TOP0, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900577
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100578 DIV(0, "dout_aclk333_432_gscl", "mout_aclk333_432_gscl",
Chander Kashyap16090272013-06-19 00:29:34 +0900579 DIV_TOP1, 0, 3),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530580 DIV(0, "dout_aclk333_432_isp", "mout_aclk333_432_isp",
581 DIV_TOP1, 4, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100582 DIV(0, "dout_aclk66", "mout_aclk66", DIV_TOP1, 8, 6),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530583 DIV(0, "dout_aclk333_432_isp0", "mout_aclk333_432_isp0",
584 DIV_TOP1, 16, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100585 DIV(0, "dout_aclk266", "mout_aclk266", DIV_TOP1, 20, 3),
586 DIV(0, "dout_aclk166", "mout_aclk166", DIV_TOP1, 24, 3),
587 DIV(0, "dout_aclk333", "mout_aclk333", DIV_TOP1, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900588
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100589 DIV(0, "dout_aclk333_g2d", "mout_aclk333_g2d", DIV_TOP2, 8, 3),
590 DIV(0, "dout_aclk266_g2d", "mout_aclk266_g2d", DIV_TOP2, 12, 3),
591 DIV(0, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2, 16, 3),
592 DIV(0, "dout_aclk300_jpeg", "mout_aclk300_jpeg", DIV_TOP2, 20, 3),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530593 DIV(0, "dout_aclk300_disp1", "mout_aclk300_disp1", DIV_TOP2, 24, 3),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100594 DIV(0, "dout_aclk300_gscl", "mout_aclk300_gscl", DIV_TOP2, 28, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900595
596 /* DISP1 Block */
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530597 DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100598 DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8),
599 DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4),
600 DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530601 DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2),
602 DIV(0, "dout_aclk400_disp1", "mout_aclk400_disp1", DIV_TOP2, 4, 3),
Chander Kashyap16090272013-06-19 00:29:34 +0900603
604 /* Audio Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100605 DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4),
606 DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900607
608 /* USB3.0 */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100609 DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4),
610 DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
611 DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4),
612 DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900613
614 /* MMC */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100615 DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10),
616 DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10),
617 DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10),
Chander Kashyap16090272013-06-19 00:29:34 +0900618
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100619 DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530620 DIV(0, "dout_mphy_refclk", "mout_mphy_refclk", DIV_FSYS2, 16, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900621
622 /* UART and PWM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100623 DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4),
624 DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4),
625 DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4),
626 DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4),
627 DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900628
629 /* SPI */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100630 DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4),
631 DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4),
632 DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900633
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +0530634 /* Mfc Block */
635 DIV(0, "dout_mfc_blk", "mout_user_aclk333", DIV4_RATIO, 0, 2),
636
Chander Kashyap16090272013-06-19 00:29:34 +0900637 /* PCM */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100638 DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8),
639 DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8),
Chander Kashyap16090272013-06-19 00:29:34 +0900640
641 /* Audio - I2S */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100642 DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6),
643 DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6),
644 DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4),
645 DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4),
646 DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4),
Chander Kashyap16090272013-06-19 00:29:34 +0900647
648 /* SPI Pre-Ratio */
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530649 DIV(0, "dout_spi0_pre", "dout_spi0", DIV_PERIC4, 8, 8),
650 DIV(0, "dout_spi1_pre", "dout_spi1", DIV_PERIC4, 16, 8),
651 DIV(0, "dout_spi2_pre", "dout_spi2", DIV_PERIC4, 24, 8),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530652
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530653 /* GSCL Block */
654 DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl",
655 DIV2_RATIO0, 4, 2),
656 DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2),
657
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530658 /* MSCL Block */
659 DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2),
660
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530661 /* PSGEN */
662 DIV(0, "dout_gen_blk", "mout_user_aclk266", DIV2_RATIO0, 8, 1),
663 DIV(0, "dout_jpg_blk", "aclk166", DIV2_RATIO0, 20, 1),
664
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530665 /* ISP Block */
666 DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8),
667 DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8),
668 DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8),
669 DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4),
670 DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4),
671 DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4),
672 DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4),
673 DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8,
674 CLK_SET_RATE_PARENT, 0),
675 DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8,
676 CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900677};
678
Sachin Kamatc7306222013-07-18 15:31:20 +0530679static struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530680 /* G2D */
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530681 GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0),
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530682 GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0),
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530683 GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0),
684 GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0),
685 GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0),
Naveen Krishna Chatradhi5b737212014-02-17 15:14:31 +0530686
Chander Kashyap16090272013-06-19 00:29:34 +0900687 GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys",
688 GATE_BUS_FSYS0, 9, CLK_IGNORE_UNUSED, 0),
689 GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2",
690 GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
691
692 GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d",
693 GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0),
694 GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d",
695 GATE_BUS_TOP, 1, CLK_IGNORE_UNUSED, 0),
696 GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg",
697 GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530698 GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0",
699 GATE_BUS_TOP, 5, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900700 GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl",
701 GATE_BUS_TOP, 6, CLK_IGNORE_UNUSED, 0),
702 GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl",
703 GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530704 GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp",
705 GATE_BUS_TOP, 8, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900706 GATE(0, "pclk66_gpio", "mout_sw_aclk66",
707 GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530708 GATE(0, "aclk66_psgen", "mout_user_aclk66_psgen",
Chander Kashyap16090272013-06-19 00:29:34 +0900709 GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530710 GATE(CLK_ACLK66_PERIC, "aclk66_peric", "mout_user_aclk66_peric",
711 GATE_BUS_TOP, 11, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530712 GATE(0, "aclk266_isp", "mout_user_aclk266_isp",
713 GATE_BUS_TOP, 13, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900714 GATE(0, "aclk166", "mout_user_aclk166",
715 GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0),
716 GATE(0, "aclk333", "mout_aclk333",
717 GATE_BUS_TOP, 15, CLK_IGNORE_UNUSED, 0),
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530718 GATE(0, "aclk400_isp", "mout_user_aclk400_isp",
719 GATE_BUS_TOP, 16, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530720 GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl",
721 GATE_BUS_TOP, 17, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530722 GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1",
723 GATE_BUS_TOP, 18, 0, 0),
724
725 GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1",
726 SRC_MASK_TOP2, 24, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900727
Shaik Ameer Basha31116a62014-05-08 16:58:02 +0530728 GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk",
729 SRC_MASK_TOP7, 20, 0, 0),
730
Chander Kashyap16090272013-06-19 00:29:34 +0900731 /* sclk */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100732 GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0",
Chander Kashyap16090272013-06-19 00:29:34 +0900733 GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100734 GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1",
Chander Kashyap16090272013-06-19 00:29:34 +0900735 GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100736 GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
Chander Kashyap16090272013-06-19 00:29:34 +0900737 GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100738 GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3",
Chander Kashyap16090272013-06-19 00:29:34 +0900739 GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530740 GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_spi0_pre",
Chander Kashyap16090272013-06-19 00:29:34 +0900741 GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530742 GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_spi1_pre",
Chander Kashyap16090272013-06-19 00:29:34 +0900743 GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530744 GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_spi2_pre",
Chander Kashyap16090272013-06-19 00:29:34 +0900745 GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100746 GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
Chander Kashyap16090272013-06-19 00:29:34 +0900747 GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100748 GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm",
Chander Kashyap16090272013-06-19 00:29:34 +0900749 GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100750 GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1",
Chander Kashyap16090272013-06-19 00:29:34 +0900751 GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100752 GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2",
Chander Kashyap16090272013-06-19 00:29:34 +0900753 GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100754 GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1",
Chander Kashyap16090272013-06-19 00:29:34 +0900755 GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100756 GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2",
Chander Kashyap16090272013-06-19 00:29:34 +0900757 GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0),
758
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100759 GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0",
Chander Kashyap16090272013-06-19 00:29:34 +0900760 GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100761 GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1",
Chander Kashyap16090272013-06-19 00:29:34 +0900762 GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100763 GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2",
Chander Kashyap16090272013-06-19 00:29:34 +0900764 GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100765 GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301",
Chander Kashyap16090272013-06-19 00:29:34 +0900766 GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100767 GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300",
Chander Kashyap16090272013-06-19 00:29:34 +0900768 GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100769 GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300",
Chander Kashyap16090272013-06-19 00:29:34 +0900770 GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100771 GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301",
Chander Kashyap16090272013-06-19 00:29:34 +0900772 GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
773
Chander Kashyap16090272013-06-19 00:29:34 +0900774 /* Display */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100775 GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530776 GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100777 GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530778 GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100779 GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530780 GATE_TOP_SCLK_DISP1, 9, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100781 GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530782 GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100783 GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1",
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530784 GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900785
786 /* Maudio Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100787 GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
Chander Kashyap16090272013-06-19 00:29:34 +0900788 GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100789 GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
Chander Kashyap16090272013-06-19 00:29:34 +0900790 GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530791
792 /* FSYS Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100793 GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0),
794 GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0),
795 GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0),
796 GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0),
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530797 GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_IP_FSYS, 9, 0, 0),
798 GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_IP_FSYS, 12, 0, 0),
799 GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_IP_FSYS, 13, 0, 0),
800 GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_IP_FSYS, 14, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100801 GATE(CLK_SROMC, "sromc", "aclk200_fsys2",
Shaik Ameer Basha6b5ae462014-05-08 16:57:59 +0530802 GATE_IP_FSYS, 17, CLK_IGNORE_UNUSED, 0),
803 GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0),
804 GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0),
805 GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0),
806 GATE(CLK_SCLK_UNIPRO, "sclk_unipro", "dout_unipro",
807 SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900808
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530809 /* PERIC Block */
810 GATE(CLK_UART0, "uart0", "aclk66_peric", GATE_IP_PERIC, 0, 0, 0),
811 GATE(CLK_UART1, "uart1", "aclk66_peric", GATE_IP_PERIC, 1, 0, 0),
812 GATE(CLK_UART2, "uart2", "aclk66_peric", GATE_IP_PERIC, 2, 0, 0),
813 GATE(CLK_UART3, "uart3", "aclk66_peric", GATE_IP_PERIC, 3, 0, 0),
814 GATE(CLK_I2C0, "i2c0", "aclk66_peric", GATE_IP_PERIC, 6, 0, 0),
815 GATE(CLK_I2C1, "i2c1", "aclk66_peric", GATE_IP_PERIC, 7, 0, 0),
816 GATE(CLK_I2C2, "i2c2", "aclk66_peric", GATE_IP_PERIC, 8, 0, 0),
817 GATE(CLK_I2C3, "i2c3", "aclk66_peric", GATE_IP_PERIC, 9, 0, 0),
818 GATE(CLK_USI0, "usi0", "aclk66_peric", GATE_IP_PERIC, 10, 0, 0),
819 GATE(CLK_USI1, "usi1", "aclk66_peric", GATE_IP_PERIC, 11, 0, 0),
820 GATE(CLK_USI2, "usi2", "aclk66_peric", GATE_IP_PERIC, 12, 0, 0),
821 GATE(CLK_USI3, "usi3", "aclk66_peric", GATE_IP_PERIC, 13, 0, 0),
822 GATE(CLK_I2C_HDMI, "i2c_hdmi", "aclk66_peric", GATE_IP_PERIC, 14, 0, 0),
823 GATE(CLK_TSADC, "tsadc", "aclk66_peric", GATE_IP_PERIC, 15, 0, 0),
824 GATE(CLK_SPI0, "spi0", "aclk66_peric", GATE_IP_PERIC, 16, 0, 0),
825 GATE(CLK_SPI1, "spi1", "aclk66_peric", GATE_IP_PERIC, 17, 0, 0),
826 GATE(CLK_SPI2, "spi2", "aclk66_peric", GATE_IP_PERIC, 18, 0, 0),
827 GATE(CLK_I2S1, "i2s1", "aclk66_peric", GATE_IP_PERIC, 20, 0, 0),
828 GATE(CLK_I2S2, "i2s2", "aclk66_peric", GATE_IP_PERIC, 21, 0, 0),
829 GATE(CLK_PCM1, "pcm1", "aclk66_peric", GATE_IP_PERIC, 22, 0, 0),
830 GATE(CLK_PCM2, "pcm2", "aclk66_peric", GATE_IP_PERIC, 23, 0, 0),
831 GATE(CLK_PWM, "pwm", "aclk66_peric", GATE_IP_PERIC, 24, 0, 0),
832 GATE(CLK_SPDIF, "spdif", "aclk66_peric", GATE_IP_PERIC, 26, 0, 0),
833 GATE(CLK_USI4, "usi4", "aclk66_peric", GATE_IP_PERIC, 28, 0, 0),
834 GATE(CLK_USI5, "usi5", "aclk66_peric", GATE_IP_PERIC, 30, 0, 0),
835 GATE(CLK_USI6, "usi6", "aclk66_peric", GATE_IP_PERIC, 31, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900836
Shaik Ameer Bashafaec151b52014-05-08 16:57:56 +0530837 GATE(CLK_KEYIF, "keyif", "aclk66_peric", GATE_BUS_PERIC, 22, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900838
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530839 /* PERIS Block */
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100840 GATE(CLK_CHIPID, "chipid", "aclk66_psgen",
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530841 GATE_IP_PERIS, 0, CLK_IGNORE_UNUSED, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100842 GATE(CLK_SYSREG, "sysreg", "aclk66_psgen",
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530843 GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0),
844 GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_IP_PERIS, 6, 0, 0),
845 GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_IP_PERIS, 7, 0, 0),
846 GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_IP_PERIS, 8, 0, 0),
847 GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_IP_PERIS, 9, 0, 0),
848 GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_IP_PERIS, 10, 0, 0),
849 GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_IP_PERIS, 11, 0, 0),
850 GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_IP_PERIS, 12, 0, 0),
851 GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_IP_PERIS, 13, 0, 0),
852 GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_IP_PERIS, 14, 0, 0),
853 GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_IP_PERIS, 15, 0, 0),
854 GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_IP_PERIS, 16, 0, 0),
855 GATE(CLK_MCT, "mct", "aclk66_psgen", GATE_IP_PERIS, 18, 0, 0),
856 GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_IP_PERIS, 19, 0, 0),
857 GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_IP_PERIS, 20, 0, 0),
858 GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0),
859 GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900860
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100861 GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
Shaik Ameer Basha0a22c302014-05-08 16:57:57 +0530862
863 /* GEN Block */
864 GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0),
865 GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
866 GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0),
867 GATE(CLK_MDMA1, "mdma1", "mout_user_aclk266", GATE_IP_GEN, 4, 0, 0),
868 GATE(CLK_TOP_RTC, "top_rtc", "aclk66_psgen", GATE_IP_GEN, 5, 0, 0),
869 GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "dout_gen_blk",
870 GATE_IP_GEN, 6, 0, 0),
871 GATE(CLK_SMMU_JPEG, "smmu_jpeg", "dout_jpg_blk", GATE_IP_GEN, 7, 0, 0),
872 GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "dout_gen_blk",
873 GATE_IP_GEN, 9, 0, 0),
874
875 /* GATE_IP_GEN doesn't list gates for smmu_jpeg2 and mc */
876 GATE(CLK_SMMU_JPEG2, "smmu_jpeg2", "dout_jpg_blk",
877 GATE_BUS_GEN, 28, 0, 0),
878 GATE(CLK_MC, "mc", "aclk66_psgen", GATE_BUS_GEN, 12, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900879
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530880 /* GSCL Block */
881 GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl",
882 GATE_TOP_SCLK_GSCL, 6, 0, 0),
883 GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl",
884 GATE_TOP_SCLK_GSCL, 7, 0, 0),
885
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100886 GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0),
887 GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530888 GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl",
889 GATE_IP_GSCL0, 4, 0, 0),
890 GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl",
891 GATE_IP_GSCL0, 5, 0, 0),
892 GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl",
893 GATE_IP_GSCL0, 6, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900894
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530895 GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333",
896 GATE_IP_GSCL1, 2, 0, 0),
897 GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +0900898 GATE_IP_GSCL1, 3, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530899 GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +0900900 GATE_IP_GSCL1, 4, 0, 0),
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530901 GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300",
902 GATE_IP_GSCL1, 6, 0, 0),
903 GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300",
904 GATE_IP_GSCL1, 7, 0, 0),
905 GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12, 0, 0),
906 GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13, 0, 0),
907 GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3,", "dout_gscl_blk_333",
Chander Kashyap16090272013-06-19 00:29:34 +0900908 GATE_IP_GSCL1, 16, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100909 GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl",
Chander Kashyap16090272013-06-19 00:29:34 +0900910 GATE_IP_GSCL1, 17, 0, 0),
911
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530912 /* MSCL Block */
913 GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0),
914 GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0),
915 GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530916 GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530917 GATE_IP_MSCL, 8, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530918 GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530919 GATE_IP_MSCL, 9, 0, 0),
Shaik Ameer Basha4549d932014-05-08 16:57:53 +0530920 GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk",
Shaik Ameer Basha02932382014-05-08 16:57:52 +0530921 GATE_IP_MSCL, 10, 0, 0),
922
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100923 GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0),
924 GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0),
925 GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530926 GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100927 GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
Shaik Ameer Basha424b6732014-05-08 16:57:55 +0530928 GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk",
929 GATE_IP_DISP1, 7, 0, 0),
930 GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk",
931 GATE_IP_DISP1, 8, 0, 0),
932 GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1",
933 GATE_IP_DISP1, 9, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900934
Shaik Ameer Basha3a767b32014-05-08 16:57:51 +0530935 /* ISP */
936 GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp",
937 GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0),
938 GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre",
939 GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0),
940 GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre",
941 GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0),
942 GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp",
943 GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0),
944 GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0",
945 GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0),
946 GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1",
947 GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
948 GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2",
949 GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0),
950
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100951 GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
Shaik Ameer Basha1d87db42014-05-08 16:58:00 +0530952 GATE(CLK_SMMU_MFCL, "smmu_mfcl", "dout_mfc_blk", GATE_IP_MFC, 1, 0, 0),
953 GATE(CLK_SMMU_MFCR, "smmu_mfcr", "dout_mfc_blk", GATE_IP_MFC, 2, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900954
Shaik Ameer Basha3fac5942014-05-08 16:57:54 +0530955 GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9, 0, 0),
Chander Kashyap16090272013-06-19 00:29:34 +0900956};
957
Sachin Kamat202e5ae92013-08-07 10:18:39 +0530958static struct samsung_pll_clock exynos5420_plls[nr_plls] __initdata = {
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100959 [apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530960 APLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100961 [cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
Chander Kashyapcdf64ee2013-09-26 14:36:35 +0530962 CPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100963 [dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530964 DPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100965 [epll] = PLL(pll_2650, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530966 EPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100967 [rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530968 RPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100969 [ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530970 IPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100971 [spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530972 SPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100973 [vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530974 VPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100975 [mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530976 MPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100977 [bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530978 BPLL_CON0, NULL),
Andrzej Hajdacba9d2f2014-01-07 15:47:37 +0100979 [kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK,
Yadwinder Singh Brar3ff6e0d2013-06-11 15:01:12 +0530980 KPLL_CON0, NULL),
Yadwinder Singh Brarc898c6b2013-06-11 15:01:10 +0530981};
982
Sachin Kamat202e5ae92013-08-07 10:18:39 +0530983static struct of_device_id ext_clk_match[] __initdata = {
Chander Kashyap16090272013-06-19 00:29:34 +0900984 { .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, },
985 { },
986};
987
988/* register exynos5420 clocks */
Sachin Kamatc7306222013-07-18 15:31:20 +0530989static void __init exynos5420_clk_init(struct device_node *np)
Chander Kashyap16090272013-06-19 00:29:34 +0900990{
Rahul Sharma976face2014-03-12 20:26:44 +0530991 struct samsung_clk_provider *ctx;
992
Chander Kashyap16090272013-06-19 00:29:34 +0900993 if (np) {
994 reg_base = of_iomap(np, 0);
995 if (!reg_base)
996 panic("%s: failed to map registers\n", __func__);
997 } else {
998 panic("%s: unable to determine soc\n", __func__);
999 }
1000
Rahul Sharma976face2014-03-12 20:26:44 +05301001 ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
1002 if (!ctx)
1003 panic("%s: unable to allocate context.\n", __func__);
1004
1005 samsung_clk_of_register_fixed_ext(ctx, exynos5420_fixed_rate_ext_clks,
Chander Kashyap16090272013-06-19 00:29:34 +09001006 ARRAY_SIZE(exynos5420_fixed_rate_ext_clks),
1007 ext_clk_match);
Rahul Sharma976face2014-03-12 20:26:44 +05301008 samsung_clk_register_pll(ctx, exynos5420_plls,
1009 ARRAY_SIZE(exynos5420_plls),
1010 reg_base);
1011 samsung_clk_register_fixed_rate(ctx, exynos5420_fixed_rate_clks,
Chander Kashyap16090272013-06-19 00:29:34 +09001012 ARRAY_SIZE(exynos5420_fixed_rate_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301013 samsung_clk_register_fixed_factor(ctx, exynos5420_fixed_factor_clks,
Chander Kashyap16090272013-06-19 00:29:34 +09001014 ARRAY_SIZE(exynos5420_fixed_factor_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301015 samsung_clk_register_mux(ctx, exynos5420_mux_clks,
Chander Kashyap16090272013-06-19 00:29:34 +09001016 ARRAY_SIZE(exynos5420_mux_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301017 samsung_clk_register_div(ctx, exynos5420_div_clks,
Chander Kashyap16090272013-06-19 00:29:34 +09001018 ARRAY_SIZE(exynos5420_div_clks));
Rahul Sharma976face2014-03-12 20:26:44 +05301019 samsung_clk_register_gate(ctx, exynos5420_gate_clks,
Chander Kashyap16090272013-06-19 00:29:34 +09001020 ARRAY_SIZE(exynos5420_gate_clks));
Tomasz Figa388c7882014-02-14 08:16:00 +09001021
1022 exynos5420_clk_sleep_init();
Chander Kashyap16090272013-06-19 00:29:34 +09001023}
1024CLK_OF_DECLARE(exynos5420_clk, "samsung,exynos5420-clock", exynos5420_clk_init);