blob: 8f0e89fbb3f9dc3fd859c7fb957c1b3fb1d08bac [file] [log] [blame]
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +02001/*
2 * Copyright (C) STMicroelectronics SA 2014
3 * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
4 * Fabien Dessenne <fabien.dessenne@st.com>
5 * for STMicroelectronics.
6 * License terms: GNU General Public License (GPL), version 2
7 */
8
Vincent Abrioudd86dc22016-02-10 10:48:20 +01009#include <drm/drm_atomic.h>
Vincent Abriou29d1dc62015-08-03 14:22:16 +020010#include <drm/drm_fb_cma_helper.h>
11#include <drm/drm_gem_cma_helper.h>
12
Benjamin Gaignardd2196732014-07-30 19:28:27 +020013#include "sti_compositor.h"
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020014#include "sti_gdp.h"
Vincent Abriou9e1f05b2015-07-31 11:32:34 +020015#include "sti_plane.h"
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020016#include "sti_vtg.h"
17
Benjamin Gaignard4af6b122015-02-02 15:08:45 +010018#define ALPHASWITCH BIT(6)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020019#define ENA_COLOR_FILL BIT(8)
Benjamin Gaignard4af6b122015-02-02 15:08:45 +010020#define BIGNOTLITTLE BIT(23)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020021#define WAIT_NEXT_VSYNC BIT(31)
22
23/* GDP color formats */
24#define GDP_RGB565 0x00
25#define GDP_RGB888 0x01
26#define GDP_RGB888_32 0x02
Fabien Dessenne8adb5772015-02-04 18:12:53 +010027#define GDP_XBGR8888 (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020028#define GDP_ARGB8565 0x04
29#define GDP_ARGB8888 0x05
Vincent Abriou29d1dc62015-08-03 14:22:16 +020030#define GDP_ABGR8888 (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020031#define GDP_ARGB1555 0x06
32#define GDP_ARGB4444 0x07
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020033
Vincent Abriou2d61f272016-02-04 11:39:54 +010034#define GDP2STR(fmt) { GDP_ ## fmt, #fmt }
35
36static struct gdp_format_to_str {
37 int format;
38 char name[20];
39} gdp_format_to_str[] = {
40 GDP2STR(RGB565),
41 GDP2STR(RGB888),
42 GDP2STR(RGB888_32),
43 GDP2STR(XBGR8888),
44 GDP2STR(ARGB8565),
45 GDP2STR(ARGB8888),
46 GDP2STR(ABGR8888),
47 GDP2STR(ARGB1555),
48 GDP2STR(ARGB4444)
49 };
50
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020051#define GAM_GDP_CTL_OFFSET 0x00
52#define GAM_GDP_AGC_OFFSET 0x04
53#define GAM_GDP_VPO_OFFSET 0x0C
54#define GAM_GDP_VPS_OFFSET 0x10
55#define GAM_GDP_PML_OFFSET 0x14
56#define GAM_GDP_PMP_OFFSET 0x18
57#define GAM_GDP_SIZE_OFFSET 0x1C
58#define GAM_GDP_NVN_OFFSET 0x24
59#define GAM_GDP_KEY1_OFFSET 0x28
60#define GAM_GDP_KEY2_OFFSET 0x2C
61#define GAM_GDP_PPT_OFFSET 0x34
62#define GAM_GDP_CML_OFFSET 0x3C
63#define GAM_GDP_MST_OFFSET 0x68
64
65#define GAM_GDP_ALPHARANGE_255 BIT(5)
66#define GAM_GDP_AGC_FULL_RANGE 0x00808080
67#define GAM_GDP_PPT_IGNORE (BIT(1) | BIT(0))
68#define GAM_GDP_SIZE_MAX 0x7FF
69
Vincent Abriou29d1dc62015-08-03 14:22:16 +020070#define GDP_NODE_NB_BANK 2
71#define GDP_NODE_PER_FIELD 2
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020072
73struct sti_gdp_node {
74 u32 gam_gdp_ctl;
75 u32 gam_gdp_agc;
76 u32 reserved1;
77 u32 gam_gdp_vpo;
78 u32 gam_gdp_vps;
79 u32 gam_gdp_pml;
80 u32 gam_gdp_pmp;
81 u32 gam_gdp_size;
82 u32 reserved2;
83 u32 gam_gdp_nvn;
84 u32 gam_gdp_key1;
85 u32 gam_gdp_key2;
86 u32 reserved3;
87 u32 gam_gdp_ppt;
88 u32 reserved4;
89 u32 gam_gdp_cml;
90};
91
92struct sti_gdp_node_list {
93 struct sti_gdp_node *top_field;
Benjamin Gaignarda51fe842014-12-04 11:21:48 +010094 dma_addr_t top_field_paddr;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020095 struct sti_gdp_node *btm_field;
Benjamin Gaignarda51fe842014-12-04 11:21:48 +010096 dma_addr_t btm_field_paddr;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +020097};
98
99/**
100 * STI GDP structure
101 *
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200102 * @sti_plane: sti_plane structure
103 * @dev: driver device
104 * @regs: gdp registers
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200105 * @clk_pix: pixel clock for the current gdp
Benjamin Gaignard5e03abc2014-12-08 17:32:36 +0100106 * @clk_main_parent: gdp parent clock if main path used
107 * @clk_aux_parent: gdp parent clock if aux path used
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200108 * @vtg_field_nb: callback for VTG FIELD (top or bottom) notification
109 * @is_curr_top: true if the current node processed is the top field
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200110 * @node_list: array of node list
benjamin.gaignard@linaro.org20c47602016-01-07 14:30:37 +0100111 * @vtg: registered vtg
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200112 */
113struct sti_gdp {
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200114 struct sti_plane plane;
115 struct device *dev;
116 void __iomem *regs;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200117 struct clk *clk_pix;
Benjamin Gaignard5e03abc2014-12-08 17:32:36 +0100118 struct clk *clk_main_parent;
119 struct clk *clk_aux_parent;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200120 struct notifier_block vtg_field_nb;
121 bool is_curr_top;
122 struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
benjamin.gaignard@linaro.org20c47602016-01-07 14:30:37 +0100123 struct sti_vtg *vtg;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200124};
125
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200126#define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200127
128static const uint32_t gdp_supported_formats[] = {
129 DRM_FORMAT_XRGB8888,
Fabien Dessenne8adb5772015-02-04 18:12:53 +0100130 DRM_FORMAT_XBGR8888,
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200131 DRM_FORMAT_ARGB8888,
Benjamin Gaignard4af6b122015-02-02 15:08:45 +0100132 DRM_FORMAT_ABGR8888,
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200133 DRM_FORMAT_ARGB4444,
134 DRM_FORMAT_ARGB1555,
135 DRM_FORMAT_RGB565,
136 DRM_FORMAT_RGB888,
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200137};
138
Vincent Abriou2d61f272016-02-04 11:39:54 +0100139#define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
140 readl(gdp->regs + reg ## _OFFSET))
141
142static void gdp_dbg_ctl(struct seq_file *s, int val)
143{
144 int i;
145
146 seq_puts(s, "\tColor:");
147 for (i = 0; i < ARRAY_SIZE(gdp_format_to_str); i++) {
148 if (gdp_format_to_str[i].format == (val & 0x1F)) {
149 seq_printf(s, gdp_format_to_str[i].name);
150 break;
151 }
152 }
153 if (i == ARRAY_SIZE(gdp_format_to_str))
154 seq_puts(s, "<UNKNOWN>");
155
156 seq_printf(s, "\tWaitNextVsync:%d", val & WAIT_NEXT_VSYNC ? 1 : 0);
157}
158
159static void gdp_dbg_vpo(struct seq_file *s, int val)
160{
161 seq_printf(s, "\txdo:%4d\tydo:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
162}
163
164static void gdp_dbg_vps(struct seq_file *s, int val)
165{
166 seq_printf(s, "\txds:%4d\tyds:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
167}
168
169static void gdp_dbg_size(struct seq_file *s, int val)
170{
171 seq_printf(s, "\t%d x %d", val & 0xFFFF, (val >> 16) & 0xFFFF);
172}
173
174static void gdp_dbg_nvn(struct seq_file *s, struct sti_gdp *gdp, int val)
175{
176 void *base = NULL;
177 unsigned int i;
178
179 for (i = 0; i < GDP_NODE_NB_BANK; i++) {
180 if (gdp->node_list[i].top_field_paddr == val) {
181 base = gdp->node_list[i].top_field;
182 break;
183 }
184 if (gdp->node_list[i].btm_field_paddr == val) {
185 base = gdp->node_list[i].btm_field;
186 break;
187 }
188 }
189
190 if (base)
191 seq_printf(s, "\tVirt @: %p", base);
192}
193
194static void gdp_dbg_ppt(struct seq_file *s, int val)
195{
196 if (val & GAM_GDP_PPT_IGNORE)
197 seq_puts(s, "\tNot displayed on mixer!");
198}
199
200static void gdp_dbg_mst(struct seq_file *s, int val)
201{
202 if (val & 1)
203 seq_puts(s, "\tBUFFER UNDERFLOW!");
204}
205
206static int gdp_dbg_show(struct seq_file *s, void *data)
207{
208 struct drm_info_node *node = s->private;
209 struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
210 struct drm_device *dev = node->minor->dev;
211 struct drm_plane *drm_plane = &gdp->plane.drm_plane;
212 struct drm_crtc *crtc = drm_plane->crtc;
213 int ret;
214
215 ret = mutex_lock_interruptible(&dev->struct_mutex);
216 if (ret)
217 return ret;
218
219 seq_printf(s, "%s: (vaddr = 0x%p)",
220 sti_plane_to_str(&gdp->plane), gdp->regs);
221
222 DBGFS_DUMP(GAM_GDP_CTL);
223 gdp_dbg_ctl(s, readl(gdp->regs + GAM_GDP_CTL_OFFSET));
224 DBGFS_DUMP(GAM_GDP_AGC);
225 DBGFS_DUMP(GAM_GDP_VPO);
226 gdp_dbg_vpo(s, readl(gdp->regs + GAM_GDP_VPO_OFFSET));
227 DBGFS_DUMP(GAM_GDP_VPS);
228 gdp_dbg_vps(s, readl(gdp->regs + GAM_GDP_VPS_OFFSET));
229 DBGFS_DUMP(GAM_GDP_PML);
230 DBGFS_DUMP(GAM_GDP_PMP);
231 DBGFS_DUMP(GAM_GDP_SIZE);
232 gdp_dbg_size(s, readl(gdp->regs + GAM_GDP_SIZE_OFFSET));
233 DBGFS_DUMP(GAM_GDP_NVN);
234 gdp_dbg_nvn(s, gdp, readl(gdp->regs + GAM_GDP_NVN_OFFSET));
235 DBGFS_DUMP(GAM_GDP_KEY1);
236 DBGFS_DUMP(GAM_GDP_KEY2);
237 DBGFS_DUMP(GAM_GDP_PPT);
238 gdp_dbg_ppt(s, readl(gdp->regs + GAM_GDP_PPT_OFFSET));
239 DBGFS_DUMP(GAM_GDP_CML);
240 DBGFS_DUMP(GAM_GDP_MST);
241 gdp_dbg_mst(s, readl(gdp->regs + GAM_GDP_MST_OFFSET));
242
243 seq_puts(s, "\n\n");
244 if (!crtc)
245 seq_puts(s, " Not connected to any DRM CRTC\n");
246 else
247 seq_printf(s, " Connected to DRM CRTC #%d (%s)\n",
248 crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)));
249
250 mutex_unlock(&dev->struct_mutex);
251 return 0;
252}
253
254static void gdp_node_dump_node(struct seq_file *s, struct sti_gdp_node *node)
255{
256 seq_printf(s, "\t@:0x%p", node);
257 seq_printf(s, "\n\tCTL 0x%08X", node->gam_gdp_ctl);
258 gdp_dbg_ctl(s, node->gam_gdp_ctl);
259 seq_printf(s, "\n\tAGC 0x%08X", node->gam_gdp_agc);
260 seq_printf(s, "\n\tVPO 0x%08X", node->gam_gdp_vpo);
261 gdp_dbg_vpo(s, node->gam_gdp_vpo);
262 seq_printf(s, "\n\tVPS 0x%08X", node->gam_gdp_vps);
263 gdp_dbg_vps(s, node->gam_gdp_vps);
264 seq_printf(s, "\n\tPML 0x%08X", node->gam_gdp_pml);
265 seq_printf(s, "\n\tPMP 0x%08X", node->gam_gdp_pmp);
266 seq_printf(s, "\n\tSIZE 0x%08X", node->gam_gdp_size);
267 gdp_dbg_size(s, node->gam_gdp_size);
268 seq_printf(s, "\n\tNVN 0x%08X", node->gam_gdp_nvn);
269 seq_printf(s, "\n\tKEY1 0x%08X", node->gam_gdp_key1);
270 seq_printf(s, "\n\tKEY2 0x%08X", node->gam_gdp_key2);
271 seq_printf(s, "\n\tPPT 0x%08X", node->gam_gdp_ppt);
272 gdp_dbg_ppt(s, node->gam_gdp_ppt);
273 seq_printf(s, "\n\tCML 0x%08X", node->gam_gdp_cml);
274 seq_puts(s, "\n");
275}
276
277static int gdp_node_dbg_show(struct seq_file *s, void *arg)
278{
279 struct drm_info_node *node = s->private;
280 struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
281 struct drm_device *dev = node->minor->dev;
282 unsigned int b;
283 int ret;
284
285 ret = mutex_lock_interruptible(&dev->struct_mutex);
286 if (ret)
287 return ret;
288
289 for (b = 0; b < GDP_NODE_NB_BANK; b++) {
290 seq_printf(s, "\n%s[%d].top", sti_plane_to_str(&gdp->plane), b);
291 gdp_node_dump_node(s, gdp->node_list[b].top_field);
292 seq_printf(s, "\n%s[%d].btm", sti_plane_to_str(&gdp->plane), b);
293 gdp_node_dump_node(s, gdp->node_list[b].btm_field);
294 }
295
296 mutex_unlock(&dev->struct_mutex);
297 return 0;
298}
299
300static struct drm_info_list gdp0_debugfs_files[] = {
301 { "gdp0", gdp_dbg_show, 0, NULL },
302 { "gdp0_node", gdp_node_dbg_show, 0, NULL },
303};
304
305static struct drm_info_list gdp1_debugfs_files[] = {
306 { "gdp1", gdp_dbg_show, 0, NULL },
307 { "gdp1_node", gdp_node_dbg_show, 0, NULL },
308};
309
310static struct drm_info_list gdp2_debugfs_files[] = {
311 { "gdp2", gdp_dbg_show, 0, NULL },
312 { "gdp2_node", gdp_node_dbg_show, 0, NULL },
313};
314
315static struct drm_info_list gdp3_debugfs_files[] = {
316 { "gdp3", gdp_dbg_show, 0, NULL },
317 { "gdp3_node", gdp_node_dbg_show, 0, NULL },
318};
319
320static int gdp_debugfs_init(struct sti_gdp *gdp, struct drm_minor *minor)
321{
322 unsigned int i;
323 struct drm_info_list *gdp_debugfs_files;
324 int nb_files;
325
326 switch (gdp->plane.desc) {
327 case STI_GDP_0:
328 gdp_debugfs_files = gdp0_debugfs_files;
329 nb_files = ARRAY_SIZE(gdp0_debugfs_files);
330 break;
331 case STI_GDP_1:
332 gdp_debugfs_files = gdp1_debugfs_files;
333 nb_files = ARRAY_SIZE(gdp1_debugfs_files);
334 break;
335 case STI_GDP_2:
336 gdp_debugfs_files = gdp2_debugfs_files;
337 nb_files = ARRAY_SIZE(gdp2_debugfs_files);
338 break;
339 case STI_GDP_3:
340 gdp_debugfs_files = gdp3_debugfs_files;
341 nb_files = ARRAY_SIZE(gdp3_debugfs_files);
342 break;
343 default:
344 return -EINVAL;
345 }
346
347 for (i = 0; i < nb_files; i++)
348 gdp_debugfs_files[i].data = gdp;
349
350 return drm_debugfs_create_files(gdp_debugfs_files,
351 nb_files,
352 minor->debugfs_root, minor);
353}
354
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200355static int sti_gdp_fourcc2format(int fourcc)
356{
357 switch (fourcc) {
358 case DRM_FORMAT_XRGB8888:
359 return GDP_RGB888_32;
Fabien Dessenne8adb5772015-02-04 18:12:53 +0100360 case DRM_FORMAT_XBGR8888:
361 return GDP_XBGR8888;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200362 case DRM_FORMAT_ARGB8888:
363 return GDP_ARGB8888;
Benjamin Gaignard4af6b122015-02-02 15:08:45 +0100364 case DRM_FORMAT_ABGR8888:
365 return GDP_ABGR8888;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200366 case DRM_FORMAT_ARGB4444:
367 return GDP_ARGB4444;
368 case DRM_FORMAT_ARGB1555:
369 return GDP_ARGB1555;
370 case DRM_FORMAT_RGB565:
371 return GDP_RGB565;
372 case DRM_FORMAT_RGB888:
373 return GDP_RGB888;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200374 }
375 return -1;
376}
377
378static int sti_gdp_get_alpharange(int format)
379{
380 switch (format) {
381 case GDP_ARGB8565:
382 case GDP_ARGB8888:
Benjamin Gaignard4af6b122015-02-02 15:08:45 +0100383 case GDP_ABGR8888:
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200384 return GAM_GDP_ALPHARANGE_255;
385 }
386 return 0;
387}
388
389/**
390 * sti_gdp_get_free_nodes
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200391 * @gdp: gdp pointer
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200392 *
393 * Look for a GDP node list that is not currently read by the HW.
394 *
395 * RETURNS:
396 * Pointer to the free GDP node list
397 */
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200398static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200399{
400 int hw_nvn;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200401 unsigned int i;
402
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200403 hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200404 if (!hw_nvn)
405 goto end;
406
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200407 for (i = 0; i < GDP_NODE_NB_BANK; i++)
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100408 if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
409 (hw_nvn != gdp->node_list[i].top_field_paddr))
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200410 return &gdp->node_list[i];
411
Benjamin Gaignardd2196732014-07-30 19:28:27 +0200412 /* in hazardious cases restart with the first node */
413 DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200414 sti_plane_to_str(&gdp->plane), hw_nvn);
Benjamin Gaignardd2196732014-07-30 19:28:27 +0200415
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200416end:
417 return &gdp->node_list[0];
418}
419
420/**
421 * sti_gdp_get_current_nodes
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200422 * @gdp: gdp pointer
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200423 *
424 * Look for GDP nodes that are currently read by the HW.
425 *
426 * RETURNS:
427 * Pointer to the current GDP node list
428 */
429static
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200430struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200431{
432 int hw_nvn;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200433 unsigned int i;
434
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200435 hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200436 if (!hw_nvn)
437 goto end;
438
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200439 for (i = 0; i < GDP_NODE_NB_BANK; i++)
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100440 if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
441 (hw_nvn == gdp->node_list[i].top_field_paddr))
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200442 return &gdp->node_list[i];
443
444end:
Benjamin Gaignardd2196732014-07-30 19:28:27 +0200445 DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200446 hw_nvn, sti_plane_to_str(&gdp->plane));
Benjamin Gaignardd2196732014-07-30 19:28:27 +0200447
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200448 return NULL;
449}
450
451/**
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200452 * sti_gdp_disable
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200453 * @gdp: gdp pointer
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200454 *
455 * Disable a GDP.
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200456 */
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200457static void sti_gdp_disable(struct sti_gdp *gdp)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200458{
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200459 unsigned int i;
Benjamin Gaignardd2196732014-07-30 19:28:27 +0200460
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200461 DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200462
463 /* Set the nodes as 'to be ignored on mixer' */
464 for (i = 0; i < GDP_NODE_NB_BANK; i++) {
465 gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
466 gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
467 }
468
benjamin.gaignard@linaro.org20c47602016-01-07 14:30:37 +0100469 if (sti_vtg_unregister_client(gdp->vtg, &gdp->vtg_field_nb))
Benjamin Gaignardd2196732014-07-30 19:28:27 +0200470 DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
471
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200472 if (gdp->clk_pix)
473 clk_disable_unprepare(gdp->clk_pix);
474
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200475 gdp->plane.status = STI_PLANE_DISABLED;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200476}
477
478/**
479 * sti_gdp_field_cb
480 * @nb: notifier block
481 * @event: event message
482 * @data: private data
483 *
484 * Handle VTG top field and bottom field event.
485 *
486 * RETURNS:
487 * 0 on success.
488 */
489int sti_gdp_field_cb(struct notifier_block *nb,
490 unsigned long event, void *data)
491{
492 struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);
493
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200494 if (gdp->plane.status == STI_PLANE_FLUSHING) {
495 /* disable need to be synchronize on vsync event */
496 DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
497 sti_plane_to_str(&gdp->plane));
498
499 sti_gdp_disable(gdp);
500 }
501
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200502 switch (event) {
503 case VTG_TOP_FIELD_EVENT:
504 gdp->is_curr_top = true;
505 break;
506 case VTG_BOTTOM_FIELD_EVENT:
507 gdp->is_curr_top = false;
508 break;
509 default:
510 DRM_ERROR("unsupported event: %lu\n", event);
511 break;
512 }
513
514 return 0;
515}
516
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200517static void sti_gdp_init(struct sti_gdp *gdp)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200518{
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200519 struct device_node *np = gdp->dev->of_node;
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100520 dma_addr_t dma_addr;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200521 void *base;
522 unsigned int i, size;
523
524 /* Allocate all the nodes within a single memory page */
525 size = sizeof(struct sti_gdp_node) *
526 GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200527 base = dma_alloc_writecombine(gdp->dev,
528 size, &dma_addr, GFP_KERNEL | GFP_DMA);
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100529
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200530 if (!base) {
531 DRM_ERROR("Failed to allocate memory for GDP node\n");
532 return;
533 }
534 memset(base, 0, size);
535
536 for (i = 0; i < GDP_NODE_NB_BANK; i++) {
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100537 if (dma_addr & 0xF) {
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200538 DRM_ERROR("Mem alignment failed\n");
539 return;
540 }
541 gdp->node_list[i].top_field = base;
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100542 gdp->node_list[i].top_field_paddr = dma_addr;
543
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200544 DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
545 base += sizeof(struct sti_gdp_node);
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100546 dma_addr += sizeof(struct sti_gdp_node);
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200547
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100548 if (dma_addr & 0xF) {
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200549 DRM_ERROR("Mem alignment failed\n");
550 return;
551 }
552 gdp->node_list[i].btm_field = base;
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100553 gdp->node_list[i].btm_field_paddr = dma_addr;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200554 DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
555 base += sizeof(struct sti_gdp_node);
Benjamin Gaignarda51fe842014-12-04 11:21:48 +0100556 dma_addr += sizeof(struct sti_gdp_node);
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200557 }
558
559 if (of_device_is_compatible(np, "st,stih407-compositor")) {
560 /* GDP of STiH407 chip have its own pixel clock */
561 char *clk_name;
562
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200563 switch (gdp->plane.desc) {
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200564 case STI_GDP_0:
565 clk_name = "pix_gdp1";
566 break;
567 case STI_GDP_1:
568 clk_name = "pix_gdp2";
569 break;
570 case STI_GDP_2:
571 clk_name = "pix_gdp3";
572 break;
573 case STI_GDP_3:
574 clk_name = "pix_gdp4";
575 break;
576 default:
577 DRM_ERROR("GDP id not recognized\n");
578 return;
579 }
580
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200581 gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200582 if (IS_ERR(gdp->clk_pix))
583 DRM_ERROR("Cannot get %s clock\n", clk_name);
Benjamin Gaignard5e03abc2014-12-08 17:32:36 +0100584
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200585 gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
Benjamin Gaignard5e03abc2014-12-08 17:32:36 +0100586 if (IS_ERR(gdp->clk_main_parent))
587 DRM_ERROR("Cannot get main_parent clock\n");
588
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200589 gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
Benjamin Gaignard5e03abc2014-12-08 17:32:36 +0100590 if (IS_ERR(gdp->clk_aux_parent))
591 DRM_ERROR("Cannot get aux_parent clock\n");
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200592 }
593}
594
Bich Hemona5b9a712016-01-22 16:17:36 +0100595/**
596 * sti_gdp_get_dst
597 * @dev: device
598 * @dst: requested destination size
599 * @src: source size
600 *
601 * Return the cropped / clamped destination size
602 *
603 * RETURNS:
604 * cropped / clamped destination size
605 */
606static int sti_gdp_get_dst(struct device *dev, int dst, int src)
607{
608 if (dst == src)
609 return dst;
610
611 if (dst < src) {
612 dev_dbg(dev, "WARNING: GDP scale not supported, will crop\n");
613 return dst;
614 }
615
616 dev_dbg(dev, "WARNING: GDP scale not supported, will clamp\n");
617 return src;
618}
619
Vincent Abrioudd86dc22016-02-10 10:48:20 +0100620static int sti_gdp_atomic_check(struct drm_plane *drm_plane,
621 struct drm_plane_state *state)
622{
623 struct sti_plane *plane = to_sti_plane(drm_plane);
624 struct sti_gdp *gdp = to_sti_gdp(plane);
625 struct drm_crtc *crtc = state->crtc;
626 struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
627 struct drm_framebuffer *fb = state->fb;
628 bool first_prepare = plane->status == STI_PLANE_DISABLED ? true : false;
629 struct drm_crtc_state *crtc_state;
630 struct sti_mixer *mixer;
631 struct drm_display_mode *mode;
632 int dst_x, dst_y, dst_w, dst_h;
633 int src_x, src_y, src_w, src_h;
634 int format;
635
636 /* no need for further checks if the plane is being disabled */
637 if (!crtc || !fb)
638 return 0;
639
640 mixer = to_sti_mixer(crtc);
641 crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
642 mode = &crtc_state->mode;
643 dst_x = state->crtc_x;
644 dst_y = state->crtc_y;
645 dst_w = clamp_val(state->crtc_w, 0, mode->crtc_hdisplay - dst_x);
646 dst_h = clamp_val(state->crtc_h, 0, mode->crtc_vdisplay - dst_y);
647 /* src_x are in 16.16 format */
648 src_x = state->src_x >> 16;
649 src_y = state->src_y >> 16;
650 src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX);
651 src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX);
652
653 format = sti_gdp_fourcc2format(fb->pixel_format);
654 if (format == -1) {
655 DRM_ERROR("Format not supported by GDP %.4s\n",
656 (char *)&fb->pixel_format);
657 return -EINVAL;
658 }
659
660 if (!drm_fb_cma_get_gem_obj(fb, 0)) {
661 DRM_ERROR("Can't get CMA GEM object for fb\n");
662 return -EINVAL;
663 }
664
665 if (first_prepare) {
666 /* Register gdp callback */
667 gdp->vtg = mixer->id == STI_MIXER_MAIN ?
668 compo->vtg_main : compo->vtg_aux;
669 if (sti_vtg_register_client(gdp->vtg,
670 &gdp->vtg_field_nb, crtc)) {
671 DRM_ERROR("Cannot register VTG notifier\n");
672 return -EINVAL;
673 }
674
675 /* Set and enable gdp clock */
676 if (gdp->clk_pix) {
677 struct clk *clkp;
678 int rate = mode->clock * 1000;
679 int res;
680
681 /*
682 * According to the mixer used, the gdp pixel clock
683 * should have a different parent clock.
684 */
685 if (mixer->id == STI_MIXER_MAIN)
686 clkp = gdp->clk_main_parent;
687 else
688 clkp = gdp->clk_aux_parent;
689
690 if (clkp)
691 clk_set_parent(gdp->clk_pix, clkp);
692
693 res = clk_set_rate(gdp->clk_pix, rate);
694 if (res < 0) {
695 DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
696 rate);
697 return -EINVAL;
698 }
699
700 if (clk_prepare_enable(gdp->clk_pix)) {
701 DRM_ERROR("Failed to prepare/enable gdp\n");
702 return -EINVAL;
703 }
704 }
705 }
706
707 DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
708 crtc->base.id, sti_mixer_to_str(mixer),
709 drm_plane->base.id, sti_plane_to_str(plane));
710 DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
711 sti_plane_to_str(plane),
712 dst_w, dst_h, dst_x, dst_y,
713 src_w, src_h, src_x, src_y);
714
715 return 0;
716}
717
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200718static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
719 struct drm_plane_state *oldstate)
720{
721 struct drm_plane_state *state = drm_plane->state;
722 struct sti_plane *plane = to_sti_plane(drm_plane);
723 struct sti_gdp *gdp = to_sti_gdp(plane);
724 struct drm_crtc *crtc = state->crtc;
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200725 struct drm_framebuffer *fb = state->fb;
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200726 struct drm_display_mode *mode;
727 int dst_x, dst_y, dst_w, dst_h;
728 int src_x, src_y, src_w, src_h;
729 struct drm_gem_cma_object *cma_obj;
730 struct sti_gdp_node_list *list;
731 struct sti_gdp_node_list *curr_list;
732 struct sti_gdp_node *top_field, *btm_field;
733 u32 dma_updated_top;
734 u32 dma_updated_btm;
735 int format;
736 unsigned int depth, bpp;
737 u32 ydo, xdo, yds, xds;
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200738
Vincent Abrioudd86dc22016-02-10 10:48:20 +0100739 if (!crtc || !fb)
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200740 return;
741
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200742 mode = &crtc->mode;
743 dst_x = state->crtc_x;
744 dst_y = state->crtc_y;
745 dst_w = clamp_val(state->crtc_w, 0, mode->crtc_hdisplay - dst_x);
746 dst_h = clamp_val(state->crtc_h, 0, mode->crtc_vdisplay - dst_y);
747 /* src_x are in 16.16 format */
748 src_x = state->src_x >> 16;
749 src_y = state->src_y >> 16;
Bich Hemona5b9a712016-01-22 16:17:36 +0100750 src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX);
751 src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX);
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200752
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200753 list = sti_gdp_get_free_nodes(gdp);
754 top_field = list->top_field;
755 btm_field = list->btm_field;
756
757 dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
758 sti_plane_to_str(plane), top_field, btm_field);
759
760 /* build the top field */
761 top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
762 top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
763 format = sti_gdp_fourcc2format(fb->pixel_format);
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200764 top_field->gam_gdp_ctl |= format;
765 top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
766 top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;
767
768 cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200769
770 DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
771 (char *)&fb->pixel_format,
772 (unsigned long)cma_obj->paddr);
773
774 /* pixel memory location */
775 drm_fb_get_bpp_depth(fb->pixel_format, &depth, &bpp);
776 top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
777 top_field->gam_gdp_pml += src_x * (bpp >> 3);
778 top_field->gam_gdp_pml += src_y * fb->pitches[0];
779
Bich Hemona5b9a712016-01-22 16:17:36 +0100780 /* output parameters (clamped / cropped) */
781 dst_w = sti_gdp_get_dst(gdp->dev, dst_w, src_w);
782 dst_h = sti_gdp_get_dst(gdp->dev, dst_h, src_h);
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200783 ydo = sti_vtg_get_line_number(*mode, dst_y);
784 yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
785 xdo = sti_vtg_get_pixel_number(*mode, dst_x);
786 xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
787 top_field->gam_gdp_vpo = (ydo << 16) | xdo;
788 top_field->gam_gdp_vps = (yds << 16) | xds;
789
Vincent Abriou704cb302016-02-09 17:08:56 +0100790 /* input parameters */
791 src_w = dst_w;
792 top_field->gam_gdp_pmp = fb->pitches[0];
793 top_field->gam_gdp_size = src_h << 16 | src_w;
794
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200795 /* Same content and chained together */
796 memcpy(btm_field, top_field, sizeof(*btm_field));
797 top_field->gam_gdp_nvn = list->btm_field_paddr;
798 btm_field->gam_gdp_nvn = list->top_field_paddr;
799
800 /* Interlaced mode */
801 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
802 btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
803 fb->pitches[0];
804
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200805 /* Update the NVN field of the 'right' field of the current GDP node
806 * (being used by the HW) with the address of the updated ('free') top
807 * field GDP node.
808 * - In interlaced mode the 'right' field is the bottom field as we
809 * update frames starting from their top field
810 * - In progressive mode, we update both bottom and top fields which
811 * are equal nodes.
812 * At the next VSYNC, the updated node list will be used by the HW.
813 */
814 curr_list = sti_gdp_get_current_nodes(gdp);
815 dma_updated_top = list->top_field_paddr;
816 dma_updated_btm = list->btm_field_paddr;
817
818 dev_dbg(gdp->dev, "Current NVN:0x%X\n",
819 readl(gdp->regs + GAM_GDP_NVN_OFFSET));
820 dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
821 (unsigned long)cma_obj->paddr,
822 readl(gdp->regs + GAM_GDP_PML_OFFSET));
823
824 if (!curr_list) {
825 /* First update or invalid node should directly write in the
826 * hw register */
827 DRM_DEBUG_DRIVER("%s first update (or invalid node)",
828 sti_plane_to_str(plane));
829
830 writel(gdp->is_curr_top ?
831 dma_updated_btm : dma_updated_top,
832 gdp->regs + GAM_GDP_NVN_OFFSET);
833 goto end;
834 }
835
836 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
837 if (gdp->is_curr_top) {
838 /* Do not update in the middle of the frame, but
839 * postpone the update after the bottom field has
840 * been displayed */
841 curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
842 } else {
843 /* Direct update to avoid one frame delay */
844 writel(dma_updated_top,
845 gdp->regs + GAM_GDP_NVN_OFFSET);
846 }
847 } else {
848 /* Direct update for progressive to avoid one frame delay */
849 writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
850 }
851
852end:
853 plane->status = STI_PLANE_UPDATED;
854}
855
856static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
857 struct drm_plane_state *oldstate)
858{
859 struct sti_plane *plane = to_sti_plane(drm_plane);
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200860
861 if (!drm_plane->crtc) {
862 DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
863 drm_plane->base.id);
864 return;
865 }
866
867 DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
Vincent Abrioudd86dc22016-02-10 10:48:20 +0100868 drm_plane->crtc->base.id,
869 sti_mixer_to_str(to_sti_mixer(drm_plane->crtc)),
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200870 drm_plane->base.id, sti_plane_to_str(plane));
871
872 plane->status = STI_PLANE_DISABLING;
873}
874
875static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
Vincent Abrioudd86dc22016-02-10 10:48:20 +0100876 .atomic_check = sti_gdp_atomic_check,
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200877 .atomic_update = sti_gdp_atomic_update,
878 .atomic_disable = sti_gdp_atomic_disable,
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200879};
880
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200881struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
882 struct device *dev, int desc,
883 void __iomem *baseaddr,
884 unsigned int possible_crtcs,
885 enum drm_plane_type type)
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200886{
887 struct sti_gdp *gdp;
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200888 int res;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200889
890 gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
891 if (!gdp) {
892 DRM_ERROR("Failed to allocate memory for GDP\n");
893 return NULL;
894 }
895
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200896 gdp->dev = dev;
897 gdp->regs = baseaddr;
898 gdp->plane.desc = desc;
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200899 gdp->plane.status = STI_PLANE_DISABLED;
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200900
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200901 gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;
902
Vincent Abriou871bcdf2015-07-31 11:32:13 +0200903 sti_gdp_init(gdp);
904
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200905 res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
906 possible_crtcs,
907 &sti_plane_helpers_funcs,
908 gdp_supported_formats,
909 ARRAY_SIZE(gdp_supported_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +0200910 type, NULL);
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200911 if (res) {
912 DRM_ERROR("Failed to initialize universal plane\n");
913 goto err;
914 }
915
916 drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);
917
918 sti_plane_init_property(&gdp->plane, type);
919
Vincent Abriou2d61f272016-02-04 11:39:54 +0100920 if (gdp_debugfs_init(gdp, drm_dev->primary))
921 DRM_ERROR("GDP debugfs setup failed\n");
922
Vincent Abriou29d1dc62015-08-03 14:22:16 +0200923 return &gdp->plane.drm_plane;
924
925err:
926 devm_kfree(dev, gdp);
927 return NULL;
Benjamin Gaignardba2d53f2014-07-30 18:48:35 +0200928}