David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 1 | #ifndef _ASM_POWERPC_MMU_HASH64_H_ |
| 2 | #define _ASM_POWERPC_MMU_HASH64_H_ |
| 3 | /* |
| 4 | * PowerPC64 memory management structures |
| 5 | * |
| 6 | * Dave Engebretsen & Mike Corrigan <{engebret|mikejc}@us.ibm.com> |
| 7 | * PPC64 rework. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License |
| 11 | * as published by the Free Software Foundation; either version |
| 12 | * 2 of the License, or (at your option) any later version. |
| 13 | */ |
| 14 | |
| 15 | #include <asm/asm-compat.h> |
| 16 | #include <asm/page.h> |
| 17 | |
| 18 | /* |
Aneesh Kumar K.V | 78f1dbd | 2012-09-10 02:52:57 +0000 | [diff] [blame] | 19 | * This is necessary to get the definition of PGTABLE_RANGE which we |
| 20 | * need for various slices related matters. Note that this isn't the |
| 21 | * complete pgtable.h but only a portion of it. |
| 22 | */ |
| 23 | #include <asm/pgtable-ppc64.h> |
| 24 | |
| 25 | /* |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 26 | * Segment table |
| 27 | */ |
| 28 | |
| 29 | #define STE_ESID_V 0x80 |
| 30 | #define STE_ESID_KS 0x20 |
| 31 | #define STE_ESID_KP 0x10 |
| 32 | #define STE_ESID_N 0x08 |
| 33 | |
| 34 | #define STE_VSID_SHIFT 12 |
| 35 | |
| 36 | /* Location of cpu0's segment table */ |
Benjamin Herrenschmidt | 8449380 | 2011-03-06 18:09:07 +0000 | [diff] [blame] | 37 | #define STAB0_PAGE 0x8 |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 38 | #define STAB0_OFFSET (STAB0_PAGE << 12) |
| 39 | #define STAB0_PHYS_ADDR (STAB0_OFFSET + PHYSICAL_START) |
| 40 | |
| 41 | #ifndef __ASSEMBLY__ |
| 42 | extern char initial_stab[]; |
| 43 | #endif /* ! __ASSEMBLY */ |
| 44 | |
| 45 | /* |
| 46 | * SLB |
| 47 | */ |
| 48 | |
| 49 | #define SLB_NUM_BOLTED 3 |
| 50 | #define SLB_CACHE_ENTRIES 8 |
Brian King | 46db2f8 | 2009-08-28 12:06:29 +0000 | [diff] [blame] | 51 | #define SLB_MIN_SIZE 32 |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 52 | |
| 53 | /* Bits in the SLB ESID word */ |
| 54 | #define SLB_ESID_V ASM_CONST(0x0000000008000000) /* valid */ |
| 55 | |
| 56 | /* Bits in the SLB VSID word */ |
| 57 | #define SLB_VSID_SHIFT 12 |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 58 | #define SLB_VSID_SHIFT_1T 24 |
| 59 | #define SLB_VSID_SSIZE_SHIFT 62 |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 60 | #define SLB_VSID_B ASM_CONST(0xc000000000000000) |
| 61 | #define SLB_VSID_B_256M ASM_CONST(0x0000000000000000) |
| 62 | #define SLB_VSID_B_1T ASM_CONST(0x4000000000000000) |
| 63 | #define SLB_VSID_KS ASM_CONST(0x0000000000000800) |
| 64 | #define SLB_VSID_KP ASM_CONST(0x0000000000000400) |
| 65 | #define SLB_VSID_N ASM_CONST(0x0000000000000200) /* no-execute */ |
| 66 | #define SLB_VSID_L ASM_CONST(0x0000000000000100) |
| 67 | #define SLB_VSID_C ASM_CONST(0x0000000000000080) /* class */ |
| 68 | #define SLB_VSID_LP ASM_CONST(0x0000000000000030) |
| 69 | #define SLB_VSID_LP_00 ASM_CONST(0x0000000000000000) |
| 70 | #define SLB_VSID_LP_01 ASM_CONST(0x0000000000000010) |
| 71 | #define SLB_VSID_LP_10 ASM_CONST(0x0000000000000020) |
| 72 | #define SLB_VSID_LP_11 ASM_CONST(0x0000000000000030) |
| 73 | #define SLB_VSID_LLP (SLB_VSID_L|SLB_VSID_LP) |
| 74 | |
| 75 | #define SLB_VSID_KERNEL (SLB_VSID_KP) |
| 76 | #define SLB_VSID_USER (SLB_VSID_KP|SLB_VSID_KS|SLB_VSID_C) |
| 77 | |
| 78 | #define SLBIE_C (0x08000000) |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 79 | #define SLBIE_SSIZE_SHIFT 25 |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 80 | |
| 81 | /* |
| 82 | * Hash table |
| 83 | */ |
| 84 | |
| 85 | #define HPTES_PER_GROUP 8 |
| 86 | |
Paul Mackerras | 2454c7e | 2007-05-10 15:28:44 +1000 | [diff] [blame] | 87 | #define HPTE_V_SSIZE_SHIFT 62 |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 88 | #define HPTE_V_AVPN_SHIFT 7 |
Paul Mackerras | 2454c7e | 2007-05-10 15:28:44 +1000 | [diff] [blame] | 89 | #define HPTE_V_AVPN ASM_CONST(0x3fffffffffffff80) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 90 | #define HPTE_V_AVPN_VAL(x) (((x) & HPTE_V_AVPN) >> HPTE_V_AVPN_SHIFT) |
Geert Uytterhoeven | 91bbbe2 | 2007-11-27 03:24:43 +1100 | [diff] [blame] | 91 | #define HPTE_V_COMPARE(x,y) (!(((x) ^ (y)) & 0xffffffffffffff80UL)) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 92 | #define HPTE_V_BOLTED ASM_CONST(0x0000000000000010) |
| 93 | #define HPTE_V_LOCK ASM_CONST(0x0000000000000008) |
| 94 | #define HPTE_V_LARGE ASM_CONST(0x0000000000000004) |
| 95 | #define HPTE_V_SECONDARY ASM_CONST(0x0000000000000002) |
| 96 | #define HPTE_V_VALID ASM_CONST(0x0000000000000001) |
| 97 | |
| 98 | #define HPTE_R_PP0 ASM_CONST(0x8000000000000000) |
| 99 | #define HPTE_R_TS ASM_CONST(0x4000000000000000) |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 100 | #define HPTE_R_KEY_HI ASM_CONST(0x3000000000000000) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 101 | #define HPTE_R_RPN_SHIFT 12 |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 102 | #define HPTE_R_RPN ASM_CONST(0x0ffffffffffff000) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 103 | #define HPTE_R_PP ASM_CONST(0x0000000000000003) |
| 104 | #define HPTE_R_N ASM_CONST(0x0000000000000004) |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 105 | #define HPTE_R_G ASM_CONST(0x0000000000000008) |
| 106 | #define HPTE_R_M ASM_CONST(0x0000000000000010) |
| 107 | #define HPTE_R_I ASM_CONST(0x0000000000000020) |
| 108 | #define HPTE_R_W ASM_CONST(0x0000000000000040) |
| 109 | #define HPTE_R_WIMG ASM_CONST(0x0000000000000078) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 110 | #define HPTE_R_C ASM_CONST(0x0000000000000080) |
| 111 | #define HPTE_R_R ASM_CONST(0x0000000000000100) |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 112 | #define HPTE_R_KEY_LO ASM_CONST(0x0000000000000e00) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 113 | |
Sachin P. Sant | b7abc5c | 2007-06-14 15:31:34 +1000 | [diff] [blame] | 114 | #define HPTE_V_1TB_SEG ASM_CONST(0x4000000000000000) |
| 115 | #define HPTE_V_VRMA_MASK ASM_CONST(0x4001ffffff000000) |
| 116 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 117 | /* Values for PP (assumes Ks=0, Kp=1) */ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 118 | #define PP_RWXX 0 /* Supervisor read/write, User none */ |
| 119 | #define PP_RWRX 1 /* Supervisor read/write, User read */ |
| 120 | #define PP_RWRW 2 /* Supervisor read/write, User read/write */ |
| 121 | #define PP_RXRX 3 /* Supervisor read, User read */ |
Paul Mackerras | 697d389 | 2011-12-12 12:36:37 +0000 | [diff] [blame] | 122 | #define PP_RXXX (HPTE_R_PP0 | 2) /* Supervisor read, user none */ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 123 | |
Paul Mackerras | b4072df | 2012-11-23 22:37:50 +0000 | [diff] [blame] | 124 | /* Fields for tlbiel instruction in architecture 2.06 */ |
| 125 | #define TLBIEL_INVAL_SEL_MASK 0xc00 /* invalidation selector */ |
| 126 | #define TLBIEL_INVAL_PAGE 0x000 /* invalidate a single page */ |
| 127 | #define TLBIEL_INVAL_SET_LPID 0x800 /* invalidate a set for current LPID */ |
| 128 | #define TLBIEL_INVAL_SET 0xc00 /* invalidate a set for all LPIDs */ |
| 129 | #define TLBIEL_INVAL_SET_MASK 0xfff000 /* set number to inval. */ |
| 130 | #define TLBIEL_INVAL_SET_SHIFT 12 |
| 131 | |
| 132 | #define POWER7_TLB_SETS 128 /* # sets in POWER7 TLB */ |
| 133 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 134 | #ifndef __ASSEMBLY__ |
| 135 | |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 136 | struct hash_pte { |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 137 | unsigned long v; |
| 138 | unsigned long r; |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 139 | }; |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 140 | |
David Gibson | 8e561e7 | 2007-06-13 14:52:56 +1000 | [diff] [blame] | 141 | extern struct hash_pte *htab_address; |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 142 | extern unsigned long htab_size_bytes; |
| 143 | extern unsigned long htab_hash_mask; |
| 144 | |
| 145 | /* |
| 146 | * Page size definition |
| 147 | * |
| 148 | * shift : is the "PAGE_SHIFT" value for that page size |
| 149 | * sllp : is a bit mask with the value of SLB L || LP to be or'ed |
| 150 | * directly to a slbmte "vsid" value |
| 151 | * penc : is the HPTE encoding mask for the "LP" field: |
| 152 | * |
| 153 | */ |
| 154 | struct mmu_psize_def |
| 155 | { |
| 156 | unsigned int shift; /* number of bits */ |
| 157 | unsigned int penc; /* HPTE encoding */ |
| 158 | unsigned int tlbiel; /* tlbiel supported for that page size */ |
| 159 | unsigned long avpnm; /* bits to mask out in AVPN in the HPTE */ |
| 160 | unsigned long sllp; /* SLB L||LP (exact mask to use in slbmte) */ |
| 161 | }; |
| 162 | |
| 163 | #endif /* __ASSEMBLY__ */ |
| 164 | |
| 165 | /* |
Paul Mackerras | 2454c7e | 2007-05-10 15:28:44 +1000 | [diff] [blame] | 166 | * Segment sizes. |
| 167 | * These are the values used by hardware in the B field of |
| 168 | * SLB entries and the first dword of MMU hashtable entries. |
| 169 | * The B field is 2 bits; the values 2 and 3 are unused and reserved. |
| 170 | */ |
| 171 | #define MMU_SEGSIZE_256M 0 |
| 172 | #define MMU_SEGSIZE_1T 1 |
| 173 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 174 | /* |
| 175 | * encode page number shift. |
| 176 | * in order to fit the 78 bit va in a 64 bit variable we shift the va by |
| 177 | * 12 bits. This enable us to address upto 76 bit va. |
| 178 | * For hpt hash from a va we can ignore the page size bits of va and for |
| 179 | * hpte encoding we ignore up to 23 bits of va. So ignoring lower 12 bits ensure |
| 180 | * we work in all cases including 4k page size. |
| 181 | */ |
| 182 | #define VPN_SHIFT 12 |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 183 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 184 | #ifndef __ASSEMBLY__ |
| 185 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 186 | static inline int segment_shift(int ssize) |
| 187 | { |
| 188 | if (ssize == MMU_SEGSIZE_256M) |
| 189 | return SID_SHIFT; |
| 190 | return SID_SHIFT_1T; |
| 191 | } |
| 192 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 193 | /* |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 194 | * The current system page and segment sizes |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 195 | */ |
| 196 | extern struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT]; |
| 197 | extern int mmu_linear_psize; |
| 198 | extern int mmu_virtual_psize; |
| 199 | extern int mmu_vmalloc_psize; |
Benjamin Herrenschmidt | cec08e7 | 2008-04-30 15:41:48 +1000 | [diff] [blame] | 200 | extern int mmu_vmemmap_psize; |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 201 | extern int mmu_io_psize; |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 202 | extern int mmu_kernel_ssize; |
| 203 | extern int mmu_highuser_ssize; |
Michael Neuling | 584f8b7 | 2007-12-06 17:24:48 +1100 | [diff] [blame] | 204 | extern u16 mmu_slb_size; |
Michael Ellerman | 572fb57 | 2008-05-08 14:27:08 +1000 | [diff] [blame] | 205 | extern unsigned long tce_alloc_start, tce_alloc_end; |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 206 | |
| 207 | /* |
| 208 | * If the processor supports 64k normal pages but not 64k cache |
| 209 | * inhibited pages, we have to be prepared to switch processes |
| 210 | * to use 4k pages when they create cache-inhibited mappings. |
| 211 | * If this is the case, mmu_ci_restrictions will be set to 1. |
| 212 | */ |
| 213 | extern int mmu_ci_restrictions; |
| 214 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 215 | /* |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 216 | * This computes the AVPN and B fields of the first dword of a HPTE, |
| 217 | * for use when we want to match an existing PTE. The bottom 7 bits |
| 218 | * of the returned value are zero. |
| 219 | */ |
| 220 | static inline unsigned long hpte_encode_avpn(unsigned long vpn, int psize, |
| 221 | int ssize) |
| 222 | { |
| 223 | unsigned long v; |
| 224 | /* |
| 225 | * The AVA field omits the low-order 23 bits of the 78 bits VA. |
| 226 | * These bits are not needed in the PTE, because the |
| 227 | * low-order b of these bits are part of the byte offset |
| 228 | * into the virtual page and, if b < 23, the high-order |
| 229 | * 23-b of these bits are always used in selecting the |
| 230 | * PTEGs to be searched |
| 231 | */ |
| 232 | v = (vpn >> (23 - VPN_SHIFT)) & ~(mmu_psize_defs[psize].avpnm); |
| 233 | v <<= HPTE_V_AVPN_SHIFT; |
| 234 | v |= ((unsigned long) ssize) << HPTE_V_SSIZE_SHIFT; |
| 235 | return v; |
| 236 | } |
| 237 | |
| 238 | /* |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 239 | * This function sets the AVPN and L fields of the HPTE appropriately |
| 240 | * for the page size |
| 241 | */ |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 242 | static inline unsigned long hpte_encode_v(unsigned long vpn, |
| 243 | int psize, int ssize) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 244 | { |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 245 | unsigned long v; |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 246 | v = hpte_encode_avpn(vpn, psize, ssize); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 247 | if (psize != MMU_PAGE_4K) |
| 248 | v |= HPTE_V_LARGE; |
| 249 | return v; |
| 250 | } |
| 251 | |
| 252 | /* |
| 253 | * This function sets the ARPN, and LP fields of the HPTE appropriately |
| 254 | * for the page size. We assume the pa is already "clean" that is properly |
| 255 | * aligned for the requested page size |
| 256 | */ |
| 257 | static inline unsigned long hpte_encode_r(unsigned long pa, int psize) |
| 258 | { |
| 259 | unsigned long r; |
| 260 | |
| 261 | /* A 4K page needs no special encoding */ |
| 262 | if (psize == MMU_PAGE_4K) |
| 263 | return pa & HPTE_R_RPN; |
| 264 | else { |
| 265 | unsigned int penc = mmu_psize_defs[psize].penc; |
| 266 | unsigned int shift = mmu_psize_defs[psize].shift; |
| 267 | return (pa & ~((1ul << shift) - 1)) | (penc << 12); |
| 268 | } |
| 269 | return r; |
| 270 | } |
| 271 | |
| 272 | /* |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 273 | * Build a VPN_SHIFT bit shifted va given VSID, EA and segment size. |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 274 | */ |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 275 | static inline unsigned long hpt_vpn(unsigned long ea, |
| 276 | unsigned long vsid, int ssize) |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 277 | { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 278 | unsigned long mask; |
| 279 | int s_shift = segment_shift(ssize); |
| 280 | |
| 281 | mask = (1ul << (s_shift - VPN_SHIFT)) - 1; |
| 282 | return (vsid << (s_shift - VPN_SHIFT)) | ((ea >> VPN_SHIFT) & mask); |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 283 | } |
| 284 | |
| 285 | /* |
| 286 | * This hashes a virtual address |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 287 | */ |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 288 | static inline unsigned long hpt_hash(unsigned long vpn, |
| 289 | unsigned int shift, int ssize) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 290 | { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 291 | int mask; |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 292 | unsigned long hash, vsid; |
| 293 | |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 294 | /* VPN_SHIFT can be atmost 12 */ |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 295 | if (ssize == MMU_SEGSIZE_256M) { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 296 | mask = (1ul << (SID_SHIFT - VPN_SHIFT)) - 1; |
| 297 | hash = (vpn >> (SID_SHIFT - VPN_SHIFT)) ^ |
| 298 | ((vpn & mask) >> (shift - VPN_SHIFT)); |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 299 | } else { |
Aneesh Kumar K.V | 5524a27 | 2012-09-10 02:52:50 +0000 | [diff] [blame] | 300 | mask = (1ul << (SID_SHIFT_1T - VPN_SHIFT)) - 1; |
| 301 | vsid = vpn >> (SID_SHIFT_1T - VPN_SHIFT); |
| 302 | hash = vsid ^ (vsid << 25) ^ |
| 303 | ((vpn & mask) >> (shift - VPN_SHIFT)) ; |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 304 | } |
| 305 | return hash & 0x7fffffffffUL; |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 306 | } |
| 307 | |
| 308 | extern int __hash_page_4K(unsigned long ea, unsigned long access, |
| 309 | unsigned long vsid, pte_t *ptep, unsigned long trap, |
Paul Mackerras | fa28237 | 2008-01-24 08:35:13 +1100 | [diff] [blame] | 310 | unsigned int local, int ssize, int subpage_prot); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 311 | extern int __hash_page_64K(unsigned long ea, unsigned long access, |
| 312 | unsigned long vsid, pte_t *ptep, unsigned long trap, |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 313 | unsigned int local, int ssize); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 314 | struct mm_struct; |
David Gibson | 0895ecd | 2009-10-26 19:24:31 +0000 | [diff] [blame] | 315 | unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 316 | extern int hash_page(unsigned long ea, unsigned long access, unsigned long trap); |
David Gibson | a4fe3ce | 2009-10-26 19:24:31 +0000 | [diff] [blame] | 317 | int __hash_page_huge(unsigned long ea, unsigned long access, unsigned long vsid, |
| 318 | pte_t *ptep, unsigned long trap, int local, int ssize, |
| 319 | unsigned int shift, unsigned int mmu_psize); |
Benjamin Herrenschmidt | 4b8692c | 2010-07-23 10:31:13 +1000 | [diff] [blame] | 320 | extern void hash_failure_debug(unsigned long ea, unsigned long access, |
| 321 | unsigned long vsid, unsigned long trap, |
| 322 | int ssize, int psize, unsigned long pte); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 323 | extern int htab_bolt_mapping(unsigned long vstart, unsigned long vend, |
Benjamin Herrenschmidt | bc033b6 | 2008-08-05 16:19:56 +1000 | [diff] [blame] | 324 | unsigned long pstart, unsigned long prot, |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 325 | int psize, int ssize); |
Becky Bruce | 41151e7 | 2011-06-28 09:54:48 +0000 | [diff] [blame] | 326 | extern void add_gpage(u64 addr, u64 page_size, unsigned long number_of_pages); |
Paul Mackerras | fa28237 | 2008-01-24 08:35:13 +1100 | [diff] [blame] | 327 | extern void demote_segment_4k(struct mm_struct *mm, unsigned long addr); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 328 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 329 | extern void hpte_init_native(void); |
| 330 | extern void hpte_init_lpar(void); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 331 | extern void hpte_init_beat(void); |
Ishizaki Kou | 7f2c857 | 2007-10-02 18:23:46 +1000 | [diff] [blame] | 332 | extern void hpte_init_beat_v3(void); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 333 | |
| 334 | extern void stabs_alloc(void); |
| 335 | extern void slb_initialize(void); |
| 336 | extern void slb_flush_and_rebolt(void); |
| 337 | extern void stab_initialize(unsigned long stab); |
| 338 | |
Michael Neuling | 67439b7 | 2007-08-03 11:55:39 +1000 | [diff] [blame] | 339 | extern void slb_vmalloc_update(void); |
Brian King | 46db2f8 | 2009-08-28 12:06:29 +0000 | [diff] [blame] | 340 | extern void slb_set_size(u16 size); |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 341 | #endif /* __ASSEMBLY__ */ |
| 342 | |
| 343 | /* |
Aneesh Kumar K.V | f033d65 | 2012-09-10 02:52:56 +0000 | [diff] [blame] | 344 | * VSID allocation (256MB segment) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 345 | * |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 346 | * We first generate a 37-bit "proto-VSID". Proto-VSIDs are generated |
| 347 | * from mmu context id and effective segment id of the address. |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 348 | * |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 349 | * For user processes max context id is limited to ((1ul << 19) - 5) |
| 350 | * for kernel space, we use the top 4 context ids to map address as below |
| 351 | * NOTE: each context only support 64TB now. |
| 352 | * 0x7fffc - [ 0xc000000000000000 - 0xc0003fffffffffff ] |
| 353 | * 0x7fffd - [ 0xd000000000000000 - 0xd0003fffffffffff ] |
| 354 | * 0x7fffe - [ 0xe000000000000000 - 0xe0003fffffffffff ] |
| 355 | * 0x7ffff - [ 0xf000000000000000 - 0xf0003fffffffffff ] |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 356 | * |
| 357 | * The proto-VSIDs are then scrambled into real VSIDs with the |
| 358 | * multiplicative hash: |
| 359 | * |
| 360 | * VSID = (proto-VSID * VSID_MULTIPLIER) % VSID_MODULUS |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 361 | * |
Aneesh Kumar K.V | f033d65 | 2012-09-10 02:52:56 +0000 | [diff] [blame] | 362 | * VSID_MULTIPLIER is prime, so in particular it is |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 363 | * co-prime to VSID_MODULUS, making this a 1:1 scrambling function. |
| 364 | * Because the modulus is 2^n-1 we can compute it efficiently without |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 365 | * a divide or extra multiply (see below). The scramble function gives |
| 366 | * robust scattering in the hash table (at least based on some initial |
| 367 | * results). |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 368 | * |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 369 | * We also consider VSID 0 special. We use VSID 0 for slb entries mapping |
| 370 | * bad address. This enables us to consolidate bad address handling in |
| 371 | * hash_page. |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 372 | * |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 373 | * We also need to avoid the last segment of the last context, because that |
| 374 | * would give a protovsid of 0x1fffffffff. That will result in a VSID 0 |
| 375 | * because of the modulo operation in vsid scramble. But the vmemmap |
| 376 | * (which is what uses region 0xf) will never be close to 64TB in size |
| 377 | * (it's 56 bytes per page of system memory). |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 378 | */ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 379 | |
Aneesh Kumar K.V | e39d1a4 | 2013-03-13 03:34:53 +0000 | [diff] [blame] | 380 | #define CONTEXT_BITS 19 |
Aneesh Kumar K.V | af81d78 | 2013-03-13 03:34:55 +0000 | [diff] [blame] | 381 | #define ESID_BITS 18 |
| 382 | #define ESID_BITS_1T 6 |
Aneesh Kumar K.V | e39d1a4 | 2013-03-13 03:34:53 +0000 | [diff] [blame] | 383 | |
Aneesh Kumar K.V | 048ee09 | 2012-09-10 02:52:55 +0000 | [diff] [blame] | 384 | /* |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 385 | * 256MB segment |
Aneesh Kumar K.V | af81d78 | 2013-03-13 03:34:55 +0000 | [diff] [blame] | 386 | * The proto-VSID space has 2^(CONTEX_BITS + ESID_BITS) - 1 segments |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 387 | * available for user + kernel mapping. The top 4 contexts are used for |
| 388 | * kernel mapping. Each segment contains 2^28 bytes. Each |
| 389 | * context maps 2^46 bytes (64TB) so we can support 2^19-1 contexts |
| 390 | * (19 == 37 + 28 - 46). |
| 391 | */ |
| 392 | #define MAX_USER_CONTEXT ((ASM_CONST(1) << CONTEXT_BITS) - 5) |
| 393 | |
| 394 | /* |
Aneesh Kumar K.V | 048ee09 | 2012-09-10 02:52:55 +0000 | [diff] [blame] | 395 | * This should be computed such that protovosid * vsid_mulitplier |
| 396 | * doesn't overflow 64 bits. It should also be co-prime to vsid_modulus |
| 397 | */ |
| 398 | #define VSID_MULTIPLIER_256M ASM_CONST(12538073) /* 24-bit prime */ |
Aneesh Kumar K.V | af81d78 | 2013-03-13 03:34:55 +0000 | [diff] [blame] | 399 | #define VSID_BITS_256M (CONTEXT_BITS + ESID_BITS) |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 400 | #define VSID_MODULUS_256M ((1UL<<VSID_BITS_256M)-1) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 401 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 402 | #define VSID_MULTIPLIER_1T ASM_CONST(12538073) /* 24-bit prime */ |
Aneesh Kumar K.V | af81d78 | 2013-03-13 03:34:55 +0000 | [diff] [blame] | 403 | #define VSID_BITS_1T (CONTEXT_BITS + ESID_BITS_1T) |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 404 | #define VSID_MODULUS_1T ((1UL<<VSID_BITS_1T)-1) |
| 405 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 406 | |
Aneesh Kumar K.V | af81d78 | 2013-03-13 03:34:55 +0000 | [diff] [blame] | 407 | #define USER_VSID_RANGE (1UL << (ESID_BITS + SID_SHIFT)) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 408 | |
| 409 | /* |
| 410 | * This macro generates asm code to compute the VSID scramble |
| 411 | * function. Used in slb_allocate() and do_stab_bolted. The function |
| 412 | * computed is: (protovsid*VSID_MULTIPLIER) % VSID_MODULUS |
| 413 | * |
| 414 | * rt = register continaing the proto-VSID and into which the |
| 415 | * VSID will be stored |
| 416 | * rx = scratch register (clobbered) |
| 417 | * |
| 418 | * - rt and rx must be different registers |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 419 | * - The answer will end up in the low VSID_BITS bits of rt. The higher |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 420 | * bits may contain other garbage, so you may need to mask the |
| 421 | * result. |
| 422 | */ |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 423 | #define ASM_VSID_SCRAMBLE(rt, rx, size) \ |
| 424 | lis rx,VSID_MULTIPLIER_##size@h; \ |
| 425 | ori rx,rx,VSID_MULTIPLIER_##size@l; \ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 426 | mulld rt,rt,rx; /* rt = rt * MULTIPLIER */ \ |
| 427 | \ |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 428 | srdi rx,rt,VSID_BITS_##size; \ |
| 429 | clrldi rt,rt,(64-VSID_BITS_##size); \ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 430 | add rt,rt,rx; /* add high and low bits */ \ |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 431 | /* NOTE: explanation based on VSID_BITS_##size = 36 \ |
| 432 | * Now, r3 == VSID (mod 2^36-1), and lies between 0 and \ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 433 | * 2^36-1+2^28-1. That in particular means that if r3 >= \ |
| 434 | * 2^36-1, then r3+1 has the 2^36 bit set. So, if r3+1 has \ |
| 435 | * the bit clear, r3 already has the answer we want, if it \ |
| 436 | * doesn't, the answer is the low 36 bits of r3+1. So in all \ |
| 437 | * cases the answer is the low 36 bits of (r3 + ((r3+1) >> 36))*/\ |
| 438 | addi rx,rt,1; \ |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 439 | srdi rx,rx,VSID_BITS_##size; /* extract 2^VSID_BITS bit */ \ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 440 | add rt,rt,rx |
| 441 | |
Aneesh Kumar K.V | 78f1dbd | 2012-09-10 02:52:57 +0000 | [diff] [blame] | 442 | /* 4 bits per slice and we have one slice per 1TB */ |
| 443 | #define SLICE_ARRAY_SIZE (PGTABLE_RANGE >> 41) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 444 | |
| 445 | #ifndef __ASSEMBLY__ |
| 446 | |
David Gibson | d28513b | 2009-11-26 18:56:04 +0000 | [diff] [blame] | 447 | #ifdef CONFIG_PPC_SUBPAGE_PROT |
| 448 | /* |
| 449 | * For the sub-page protection option, we extend the PGD with one of |
| 450 | * these. Basically we have a 3-level tree, with the top level being |
| 451 | * the protptrs array. To optimize speed and memory consumption when |
| 452 | * only addresses < 4GB are being protected, pointers to the first |
| 453 | * four pages of sub-page protection words are stored in the low_prot |
| 454 | * array. |
| 455 | * Each page of sub-page protection words protects 1GB (4 bytes |
| 456 | * protects 64k). For the 3-level tree, each page of pointers then |
| 457 | * protects 8TB. |
| 458 | */ |
| 459 | struct subpage_prot_table { |
| 460 | unsigned long maxaddr; /* only addresses < this are protected */ |
| 461 | unsigned int **protptrs[2]; |
| 462 | unsigned int *low_prot[4]; |
| 463 | }; |
| 464 | |
| 465 | #define SBP_L1_BITS (PAGE_SHIFT - 2) |
| 466 | #define SBP_L2_BITS (PAGE_SHIFT - 3) |
| 467 | #define SBP_L1_COUNT (1 << SBP_L1_BITS) |
| 468 | #define SBP_L2_COUNT (1 << SBP_L2_BITS) |
| 469 | #define SBP_L2_SHIFT (PAGE_SHIFT + SBP_L1_BITS) |
| 470 | #define SBP_L3_SHIFT (SBP_L2_SHIFT + SBP_L2_BITS) |
| 471 | |
| 472 | extern void subpage_prot_free(struct mm_struct *mm); |
| 473 | extern void subpage_prot_init_new_context(struct mm_struct *mm); |
| 474 | #else |
| 475 | static inline void subpage_prot_free(struct mm_struct *mm) {} |
| 476 | static inline void subpage_prot_init_new_context(struct mm_struct *mm) { } |
| 477 | #endif /* CONFIG_PPC_SUBPAGE_PROT */ |
| 478 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 479 | typedef unsigned long mm_context_id_t; |
Tseng-Hui (Frank) Lin | 851d2e2 | 2011-05-02 20:43:04 +0000 | [diff] [blame] | 480 | struct spinlock; |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 481 | |
| 482 | typedef struct { |
| 483 | mm_context_id_t id; |
Benjamin Herrenschmidt | d0f13e3 | 2007-05-08 16:27:27 +1000 | [diff] [blame] | 484 | u16 user_psize; /* page size index */ |
| 485 | |
| 486 | #ifdef CONFIG_PPC_MM_SLICES |
| 487 | u64 low_slices_psize; /* SLB page size encodings */ |
Aneesh Kumar K.V | 78f1dbd | 2012-09-10 02:52:57 +0000 | [diff] [blame] | 488 | unsigned char high_slices_psize[SLICE_ARRAY_SIZE]; |
Benjamin Herrenschmidt | d0f13e3 | 2007-05-08 16:27:27 +1000 | [diff] [blame] | 489 | #else |
| 490 | u16 sllp; /* SLB page size encoding */ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 491 | #endif |
| 492 | unsigned long vdso_base; |
David Gibson | d28513b | 2009-11-26 18:56:04 +0000 | [diff] [blame] | 493 | #ifdef CONFIG_PPC_SUBPAGE_PROT |
| 494 | struct subpage_prot_table spt; |
| 495 | #endif /* CONFIG_PPC_SUBPAGE_PROT */ |
Tseng-Hui (Frank) Lin | 851d2e2 | 2011-05-02 20:43:04 +0000 | [diff] [blame] | 496 | #ifdef CONFIG_PPC_ICSWX |
| 497 | struct spinlock *cop_lockp; /* guard acop and cop_pid */ |
| 498 | unsigned long acop; /* mask of enabled coprocessor types */ |
| 499 | unsigned int cop_pid; /* pid value used with coprocessors */ |
| 500 | #endif /* CONFIG_PPC_ICSWX */ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 501 | } mm_context_t; |
| 502 | |
| 503 | |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 504 | #if 0 |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 505 | /* |
| 506 | * The code below is equivalent to this function for arguments |
| 507 | * < 2^VSID_BITS, which is all this should ever be called |
| 508 | * with. However gcc is not clever enough to compute the |
| 509 | * modulus (2^n-1) without a second multiply. |
| 510 | */ |
Anton Blanchard | 3469270 | 2010-08-02 20:35:18 +0000 | [diff] [blame] | 511 | #define vsid_scramble(protovsid, size) \ |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 512 | ((((protovsid) * VSID_MULTIPLIER_##size) % VSID_MODULUS_##size)) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 513 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 514 | #else /* 1 */ |
| 515 | #define vsid_scramble(protovsid, size) \ |
| 516 | ({ \ |
| 517 | unsigned long x; \ |
| 518 | x = (protovsid) * VSID_MULTIPLIER_##size; \ |
| 519 | x = (x >> VSID_BITS_##size) + (x & VSID_MODULUS_##size); \ |
| 520 | (x + ((x+1) >> VSID_BITS_##size)) & VSID_MODULUS_##size; \ |
| 521 | }) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 522 | #endif /* 1 */ |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 523 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 524 | /* Returns the segment size indicator for a user address */ |
| 525 | static inline int user_segment_size(unsigned long addr) |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 526 | { |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 527 | /* Use 1T segments if possible for addresses >= 1T */ |
| 528 | if (addr >= (1UL << SID_SHIFT_1T)) |
| 529 | return mmu_highuser_ssize; |
| 530 | return MMU_SEGSIZE_256M; |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 531 | } |
| 532 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 533 | static inline unsigned long get_vsid(unsigned long context, unsigned long ea, |
| 534 | int ssize) |
| 535 | { |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 536 | /* |
| 537 | * Bad address. We return VSID 0 for that |
| 538 | */ |
| 539 | if ((ea & ~REGION_MASK) >= PGTABLE_RANGE) |
| 540 | return 0; |
| 541 | |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 542 | if (ssize == MMU_SEGSIZE_256M) |
Aneesh Kumar K.V | af81d78 | 2013-03-13 03:34:55 +0000 | [diff] [blame] | 543 | return vsid_scramble((context << ESID_BITS) |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 544 | | (ea >> SID_SHIFT), 256M); |
Aneesh Kumar K.V | af81d78 | 2013-03-13 03:34:55 +0000 | [diff] [blame] | 545 | return vsid_scramble((context << ESID_BITS_1T) |
Paul Mackerras | 1189be6 | 2007-10-11 20:37:10 +1000 | [diff] [blame] | 546 | | (ea >> SID_SHIFT_1T), 1T); |
| 547 | } |
| 548 | |
Aneesh Kumar K.V | c60ac56 | 2013-03-13 03:34:54 +0000 | [diff] [blame] | 549 | /* |
| 550 | * This is only valid for addresses >= PAGE_OFFSET |
| 551 | * |
| 552 | * For kernel space, we use the top 4 context ids to map address as below |
| 553 | * 0x7fffc - [ 0xc000000000000000 - 0xc0003fffffffffff ] |
| 554 | * 0x7fffd - [ 0xd000000000000000 - 0xd0003fffffffffff ] |
| 555 | * 0x7fffe - [ 0xe000000000000000 - 0xe0003fffffffffff ] |
| 556 | * 0x7ffff - [ 0xf000000000000000 - 0xf0003fffffffffff ] |
| 557 | */ |
| 558 | static inline unsigned long get_kernel_vsid(unsigned long ea, int ssize) |
| 559 | { |
| 560 | unsigned long context; |
| 561 | |
| 562 | /* |
| 563 | * kernel take the top 4 context from the available range |
| 564 | */ |
| 565 | context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1; |
| 566 | return get_vsid(context, ea, ssize); |
| 567 | } |
David Gibson | 8d2169e | 2007-04-27 11:53:52 +1000 | [diff] [blame] | 568 | #endif /* __ASSEMBLY__ */ |
| 569 | |
| 570 | #endif /* _ASM_POWERPC_MMU_HASH64_H_ */ |