blob: d0f27084a9420e948536bc873676165b04c21890 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 * Support functions for OMAP GPIO
4 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01005 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02006 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01007 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 */
11
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012#include <linux/init.h>
13#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010014#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020015#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010016#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000017#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010018#include <linux/io.h>
Tony Lindgrenb764a582018-09-20 12:35:31 -070019#include <linux/cpu_pm.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010020#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080021#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053022#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020023#include <linux/of.h>
24#include <linux/of_device.h>
Linus Walleijb7351b02018-05-24 14:24:00 +020025#include <linux/gpio/driver.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020026#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070027#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010028
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +030029#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053030
Charulatha V6d62e212011-04-18 15:06:51 +000031struct gpio_regs {
32 u32 irqenable1;
33 u32 irqenable2;
34 u32 wake_en;
35 u32 ctrl;
36 u32 oe;
37 u32 leveldetect0;
38 u32 leveldetect1;
39 u32 risingdetect;
40 u32 fallingdetect;
41 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053042 u32 debounce;
43 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000044};
45
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010046struct gpio_bank {
Tony Lindgren92105bb2005-09-07 17:20:26 +010047 void __iomem *base;
Russell King18bd49c2019-06-10 20:11:00 +030048 const struct omap_gpio_reg_offs *regs;
49
Grygorii Strashko30cefea2015-09-25 12:06:02 -070050 int irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080051 u32 non_wakeup_gpios;
52 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000053 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080054 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080055 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080056 u32 toggle_mask;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +020057 raw_spinlock_t lock;
Grygorii Strashko450fa542015-09-25 12:28:03 -070058 raw_spinlock_t wa_lock;
David Brownell52e31342008-03-03 12:43:23 -080059 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080060 struct clk *dbck;
Tony Lindgrenb764a582018-09-20 12:35:31 -070061 struct notifier_block nb;
62 unsigned int is_suspended:1;
Charulatha V058af1e2009-11-22 10:11:25 -080063 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020064 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080065 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053066 bool dbck_enabled;
Charulatha Vd0d665a2011-08-31 00:02:21 +053067 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080068 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053069 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050070 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080071 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070072 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053073 int context_loss_count;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070074
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020075 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053076 int (*get_context_loss_count)(struct device *dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010077};
78
Charulatha Vc8eef652011-05-02 15:21:42 +053079#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010080
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020081#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020082#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020083
Tony Lindgren3d009c82015-01-16 14:50:50 -080084static void omap_gpio_unmask_irq(struct irq_data *d);
85
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +020086static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -060087{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +020088 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
Linus Walleijd99f7ae2015-12-07 11:16:00 +010089 return gpiochip_get_data(chip);
Benoit Cousson25db7112012-02-23 21:50:10 +010090}
91
Russell King8ee1de62019-06-10 20:10:55 +030092static inline u32 omap_gpio_rmw(void __iomem *reg, u32 mask, bool set)
93{
94 u32 val = readl_relaxed(reg);
95
96 if (set)
97 val |= mask;
98 else
99 val &= ~mask;
100
101 writel_relaxed(val, reg);
102
103 return val;
104}
105
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200106static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
107 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100108{
Russell King8ee1de62019-06-10 20:10:55 +0300109 bank->context.oe = omap_gpio_rmw(bank->base + bank->regs->direction,
110 BIT(gpio), is_input);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100111}
112
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700113
114/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200115static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200116 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100117{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100118 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200119 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100120
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530121 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700122 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530123 bank->context.dataout |= l;
124 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700125 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530126 bank->context.dataout &= ~l;
127 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700128
Victor Kamensky661553b2013-11-16 02:01:04 +0200129 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700130}
131
132/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200133static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200134 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700135{
Russell King8ee1de62019-06-10 20:10:55 +0300136 bank->context.dataout = omap_gpio_rmw(bank->base + bank->regs->dataout,
137 BIT(offset), enable);
Kevin Hilmanece95282011-07-12 08:18:15 -0700138}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100139
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200140static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530141{
142 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300143 clk_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530144 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300145
Victor Kamensky661553b2013-11-16 02:01:04 +0200146 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300147 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530148 }
149}
150
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200151static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530152{
153 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300154 /*
155 * Disable debounce before cutting it's clock. If debounce is
156 * enabled but the clock is not, GPIO module seems to be unable
157 * to detect events and generate interrupts at least on OMAP3.
158 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200159 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300160
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300161 clk_disable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530162 bank->dbck_enabled = false;
163 }
164}
165
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700166/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200167 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700168 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200169 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700170 * @debounce: debounce time to use
171 *
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300172 * OMAP's debounce time is in 31us steps
173 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
174 * so we need to convert and round up to the closest unit.
David Rivshin83977442017-04-24 18:56:50 -0400175 *
176 * Return: 0 on success, negative error otherwise.
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700177 */
David Rivshin83977442017-04-24 18:56:50 -0400178static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
179 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700180{
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700181 u32 val;
182 u32 l;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300183 bool enable = !!debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700184
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800185 if (!bank->dbck_flag)
David Rivshin83977442017-04-24 18:56:50 -0400186 return -ENOTSUPP;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800187
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300188 if (enable) {
189 debounce = DIV_ROUND_UP(debounce, 31) - 1;
David Rivshin83977442017-04-24 18:56:50 -0400190 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
191 return -EINVAL;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300192 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700193
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200194 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700195
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300196 clk_enable(bank->dbck);
Russell King754dfd72019-06-10 20:11:03 +0300197 writel_relaxed(debounce, bank->base + bank->regs->debounce);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700198
Russell King8ee1de62019-06-10 20:10:55 +0300199 val = omap_gpio_rmw(bank->base + bank->regs->debounce_en, l, enable);
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300200 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700201
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300202 clk_disable(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530203 /*
204 * Enable debounce clock per module.
205 * This call is mandatory because in omap_gpio_request() when
206 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
207 * runtime callbck fails to turn on dbck because dbck_enable_mask
208 * used within _gpio_dbck_enable() is still not initialized at
209 * that point. Therefore we have to enable dbck here.
210 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200211 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530212 if (bank->dbck_enable_mask) {
213 bank->context.debounce = debounce;
214 bank->context.debounce_en = val;
215 }
David Rivshin83977442017-04-24 18:56:50 -0400216
217 return 0;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700218}
219
Jon Hunterc9c55d92012-10-26 14:26:04 -0500220/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200221 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500222 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200223 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500224 *
225 * If a gpio is using debounce, then clear the debounce enable bit and if
226 * this is the only gpio in this bank using debounce, then clear the debounce
227 * time too. The debounce clock will also be disabled when calling this function
228 * if this is the only gpio in the bank using debounce.
229 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200230static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500231{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200232 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500233
234 if (!bank->dbck_flag)
235 return;
236
237 if (!(bank->dbck_enable_mask & gpio_bit))
238 return;
239
240 bank->dbck_enable_mask &= ~gpio_bit;
241 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200242 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500243 bank->base + bank->regs->debounce_en);
244
245 if (!bank->dbck_enable_mask) {
246 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200247 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500248 bank->regs->debounce);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300249 clk_disable(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500250 bank->dbck_enabled = false;
251 }
252}
253
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700254/*
255 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
256 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
257 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
258 * are capable waking up the system from off mode.
259 */
260static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
261{
262 u32 no_wake = bank->non_wakeup_gpios;
263
264 if (no_wake)
265 return !!(~no_wake & gpio_mask);
266
267 return false;
268}
269
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200270static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530271 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100272{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800273 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200274 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100275
Russell King8ee1de62019-06-10 20:10:55 +0300276 omap_gpio_rmw(base + bank->regs->leveldetect0, gpio_bit,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200277 trigger & IRQ_TYPE_LEVEL_LOW);
Russell King8ee1de62019-06-10 20:10:55 +0300278 omap_gpio_rmw(base + bank->regs->leveldetect1, gpio_bit,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200279 trigger & IRQ_TYPE_LEVEL_HIGH);
Russell Kinge6818d22019-04-08 12:46:53 -0700280
281 /*
282 * We need the edge detection enabled for to allow the GPIO block
283 * to be woken from idle state. Set the appropriate edge detection
284 * in addition to the level detection.
285 */
Russell King8ee1de62019-06-10 20:10:55 +0300286 omap_gpio_rmw(base + bank->regs->risingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700287 trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
Russell King8ee1de62019-06-10 20:10:55 +0300288 omap_gpio_rmw(base + bank->regs->fallingdetect, gpio_bit,
Russell Kinge6818d22019-04-08 12:46:53 -0700289 trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530290
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530291 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200292 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530293 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200294 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530295 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200296 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530297 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200298 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530299
Russell Kinga0e881e2019-06-10 20:10:54 +0300300 bank->level_mask = bank->context.leveldetect0 |
301 bank->context.leveldetect1;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530302
Ambresh K55b220c2011-06-15 13:40:45 -0700303 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700304 if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000305 /*
306 * Log the edge gpio and manually trigger the IRQ
307 * after resume if the input level changes
308 * to avoid irq lost during PER RET/OFF mode
309 * Applies for omap2 non-wakeup gpio and all omap3 gpios
310 */
311 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800312 bank->enabled_non_wakeup_gpios |= gpio_bit;
313 else
314 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
315 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100316}
317
Cory Maccarrone4318f362010-01-08 10:29:04 -0800318/*
319 * This only applies to chips that can't do both rising and falling edge
320 * detection at once. For all other chips, this function is a noop.
321 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200322static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800323{
Russell Kinga47b9152019-06-10 20:10:56 +0300324 if (IS_ENABLED(CONFIG_ARCH_OMAP1) && bank->regs->irqctrl) {
325 void __iomem *reg = bank->base + bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800326
Russell Kinga47b9152019-06-10 20:10:56 +0300327 writel_relaxed(readl_relaxed(reg) ^ BIT(gpio), reg);
328 }
Cory Maccarrone4318f362010-01-08 10:29:04 -0800329}
330
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200331static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
332 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100333{
334 void __iomem *reg = bank->base;
335 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100336
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530337 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200338 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530339 } else if (bank->regs->irqctrl) {
340 reg += bank->regs->irqctrl;
341
Victor Kamensky661553b2013-11-16 02:01:04 +0200342 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000343 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200344 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100345 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200346 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100347 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200348 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100349 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530350 return -EINVAL;
351
Victor Kamensky661553b2013-11-16 02:01:04 +0200352 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530353 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100354 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530355 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100356 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530357 reg += bank->regs->edgectrl1;
358
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100359 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200360 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100361 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100362 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100363 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100364 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200365 l |= BIT(gpio << 1);
Victor Kamensky661553b2013-11-16 02:01:04 +0200366 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100367 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100368 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100369}
370
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200371static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200372{
373 if (bank->regs->pinctrl) {
374 void __iomem *reg = bank->base + bank->regs->pinctrl;
375
376 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200377 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200378 }
379
380 if (bank->regs->ctrl && !BANK_USED(bank)) {
381 void __iomem *reg = bank->base + bank->regs->ctrl;
382 u32 ctrl;
383
Victor Kamensky661553b2013-11-16 02:01:04 +0200384 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200385 /* Module is enabled, clocks are not gated */
386 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200387 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200388 bank->context.ctrl = ctrl;
389 }
390}
391
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200392static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200393{
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200394 if (bank->regs->ctrl && !BANK_USED(bank)) {
395 void __iomem *reg = bank->base + bank->regs->ctrl;
396 u32 ctrl;
397
Victor Kamensky661553b2013-11-16 02:01:04 +0200398 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200399 /* Module is disabled, clocks are gated */
400 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200401 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200402 bank->context.ctrl = ctrl;
403 }
404}
405
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200406static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200407{
408 void __iomem *reg = bank->base + bank->regs->direction;
409
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200410 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200411}
412
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200413static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800414{
415 if (!LINE_USED(bank->mod_usage, offset)) {
416 omap_enable_gpio_module(bank, offset);
417 omap_set_gpio_direction(bank, offset, 1);
418 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200419 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800420}
421
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200422static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100423{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200424 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100425 int retval;
David Brownella6472532008-03-03 04:33:30 -0800426 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200427 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100428
David Brownelle5c56ed2006-12-06 17:13:59 -0800429 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100430 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800431
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530432 if (!bank->regs->leveldetect0 &&
433 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100434 return -EINVAL;
435
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200436 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200437 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300438 if (retval) {
Axel Lin627c89b2015-08-05 22:37:41 +0800439 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300440 goto error;
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300441 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200442 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200443 if (!omap_gpio_is_input(bank, offset)) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200444 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300445 retval = -EINVAL;
446 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200447 }
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200448 raw_spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800449
450 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner43ec2e42015-06-23 15:52:39 +0200451 irq_set_handler_locked(d, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800452 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500453 /*
454 * Edge IRQs are already cleared/acked in irq_handler and
455 * not need to be masked, as result handle_edge_irq()
456 * logic is excessed here and may cause lose of interrupts.
457 * So just use handle_simple_irq.
458 */
459 irq_set_handler_locked(d, handle_simple_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800460
Grygorii Strashko1562e462015-05-22 17:35:49 +0300461 return 0;
462
463error:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100464 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100465}
466
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200467static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100468{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100469 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100470
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700471 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200472 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300473
474 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700475 if (bank->regs->irqstatus2) {
476 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200477 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700478 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700479
480 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200481 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100482}
483
Grygorii Strashko9943f262015-03-23 14:18:27 +0200484static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
485 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100486{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200487 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100488}
489
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200490static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700491{
492 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700493 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200494 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700495
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700496 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200497 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700498 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700499 l = ~l;
500 l &= mask;
501 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700502}
503
Grygorii Strashko9943f262015-03-23 14:18:27 +0200504static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
505 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100506{
Russell King31b2d7f2019-06-10 20:10:57 +0300507 void __iomem *reg = bank->base;
508 u32 gpio_mask = BIT(offset);
509
510 if (bank->regs->set_irqenable && bank->regs->clr_irqenable) {
511 if (enable) {
512 reg += bank->regs->set_irqenable;
513 bank->context.irqenable1 |= gpio_mask;
514 } else {
515 reg += bank->regs->clr_irqenable;
516 bank->context.irqenable1 &= ~gpio_mask;
517 }
518 writel_relaxed(gpio_mask, reg);
519 } else {
520 bank->context.irqenable1 =
521 omap_gpio_rmw(reg + bank->regs->irqenable, gpio_mask,
522 enable ^ bank->regs->irqenable_inv);
523 }
Russell King40fd4222019-06-10 20:11:01 +0300524
525 /*
526 * Program GPIO wakeup along with IRQ enable to satisfy OMAP4430 TRM
527 * note requiring correlation between the IRQ enable registers and
528 * the wakeup registers. In any case, we want wakeup from idle
529 * enabled for the GPIOs which support this feature.
530 */
531 if (bank->regs->wkup_en &&
532 (bank->regs->edgectrl1 || !(bank->non_wakeup_gpios & gpio_mask))) {
533 bank->context.wake_en =
534 omap_gpio_rmw(bank->base + bank->regs->wkup_en,
535 gpio_mask, enable);
536 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100537}
538
Tony Lindgren92105bb2005-09-07 17:20:26 +0100539/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200540static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100541{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200542 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100543
Grygorii Strashko0c0451e2016-04-12 13:52:31 +0300544 return irq_set_irq_wake(bank->irq, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100545}
546
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100547/*
548 * We need to unmask the GPIO bank interrupt as soon as possible to
549 * avoid missing GPIO interrupts for other lines in the bank.
550 * Then we need to mask-read-clear-unmask the triggered GPIO lines
551 * in the bank to avoid missing nested interrupts for a GPIO line.
552 * If we wait to unmask individual GPIO lines in the bank after the
553 * line's interrupt handler has been run, we may miss some nested
554 * interrupts.
555 */
Grygorii Strashko450fa542015-09-25 12:28:03 -0700556static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100557{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100558 void __iomem *isr_reg = NULL;
Russell King395373c2019-06-10 20:10:47 +0300559 u32 enabled, isr, edge;
Jon Hunter3513cde2013-04-04 15:16:14 -0500560 unsigned int bit;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700561 struct gpio_bank *bank = gpiobank;
562 unsigned long wa_lock_flags;
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300563 unsigned long lock_flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100564
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700565 isr_reg = bank->base + bank->regs->irqstatus;
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800566 if (WARN_ON(!isr_reg))
567 goto exit;
568
Tony Lindgren52845212018-09-20 12:35:32 -0700569 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
570 "gpio irq%i while runtime suspended?\n", irq))
571 return IRQ_NONE;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700572
Laurent Navete83507b2013-03-20 13:15:57 +0100573 while (1) {
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300574 raw_spin_lock_irqsave(&bank->lock, lock_flags);
575
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200576 enabled = omap_get_gpio_irqbank_mask(bank);
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500577 isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100578
Russell King395373c2019-06-10 20:10:47 +0300579 /*
580 * Clear edge sensitive interrupts before calling handler(s)
581 * so subsequent edge transitions are not missed while the
582 * handlers are running.
583 */
584 edge = isr & ~bank->level_mask;
585 if (edge)
586 omap_clear_gpio_irqbank(bank, edge);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100587
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300588 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
589
Tony Lindgren92105bb2005-09-07 17:20:26 +0100590 if (!isr)
591 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100592
Jon Hunter3513cde2013-04-04 15:16:14 -0500593 while (isr) {
594 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200595 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100596
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300597 raw_spin_lock_irqsave(&bank->lock, lock_flags);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800598 /*
599 * Some chips can't respond to both rising and falling
600 * at the same time. If this irq was requested with
601 * both flags, we need to flip the ICR data for the IRQ
602 * to respond to the IRQ for the opposite direction.
603 * This will be indicated in the bank toggle_mask.
604 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200605 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200606 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800607
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300608 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
609
Grygorii Strashko450fa542015-09-25 12:28:03 -0700610 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
611
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100612 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200613 bit));
Grygorii Strashko450fa542015-09-25 12:28:03 -0700614
615 raw_spin_unlock_irqrestore(&bank->wa_lock,
616 wa_lock_flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100617 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000618 }
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800619exit:
Grygorii Strashko450fa542015-09-25 12:28:03 -0700620 return IRQ_HANDLED;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621}
622
Tony Lindgren3d009c82015-01-16 14:50:50 -0800623static unsigned int omap_gpio_irq_startup(struct irq_data *d)
624{
625 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800626 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200627 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800628
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200629 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300630
631 if (!LINE_USED(bank->mod_usage, offset))
632 omap_set_gpio_direction(bank, offset, 1);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300633 omap_enable_gpio_module(bank, offset);
634 bank->irq_usage |= BIT(offset);
635
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200636 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800637 omap_gpio_unmask_irq(d);
638
639 return 0;
640}
641
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200642static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300643{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200644 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700645 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200646 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300647
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200648 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200649 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300650 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Russell Kingc859e0d2019-06-10 20:10:44 +0300651 omap_clear_gpio_irqstatus(bank, offset);
652 omap_set_gpio_irqenable(bank, offset, 0);
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300653 if (!LINE_USED(bank->mod_usage, offset))
654 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200655 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200656 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700657}
658
659static void omap_gpio_irq_bus_lock(struct irq_data *data)
660{
661 struct gpio_bank *bank = omap_irq_data_get_bank(data);
662
Grygorii Strashko46748072018-09-28 16:39:50 -0500663 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700664}
665
666static void gpio_irq_bus_sync_unlock(struct irq_data *data)
667{
668 struct gpio_bank *bank = omap_irq_data_get_bank(data);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200669
Grygorii Strashko46748072018-09-28 16:39:50 -0500670 pm_runtime_put(bank->chip.parent);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300671}
672
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200673static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100674{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200675 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200676 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700677 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100678
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200679 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200680 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Russell Kingc859e0d2019-06-10 20:10:44 +0300681 omap_set_gpio_irqenable(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200682 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100683}
684
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200685static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100686{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200687 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200688 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100689 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700690 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700691
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200692 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200693 omap_set_gpio_irqenable(bank, offset, 1);
Russell Kingd01849f2019-03-01 11:02:52 -0800694
695 /*
696 * For level-triggered GPIOs, clearing must be done after the source
697 * is cleared, thus after the handler has run. OMAP4 needs this done
698 * after enabing the interrupt to clear the wakeup status.
699 */
Russell Kingc859e0d2019-06-10 20:10:44 +0300700 if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
701 trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
Russell Kingd01849f2019-03-01 11:02:52 -0800702 omap_clear_gpio_irqstatus(bank, offset);
703
Russell Kingc859e0d2019-06-10 20:10:44 +0300704 if (trigger)
705 omap_set_gpio_triggering(bank, offset, trigger);
706
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200707 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100708}
709
David Brownelle5c56ed2006-12-06 17:13:59 -0800710/*---------------------------------------------------------------------*/
711
Magnus Damm79ee0312009-07-08 13:22:04 +0200712static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800713{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200714 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800715 void __iomem *mask_reg = bank->base +
716 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800717 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800718
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200719 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200720 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200721 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800722
723 return 0;
724}
725
Magnus Damm79ee0312009-07-08 13:22:04 +0200726static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800727{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200728 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800729 void __iomem *mask_reg = bank->base +
730 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800731 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800732
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200733 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200734 writel_relaxed(bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200735 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800736
737 return 0;
738}
739
Alexey Dobriyan47145212009-12-14 18:00:08 -0800740static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200741 .suspend_noirq = omap_mpuio_suspend_noirq,
742 .resume_noirq = omap_mpuio_resume_noirq,
743};
744
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200745/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800746static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800747 .driver = {
748 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200749 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800750 },
751};
752
753static struct platform_device omap_mpuio_device = {
754 .name = "mpuio",
755 .id = -1,
756 .dev = {
757 .driver = &omap_mpuio_driver.driver,
758 }
759 /* could list the /proc/iomem resources */
760};
761
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200762static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800763{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800764 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700765
David Brownell11a78b72006-12-06 17:14:11 -0800766 if (platform_driver_register(&omap_mpuio_driver) == 0)
767 (void) platform_device_register(&omap_mpuio_device);
768}
769
David Brownelle5c56ed2006-12-06 17:13:59 -0800770/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100771
Russell Kingdfbc6c72019-06-10 20:10:49 +0300772static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
773{
774 struct gpio_bank *bank = gpiochip_get_data(chip);
775 unsigned long flags;
776
777 pm_runtime_get_sync(chip->parent);
778
779 raw_spin_lock_irqsave(&bank->lock, flags);
780 omap_enable_gpio_module(bank, offset);
781 bank->mod_usage |= BIT(offset);
782 raw_spin_unlock_irqrestore(&bank->lock, flags);
783
784 return 0;
785}
786
787static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
788{
789 struct gpio_bank *bank = gpiochip_get_data(chip);
790 unsigned long flags;
791
792 raw_spin_lock_irqsave(&bank->lock, flags);
793 bank->mod_usage &= ~(BIT(offset));
794 if (!LINE_USED(bank->irq_usage, offset)) {
795 omap_set_gpio_direction(bank, offset, 1);
796 omap_clear_gpio_debounce(bank, offset);
797 }
798 omap_disable_gpio_module(bank, offset);
799 raw_spin_unlock_irqrestore(&bank->lock, flags);
800
801 pm_runtime_put(chip->parent);
802}
803
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200804static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +0200805{
Russell King40bb2272019-06-10 20:10:50 +0300806 struct gpio_bank *bank = gpiochip_get_data(chip);
Yegor Yefremov93700842014-04-24 08:57:39 +0200807
Russell King40bb2272019-06-10 20:10:50 +0300808 return !!(readl_relaxed(bank->base + bank->regs->direction) &
809 BIT(offset));
Yegor Yefremov93700842014-04-24 08:57:39 +0200810}
811
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200812static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800813{
814 struct gpio_bank *bank;
815 unsigned long flags;
816
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100817 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200818 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200819 omap_set_gpio_direction(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200820 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800821 return 0;
822}
823
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200824static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -0800825{
Russell King5ca5f922019-06-10 20:10:51 +0300826 struct gpio_bank *bank = gpiochip_get_data(chip);
827 void __iomem *reg;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300828
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200829 if (omap_gpio_is_input(bank, offset))
Russell King5ca5f922019-06-10 20:10:51 +0300830 reg = bank->base + bank->regs->datain;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300831 else
Russell King5ca5f922019-06-10 20:10:51 +0300832 reg = bank->base + bank->regs->dataout;
833
834 return (readl_relaxed(reg) & BIT(offset)) != 0;
David Brownell52e31342008-03-03 12:43:23 -0800835}
836
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200837static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -0800838{
839 struct gpio_bank *bank;
840 unsigned long flags;
841
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100842 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200843 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700844 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200845 omap_set_gpio_direction(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200846 raw_spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +0200847 return 0;
David Brownell52e31342008-03-03 12:43:23 -0800848}
849
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200850static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
851 unsigned long *bits)
852{
853 struct gpio_bank *bank = gpiochip_get_data(chip);
Russell King6653dd82019-06-10 20:10:52 +0300854 void __iomem *base = bank->base;
855 u32 direction, m, val = 0;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200856
Russell King6653dd82019-06-10 20:10:52 +0300857 direction = readl_relaxed(base + bank->regs->direction);
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200858
Russell King6653dd82019-06-10 20:10:52 +0300859 m = direction & *mask;
860 if (m)
861 val |= readl_relaxed(base + bank->regs->datain) & m;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200862
Russell King6653dd82019-06-10 20:10:52 +0300863 m = ~direction & *mask;
864 if (m)
865 val |= readl_relaxed(base + bank->regs->dataout) & m;
866
867 *bits = val;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200868
869 return 0;
870}
871
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200872static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
873 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700874{
875 struct gpio_bank *bank;
876 unsigned long flags;
David Rivshin83977442017-04-24 18:56:50 -0400877 int ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700878
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100879 bank = gpiochip_get_data(chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800880
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200881 raw_spin_lock_irqsave(&bank->lock, flags);
David Rivshin83977442017-04-24 18:56:50 -0400882 ret = omap2_set_gpio_debounce(bank, offset, debounce);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200883 raw_spin_unlock_irqrestore(&bank->lock, flags);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700884
David Rivshin83977442017-04-24 18:56:50 -0400885 if (ret)
886 dev_info(chip->parent,
887 "Could not set line %u debounce to %u microseconds (%d)",
888 offset, debounce, ret);
889
890 return ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700891}
892
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300893static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
894 unsigned long config)
895{
896 u32 debounce;
897
898 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
899 return -ENOTSUPP;
900
901 debounce = pinconf_to_config_argument(config);
902 return omap_gpio_debounce(chip, offset, debounce);
903}
904
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200905static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -0800906{
907 struct gpio_bank *bank;
908 unsigned long flags;
909
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100910 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200911 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700912 bank->set_dataout(bank, offset, value);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200913 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -0800914}
915
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200916static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
917 unsigned long *bits)
918{
919 struct gpio_bank *bank = gpiochip_get_data(chip);
Russell King8ba70592019-06-10 20:10:53 +0300920 void __iomem *reg = bank->base + bank->regs->dataout;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200921 unsigned long flags;
Russell King8ba70592019-06-10 20:10:53 +0300922 u32 l;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200923
924 raw_spin_lock_irqsave(&bank->lock, flags);
Russell King8ba70592019-06-10 20:10:53 +0300925 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
926 writel_relaxed(l, reg);
927 bank->context.dataout = l;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200928 raw_spin_unlock_irqrestore(&bank->lock, flags);
929}
930
David Brownell52e31342008-03-03 12:43:23 -0800931/*---------------------------------------------------------------------*/
932
Arnd Bergmanne4b2ae72017-09-16 22:42:21 +0200933static void omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700934{
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700935 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700936 u32 rev;
937
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700938 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700939 return;
940
Victor Kamensky661553b2013-11-16 02:01:04 +0200941 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700942 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700943 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700944
945 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700946}
947
Charulatha V03e128c2011-05-05 19:58:01 +0530948static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800949{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530950 void __iomem *base = bank->base;
951 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800952
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530953 if (bank->width == 16)
954 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800955
Charulatha Vd0d665a2011-08-31 00:02:21 +0530956 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +0200957 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530958 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800959 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530960
Russell King8ee1de62019-06-10 20:10:55 +0300961 omap_gpio_rmw(base + bank->regs->irqenable, l,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200962 bank->regs->irqenable_inv);
Russell King8ee1de62019-06-10 20:10:55 +0300963 omap_gpio_rmw(base + bank->regs->irqstatus, l,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200964 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530965 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +0200966 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530967
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +0530968 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +0200969 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530970 /* Initialize interface clk ungated, module enabled */
971 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +0200972 writel_relaxed(0, base + bank->regs->ctrl);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800973}
974
Nishanth Menon46824e222014-09-05 14:52:55 -0500975static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800976{
Grygorii Strashko81930322017-11-15 12:36:33 -0600977 struct gpio_irq_chip *irq;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800978 static int gpio;
Linus Walleij088413b2017-12-29 13:22:58 +0100979 const char *label;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200980 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +0200981 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800982
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800983 /*
984 * REVISIT eventually switch from OMAP-specific gpio structs
985 * over to the generic ones
986 */
987 bank->chip.request = omap_gpio_request;
988 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200989 bank->chip.get_direction = omap_gpio_get_direction;
990 bank->chip.direction_input = omap_gpio_input;
991 bank->chip.get = omap_gpio_get;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200992 bank->chip.get_multiple = omap_gpio_get_multiple;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200993 bank->chip.direction_output = omap_gpio_output;
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300994 bank->chip.set_config = omap_gpio_set_config;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200995 bank->chip.set = omap_gpio_set;
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200996 bank->chip.set_multiple = omap_gpio_set_multiple;
Charulatha Vd0d665a2011-08-31 00:02:21 +0530997 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800998 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530999 if (bank->regs->wkup_en)
Linus Walleij58383c782015-11-04 09:56:26 +01001000 bank->chip.parent = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001001 bank->chip.base = OMAP_MPUIO(0);
1002 } else {
Linus Walleij088413b2017-12-29 13:22:58 +01001003 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1004 gpio, gpio + bank->width - 1);
1005 if (!label)
1006 return -ENOMEM;
1007 bank->chip.label = label;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001008 bank->chip.base = gpio;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001009 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001010 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001011
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001012#ifdef CONFIG_ARCH_OMAP1
1013 /*
1014 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1015 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1016 */
Bartosz Golaszewski2ed36f32017-03-04 17:23:31 +01001017 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1018 -1, 0, bank->width, 0);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001019 if (irq_base < 0) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001020 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001021 return -ENODEV;
1022 }
1023#endif
1024
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001025 /* MPUIO is a bit different, reading IRQ status clears it */
Russell King693de832019-06-10 20:10:48 +03001026 if (bank->is_mpuio && !bank->regs->wkup_en)
1027 irqc->irq_set_wake = NULL;
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001028
Grygorii Strashko81930322017-11-15 12:36:33 -06001029 irq = &bank->chip.irq;
1030 irq->chip = irqc;
1031 irq->handler = handle_bad_irq;
1032 irq->default_type = IRQ_TYPE_NONE;
1033 irq->num_parents = 1;
1034 irq->parents = &bank->irq;
1035 irq->first = irq_base;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001036
Grygorii Strashko81930322017-11-15 12:36:33 -06001037 ret = gpiochip_add_data(&bank->chip, bank);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001038 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001039 dev_err(bank->chip.parent,
Grygorii Strashko81930322017-11-15 12:36:33 -06001040 "Could not register gpio chip %d\n", ret);
1041 return ret;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001042 }
1043
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001044 ret = devm_request_irq(bank->chip.parent, bank->irq,
1045 omap_gpio_irq_handler,
1046 0, dev_name(bank->chip.parent), bank);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001047 if (ret)
1048 gpiochip_remove(&bank->chip);
1049
Grygorii Strashko81930322017-11-15 12:36:33 -06001050 if (!bank->is_mpuio)
1051 gpio += bank->width;
1052
Grygorii Strashko450fa542015-09-25 12:28:03 -07001053 return ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001054}
1055
Arnd Bergmann7c685712019-03-07 11:33:32 +01001056static void omap_gpio_init_context(struct gpio_bank *p)
1057{
Russell King18bd49c2019-06-10 20:11:00 +03001058 const struct omap_gpio_reg_offs *regs = p->regs;
Arnd Bergmann7c685712019-03-07 11:33:32 +01001059 void __iomem *base = p->base;
1060
1061 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1062 p->context.oe = readl_relaxed(base + regs->direction);
1063 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1064 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1065 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1066 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1067 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1068 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1069 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
Russell King9a302782019-06-10 20:10:58 +03001070 p->context.dataout = readl_relaxed(base + regs->dataout);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001071
1072 p->context_valid = true;
1073}
1074
1075static void omap_gpio_restore_context(struct gpio_bank *bank)
1076{
Russell King18bd49c2019-06-10 20:11:00 +03001077 const struct omap_gpio_reg_offs *regs = bank->regs;
Russell King9c7f7982019-06-10 20:10:59 +03001078 void __iomem *base = bank->base;
1079
1080 writel_relaxed(bank->context.wake_en, base + regs->wkup_en);
1081 writel_relaxed(bank->context.ctrl, base + regs->ctrl);
1082 writel_relaxed(bank->context.leveldetect0, base + regs->leveldetect0);
1083 writel_relaxed(bank->context.leveldetect1, base + regs->leveldetect1);
1084 writel_relaxed(bank->context.risingdetect, base + regs->risingdetect);
1085 writel_relaxed(bank->context.fallingdetect, base + regs->fallingdetect);
1086 writel_relaxed(bank->context.dataout, base + regs->dataout);
1087 writel_relaxed(bank->context.oe, base + regs->direction);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001088
1089 if (bank->dbck_enable_mask) {
Russell King9c7f7982019-06-10 20:10:59 +03001090 writel_relaxed(bank->context.debounce, base + regs->debounce);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001091 writel_relaxed(bank->context.debounce_en,
Russell King9c7f7982019-06-10 20:10:59 +03001092 base + regs->debounce_en);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001093 }
1094
Russell King9c7f7982019-06-10 20:10:59 +03001095 writel_relaxed(bank->context.irqenable1, base + regs->irqenable);
1096 writel_relaxed(bank->context.irqenable2, base + regs->irqenable2);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001097}
1098
1099static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1100{
1101 struct device *dev = bank->chip.parent;
Tony Lindgren21e21182019-03-25 15:43:16 -07001102 void __iomem *base = bank->base;
Tony Lindgrena522f1d2019-06-11 23:33:52 -07001103 u32 mask, nowake;
Tony Lindgren21e21182019-03-25 15:43:16 -07001104
1105 bank->saved_datain = readl_relaxed(base + bank->regs->datain);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001106
Arnd Bergmann7c685712019-03-07 11:33:32 +01001107 if (!bank->enabled_non_wakeup_gpios)
1108 goto update_gpio_context_count;
1109
Tony Lindgrena522f1d2019-06-11 23:33:52 -07001110 /* Check for pending EDGE_FALLING, ignore EDGE_BOTH */
1111 mask = bank->enabled_non_wakeup_gpios & bank->context.fallingdetect;
1112 mask &= ~bank->context.risingdetect;
1113 bank->saved_datain |= mask;
1114
1115 /* Check for pending EDGE_RISING, ignore EDGE_BOTH */
1116 mask = bank->enabled_non_wakeup_gpios & bank->context.risingdetect;
1117 mask &= ~bank->context.fallingdetect;
1118 bank->saved_datain &= ~mask;
1119
Arnd Bergmann7c685712019-03-07 11:33:32 +01001120 if (!may_lose_context)
1121 goto update_gpio_context_count;
1122
1123 /*
Tony Lindgren21e21182019-03-25 15:43:16 -07001124 * If going to OFF, remove triggering for all wkup domain
Arnd Bergmann7c685712019-03-07 11:33:32 +01001125 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1126 * generated. See OMAP2420 Errata item 1.101.
1127 */
Tony Lindgren21e21182019-03-25 15:43:16 -07001128 if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
1129 nowake = bank->enabled_non_wakeup_gpios;
Russell King8ee1de62019-06-10 20:10:55 +03001130 omap_gpio_rmw(base + bank->regs->fallingdetect, nowake, ~nowake);
1131 omap_gpio_rmw(base + bank->regs->risingdetect, nowake, ~nowake);
Tony Lindgren21e21182019-03-25 15:43:16 -07001132 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001133
1134update_gpio_context_count:
1135 if (bank->get_context_loss_count)
1136 bank->context_loss_count =
1137 bank->get_context_loss_count(dev);
1138
1139 omap_gpio_dbck_disable(bank);
1140}
1141
1142static void omap_gpio_unidle(struct gpio_bank *bank)
1143{
1144 struct device *dev = bank->chip.parent;
1145 u32 l = 0, gen, gen0, gen1;
1146 int c;
1147
1148 /*
1149 * On the first resume during the probe, the context has not
1150 * been initialised and so initialise it now. Also initialise
1151 * the context loss count.
1152 */
1153 if (bank->loses_context && !bank->context_valid) {
1154 omap_gpio_init_context(bank);
1155
1156 if (bank->get_context_loss_count)
1157 bank->context_loss_count =
1158 bank->get_context_loss_count(dev);
1159 }
1160
1161 omap_gpio_dbck_enable(bank);
1162
Arnd Bergmann7c685712019-03-07 11:33:32 +01001163 if (bank->loses_context) {
1164 if (!bank->get_context_loss_count) {
1165 omap_gpio_restore_context(bank);
1166 } else {
1167 c = bank->get_context_loss_count(dev);
1168 if (c != bank->context_loss_count) {
1169 omap_gpio_restore_context(bank);
1170 } else {
1171 return;
1172 }
1173 }
Tony Lindgren21e21182019-03-25 15:43:16 -07001174 } else {
1175 /* Restore changes done for OMAP2420 errata 1.101 */
1176 writel_relaxed(bank->context.fallingdetect,
1177 bank->base + bank->regs->fallingdetect);
1178 writel_relaxed(bank->context.risingdetect,
1179 bank->base + bank->regs->risingdetect);
Arnd Bergmann7c685712019-03-07 11:33:32 +01001180 }
1181
Arnd Bergmann7c685712019-03-07 11:33:32 +01001182 l = readl_relaxed(bank->base + bank->regs->datain);
1183
1184 /*
1185 * Check if any of the non-wakeup interrupt GPIOs have changed
1186 * state. If so, generate an IRQ by software. This is
1187 * horribly racy, but it's the best we can do to work around
1188 * this silicon bug.
1189 */
1190 l ^= bank->saved_datain;
1191 l &= bank->enabled_non_wakeup_gpios;
1192
1193 /*
1194 * No need to generate IRQs for the rising edge for gpio IRQs
1195 * configured with falling edge only; and vice versa.
1196 */
1197 gen0 = l & bank->context.fallingdetect;
1198 gen0 &= bank->saved_datain;
1199
1200 gen1 = l & bank->context.risingdetect;
1201 gen1 &= ~(bank->saved_datain);
1202
1203 /* FIXME: Consider GPIO IRQs with level detections properly! */
1204 gen = l & (~(bank->context.fallingdetect) &
1205 ~(bank->context.risingdetect));
1206 /* Consider all GPIO IRQs needed to be updated */
1207 gen |= gen0 | gen1;
1208
1209 if (gen) {
1210 u32 old0, old1;
1211
1212 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1213 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1214
1215 if (!bank->regs->irqstatus_raw0) {
1216 writel_relaxed(old0 | gen, bank->base +
1217 bank->regs->leveldetect0);
1218 writel_relaxed(old1 | gen, bank->base +
1219 bank->regs->leveldetect1);
1220 }
1221
1222 if (bank->regs->irqstatus_raw0) {
1223 writel_relaxed(old0 | l, bank->base +
1224 bank->regs->leveldetect0);
1225 writel_relaxed(old1 | l, bank->base +
1226 bank->regs->leveldetect1);
1227 }
1228 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1229 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1230 }
Arnd Bergmann7c685712019-03-07 11:33:32 +01001231}
Tony Lindgrenb764a582018-09-20 12:35:31 -07001232
1233static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1234 unsigned long cmd, void *v)
1235{
1236 struct gpio_bank *bank;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001237 unsigned long flags;
1238
1239 bank = container_of(nb, struct gpio_bank, nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001240
1241 raw_spin_lock_irqsave(&bank->lock, flags);
1242 switch (cmd) {
1243 case CPU_CLUSTER_PM_ENTER:
1244 if (bank->is_suspended)
1245 break;
1246 omap_gpio_idle(bank, true);
1247 break;
1248 case CPU_CLUSTER_PM_ENTER_FAILED:
1249 case CPU_CLUSTER_PM_EXIT:
1250 if (bank->is_suspended)
1251 break;
1252 omap_gpio_unidle(bank);
1253 break;
1254 }
1255 raw_spin_unlock_irqrestore(&bank->lock, flags);
1256
1257 return NOTIFY_OK;
1258}
1259
Russell King18bd49c2019-06-10 20:11:00 +03001260static const struct omap_gpio_reg_offs omap2_gpio_regs = {
Arnd Bergmann7c685712019-03-07 11:33:32 +01001261 .revision = OMAP24XX_GPIO_REVISION,
1262 .direction = OMAP24XX_GPIO_OE,
1263 .datain = OMAP24XX_GPIO_DATAIN,
1264 .dataout = OMAP24XX_GPIO_DATAOUT,
1265 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1266 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1267 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1268 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1269 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1270 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1271 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1272 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1273 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1274 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1275 .ctrl = OMAP24XX_GPIO_CTRL,
1276 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1277 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1278 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1279 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1280 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1281};
1282
Russell King18bd49c2019-06-10 20:11:00 +03001283static const struct omap_gpio_reg_offs omap4_gpio_regs = {
Arnd Bergmann7c685712019-03-07 11:33:32 +01001284 .revision = OMAP4_GPIO_REVISION,
1285 .direction = OMAP4_GPIO_OE,
1286 .datain = OMAP4_GPIO_DATAIN,
1287 .dataout = OMAP4_GPIO_DATAOUT,
1288 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1289 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1290 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1291 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
Russell King64ea3e92019-06-10 20:10:45 +03001292 .irqstatus_raw0 = OMAP4_GPIO_IRQSTATUSRAW0,
1293 .irqstatus_raw1 = OMAP4_GPIO_IRQSTATUSRAW1,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001294 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1295 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1296 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1297 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1298 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1299 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1300 .ctrl = OMAP4_GPIO_CTRL,
1301 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1302 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1303 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1304 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1305 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1306};
1307
Arnd Bergmann7c685712019-03-07 11:33:32 +01001308static const struct omap_gpio_platform_data omap2_pdata = {
1309 .regs = &omap2_gpio_regs,
1310 .bank_width = 32,
1311 .dbck_flag = false,
1312};
1313
1314static const struct omap_gpio_platform_data omap3_pdata = {
1315 .regs = &omap2_gpio_regs,
1316 .bank_width = 32,
1317 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001318};
1319
1320static const struct omap_gpio_platform_data omap4_pdata = {
1321 .regs = &omap4_gpio_regs,
1322 .bank_width = 32,
1323 .dbck_flag = true,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001324};
1325
1326static const struct of_device_id omap_gpio_match[] = {
1327 {
1328 .compatible = "ti,omap4-gpio",
1329 .data = &omap4_pdata,
1330 },
1331 {
1332 .compatible = "ti,omap3-gpio",
1333 .data = &omap3_pdata,
1334 },
1335 {
1336 .compatible = "ti,omap2-gpio",
1337 .data = &omap2_pdata,
1338 },
1339 { },
1340};
1341MODULE_DEVICE_TABLE(of, omap_gpio_match);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001342
Bill Pemberton38363092012-11-19 13:22:34 -05001343static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001344{
Benoit Cousson862ff642012-02-01 15:58:56 +01001345 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001346 struct device_node *node = dev->of_node;
1347 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001348 const struct omap_gpio_platform_data *pdata;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001349 struct gpio_bank *bank;
Nishanth Menon46824e222014-09-05 14:52:55 -05001350 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001351 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001352
Benoit Cousson384ebe12011-08-16 11:53:02 +02001353 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1354
Jingoo Hane56aee12013-07-30 17:08:05 +09001355 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001356 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001357 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001358
Markus Elfringf97364c2018-02-10 21:49:22 +01001359 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
Markus Elfring9117d402018-02-10 21:46:30 +01001360 if (!bank)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001361 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001362
Nishanth Menon46824e222014-09-05 14:52:55 -05001363 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1364 if (!irqc)
1365 return -ENOMEM;
1366
Tony Lindgren3d009c82015-01-16 14:50:50 -08001367 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e222014-09-05 14:52:55 -05001368 irqc->irq_shutdown = omap_gpio_irq_shutdown,
Russell King693de832019-06-10 20:10:48 +03001369 irqc->irq_ack = dummy_irq_chip.irq_ack,
Nishanth Menon46824e222014-09-05 14:52:55 -05001370 irqc->irq_mask = omap_gpio_mask_irq,
1371 irqc->irq_unmask = omap_gpio_unmask_irq,
1372 irqc->irq_set_type = omap_gpio_irq_type,
1373 irqc->irq_set_wake = omap_gpio_wake_enable,
Grygorii Strashkoaca82d12015-09-25 12:28:02 -07001374 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1375 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
Nishanth Menon46824e222014-09-05 14:52:55 -05001376 irqc->name = dev_name(&pdev->dev);
Grygorii Strashko0c0451e2016-04-12 13:52:31 +03001377 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
Grygorii Strashko46748072018-09-28 16:39:50 -05001378 irqc->parent_device = dev;
Nishanth Menon46824e222014-09-05 14:52:55 -05001379
Grygorii Strashko89d18e32015-08-18 14:10:53 +03001380 bank->irq = platform_get_irq(pdev, 0);
1381 if (bank->irq <= 0) {
1382 if (!bank->irq)
1383 bank->irq = -ENXIO;
1384 if (bank->irq != -EPROBE_DEFER)
1385 dev_err(dev,
1386 "can't get irq resource ret=%d\n", bank->irq);
1387 return bank->irq;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001388 }
1389
Linus Walleij58383c782015-11-04 09:56:26 +01001390 bank->chip.parent = dev;
Grygorii Strashkoc23837c2015-06-25 18:13:33 +03001391 bank->chip.owner = THIS_MODULE;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001392 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001393 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001394 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301395 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301396 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001397 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001398#ifdef CONFIG_OF_GPIO
1399 bank->chip.of_node = of_node_get(node);
1400#endif
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001401
Jon Huntera2797be2013-04-04 15:16:15 -05001402 if (node) {
1403 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1404 bank->loses_context = true;
1405 } else {
1406 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001407
1408 if (bank->loses_context)
1409 bank->get_context_loss_count =
1410 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001411 }
1412
Russell King8ba70592019-06-10 20:10:53 +03001413 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001414 bank->set_dataout = omap_set_gpio_dataout_reg;
Russell King8ba70592019-06-10 20:10:53 +03001415 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001416 bank->set_dataout = omap_set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001417
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001418 raw_spin_lock_init(&bank->lock);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001419 raw_spin_lock_init(&bank->wa_lock);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001420
1421 /* Static mapping, never released */
Enrico Weigelt, metux IT consult58f57f82019-03-11 20:50:05 +01001422 bank->base = devm_platform_ioremap_resource(pdev, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001423 if (IS_ERR(bank->base)) {
Jingoo Han717f70e2014-02-12 11:51:38 +09001424 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001425 }
1426
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001427 if (bank->dbck_flag) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001428 bank->dbck = devm_clk_get(dev, "dbclk");
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001429 if (IS_ERR(bank->dbck)) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001430 dev_err(dev,
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001431 "Could not get gpio dbck. Disable debounce\n");
1432 bank->dbck_flag = false;
1433 } else {
1434 clk_prepare(bank->dbck);
1435 }
1436 }
1437
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301438 platform_set_drvdata(pdev, bank);
1439
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001440 pm_runtime_enable(dev);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001441 pm_runtime_get_sync(dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001442
Charulatha Vd0d665a2011-08-31 00:02:21 +05301443 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001444 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301445
Charulatha V03e128c2011-05-05 19:58:01 +05301446 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001447
Nishanth Menon46824e222014-09-05 14:52:55 -05001448 ret = omap_gpio_chip_init(bank, irqc);
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001449 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001450 pm_runtime_put_sync(dev);
1451 pm_runtime_disable(dev);
Arvind Yadave2c3c192017-08-01 12:14:31 +05301452 if (bank->dbck_flag)
1453 clk_unprepare(bank->dbck);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001454 return ret;
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001455 }
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001456
Tony Lindgren9a748052010-12-07 16:26:56 -08001457 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001458
Russell Kinge6818d22019-04-08 12:46:53 -07001459 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1460 cpu_pm_register_notifier(&bank->nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001461
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001462 pm_runtime_put(dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301463
Jon Hunter879fe322013-04-04 15:16:12 -05001464 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001465}
1466
Tony Lindgrencac089f2015-04-23 16:56:22 -07001467static int omap_gpio_remove(struct platform_device *pdev)
1468{
1469 struct gpio_bank *bank = platform_get_drvdata(pdev);
1470
Russell Kinge6818d22019-04-08 12:46:53 -07001471 cpu_pm_unregister_notifier(&bank->nb);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001472 gpiochip_remove(&bank->chip);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001473 pm_runtime_disable(&pdev->dev);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001474 if (bank->dbck_flag)
1475 clk_unprepare(bank->dbck);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001476
1477 return 0;
1478}
1479
Tony Lindgrenb764a582018-09-20 12:35:31 -07001480static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1481{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001482 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001483 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001484
1485 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001486 omap_gpio_idle(bank, true);
1487 bank->is_suspended = true;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001488 raw_spin_unlock_irqrestore(&bank->lock, flags);
1489
Russell King044e4992019-04-10 12:51:13 -07001490 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001491}
1492
1493static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1494{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001495 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001496 unsigned long flags;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001497
1498 raw_spin_lock_irqsave(&bank->lock, flags);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001499 omap_gpio_unidle(bank);
1500 bank->is_suspended = false;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001501 raw_spin_unlock_irqrestore(&bank->lock, flags);
1502
Russell King044e4992019-04-10 12:51:13 -07001503 return 0;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001504}
1505
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301506static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301507 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1508 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301509};
Benoit Cousson384ebe12011-08-16 11:53:02 +02001510
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001511static struct platform_driver omap_gpio_driver = {
1512 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001513 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001514 .driver = {
1515 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301516 .pm = &gpio_pm_ops,
Arnd Bergmann7c685712019-03-07 11:33:32 +01001517 .of_match_table = omap_gpio_match,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001518 },
1519};
1520
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001521/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001522 * gpio driver register needs to be done before
1523 * machine_init functions access gpio APIs.
1524 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001525 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001526static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001527{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001528 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001529}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001530postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001531
1532static void __exit omap_gpio_exit(void)
1533{
1534 platform_driver_unregister(&omap_gpio_driver);
1535}
1536module_exit(omap_gpio_exit);
1537
1538MODULE_DESCRIPTION("omap gpio driver");
1539MODULE_ALIAS("platform:gpio-omap");
1540MODULE_LICENSE("GPL v2");