blob: 021ce46e2e57343b181976a980abef2e16e798d5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030027 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040028 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010049#include <linux/ahci-remap.h>
50#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040051#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090054#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020058 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080059 AHCI_PCI_BAR_ENMOTUS = 2,
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -070060 AHCI_PCI_BAR_CAVIUM_GEN5 = 4,
Alessandro Rubini318893e2012-01-06 13:33:39 +010061 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090062};
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Tejun Heo441577e2010-03-29 10:32:39 +090064enum board_ids {
65 /* board IDs by feature in alphabetical order */
66 board_ahci,
67 board_ahci_ign_iferr,
Hans de Goedeebb82e32017-12-11 17:52:16 +010068 board_ahci_mobile,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040069 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050070 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020072 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090073
74 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040075 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090076 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090077 board_ahci_mcp77,
78 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090079 board_ahci_mv,
80 board_ahci_sb600,
81 board_ahci_sb700, /* for SB700 and SB800 */
82 board_ahci_vt8251,
83
84 /* aliases */
85 board_ahci_mcp_linux = board_ahci_mcp65,
86 board_ahci_mcp67 = board_ahci_mcp65,
87 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090088 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089};
90
Jeff Garzik2dcb4072007-10-19 06:42:56 -040091static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020092static void ahci_remove_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090093static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
94 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040095static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
96 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110097static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
98static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090099static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
100 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +0200101#ifdef CONFIG_PM
102static int ahci_pci_device_runtime_suspend(struct device *dev);
103static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200104#ifdef CONFIG_PM_SLEEP
105static int ahci_pci_device_suspend(struct device *dev);
106static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900107#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200108#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heofad16e72010-09-21 09:25:48 +0200110static struct scsi_host_template ahci_sht = {
111 AHCI_SHT("ahci"),
112};
113
Tejun Heo029cfd62008-03-25 12:22:49 +0900114static struct ata_port_operations ahci_vt8251_ops = {
115 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900116 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900117};
118
Tejun Heo029cfd62008-03-25 12:22:49 +0900119static struct ata_port_operations ahci_p5wdh_ops = {
120 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900121 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900122};
123
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400124static struct ata_port_operations ahci_avn_ops = {
125 .inherits = &ahci_ops,
126 .hardreset = ahci_avn_hardreset,
127};
128
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100129static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900130 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530131 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900132 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100133 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400134 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 .port_ops = &ahci_ops,
136 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530137 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900138 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
139 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100140 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400141 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900142 .port_ops = &ahci_ops,
143 },
Hans de Goedeebb82e32017-12-11 17:52:16 +0100144 [board_ahci_mobile] = {
145 AHCI_HFLAGS (AHCI_HFLAG_IS_MOBILE),
146 .flags = AHCI_FLAG_COMMON,
147 .pio_mask = ATA_PIO4,
148 .udma_mask = ATA_UDMA6,
149 .port_ops = &ahci_ops,
150 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400151 [board_ahci_nomsi] = {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500158 [board_ahci_noncq] = {
159 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530165 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900166 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
167 .flags = AHCI_FLAG_COMMON,
168 .pio_mask = ATA_PIO4,
169 .udma_mask = ATA_UDMA6,
170 .port_ops = &ahci_ops,
171 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530172 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200173 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
174 .flags = AHCI_FLAG_COMMON,
175 .pio_mask = ATA_PIO4,
176 .udma_mask = ATA_UDMA6,
177 .port_ops = &ahci_ops,
178 },
Tejun Heo441577e2010-03-29 10:32:39 +0900179 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400180 [board_ahci_avn] = {
181 .flags = AHCI_FLAG_COMMON,
182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_avn_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900187 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
188 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100189 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900190 .pio_mask = ATA_PIO4,
191 .udma_mask = ATA_UDMA6,
192 .port_ops = &ahci_ops,
193 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530194 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
196 .flags = AHCI_FLAG_COMMON,
197 .pio_mask = ATA_PIO4,
198 .udma_mask = ATA_UDMA6,
199 .port_ops = &ahci_ops,
200 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530201 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900202 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .flags = AHCI_FLAG_COMMON,
204 .pio_mask = ATA_PIO4,
205 .udma_mask = ATA_UDMA6,
206 .port_ops = &ahci_ops,
207 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530208 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900209 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
210 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300211 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900212 .pio_mask = ATA_PIO4,
213 .udma_mask = ATA_UDMA6,
214 .port_ops = &ahci_ops,
215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900218 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
219 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100221 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400222 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800223 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800224 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530225 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800226 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800227 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100228 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800229 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800230 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800231 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530232 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900233 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900234 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100235 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900236 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900237 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239};
240
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500241static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400242 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400243 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
244 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
245 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
246 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
247 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900248 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400249 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
250 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
251 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
252 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900253 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800254 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900255 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
256 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
257 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
258 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
259 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
260 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
261 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
262 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100263 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_mobile }, /* ICH9M */
264 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_mobile }, /* ICH9M */
265 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_mobile }, /* ICH9M */
266 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_mobile }, /* ICH9M */
267 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_mobile }, /* ICH9M */
Tejun Heo7a234af2007-09-03 12:44:57 +0900268 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100269 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_mobile }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400270 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
271 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800272 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500273 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800274 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500275 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
276 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700277 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700278 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100279 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci_mobile }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700280 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100281 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci_mobile }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500282 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Alexandra Yates342decf2016-02-05 15:27:49 -0800283 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci }, /* DNV AHCI */
284 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci }, /* DNV AHCI */
285 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci }, /* DNV AHCI */
286 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci }, /* DNV AHCI */
287 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci }, /* DNV AHCI */
288 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci }, /* DNV AHCI */
289 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci }, /* DNV AHCI */
290 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci }, /* DNV AHCI */
294 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci }, /* DNV AHCI */
295 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci }, /* DNV AHCI */
296 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci }, /* DNV AHCI */
297 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci }, /* DNV AHCI */
298 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci }, /* DNV AHCI */
299 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci }, /* DNV AHCI */
300 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci }, /* DNV AHCI */
301 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci }, /* DNV AHCI */
302 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800303 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100304 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci_mobile }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800305 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100306 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci_mobile }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800307 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
308 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700309 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
310 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
311 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800312 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800313 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700314 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100315 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci_mobile }, /* Panther M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700316 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
317 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
318 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100319 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci_mobile }, /* Panther M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700320 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800321 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100322 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci_mobile }, /* Lynx M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800323 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100324 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800325 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100326 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800327 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100328 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci_mobile }, /* Lynx M RAID */
329 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci_mobile }, /* Lynx LP AHCI */
330 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci_mobile }, /* Lynx LP AHCI */
331 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci_mobile }, /* Lynx LP RAID */
332 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci_mobile }, /* Lynx LP RAID */
333 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci_mobile }, /* Lynx LP RAID */
334 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci_mobile }, /* Lynx LP RAID */
335 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci_mobile }, /* Lynx LP RAID */
336 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci_mobile }, /* Lynx LP RAID */
Mika Westerberg4544e402018-05-24 11:12:16 +0300337 { PCI_VDEVICE(INTEL, 0x9dd3), board_ahci_mobile }, /* Cannon Lake PCH-LP AHCI */
Seth Heasley29e674d2013-01-25 12:01:05 -0800338 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
339 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
340 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
341 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
342 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
343 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
344 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
345 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400346 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
347 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
348 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
349 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
350 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
351 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
352 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
353 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800354 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
355 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800356 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
357 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
358 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
359 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
360 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
361 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
362 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
363 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700364 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100365 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci_mobile }, /* Wildcat LP AHCI */
366 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci_mobile }, /* Wildcat LP RAID */
367 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci_mobile }, /* Wildcat LP RAID */
368 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci_mobile }, /* Wildcat LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700369 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100370 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci_mobile }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700371 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100372 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700373 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100374 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700375 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100376 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci_mobile }, /* 9 Series M RAID */
377 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci_mobile }, /* Sunrise LP AHCI */
378 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci_mobile }, /* Sunrise LP RAID */
379 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci_mobile }, /* Sunrise LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600380 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100381 { PCI_VDEVICE(INTEL, 0xa103), board_ahci_mobile }, /* Sunrise M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700382 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600383 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100384 { PCI_VDEVICE(INTEL, 0xa107), board_ahci_mobile }, /* Sunrise M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700385 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500386 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800387 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500388 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800389 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500390 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500391 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800392 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
393 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500394 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500395 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800396 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
397 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerbergf919dde2018-01-11 15:55:50 +0300398 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100399 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci_mobile }, /* Bay Trail AHCI */
400 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci_mobile }, /* Bay Trail AHCI */
401 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci_mobile }, /* Cherry Tr. AHCI */
402 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci_mobile }, /* ApolloLake AHCI */
Mika Westerbergba445792018-06-27 15:15:40 +0300403 { PCI_VDEVICE(INTEL, 0x34d3), board_ahci_mobile }, /* Ice Lake LP AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400404
Tejun Heoe34bb372007-02-26 20:24:03 +0900405 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
406 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
407 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100408 /* JMicron 362B and 362C have an AHCI function with IDE class code */
409 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
410 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500411 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400412
413 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800414 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800415 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
416 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
417 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
418 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
419 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
420 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400421
Shane Huange2dd90b2009-07-29 11:34:49 +0800422 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800423 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800424 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800425 /* AMD is using RAID class only for ahci controllers */
426 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
427 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
428
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400429 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400430 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900431 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400432
433 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900434 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
435 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
436 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
437 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
438 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
439 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
440 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
441 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900442 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
443 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
444 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
445 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
446 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
447 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
448 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
449 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
450 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
451 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
452 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
453 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
454 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
455 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
456 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
457 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
458 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
459 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
460 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
461 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
462 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
463 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
464 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
465 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
466 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
467 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
468 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
469 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
470 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
471 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
472 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
473 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
474 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
475 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
476 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
477 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
478 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
479 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
480 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
481 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
482 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
483 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
484 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
485 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
486 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
487 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
488 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
489 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
490 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
491 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
492 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
493 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
494 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
495 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
496 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
497 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
498 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
499 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
500 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
501 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
502 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
503 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
504 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
505 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
506 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
507 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
508 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
509 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
510 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
511 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
512 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
513 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
514 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
515 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
516 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
517 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400518
Jeff Garzik95916ed2006-07-29 04:10:14 -0400519 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900520 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
521 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
522 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400523
Alessandro Rubini318893e2012-01-06 13:33:39 +0100524 /* ST Microelectronics */
525 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
526
Jeff Garzikcd70c262007-07-08 02:29:42 -0400527 /* Marvell */
528 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100529 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600530 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500531 .class = PCI_CLASS_STORAGE_SATA_AHCI,
532 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200533 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600534 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100535 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100536 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
537 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
538 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600539 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500540 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900541 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400542 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
543 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900544 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600545 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100546 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200547 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
548 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200549 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
550 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600551 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100552 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100553 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
554 .driver_data = board_ahci_yes_fbs },
Hans de Goede28b21822018-03-02 11:36:32 +0100555 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
556 .driver_data = board_ahci_yes_fbs },
557 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400558 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400559
Mark Nelsonc77a0362008-10-23 14:08:16 +1100560 /* Promise */
561 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200562 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100563
Keng-Yu Linc9703762011-11-09 01:47:36 -0500564 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100565 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
566 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
567 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
568 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800569 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
570 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500571
Levente Kurusa67809f82014-02-18 10:22:17 -0500572 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400573 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
574 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500575 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400576 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500577 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500578
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800579 /* Enmotus */
580 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
581
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500582 /* Generic, PCI class code for AHCI */
583 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500584 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 { } /* terminate list */
587};
588
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200589static const struct dev_pm_ops ahci_pci_pm_ops = {
590 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200591 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
592 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200593};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595static struct pci_driver ahci_pci_driver = {
596 .name = DRV_NAME,
597 .id_table = ahci_pci_tbl,
598 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200599 .remove = ahci_remove_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200600 .driver = {
601 .pm = &ahci_pci_pm_ops,
602 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603};
604
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400605#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100606static int marvell_enable;
607#else
608static int marvell_enable = 1;
609#endif
610module_param(marvell_enable, int, 0644);
611MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
612
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -0700613static int mobile_lpm_policy = -1;
Hans de Goedeebb82e32017-12-11 17:52:16 +0100614module_param(mobile_lpm_policy, int, 0644);
615MODULE_PARM_DESC(mobile_lpm_policy, "Default LPM policy for mobile chipsets");
Alan Cox5b66c822008-09-03 14:48:34 +0100616
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300617static void ahci_pci_save_initial_config(struct pci_dev *pdev,
618 struct ahci_host_priv *hpriv)
619{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300620 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
621 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100622 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300623 }
624
625 /*
626 * Temporary Marvell 6145 hack: PATA port presence
627 * is asserted through the standard AHCI port
628 * presence register, as bit 4 (counting from 0)
629 */
630 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
631 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100632 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300633 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100634 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300635 dev_info(&pdev->dev,
636 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
637 }
638
Antoine Ténart725c7b52014-07-30 20:13:56 +0200639 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300640}
641
Anton Vorontsov33030402010-03-03 20:17:39 +0300642static int ahci_pci_reset_controller(struct ata_host *host)
643{
644 struct pci_dev *pdev = to_pci_dev(host->dev);
Ard Biesheuveld312fef2017-10-02 19:31:24 +0100645 int rc;
Anton Vorontsov33030402010-03-03 20:17:39 +0300646
Ard Biesheuveld312fef2017-10-02 19:31:24 +0100647 rc = ahci_reset_controller(host);
648 if (rc)
649 return rc;
Anton Vorontsov33030402010-03-03 20:17:39 +0300650
Tejun Heod91542c2006-07-26 15:59:26 +0900651 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300652 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900653 u16 tmp16;
654
655 /* configure PCS */
656 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900657 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
658 tmp16 |= hpriv->port_map;
659 pci_write_config_word(pdev, 0x92, tmp16);
660 }
Tejun Heod91542c2006-07-26 15:59:26 +0900661 }
662
663 return 0;
664}
665
Anton Vorontsov781d6552010-03-03 20:17:42 +0300666static void ahci_pci_init_controller(struct ata_host *host)
667{
668 struct ahci_host_priv *hpriv = host->private_data;
669 struct pci_dev *pdev = to_pci_dev(host->dev);
670 void __iomem *port_mmio;
671 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100672 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900673
Tejun Heo417a1a62007-09-23 13:19:55 +0900674 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100675 if (pdev->device == 0x6121)
676 mv = 2;
677 else
678 mv = 4;
679 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400680
681 writel(0, port_mmio + PORT_IRQ_MASK);
682
683 /* clear port IRQ */
684 tmp = readl(port_mmio + PORT_IRQ_STAT);
685 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
686 if (tmp)
687 writel(tmp, port_mmio + PORT_IRQ_STAT);
688 }
689
Anton Vorontsov781d6552010-03-03 20:17:42 +0300690 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900691}
692
Tejun Heocc0680a2007-08-06 18:36:23 +0900693static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900694 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900695{
Tejun Heocc0680a2007-08-06 18:36:23 +0900696 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100697 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900698 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900699 int rc;
700
701 DPRINTK("ENTER\n");
702
Evan Wangfa89f532018-04-13 12:32:30 +0800703 hpriv->stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900704
Tejun Heocc0680a2007-08-06 18:36:23 +0900705 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900706 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900707
Hans de Goede039ece32014-02-22 16:53:30 +0100708 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900709
710 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
711
712 /* vt8251 doesn't clear BSY on signature FIS reception,
713 * request follow-up softreset.
714 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900715 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900716}
717
Tejun Heoedc93052007-10-25 14:59:16 +0900718static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
719 unsigned long deadline)
720{
721 struct ata_port *ap = link->ap;
722 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100723 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900724 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
725 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900726 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900727 int rc;
728
Evan Wangfa89f532018-04-13 12:32:30 +0800729 hpriv->stop_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900730
731 /* clear D2H reception area to properly wait for D2H FIS */
732 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400733 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900734 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
735
736 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900737 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900738
Hans de Goede039ece32014-02-22 16:53:30 +0100739 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900740
Tejun Heoedc93052007-10-25 14:59:16 +0900741 /* The pseudo configuration device on SIMG4726 attached to
742 * ASUS P5W-DH Deluxe doesn't send signature FIS after
743 * hardreset if no device is attached to the first downstream
744 * port && the pseudo device locks up on SRST w/ PMP==0. To
745 * work around this, wait for !BSY only briefly. If BSY isn't
746 * cleared, perform CLO and proceed to IDENTIFY (achieved by
747 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
748 *
749 * Wait for two seconds. Devices attached to downstream port
750 * which can't process the following IDENTIFY after this will
751 * have to be reset again. For most cases, this should
752 * suffice while making probing snappish enough.
753 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900754 if (online) {
755 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
756 ahci_check_ready);
757 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800758 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900759 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900760 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900761}
762
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400763/*
764 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
765 *
766 * It has been observed with some SSDs that the timing of events in the
767 * link synchronization phase can leave the port in a state that can not
768 * be recovered by a SATA-hard-reset alone. The failing signature is
769 * SStatus.DET stuck at 1 ("Device presence detected but Phy
770 * communication not established"). It was found that unloading and
771 * reloading the driver when this problem occurs allows the drive
772 * connection to be recovered (DET advanced to 0x3). The critical
773 * component of reloading the driver is that the port state machines are
774 * reset by bouncing "port enable" in the AHCI PCS configuration
775 * register. So, reproduce that effect by bouncing a port whenever we
776 * see DET==1 after a reset.
777 */
778static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
779 unsigned long deadline)
780{
781 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
782 struct ata_port *ap = link->ap;
783 struct ahci_port_priv *pp = ap->private_data;
784 struct ahci_host_priv *hpriv = ap->host->private_data;
785 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
786 unsigned long tmo = deadline - jiffies;
787 struct ata_taskfile tf;
788 bool online;
789 int rc, i;
790
791 DPRINTK("ENTER\n");
792
Evan Wangfa89f532018-04-13 12:32:30 +0800793 hpriv->stop_engine(ap);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400794
795 for (i = 0; i < 2; i++) {
796 u16 val;
797 u32 sstatus;
798 int port = ap->port_no;
799 struct ata_host *host = ap->host;
800 struct pci_dev *pdev = to_pci_dev(host->dev);
801
802 /* clear D2H reception area to properly wait for D2H FIS */
803 ata_tf_init(link->device, &tf);
804 tf.command = ATA_BUSY;
805 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
806
807 rc = sata_link_hardreset(link, timing, deadline, &online,
808 ahci_check_ready);
809
810 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
811 (sstatus & 0xf) != 1)
812 break;
813
814 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
815 port);
816
817 pci_read_config_word(pdev, 0x92, &val);
818 val &= ~(1 << port);
819 pci_write_config_word(pdev, 0x92, val);
820 ata_msleep(ap, 1000);
821 val |= 1 << port;
822 pci_write_config_word(pdev, 0x92, val);
823 deadline += tmo;
824 }
825
826 hpriv->start_engine(ap);
827
828 if (online)
829 *class = ahci_dev_classify(ap);
830
831 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
832 return rc;
833}
834
835
Mika Westerberg02e53292016-02-18 10:54:17 +0200836#ifdef CONFIG_PM
837static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900838{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900839 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300840 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900841 u32 ctl;
842
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200843 /* AHCI spec rev1.1 section 8.3.3:
844 * Software must disable interrupts prior to requesting a
845 * transition of the HBA to D3 state.
846 */
847 ctl = readl(mmio + HOST_CTL);
848 ctl &= ~HOST_IRQ_EN;
849 writel(ctl, mmio + HOST_CTL);
850 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200851}
Tejun Heoc1332872006-07-26 15:59:26 +0900852
Mika Westerberg02e53292016-02-18 10:54:17 +0200853static int ahci_pci_device_runtime_suspend(struct device *dev)
854{
855 struct pci_dev *pdev = to_pci_dev(dev);
856 struct ata_host *host = pci_get_drvdata(pdev);
857
858 ahci_pci_disable_interrupts(host);
859 return 0;
860}
861
862static int ahci_pci_device_runtime_resume(struct device *dev)
863{
864 struct pci_dev *pdev = to_pci_dev(dev);
865 struct ata_host *host = pci_get_drvdata(pdev);
866 int rc;
867
868 rc = ahci_pci_reset_controller(host);
869 if (rc)
870 return rc;
871 ahci_pci_init_controller(host);
872 return 0;
873}
874
875#ifdef CONFIG_PM_SLEEP
876static int ahci_pci_device_suspend(struct device *dev)
877{
878 struct pci_dev *pdev = to_pci_dev(dev);
879 struct ata_host *host = pci_get_drvdata(pdev);
880 struct ahci_host_priv *hpriv = host->private_data;
881
882 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
883 dev_err(&pdev->dev,
884 "BIOS update required for suspend/resume\n");
885 return -EIO;
886 }
887
888 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200889 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900890}
891
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200892static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900893{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200894 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900895 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900896 int rc;
897
James Lairdcb856962013-11-19 11:06:38 +1100898 /* Apple BIOS helpfully mangles the registers on resume */
899 if (is_mcp89_apple(pdev))
900 ahci_mcp89_apple_enable(pdev);
901
Tejun Heoc1332872006-07-26 15:59:26 +0900902 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300903 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900904 if (rc)
905 return rc;
906
Anton Vorontsov781d6552010-03-03 20:17:42 +0300907 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900908 }
909
Jeff Garzikcca39742006-08-24 03:19:22 -0400910 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900911
912 return 0;
913}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900914#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900915
Mika Westerberg02e53292016-02-18 10:54:17 +0200916#endif /* CONFIG_PM */
917
Tejun Heo4447d352007-04-17 23:44:08 +0900918static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
Alessandro Rubini318893e2012-01-06 13:33:39 +0100922 /*
923 * If the device fixup already set the dma_mask to some non-standard
924 * value, don't extend it here. This happens on STA2X11, for example.
925 */
926 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
927 return 0;
928
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200930 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
931 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200933 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700935 dev_err(&pdev->dev,
936 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 return rc;
938 }
939 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200941 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700943 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 return rc;
945 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200946 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700948 dev_err(&pdev->dev,
949 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 return rc;
951 }
952 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 return 0;
954}
955
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300956static void ahci_pci_print_info(struct ata_host *host)
957{
958 struct pci_dev *pdev = to_pci_dev(host->dev);
959 u16 cc;
960 const char *scc_s;
961
962 pci_read_config_word(pdev, 0x0a, &cc);
963 if (cc == PCI_CLASS_STORAGE_IDE)
964 scc_s = "IDE";
965 else if (cc == PCI_CLASS_STORAGE_SATA)
966 scc_s = "SATA";
967 else if (cc == PCI_CLASS_STORAGE_RAID)
968 scc_s = "RAID";
969 else
970 scc_s = "unknown";
971
972 ahci_print_info(host, scc_s);
973}
974
Tejun Heoedc93052007-10-25 14:59:16 +0900975/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
976 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
977 * support PMP and the 4726 either directly exports the device
978 * attached to the first downstream port or acts as a hardware storage
979 * controller and emulate a single ATA device (can be RAID 0/1 or some
980 * other configuration).
981 *
982 * When there's no device attached to the first downstream port of the
983 * 4726, "Config Disk" appears, which is a pseudo ATA device to
984 * configure the 4726. However, ATA emulation of the device is very
985 * lame. It doesn't send signature D2H Reg FIS after the initial
986 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
987 *
988 * The following function works around the problem by always using
989 * hardreset on the port and not depending on receiving signature FIS
990 * afterward. If signature FIS isn't received soon, ATA class is
991 * assumed without follow-up softreset.
992 */
993static void ahci_p5wdh_workaround(struct ata_host *host)
994{
Mathias Krause1bd06862014-08-31 10:57:09 +0200995 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900996 {
997 .ident = "P5W DH Deluxe",
998 .matches = {
999 DMI_MATCH(DMI_SYS_VENDOR,
1000 "ASUSTEK COMPUTER INC"),
1001 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
1002 },
1003 },
1004 { }
1005 };
1006 struct pci_dev *pdev = to_pci_dev(host->dev);
1007
1008 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
1009 dmi_check_system(sysids)) {
1010 struct ata_port *ap = host->ports[1];
1011
Joe Perchesa44fec12011-04-15 15:51:58 -07001012 dev_info(&pdev->dev,
1013 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +09001014
1015 ap->ops = &ahci_p5wdh_ops;
1016 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
1017 }
1018}
1019
James Lairdcb856962013-11-19 11:06:38 +11001020/*
1021 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
1022 * booting in BIOS compatibility mode. We restore the registers but not ID.
1023 */
1024static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1025{
1026 u32 val;
1027
1028 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1029
1030 pci_read_config_dword(pdev, 0xf8, &val);
1031 val |= 1 << 0x1b;
1032 /* the following changes the device ID, but appears not to affect function */
1033 /* val = (val & ~0xf0000000) | 0x80000000; */
1034 pci_write_config_dword(pdev, 0xf8, val);
1035
1036 pci_read_config_dword(pdev, 0x54c, &val);
1037 val |= 1 << 0xc;
1038 pci_write_config_dword(pdev, 0x54c, val);
1039
1040 pci_read_config_dword(pdev, 0x4a4, &val);
1041 val &= 0xff;
1042 val |= 0x01060100;
1043 pci_write_config_dword(pdev, 0x4a4, val);
1044
1045 pci_read_config_dword(pdev, 0x54c, &val);
1046 val &= ~(1 << 0xc);
1047 pci_write_config_dword(pdev, 0x54c, val);
1048
1049 pci_read_config_dword(pdev, 0xf8, &val);
1050 val &= ~(1 << 0x1b);
1051 pci_write_config_dword(pdev, 0xf8, val);
1052}
1053
1054static bool is_mcp89_apple(struct pci_dev *pdev)
1055{
1056 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1057 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1058 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1059 pdev->subsystem_device == 0xcb89;
1060}
1061
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001062/* only some SB600 ahci controllers can do 64bit DMA */
1063static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001064{
1065 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001066 /*
1067 * The oldest version known to be broken is 0901 and
1068 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001069 * Enable 64bit DMA on 1501 and anything newer.
1070 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001071 * Please read bko#9412 for more info.
1072 */
Shane Huang58a09b32009-05-27 15:04:43 +08001073 {
1074 .ident = "ASUS M2A-VM",
1075 .matches = {
1076 DMI_MATCH(DMI_BOARD_VENDOR,
1077 "ASUSTeK Computer INC."),
1078 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1079 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001080 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001081 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001082 /*
1083 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1084 * support 64bit DMA.
1085 *
1086 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1087 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1088 * This spelling mistake was fixed in BIOS version 1.5, so
1089 * 1.5 and later have the Manufacturer as
1090 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1091 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1092 *
1093 * BIOS versions earlier than 1.9 had a Board Product Name
1094 * DMI field of "MS-7376". This was changed to be
1095 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1096 * match on DMI_BOARD_NAME of "MS-7376".
1097 */
1098 {
1099 .ident = "MSI K9A2 Platinum",
1100 .matches = {
1101 DMI_MATCH(DMI_BOARD_VENDOR,
1102 "MICRO-STAR INTER"),
1103 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1104 },
1105 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001106 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001107 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1108 * 64bit DMA.
1109 *
1110 * This board also had the typo mentioned above in the
1111 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1112 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1113 */
1114 {
1115 .ident = "MSI K9AGM2",
1116 .matches = {
1117 DMI_MATCH(DMI_BOARD_VENDOR,
1118 "MICRO-STAR INTER"),
1119 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1120 },
1121 },
1122 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001123 * All BIOS versions for the Asus M3A support 64bit DMA.
1124 * (all release versions from 0301 to 1206 were tested)
1125 */
1126 {
1127 .ident = "ASUS M3A",
1128 .matches = {
1129 DMI_MATCH(DMI_BOARD_VENDOR,
1130 "ASUSTeK Computer INC."),
1131 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1132 },
1133 },
Shane Huang58a09b32009-05-27 15:04:43 +08001134 { }
1135 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001136 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001137 int year, month, date;
1138 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001139
Tejun Heo03d783b2009-08-16 21:04:02 +09001140 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001141 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001142 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001143 return false;
1144
Mark Nelsone65cc192009-11-03 20:06:48 +11001145 if (!match->driver_data)
1146 goto enable_64bit;
1147
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001148 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1149 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001150
Mark Nelsone65cc192009-11-03 20:06:48 +11001151 if (strcmp(buf, match->driver_data) >= 0)
1152 goto enable_64bit;
1153 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001154 dev_warn(&pdev->dev,
1155 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1156 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001157 return false;
1158 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001159
1160enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001161 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001162 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001163}
1164
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001165static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1166{
1167 static const struct dmi_system_id broken_systems[] = {
1168 {
1169 .ident = "HP Compaq nx6310",
1170 .matches = {
1171 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1172 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1173 },
1174 /* PCI slot number of the controller */
1175 .driver_data = (void *)0x1FUL,
1176 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001177 {
1178 .ident = "HP Compaq 6720s",
1179 .matches = {
1180 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1181 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1182 },
1183 /* PCI slot number of the controller */
1184 .driver_data = (void *)0x1FUL,
1185 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001186
1187 { } /* terminate list */
1188 };
1189 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1190
1191 if (dmi) {
1192 unsigned long slot = (unsigned long)dmi->driver_data;
1193 /* apply the quirk only to on-board controllers */
1194 return slot == PCI_SLOT(pdev->devfn);
1195 }
1196
1197 return false;
1198}
1199
Tejun Heo9b10ae82009-05-30 20:50:12 +09001200static bool ahci_broken_suspend(struct pci_dev *pdev)
1201{
1202 static const struct dmi_system_id sysids[] = {
1203 /*
1204 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1205 * to the harddisk doesn't become online after
1206 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001207 *
1208 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1209 *
1210 * Use dates instead of versions to match as HP is
1211 * apparently recycling both product and version
1212 * strings.
1213 *
1214 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001215 */
1216 {
1217 .ident = "dv4",
1218 .matches = {
1219 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1220 DMI_MATCH(DMI_PRODUCT_NAME,
1221 "HP Pavilion dv4 Notebook PC"),
1222 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001223 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001224 },
1225 {
1226 .ident = "dv5",
1227 .matches = {
1228 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1229 DMI_MATCH(DMI_PRODUCT_NAME,
1230 "HP Pavilion dv5 Notebook PC"),
1231 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001232 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001233 },
1234 {
1235 .ident = "dv6",
1236 .matches = {
1237 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1238 DMI_MATCH(DMI_PRODUCT_NAME,
1239 "HP Pavilion dv6 Notebook PC"),
1240 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001241 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001242 },
1243 {
1244 .ident = "HDX18",
1245 .matches = {
1246 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1247 DMI_MATCH(DMI_PRODUCT_NAME,
1248 "HP HDX18 Notebook PC"),
1249 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001250 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001251 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001252 /*
1253 * Acer eMachines G725 has the same problem. BIOS
1254 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001255 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001256 * that we don't have much idea about. For now,
1257 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001258 *
1259 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001260 */
1261 {
1262 .ident = "G725",
1263 .matches = {
1264 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1265 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1266 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001267 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001268 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001269 { } /* terminate list */
1270 };
1271 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001272 int year, month, date;
1273 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001274
1275 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1276 return false;
1277
Tejun Heo9deb3432010-03-16 09:50:26 +09001278 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1279 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001280
Tejun Heo9deb3432010-03-16 09:50:26 +09001281 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001282}
1283
Hans de Goede240630e2018-07-01 12:15:46 +02001284static bool ahci_broken_lpm(struct pci_dev *pdev)
1285{
1286 static const struct dmi_system_id sysids[] = {
1287 /* Various Lenovo 50 series have LPM issues with older BIOSen */
1288 {
1289 .matches = {
1290 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1291 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad X250"),
1292 },
1293 .driver_data = "20180406", /* 1.31 */
1294 },
1295 {
1296 .matches = {
1297 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1298 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad L450"),
1299 },
1300 .driver_data = "20180420", /* 1.28 */
1301 },
1302 {
1303 .matches = {
1304 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1305 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad T450s"),
1306 },
1307 .driver_data = "20180315", /* 1.33 */
1308 },
1309 {
1310 .matches = {
1311 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1312 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad W541"),
1313 },
1314 /*
1315 * Note date based on release notes, 2.35 has been
1316 * reported to be good, but I've been unable to get
1317 * a hold of the reporter to get the DMI BIOS date.
1318 * TODO: fix this.
1319 */
1320 .driver_data = "20180310", /* 2.35 */
1321 },
1322 { } /* terminate list */
1323 };
1324 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1325 int year, month, date;
1326 char buf[9];
1327
1328 if (!dmi)
1329 return false;
1330
1331 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1332 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
1333
1334 return strcmp(buf, dmi->driver_data) < 0;
1335}
1336
Tejun Heo55946392009-08-04 14:30:08 +09001337static bool ahci_broken_online(struct pci_dev *pdev)
1338{
1339#define ENCODE_BUSDEVFN(bus, slot, func) \
1340 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1341 static const struct dmi_system_id sysids[] = {
1342 /*
1343 * There are several gigabyte boards which use
1344 * SIMG5723s configured as hardware RAID. Certain
1345 * 5723 firmware revisions shipped there keep the link
1346 * online but fail to answer properly to SRST or
1347 * IDENTIFY when no device is attached downstream
1348 * causing libata to retry quite a few times leading
1349 * to excessive detection delay.
1350 *
1351 * As these firmwares respond to the second reset try
1352 * with invalid device signature, considering unknown
1353 * sig as offline works around the problem acceptably.
1354 */
1355 {
1356 .ident = "EP45-DQ6",
1357 .matches = {
1358 DMI_MATCH(DMI_BOARD_VENDOR,
1359 "Gigabyte Technology Co., Ltd."),
1360 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1361 },
1362 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1363 },
1364 {
1365 .ident = "EP45-DS5",
1366 .matches = {
1367 DMI_MATCH(DMI_BOARD_VENDOR,
1368 "Gigabyte Technology Co., Ltd."),
1369 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1370 },
1371 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1372 },
1373 { } /* terminate list */
1374 };
1375#undef ENCODE_BUSDEVFN
1376 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1377 unsigned int val;
1378
1379 if (!dmi)
1380 return false;
1381
1382 val = (unsigned long)dmi->driver_data;
1383
1384 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1385}
1386
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001387static bool ahci_broken_devslp(struct pci_dev *pdev)
1388{
1389 /* device with broken DEVSLP but still showing SDS capability */
1390 static const struct pci_device_id ids[] = {
1391 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1392 {}
1393 };
1394
1395 return pci_match_id(ids, pdev);
1396}
1397
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001398#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001399static void ahci_gtf_filter_workaround(struct ata_host *host)
1400{
1401 static const struct dmi_system_id sysids[] = {
1402 /*
1403 * Aspire 3810T issues a bunch of SATA enable commands
1404 * via _GTF including an invalid one and one which is
1405 * rejected by the device. Among the successful ones
1406 * is FPDMA non-zero offset enable which when enabled
1407 * only on the drive side leads to NCQ command
1408 * failures. Filter it out.
1409 */
1410 {
1411 .ident = "Aspire 3810T",
1412 .matches = {
1413 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1414 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1415 },
1416 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1417 },
1418 { }
1419 };
1420 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1421 unsigned int filter;
1422 int i;
1423
1424 if (!dmi)
1425 return;
1426
1427 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001428 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1429 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001430
1431 for (i = 0; i < host->n_ports; i++) {
1432 struct ata_port *ap = host->ports[i];
1433 struct ata_link *link;
1434 struct ata_device *dev;
1435
1436 ata_for_each_link(link, ap, EDGE)
1437 ata_for_each_dev(dev, link, ALL)
1438 dev->gtf_filter |= filter;
1439 }
1440}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001441#else
1442static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1443{}
1444#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001445
Sui Chen8bfd1742017-05-09 07:47:22 -05001446/*
1447 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1448 * as DUMMY, or detected but eventually get a "link down" and never get up
1449 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1450 * port_map may hold a value of 0x00.
1451 *
1452 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1453 * and can significantly reduce the occurrence of the problem.
1454 *
1455 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1456 */
1457static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1458 struct pci_dev *pdev)
1459{
1460 static const struct dmi_system_id sysids[] = {
1461 {
1462 .ident = "Acer Switch Alpha 12",
1463 .matches = {
1464 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1465 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1466 },
1467 },
1468 { }
1469 };
1470
1471 if (dmi_check_system(sysids)) {
1472 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1473 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1474 hpriv->port_map = 0x7;
1475 hpriv->cap = 0xC734FF02;
1476 }
1477 }
1478}
1479
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001480#ifdef CONFIG_ARM64
1481/*
1482 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1483 * Workaround is to make sure all pending IRQs are served before leaving
1484 * handler.
1485 */
1486static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1487{
1488 struct ata_host *host = dev_instance;
1489 struct ahci_host_priv *hpriv;
1490 unsigned int rc = 0;
1491 void __iomem *mmio;
1492 u32 irq_stat, irq_masked;
1493 unsigned int handled = 1;
1494
1495 VPRINTK("ENTER\n");
1496 hpriv = host->private_data;
1497 mmio = hpriv->mmio;
1498 irq_stat = readl(mmio + HOST_IRQ_STAT);
1499 if (!irq_stat)
1500 return IRQ_NONE;
1501
1502 do {
1503 irq_masked = irq_stat & hpriv->port_map;
1504 spin_lock(&host->lock);
1505 rc = ahci_handle_port_intr(host, irq_masked);
1506 if (!rc)
1507 handled = 0;
1508 writel(irq_stat, mmio + HOST_IRQ_STAT);
1509 irq_stat = readl(mmio + HOST_IRQ_STAT);
1510 spin_unlock(&host->lock);
1511 } while (irq_stat);
1512 VPRINTK("EXIT\n");
1513
1514 return IRQ_RETVAL(handled);
1515}
1516#endif
1517
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001518static void ahci_remap_check(struct pci_dev *pdev, int bar,
1519 struct ahci_host_priv *hpriv)
1520{
1521 int i, count = 0;
1522 u32 cap;
1523
1524 /*
1525 * Check if this device might have remapped nvme devices.
1526 */
1527 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1528 pci_resource_len(pdev, bar) < SZ_512K ||
1529 bar != AHCI_PCI_BAR_STANDARD ||
1530 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1531 return;
1532
1533 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1534 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1535 if ((cap & (1 << i)) == 0)
1536 continue;
1537 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1538 != PCI_CLASS_STORAGE_EXPRESS)
1539 continue;
1540
1541 /* We've found a remapped device */
1542 count++;
1543 }
1544
1545 if (!count)
1546 return;
1547
1548 dev_warn(&pdev->dev, "Found %d remapped NVMe devices.\n", count);
Christoph Hellwigf723fa42017-09-05 18:46:47 +02001549 dev_warn(&pdev->dev,
1550 "Switch your BIOS from RAID to AHCI mode to use them.\n");
1551
1552 /*
1553 * Don't rely on the msi-x capability in the remap case,
1554 * share the legacy interrupt across ahci and remapped devices.
1555 */
1556 hpriv->flags |= AHCI_HFLAG_NO_MSI;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001557}
1558
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001559static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001560{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001561 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001562}
1563
Robert Richtera1c8231172015-05-31 13:55:17 +02001564static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1565 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001566{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001567 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001568
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001569 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001570 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001571
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001572 /*
1573 * If number of MSIs is less than number of ports then Sharing Last
1574 * Message mode could be enforced. In this case assume that advantage
1575 * of multipe MSIs is negated and use single MSI mode instead.
1576 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001577 if (n_ports > 1) {
1578 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1579 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1580 if (nvec > 0) {
1581 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1582 hpriv->get_irq_vector = ahci_get_irq_vector;
1583 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1584 return nvec;
1585 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001586
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001587 /*
1588 * Fallback to single MSI mode if the controller
1589 * enforced MRSM mode.
1590 */
1591 printk(KERN_INFO
1592 "ahci: MRSM is on, fallback to single MSI\n");
1593 pci_free_irq_vectors(pdev);
1594 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001595 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001596
Dan Williamsd684a902015-11-11 16:27:33 -08001597 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001598 * If the host is not capable of supporting per-port vectors, fall
1599 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001600 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001601 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1602 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001603 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001604 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001605}
1606
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001607static void ahci_update_initial_lpm_policy(struct ata_port *ap,
1608 struct ahci_host_priv *hpriv)
1609{
1610 int policy = CONFIG_SATA_MOBILE_LPM_POLICY;
1611
1612
1613 /* Ignore processing for non mobile platforms */
1614 if (!(hpriv->flags & AHCI_HFLAG_IS_MOBILE))
1615 return;
1616
1617 /* user modified policy via module param */
1618 if (mobile_lpm_policy != -1) {
1619 policy = mobile_lpm_policy;
1620 goto update_policy;
1621 }
1622
1623#ifdef CONFIG_ACPI
1624 if (policy > ATA_LPM_MED_POWER &&
1625 (acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0)) {
1626 if (hpriv->cap & HOST_CAP_PART)
1627 policy = ATA_LPM_MIN_POWER_WITH_PARTIAL;
1628 else if (hpriv->cap & HOST_CAP_SSC)
1629 policy = ATA_LPM_MIN_POWER;
1630 }
1631#endif
1632
1633update_policy:
1634 if (policy >= ATA_LPM_UNKNOWN && policy <= ATA_LPM_MIN_POWER)
1635 ap->target_lpm_policy = policy;
1636}
1637
Tejun Heo24dc5f32007-01-20 16:00:28 +09001638static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
Tejun Heoe297d992008-06-10 00:13:04 +09001640 unsigned int board_id = ent->driver_data;
1641 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001642 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001643 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001645 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001646 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001647 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
1649 VPRINTK("ENTER\n");
1650
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001651 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001652
Joe Perches06296a12011-04-15 15:52:00 -07001653 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
Alan Cox5b66c822008-09-03 14:48:34 +01001655 /* The AHCI driver can only drive the SATA ports, the PATA driver
1656 can drive them all so if both drivers are selected make sure
1657 AHCI stays out of the way */
1658 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1659 return -ENODEV;
1660
James Lairdcb856962013-11-19 11:06:38 +11001661 /* Apple BIOS on MCP89 prevents us using AHCI */
1662 if (is_mcp89_apple(pdev))
1663 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001664
Mark Nelson7a022672009-11-22 12:07:41 +11001665 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1666 * At the moment, we can only use the AHCI mode. Let the users know
1667 * that for SAS drives they're out of luck.
1668 */
1669 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001670 dev_info(&pdev->dev,
1671 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001672
Robert Richterb7ae1282015-06-05 19:49:26 +02001673 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001674 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1675 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001676 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1677 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001678 else if (pdev->vendor == PCI_VENDOR_ID_CAVIUM) {
1679 if (pdev->device == 0xa01c)
1680 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
1681 if (pdev->device == 0xa084)
1682 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM_GEN5;
1683 }
Alessandro Rubini318893e2012-01-06 13:33:39 +01001684
Tejun Heo4447d352007-04-17 23:44:08 +09001685 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001686 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 if (rc)
1688 return rc;
1689
Tejun Heoc4f77922007-12-06 15:09:43 +09001690 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1691 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1692 u8 map;
1693
1694 /* ICH6s share the same PCI ID for both piix and ahci
1695 * modes. Enabling ahci mode while MAP indicates
1696 * combined mode is a bad idea. Yield to ata_piix.
1697 */
1698 pci_read_config_byte(pdev, ICH_MAP, &map);
1699 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001700 dev_info(&pdev->dev,
1701 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001702 return -ENODEV;
1703 }
1704 }
1705
Paul Bolle6fec8872013-12-16 11:34:21 +01001706 /* AHCI controllers often implement SFF compatible interface.
1707 * Grab all PCI BARs just in case.
1708 */
1709 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1710 if (rc == -EBUSY)
1711 pcim_pin_device(pdev);
1712 if (rc)
1713 return rc;
1714
Tejun Heo24dc5f32007-01-20 16:00:28 +09001715 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1716 if (!hpriv)
1717 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001718 hpriv->flags |= (unsigned long)pi.private_data;
1719
Tejun Heoe297d992008-06-10 00:13:04 +09001720 /* MCP65 revision A1 and A2 can't do MSI */
1721 if (board_id == board_ahci_mcp65 &&
1722 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1723 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1724
Shane Huange427fe02008-12-30 10:53:41 +08001725 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1726 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1727 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1728
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001729 /* only some SB600s can do 64bit DMA */
1730 if (ahci_sb600_enable_64bit(pdev))
1731 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001732
Alessandro Rubini318893e2012-01-06 13:33:39 +01001733 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001734
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001735 /* detect remapped nvme devices */
1736 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1737
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001738 /* must set flag prior to save config in order to take effect */
1739 if (ahci_broken_devslp(pdev))
1740 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1741
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001742#ifdef CONFIG_ARM64
1743 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1744 hpriv->irq_handler = ahci_thunderx_irq_handler;
1745#endif
1746
Tejun Heo4447d352007-04-17 23:44:08 +09001747 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001748 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
Tejun Heo4447d352007-04-17 23:44:08 +09001750 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001751 if (hpriv->cap & HOST_CAP_NCQ) {
1752 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001753 /*
1754 * Auto-activate optimization is supposed to be
1755 * supported on all AHCI controllers indicating NCQ
1756 * capability, but it seems to be broken on some
1757 * chipsets including NVIDIAs.
1758 */
1759 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001760 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001761
1762 /*
1763 * All AHCI controllers should be forward-compatible
1764 * with the new auxiliary field. This code should be
1765 * conditionalized if any buggy AHCI controllers are
1766 * encountered.
1767 */
1768 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001769 }
Tejun Heo4447d352007-04-17 23:44:08 +09001770
Tejun Heo7d50b602007-09-23 13:19:54 +09001771 if (hpriv->cap & HOST_CAP_PMP)
1772 pi.flags |= ATA_FLAG_PMP;
1773
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001774 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001775
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001776 if (ahci_broken_system_poweroff(pdev)) {
1777 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1778 dev_info(&pdev->dev,
1779 "quirky BIOS, skipping spindown on poweroff\n");
1780 }
1781
Hans de Goede240630e2018-07-01 12:15:46 +02001782 if (ahci_broken_lpm(pdev)) {
1783 pi.flags |= ATA_FLAG_NO_LPM;
1784 dev_warn(&pdev->dev,
1785 "BIOS update required for Link Power Management support\n");
1786 }
1787
Tejun Heo9b10ae82009-05-30 20:50:12 +09001788 if (ahci_broken_suspend(pdev)) {
1789 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001790 dev_warn(&pdev->dev,
1791 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001792 }
1793
Tejun Heo55946392009-08-04 14:30:08 +09001794 if (ahci_broken_online(pdev)) {
1795 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1796 dev_info(&pdev->dev,
1797 "online status unreliable, applying workaround\n");
1798 }
1799
Sui Chen8bfd1742017-05-09 07:47:22 -05001800
1801 /* Acer SA5-271 workaround modifies private_data */
1802 acer_sa5_271_workaround(hpriv, pdev);
1803
Tejun Heo837f5f82008-02-06 15:13:51 +09001804 /* CAP.NP sometimes indicate the index of the last enabled
1805 * port, at other times, that of the last possible port, so
1806 * determining the maximum port number requires looking at
1807 * both CAP.NP and port_map.
1808 */
1809 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1810
1811 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001812 if (!host)
1813 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001814 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001815
1816 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1817 /* legacy intx interrupts */
1818 pci_intx(pdev, 1);
1819 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001820 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001821
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001822 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001823 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001824 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001825 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001826
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001827 if (pi.flags & ATA_FLAG_EM)
1828 ahci_reset_em(host);
1829
Tejun Heo4447d352007-04-17 23:44:08 +09001830 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001831 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001832
Alessandro Rubini318893e2012-01-06 13:33:39 +01001833 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1834 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001835 0x100 + ap->port_no * 0x80, "port");
1836
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001837 /* set enclosure management message type */
1838 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001839 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001840
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001841 ahci_update_initial_lpm_policy(ap, hpriv);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001842
Jeff Garzikdab632e2007-05-28 08:33:01 -04001843 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001844 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001845 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001846 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847
Tejun Heoedc93052007-10-25 14:59:16 +09001848 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1849 ahci_p5wdh_workaround(host);
1850
Tejun Heof80ae7e2009-09-16 04:18:03 +09001851 /* apply gtf filter quirk */
1852 ahci_gtf_filter_workaround(host);
1853
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001855 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001857 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
Anton Vorontsov33030402010-03-03 20:17:39 +03001859 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001860 if (rc)
1861 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001862
Anton Vorontsov781d6552010-03-03 20:17:42 +03001863 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001864 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
Tejun Heo4447d352007-04-17 23:44:08 +09001866 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001867
Mika Westerberg02e53292016-02-18 10:54:17 +02001868 rc = ahci_host_activate(host, &ahci_sht);
1869 if (rc)
1870 return rc;
1871
1872 pm_runtime_put_noidle(&pdev->dev);
1873 return 0;
1874}
1875
1876static void ahci_remove_one(struct pci_dev *pdev)
1877{
1878 pm_runtime_get_noresume(&pdev->dev);
1879 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001880}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881
Axel Lin2fc75da2012-04-19 13:43:05 +08001882module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883
1884MODULE_AUTHOR("Jeff Garzik");
1885MODULE_DESCRIPTION("AHCI SATA low-level driver");
1886MODULE_LICENSE("GPL");
1887MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001888MODULE_VERSION(DRV_VERSION);