blob: 2b2872baaa302b5185c13a598b837f9efd475671 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
Jouni Malinenbce048d2009-03-03 19:23:28 +020019static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc,
20 struct ieee80211_hdr *hdr)
21{
Jouni Malinenc52f33d2009-03-03 19:23:29 +020022 struct ieee80211_hw *hw = sc->pri_wiphy->hw;
23 int i;
24
25 spin_lock_bh(&sc->wiphy_lock);
26 for (i = 0; i < sc->num_sec_wiphy; i++) {
27 struct ath_wiphy *aphy = sc->sec_wiphy[i];
28 if (aphy == NULL)
29 continue;
30 if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr)
31 == 0) {
32 hw = aphy->hw;
33 break;
34 }
35 }
36 spin_unlock_bh(&sc->wiphy_lock);
37 return hw;
Jouni Malinenbce048d2009-03-03 19:23:28 +020038}
39
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070040/*
41 * Setup and link descriptors.
42 *
43 * 11N: we can no longer afford to self link the last descriptor.
44 * MAC acknowledges BA status as long as it copies frames to host
45 * buffer (or rx fifo). This can incorrectly acknowledge packets
46 * to a sender if last desc is self-linked.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070048static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
49{
Sujithcbe61d82009-02-09 13:27:12 +053050 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051 struct ath_desc *ds;
52 struct sk_buff *skb;
53
54 ATH_RXBUF_RESET(bf);
55
56 ds = bf->bf_desc;
Sujithbe0418a2008-11-18 09:05:55 +053057 ds->ds_link = 0; /* link to null */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058 ds->ds_data = bf->bf_buf_addr;
59
Sujithbe0418a2008-11-18 09:05:55 +053060 /* virtual addr of the beginning of the buffer. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070061 skb = bf->bf_mpdu;
62 ASSERT(skb != NULL);
63 ds->ds_vdata = skb->data;
64
Sujithb77f4832008-12-07 21:44:03 +053065 /* setup rx descriptors. The rx.bufsize here tells the harware
Luis R. Rodriguezb4b6cda2008-11-20 17:15:13 -080066 * how much data it can DMA to us and that we are prepared
67 * to process */
Sujithb77f4832008-12-07 21:44:03 +053068 ath9k_hw_setuprxdesc(ah, ds,
69 sc->rx.bufsize,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070 0);
71
Sujithb77f4832008-12-07 21:44:03 +053072 if (sc->rx.rxlink == NULL)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070073 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
74 else
Sujithb77f4832008-12-07 21:44:03 +053075 *sc->rx.rxlink = bf->bf_daddr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujithb77f4832008-12-07 21:44:03 +053077 sc->rx.rxlink = &ds->ds_link;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078 ath9k_hw_rxena(ah);
79}
80
Sujithff37e332008-11-24 12:07:55 +053081static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
82{
83 /* XXX block beacon interrupts */
84 ath9k_hw_setantenna(sc->sc_ah, antenna);
Sujithb77f4832008-12-07 21:44:03 +053085 sc->rx.defant = antenna;
86 sc->rx.rxotherant = 0;
Sujithff37e332008-11-24 12:07:55 +053087}
88
89/*
90 * Extend 15-bit time stamp from rx descriptor to
91 * a full 64-bit TSF using the current h/w TSF.
92*/
93static u64 ath_extend_tsf(struct ath_softc *sc, u32 rstamp)
94{
95 u64 tsf;
96
97 tsf = ath9k_hw_gettsf64(sc->sc_ah);
98 if ((tsf & 0x7fff) < rstamp)
99 tsf -= 0x8000;
100 return (tsf & ~0x7fff) | rstamp;
101}
102
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +0530103static struct sk_buff *ath_rxbuf_alloc(struct ath_softc *sc, u32 len, gfp_t gfp_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104{
105 struct sk_buff *skb;
106 u32 off;
107
108 /*
109 * Cache-line-align. This is important (for the
110 * 5210 at least) as not doing so causes bogus data
111 * in rx'd frames.
112 */
113
Luis R. Rodriguezb4b6cda2008-11-20 17:15:13 -0800114 /* Note: the kernel can allocate a value greater than
115 * what we ask it to give us. We really only need 4 KB as that
116 * is this hardware supports and in fact we need at least 3849
117 * as that is the MAX AMSDU size this hardware supports.
118 * Unfortunately this means we may get 8 KB here from the
119 * kernel... and that is actually what is observed on some
120 * systems :( */
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +0530121 skb = __dev_alloc_skb(len + sc->cachelsz - 1, gfp_mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700122 if (skb != NULL) {
Sujith17d79042009-02-09 13:27:03 +0530123 off = ((unsigned long) skb->data) % sc->cachelsz;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124 if (off != 0)
Sujith17d79042009-02-09 13:27:03 +0530125 skb_reserve(skb, sc->cachelsz - off);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 } else {
127 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd46382008-11-28 22:18:05 +0530128 "skbuff alloc of size %u failed\n", len);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return NULL;
130 }
131
132 return skb;
133}
134
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135/*
Sujithbe0418a2008-11-18 09:05:55 +0530136 * For Decrypt or Demic errors, we only mark packet status here and always push
137 * up the frame up to let mac80211 handle the actual error case, be it no
138 * decryption key or real decryption error. This let us keep statistics there.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139 */
Sujithbe0418a2008-11-18 09:05:55 +0530140static int ath_rx_prepare(struct sk_buff *skb, struct ath_desc *ds,
141 struct ieee80211_rx_status *rx_status, bool *decrypt_error,
142 struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143{
Sujithbe0418a2008-11-18 09:05:55 +0530144 struct ieee80211_hdr *hdr;
Sujithbe0418a2008-11-18 09:05:55 +0530145 u8 ratecode;
146 __le16 fc;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200147 struct ieee80211_hw *hw;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700148
Sujithbe0418a2008-11-18 09:05:55 +0530149 hdr = (struct ieee80211_hdr *)skb->data;
150 fc = hdr->frame_control;
151 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
Jouni Malinenbce048d2009-03-03 19:23:28 +0200152 hw = ath_get_virt_hw(sc, hdr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Sujithbe0418a2008-11-18 09:05:55 +0530154 if (ds->ds_rxstat.rs_more) {
155 /*
156 * Frame spans multiple descriptors; this cannot happen yet
157 * as we don't support jumbograms. If not in monitor mode,
158 * discard the frame. Enable this if you want to see
159 * error frames in Monitor mode.
160 */
Sujith2660b812009-02-09 13:27:26 +0530161 if (sc->sc_ah->opmode != NL80211_IFTYPE_MONITOR)
Sujithbe0418a2008-11-18 09:05:55 +0530162 goto rx_next;
163 } else if (ds->ds_rxstat.rs_status != 0) {
164 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_CRC)
165 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
166 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_PHY)
167 goto rx_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700168
Sujithbe0418a2008-11-18 09:05:55 +0530169 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_DECRYPT) {
170 *decrypt_error = true;
171 } else if (ds->ds_rxstat.rs_status & ATH9K_RXERR_MIC) {
172 if (ieee80211_is_ctl(fc))
173 /*
174 * Sometimes, we get invalid
175 * MIC failures on valid control frames.
176 * Remove these mic errors.
177 */
178 ds->ds_rxstat.rs_status &= ~ATH9K_RXERR_MIC;
179 else
180 rx_status->flag |= RX_FLAG_MMIC_ERROR;
181 }
182 /*
183 * Reject error frames with the exception of
184 * decryption and MIC failures. For monitor mode,
185 * we also ignore the CRC error.
186 */
Sujith2660b812009-02-09 13:27:26 +0530187 if (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR) {
Sujithbe0418a2008-11-18 09:05:55 +0530188 if (ds->ds_rxstat.rs_status &
189 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
190 ATH9K_RXERR_CRC))
191 goto rx_next;
192 } else {
193 if (ds->ds_rxstat.rs_status &
194 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) {
195 goto rx_next;
196 }
197 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700198 }
199
Sujithbe0418a2008-11-18 09:05:55 +0530200 ratecode = ds->ds_rxstat.rs_rate;
Sujithbe0418a2008-11-18 09:05:55 +0530201
Sujithbe0418a2008-11-18 09:05:55 +0530202 if (ratecode & 0x80) {
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200203 /* HT rate */
204 rx_status->flag |= RX_FLAG_HT;
Sujithbe0418a2008-11-18 09:05:55 +0530205 if (ds->ds_rxstat.rs_flags & ATH9K_RX_2040)
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200206 rx_status->flag |= RX_FLAG_40MHZ;
Sujithbe0418a2008-11-18 09:05:55 +0530207 if (ds->ds_rxstat.rs_flags & ATH9K_RX_GI)
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200208 rx_status->flag |= RX_FLAG_SHORT_GI;
209 rx_status->rate_idx = ratecode & 0x7f;
210 } else {
211 int i = 0, cur_band, n_rates;
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200212
213 cur_band = hw->conf.channel->band;
214 n_rates = sc->sbands[cur_band].n_bitrates;
215
216 for (i = 0; i < n_rates; i++) {
217 if (sc->sbands[cur_band].bitrates[i].hw_value ==
218 ratecode) {
219 rx_status->rate_idx = i;
220 break;
221 }
222
223 if (sc->sbands[cur_band].bitrates[i].hw_value_short ==
224 ratecode) {
225 rx_status->rate_idx = i;
226 rx_status->flag |= RX_FLAG_SHORTPRE;
227 break;
228 }
229 }
Sujithbe0418a2008-11-18 09:05:55 +0530230 }
231
232 rx_status->mactime = ath_extend_tsf(sc, ds->ds_rxstat.rs_tstamp);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200233 rx_status->band = hw->conf.channel->band;
234 rx_status->freq = hw->conf.channel->center_freq;
Sujith17d79042009-02-09 13:27:03 +0530235 rx_status->noise = sc->ani.noise_floor;
Sujithbe0418a2008-11-18 09:05:55 +0530236 rx_status->signal = rx_status->noise + ds->ds_rxstat.rs_rssi;
Sujithbe0418a2008-11-18 09:05:55 +0530237 rx_status->antenna = ds->ds_rxstat.rs_antenna;
238
239 /* at 45 you will be able to use MCS 15 reliably. A more elaborate
240 * scheme can be used here but it requires tables of SNR/throughput for
241 * each possible mode used. */
242 rx_status->qual = ds->ds_rxstat.rs_rssi * 100 / 45;
243
244 /* rssi can be more than 45 though, anything above that
245 * should be considered at 100% */
246 if (rx_status->qual > 100)
247 rx_status->qual = 100;
248
249 rx_status->flag |= RX_FLAG_TSFT;
250
251 return 1;
252rx_next:
253 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700254}
255
256static void ath_opmode_init(struct ath_softc *sc)
257{
Sujithcbe61d82009-02-09 13:27:12 +0530258 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700259 u32 rfilt, mfilt[2];
260
261 /* configure rx filter */
262 rfilt = ath_calcrxfilter(sc);
263 ath9k_hw_setrxfilter(ah, rfilt);
264
265 /* configure bssid mask */
Sujith2660b812009-02-09 13:27:26 +0530266 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +0530267 ath9k_hw_setbssidmask(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700268
269 /* configure operational mode */
270 ath9k_hw_setopmode(ah);
271
272 /* Handle any link-level address change. */
Sujithba52da52009-02-09 13:27:10 +0530273 ath9k_hw_setmac(ah, sc->sc_ah->macaddr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700274
275 /* calculate and install multicast filter */
276 mfilt[0] = mfilt[1] = ~0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700277 ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700278}
279
280int ath_rx_init(struct ath_softc *sc, int nbufs)
281{
282 struct sk_buff *skb;
283 struct ath_buf *bf;
284 int error = 0;
285
Sujith797fe5cb2009-03-30 15:28:45 +0530286 spin_lock_init(&sc->rx.rxflushlock);
287 sc->sc_flags &= ~SC_OP_RXFLUSH;
288 spin_lock_init(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700289
Sujith797fe5cb2009-03-30 15:28:45 +0530290 sc->rx.bufsize = roundup(IEEE80211_MAX_MPDU_LEN,
291 min(sc->cachelsz, (u16)64));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700292
Sujith797fe5cb2009-03-30 15:28:45 +0530293 DPRINTF(sc, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n",
294 sc->cachelsz, sc->rx.bufsize);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700295
Sujith797fe5cb2009-03-30 15:28:45 +0530296 /* Initialize rx descriptors */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700297
Sujith797fe5cb2009-03-30 15:28:45 +0530298 error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
299 "rx", nbufs, 1);
300 if (error != 0) {
301 DPRINTF(sc, ATH_DBG_FATAL,
302 "failed to allocate rx descriptors: %d\n", error);
303 goto err;
304 }
305
306 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
307 skb = ath_rxbuf_alloc(sc, sc->rx.bufsize, GFP_KERNEL);
308 if (skb == NULL) {
309 error = -ENOMEM;
310 goto err;
311 }
312
313 bf->bf_mpdu = skb;
314 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
315 sc->rx.bufsize,
316 DMA_FROM_DEVICE);
317 if (unlikely(dma_mapping_error(sc->dev,
318 bf->bf_buf_addr))) {
319 dev_kfree_skb_any(skb);
320 bf->bf_mpdu = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700321 DPRINTF(sc, ATH_DBG_FATAL,
Sujith797fe5cb2009-03-30 15:28:45 +0530322 "dma_mapping_error() on RX init\n");
323 error = -ENOMEM;
324 goto err;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700325 }
Sujith797fe5cb2009-03-30 15:28:45 +0530326 bf->bf_dmacontext = bf->bf_buf_addr;
327 }
328 sc->rx.rxlink = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700329
Sujith797fe5cb2009-03-30 15:28:45 +0530330err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700331 if (error)
332 ath_rx_cleanup(sc);
333
334 return error;
335}
336
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700337void ath_rx_cleanup(struct ath_softc *sc)
338{
339 struct sk_buff *skb;
340 struct ath_buf *bf;
341
Sujithb77f4832008-12-07 21:44:03 +0530342 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700343 skb = bf->bf_mpdu;
Luis R. Rodriguez051b9192009-03-23 18:25:01 -0400344 if (skb) {
Sujith797fe5cb2009-03-30 15:28:45 +0530345 dma_unmap_single(sc->dev, bf->bf_buf_addr,
346 sc->rx.bufsize, DMA_FROM_DEVICE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700347 dev_kfree_skb(skb);
Luis R. Rodriguez051b9192009-03-23 18:25:01 -0400348 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700349 }
350
Sujithb77f4832008-12-07 21:44:03 +0530351 if (sc->rx.rxdma.dd_desc_len != 0)
352 ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700353}
354
355/*
356 * Calculate the receive filter according to the
357 * operating mode and state:
358 *
359 * o always accept unicast, broadcast, and multicast traffic
360 * o maintain current state of phy error reception (the hal
361 * may enable phy error frames for noise immunity work)
362 * o probe request frames are accepted only when operating in
363 * hostap, adhoc, or monitor modes
364 * o enable promiscuous mode according to the interface state
365 * o accept beacons:
366 * - when operating in adhoc mode so the 802.11 layer creates
367 * node table entries for peers,
368 * - when operating in station mode for collecting rssi data when
369 * the station is otherwise quiet, or
370 * - when operating as a repeater so we see repeater-sta beacons
371 * - when scanning
372 */
373
374u32 ath_calcrxfilter(struct ath_softc *sc)
375{
376#define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR)
Sujith7dcfdcd2008-08-11 14:03:13 +0530377
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378 u32 rfilt;
379
380 rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE)
381 | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
382 | ATH9K_RX_FILTER_MCAST;
383
384 /* If not a STA, enable processing of Probe Requests */
Sujith2660b812009-02-09 13:27:26 +0530385 if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386 rfilt |= ATH9K_RX_FILTER_PROBEREQ;
387
Jouni Malinen217ba9d2009-03-10 10:55:50 +0200388 /*
389 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
390 * mode interface or when in monitor mode. AP mode does not need this
391 * since it receives all in-BSS frames anyway.
392 */
Sujith2660b812009-02-09 13:27:26 +0530393 if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) &&
Sujithb77f4832008-12-07 21:44:03 +0530394 (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) ||
Jouni Malinen217ba9d2009-03-10 10:55:50 +0200395 (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396 rfilt |= ATH9K_RX_FILTER_PROM;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397
Sujithd42c6b72009-02-04 08:10:22 +0530398 if (sc->rx.rxfilter & FIF_CONTROL)
399 rfilt |= ATH9K_RX_FILTER_CONTROL;
400
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530401 if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
402 !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
403 rfilt |= ATH9K_RX_FILTER_MYBEACON;
404 else
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405 rfilt |= ATH9K_RX_FILTER_BEACON;
406
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530407 /* If in HOSTAP mode, want to enable reception of PSPOLL frames */
Sujith2660b812009-02-09 13:27:26 +0530408 if (sc->sc_ah->opmode == NL80211_IFTYPE_AP)
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530409 rfilt |= ATH9K_RX_FILTER_PSPOLL;
Sujithbe0418a2008-11-18 09:05:55 +0530410
Jouni Malinenb93bce22009-03-03 19:23:30 +0200411 if (sc->sec_wiphy) {
412 /* TODO: only needed if more than one BSSID is in use in
413 * station/adhoc mode */
414 /* TODO: for older chips, may need to add ATH9K_RX_FILTER_PROM
415 */
416 rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
417 }
418
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700419 return rfilt;
Sujith7dcfdcd2008-08-11 14:03:13 +0530420
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700421#undef RX_FILTER_PRESERVE
422}
423
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700424int ath_startrecv(struct ath_softc *sc)
425{
Sujithcbe61d82009-02-09 13:27:12 +0530426 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427 struct ath_buf *bf, *tbf;
428
Sujithb77f4832008-12-07 21:44:03 +0530429 spin_lock_bh(&sc->rx.rxbuflock);
430 if (list_empty(&sc->rx.rxbuf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700431 goto start_recv;
432
Sujithb77f4832008-12-07 21:44:03 +0530433 sc->rx.rxlink = NULL;
434 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435 ath_rx_buf_link(sc, bf);
436 }
437
438 /* We could have deleted elements so the list may be empty now */
Sujithb77f4832008-12-07 21:44:03 +0530439 if (list_empty(&sc->rx.rxbuf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440 goto start_recv;
441
Sujithb77f4832008-12-07 21:44:03 +0530442 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
Sujithbe0418a2008-11-18 09:05:55 +0530444 ath9k_hw_rxena(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
446start_recv:
Sujithb77f4832008-12-07 21:44:03 +0530447 spin_unlock_bh(&sc->rx.rxbuflock);
Sujithbe0418a2008-11-18 09:05:55 +0530448 ath_opmode_init(sc);
449 ath9k_hw_startpcureceive(ah);
450
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451 return 0;
452}
453
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454bool ath_stoprecv(struct ath_softc *sc)
455{
Sujithcbe61d82009-02-09 13:27:12 +0530456 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457 bool stopped;
458
Sujithbe0418a2008-11-18 09:05:55 +0530459 ath9k_hw_stoppcurecv(ah);
460 ath9k_hw_setrxfilter(ah, 0);
461 stopped = ath9k_hw_stopdmarecv(ah);
Sujithb77f4832008-12-07 21:44:03 +0530462 sc->rx.rxlink = NULL;
Sujithbe0418a2008-11-18 09:05:55 +0530463
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700464 return stopped;
465}
466
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467void ath_flushrecv(struct ath_softc *sc)
468{
Sujithb77f4832008-12-07 21:44:03 +0530469 spin_lock_bh(&sc->rx.rxflushlock);
Sujith98deeea2008-08-11 14:05:46 +0530470 sc->sc_flags |= SC_OP_RXFLUSH;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700471 ath_rx_tasklet(sc, 1);
Sujith98deeea2008-08-11 14:05:46 +0530472 sc->sc_flags &= ~SC_OP_RXFLUSH;
Sujithb77f4832008-12-07 21:44:03 +0530473 spin_unlock_bh(&sc->rx.rxflushlock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474}
475
Jouni Malinencc659652009-05-14 21:28:48 +0300476static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
477{
478 /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
479 struct ieee80211_mgmt *mgmt;
480 u8 *pos, *end, id, elen;
481 struct ieee80211_tim_ie *tim;
482
483 mgmt = (struct ieee80211_mgmt *)skb->data;
484 pos = mgmt->u.beacon.variable;
485 end = skb->data + skb->len;
486
487 while (pos + 2 < end) {
488 id = *pos++;
489 elen = *pos++;
490 if (pos + elen > end)
491 break;
492
493 if (id == WLAN_EID_TIM) {
494 if (elen < sizeof(*tim))
495 break;
496 tim = (struct ieee80211_tim_ie *) pos;
497 if (tim->dtim_count != 0)
498 break;
499 return tim->bitmap_ctrl & 0x01;
500 }
501
502 pos += elen;
503 }
504
505 return false;
506}
507
Jouni Malinencc659652009-05-14 21:28:48 +0300508static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
509{
510 struct ieee80211_mgmt *mgmt;
511
512 if (skb->len < 24 + 8 + 2 + 2)
513 return;
514
515 mgmt = (struct ieee80211_mgmt *)skb->data;
516 if (memcmp(sc->curbssid, mgmt->bssid, ETH_ALEN) != 0)
517 return; /* not from our current AP */
518
Gabor Juhos293dc5d2009-06-19 12:17:48 +0200519 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
520
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300521 if (sc->sc_flags & SC_OP_BEACON_SYNC) {
522 sc->sc_flags &= ~SC_OP_BEACON_SYNC;
523 DPRINTF(sc, ATH_DBG_PS, "Reconfigure Beacon timers based on "
524 "timestamp from the AP\n");
525 ath_beacon_config(sc, NULL);
526 }
527
Jouni Malinencc659652009-05-14 21:28:48 +0300528 if (ath_beacon_dtim_pending_cab(skb)) {
529 /*
530 * Remain awake waiting for buffered broadcast/multicast
Gabor Juhos58f5fff2009-06-17 20:53:20 +0200531 * frames. If the last broadcast/multicast frame is not
532 * received properly, the next beacon frame will work as
533 * a backup trigger for returning into NETWORK SLEEP state,
534 * so we are waiting for it as well.
Jouni Malinencc659652009-05-14 21:28:48 +0300535 */
536 DPRINTF(sc, ATH_DBG_PS, "Received DTIM beacon indicating "
537 "buffered broadcast/multicast frame(s)\n");
Gabor Juhos58f5fff2009-06-17 20:53:20 +0200538 sc->sc_flags |= SC_OP_WAIT_FOR_CAB | SC_OP_WAIT_FOR_BEACON;
Jouni Malinencc659652009-05-14 21:28:48 +0300539 return;
540 }
541
542 if (sc->sc_flags & SC_OP_WAIT_FOR_CAB) {
543 /*
544 * This can happen if a broadcast frame is dropped or the AP
545 * fails to send a frame indicating that all CAB frames have
546 * been delivered.
547 */
Gabor Juhos293dc5d2009-06-19 12:17:48 +0200548 sc->sc_flags &= ~SC_OP_WAIT_FOR_CAB;
Jouni Malinencc659652009-05-14 21:28:48 +0300549 DPRINTF(sc, ATH_DBG_PS, "PS wait for CAB frames timed out\n");
550 }
Jouni Malinencc659652009-05-14 21:28:48 +0300551}
552
553static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb)
554{
555 struct ieee80211_hdr *hdr;
556
557 hdr = (struct ieee80211_hdr *)skb->data;
558
559 /* Process Beacon and CAB receive in PS state */
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300560 if ((sc->sc_flags & SC_OP_WAIT_FOR_BEACON) &&
561 ieee80211_is_beacon(hdr->frame_control))
Jouni Malinencc659652009-05-14 21:28:48 +0300562 ath_rx_ps_beacon(sc, skb);
563 else if ((sc->sc_flags & SC_OP_WAIT_FOR_CAB) &&
564 (ieee80211_is_data(hdr->frame_control) ||
565 ieee80211_is_action(hdr->frame_control)) &&
566 is_multicast_ether_addr(hdr->addr1) &&
567 !ieee80211_has_moredata(hdr->frame_control)) {
Jouni Malinencc659652009-05-14 21:28:48 +0300568 /*
569 * No more broadcast/multicast frames to be received at this
570 * point.
571 */
Gabor Juhos293dc5d2009-06-19 12:17:48 +0200572 sc->sc_flags &= ~SC_OP_WAIT_FOR_CAB;
573 DPRINTF(sc, ATH_DBG_PS, "All PS CAB frames received, back to "
574 "sleep\n");
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300575 } else if ((sc->sc_flags & SC_OP_WAIT_FOR_PSPOLL_DATA) &&
576 !is_multicast_ether_addr(hdr->addr1) &&
577 !ieee80211_has_morefrags(hdr->frame_control)) {
578 sc->sc_flags &= ~SC_OP_WAIT_FOR_PSPOLL_DATA;
579 DPRINTF(sc, ATH_DBG_PS, "Going back to sleep after having "
580 "received PS-Poll data (0x%x)\n",
581 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
582 SC_OP_WAIT_FOR_CAB |
583 SC_OP_WAIT_FOR_PSPOLL_DATA |
584 SC_OP_WAIT_FOR_TX_ACK));
Jouni Malinencc659652009-05-14 21:28:48 +0300585 }
586}
587
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300588static void ath_rx_send_to_mac80211(struct ath_softc *sc, struct sk_buff *skb,
589 struct ieee80211_rx_status *rx_status)
590{
591 struct ieee80211_hdr *hdr;
592
593 hdr = (struct ieee80211_hdr *)skb->data;
594
595 /* Send the frame to mac80211 */
596 if (is_multicast_ether_addr(hdr->addr1)) {
597 int i;
598 /*
599 * Deliver broadcast/multicast frames to all suitable
600 * virtual wiphys.
601 */
602 /* TODO: filter based on channel configuration */
603 for (i = 0; i < sc->num_sec_wiphy; i++) {
604 struct ath_wiphy *aphy = sc->sec_wiphy[i];
605 struct sk_buff *nskb;
606 if (aphy == NULL)
607 continue;
608 nskb = skb_copy(skb, GFP_ATOMIC);
Johannes Bergf1d58c22009-06-17 13:13:00 +0200609 if (nskb) {
610 memcpy(IEEE80211_SKB_RXCB(nskb), rx_status,
611 sizeof(*rx_status));
612 ieee80211_rx(aphy->hw, nskb);
613 }
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300614 }
Johannes Bergf1d58c22009-06-17 13:13:00 +0200615 memcpy(IEEE80211_SKB_RXCB(skb), rx_status, sizeof(*rx_status));
616 ieee80211_rx(sc->hw, skb);
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300617 } else {
618 /* Deliver unicast frames based on receiver address */
Johannes Bergf1d58c22009-06-17 13:13:00 +0200619 memcpy(IEEE80211_SKB_RXCB(skb), rx_status, sizeof(*rx_status));
620 ieee80211_rx(ath_get_virt_hw(sc, hdr), skb);
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300621 }
622}
623
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700624int ath_rx_tasklet(struct ath_softc *sc, int flush)
625{
626#define PA2DESC(_sc, _pa) \
Sujithb77f4832008-12-07 21:44:03 +0530627 ((struct ath_desc *)((caddr_t)(_sc)->rx.rxdma.dd_desc + \
628 ((_pa) - (_sc)->rx.rxdma.dd_desc_paddr)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700629
Sujithbe0418a2008-11-18 09:05:55 +0530630 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 struct ath_desc *ds;
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800632 struct sk_buff *skb = NULL, *requeue_skb;
Sujithbe0418a2008-11-18 09:05:55 +0530633 struct ieee80211_rx_status rx_status;
Sujithcbe61d82009-02-09 13:27:12 +0530634 struct ath_hw *ah = sc->sc_ah;
Sujithbe0418a2008-11-18 09:05:55 +0530635 struct ieee80211_hdr *hdr;
636 int hdrlen, padsize, retval;
637 bool decrypt_error = false;
638 u8 keyix;
Pavel Roskin853da112009-04-03 20:10:26 -0400639 __le16 fc;
Sujithbe0418a2008-11-18 09:05:55 +0530640
Sujithb77f4832008-12-07 21:44:03 +0530641 spin_lock_bh(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700642
643 do {
644 /* If handling rx interrupt and flush is in progress => exit */
Sujith98deeea2008-08-11 14:05:46 +0530645 if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700646 break;
647
Sujithb77f4832008-12-07 21:44:03 +0530648 if (list_empty(&sc->rx.rxbuf)) {
649 sc->rx.rxlink = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650 break;
651 }
652
Sujithb77f4832008-12-07 21:44:03 +0530653 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654 ds = bf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700655
656 /*
657 * Must provide the virtual address of the current
658 * descriptor, the physical address, and the virtual
659 * address of the next descriptor in the h/w chain.
660 * This allows the HAL to look ahead to see if the
661 * hardware is done with a descriptor by checking the
662 * done bit in the following descriptor and the address
663 * of the current descriptor the DMA engine is working
664 * on. All this is necessary because of our use of
665 * a self-linked list to avoid rx overruns.
666 */
Sujithbe0418a2008-11-18 09:05:55 +0530667 retval = ath9k_hw_rxprocdesc(ah, ds,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700668 bf->bf_daddr,
669 PA2DESC(sc, ds->ds_link),
670 0);
671 if (retval == -EINPROGRESS) {
672 struct ath_buf *tbf;
673 struct ath_desc *tds;
674
Sujithb77f4832008-12-07 21:44:03 +0530675 if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
676 sc->rx.rxlink = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700677 break;
678 }
679
680 tbf = list_entry(bf->list.next, struct ath_buf, list);
681
682 /*
683 * On some hardware the descriptor status words could
684 * get corrupted, including the done bit. Because of
685 * this, check if the next descriptor's done bit is
686 * set or not.
687 *
688 * If the next descriptor's done bit is set, the current
689 * descriptor has been corrupted. Force s/w to discard
690 * this descriptor and continue...
691 */
692
693 tds = tbf->bf_desc;
Sujithbe0418a2008-11-18 09:05:55 +0530694 retval = ath9k_hw_rxprocdesc(ah, tds, tbf->bf_daddr,
695 PA2DESC(sc, tds->ds_link), 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700696 if (retval == -EINPROGRESS) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700697 break;
698 }
699 }
700
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700701 skb = bf->bf_mpdu;
Sujithbe0418a2008-11-18 09:05:55 +0530702 if (!skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700703 continue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700704
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700705 /*
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530706 * Synchronize the DMA transfer with CPU before
707 * 1. accessing the frame
708 * 2. requeueing the same buffer to h/w
709 */
Gabor Juhos7da3c552009-01-14 20:17:03 +0100710 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530711 sc->rx.bufsize,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100712 DMA_FROM_DEVICE);
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530713
714 /*
Sujithbe0418a2008-11-18 09:05:55 +0530715 * If we're asked to flush receive queue, directly
716 * chain it back at the queue without processing it.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700717 */
Sujithbe0418a2008-11-18 09:05:55 +0530718 if (flush)
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800719 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700720
Sujithbe0418a2008-11-18 09:05:55 +0530721 if (!ds->ds_rxstat.rs_datalen)
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800722 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700723
Sujithbe0418a2008-11-18 09:05:55 +0530724 /* The status portion of the descriptor could get corrupted. */
Sujithb77f4832008-12-07 21:44:03 +0530725 if (sc->rx.bufsize < ds->ds_rxstat.rs_datalen)
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800726 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700727
Sujithbe0418a2008-11-18 09:05:55 +0530728 if (!ath_rx_prepare(skb, ds, &rx_status, &decrypt_error, sc))
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800729 goto requeue;
730
731 /* Ensure we always have an skb to requeue once we are done
732 * processing the current buffer's skb */
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +0530733 requeue_skb = ath_rxbuf_alloc(sc, sc->rx.bufsize, GFP_ATOMIC);
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800734
735 /* If there is no memory we ignore the current RX'd frame,
736 * tell hardware it can give us a new frame using the old
Sujithb77f4832008-12-07 21:44:03 +0530737 * skb and put it at the tail of the sc->rx.rxbuf list for
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800738 * processing. */
739 if (!requeue_skb)
740 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700741
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530742 /* Unmap the frame */
Gabor Juhos7da3c552009-01-14 20:17:03 +0100743 dma_unmap_single(sc->dev, bf->bf_buf_addr,
Sujithb77f4832008-12-07 21:44:03 +0530744 sc->rx.bufsize,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100745 DMA_FROM_DEVICE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700746
Sujithbe0418a2008-11-18 09:05:55 +0530747 skb_put(skb, ds->ds_rxstat.rs_datalen);
748 skb->protocol = cpu_to_be16(ETH_P_CONTROL);
749
750 /* see if any padding is done by the hw and remove it */
751 hdr = (struct ieee80211_hdr *)skb->data;
752 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Pavel Roskin853da112009-04-03 20:10:26 -0400753 fc = hdr->frame_control;
Sujithbe0418a2008-11-18 09:05:55 +0530754
Jouni Malinen9c5f89b2008-12-11 18:22:13 +0200755 /* The MAC header is padded to have 32-bit boundary if the
756 * packet payload is non-zero. The general calculation for
757 * padsize would take into account odd header lengths:
758 * padsize = (4 - hdrlen % 4) % 4; However, since only
759 * even-length headers are used, padding can only be 0 or 2
760 * bytes and we can optimize this a bit. In addition, we must
761 * not try to remove padding from short control frames that do
762 * not have payload. */
763 padsize = hdrlen & 3;
764 if (padsize && hdrlen >= 24) {
Sujithbe0418a2008-11-18 09:05:55 +0530765 memmove(skb->data + padsize, skb->data, hdrlen);
766 skb_pull(skb, padsize);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767 }
768
Sujithbe0418a2008-11-18 09:05:55 +0530769 keyix = ds->ds_rxstat.rs_keyix;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700770
Sujithbe0418a2008-11-18 09:05:55 +0530771 if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error) {
772 rx_status.flag |= RX_FLAG_DECRYPTED;
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300773 } else if (ieee80211_has_protected(fc)
Sujithbe0418a2008-11-18 09:05:55 +0530774 && !decrypt_error && skb->len >= hdrlen + 4) {
775 keyix = skb->data[hdrlen + 3] >> 6;
776
Sujith17d79042009-02-09 13:27:03 +0530777 if (test_bit(keyix, sc->keymap))
Sujithbe0418a2008-11-18 09:05:55 +0530778 rx_status.flag |= RX_FLAG_DECRYPTED;
779 }
Jouni Malinen0ced0e12009-01-08 13:32:13 +0200780 if (ah->sw_mgmt_crypto &&
781 (rx_status.flag & RX_FLAG_DECRYPTED) &&
Jouni Malinen9d64a3c2009-05-14 21:28:47 +0300782 ieee80211_is_mgmt(fc)) {
Jouni Malinen0ced0e12009-01-08 13:32:13 +0200783 /* Use software decrypt for management frames. */
784 rx_status.flag &= ~RX_FLAG_DECRYPTED;
785 }
Sujithbe0418a2008-11-18 09:05:55 +0530786
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800787 /* We will now give hardware our shiny new allocated skb */
788 bf->bf_mpdu = requeue_skb;
Gabor Juhos7da3c552009-01-14 20:17:03 +0100789 bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
Sujithb77f4832008-12-07 21:44:03 +0530790 sc->rx.bufsize,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100791 DMA_FROM_DEVICE);
792 if (unlikely(dma_mapping_error(sc->dev,
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -0800793 bf->bf_buf_addr))) {
794 dev_kfree_skb_any(requeue_skb);
795 bf->bf_mpdu = NULL;
Sujithd8baa932009-03-30 15:28:25 +0530796 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100797 "dma_mapping_error() on RX\n");
Jouni Malinencc659652009-05-14 21:28:48 +0300798 ath_rx_send_to_mac80211(sc, skb, &rx_status);
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -0800799 break;
800 }
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800801 bf->bf_dmacontext = bf->bf_buf_addr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700802
803 /*
804 * change the default rx antenna if rx diversity chooses the
805 * other antenna 3 times in a row.
806 */
Sujithb77f4832008-12-07 21:44:03 +0530807 if (sc->rx.defant != ds->ds_rxstat.rs_antenna) {
808 if (++sc->rx.rxotherant >= 3)
Sujithbe0418a2008-11-18 09:05:55 +0530809 ath_setdefantenna(sc, ds->ds_rxstat.rs_antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700810 } else {
Sujithb77f4832008-12-07 21:44:03 +0530811 sc->rx.rxotherant = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700812 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530813
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300814 if (unlikely(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
Gabor Juhosf0e9a862009-06-15 17:49:11 +0200815 SC_OP_WAIT_FOR_CAB |
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300816 SC_OP_WAIT_FOR_PSPOLL_DATA)))
Jouni Malinencc659652009-05-14 21:28:48 +0300817 ath_rx_ps(sc, skb);
818
819 ath_rx_send_to_mac80211(sc, skb, &rx_status);
820
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800821requeue:
Sujithb77f4832008-12-07 21:44:03 +0530822 list_move_tail(&bf->list, &sc->rx.rxbuf);
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800823 ath_rx_buf_link(sc, bf);
Sujithbe0418a2008-11-18 09:05:55 +0530824 } while (1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700825
Sujithb77f4832008-12-07 21:44:03 +0530826 spin_unlock_bh(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700827
828 return 0;
829#undef PA2DESC
830}