blob: 6b9935f65cfa921fafbf1488971dc4f7a01bcd16 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01002 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01003 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01004 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
Edward Cree0d322412015-05-20 11:10:03 +010028#include <linux/rwsem.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070029#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010030#include <linux/i2c.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000031#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010032#include <net/busy_poll.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
34#include "enum.h"
35#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000036#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010037
Ben Hutchings8ceee662008-04-27 12:55:59 +010038/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000043
Edward Cree5a6681e2016-11-28 18:55:34 +000044#define EFX_DRIVER_VERSION "4.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010045
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000046#ifdef DEBUG
Edward Creee01b16a2016-12-02 15:51:33 +000047#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
Ben Hutchings8ceee662008-04-27 12:55:59 +010048#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
Edward Creee01b16a2016-12-02 15:51:33 +000050#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
Ben Hutchings8ceee662008-04-27 12:55:59 +010051#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
Ben Hutchings8ceee662008-04-27 12:55:59 +010054/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000060#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000062#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010063#define EFX_EXTRA_CHANNEL_PTP 1
64#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010065
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000066/* Checksum generation is a per-queue option in hardware, so each
67 * queue visible to the networking core is backed by two hardware TX
68 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000069#define EFX_MAX_TX_TC 2
70#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
71#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
72#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
73#define EFX_TXQ_TYPES 4
74#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010075
Ben Hutchings85740cdf2013-01-29 23:33:15 +000076/* Maximum possible MTU the driver supports */
77#define EFX_MAX_MTU (9 * 1024)
78
Bert Kenward72a31d82016-09-06 17:50:00 +010079/* Minimum MTU, from RFC791 (IP) */
80#define EFX_MIN_MTU 68
81
Ben Hutchings950c54d2013-05-13 12:01:22 +000082/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
83 * and should be a multiple of the cache line size.
84 */
85#define EFX_RX_USR_BUF_SIZE (2048 - 256)
86
87/* If possible, we should ensure cache line alignment at start and end
88 * of every buffer. Otherwise, we just need to ensure 4-byte
89 * alignment of the network header.
90 */
91#if NET_IP_ALIGN == 0
92#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
93#else
94#define EFX_RX_BUF_ALIGNMENT 4
95#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000096
Stuart Hodgson7c236c42012-09-03 11:09:36 +010097/* Forward declare Precision Time Protocol (PTP) support structure. */
98struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +000099struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100100
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100101struct efx_self_tests;
102
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100104 * struct efx_buffer - A general-purpose DMA buffer
105 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106 * @dma_addr: DMA base address of the buffer
107 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100109 * The NIC uses these buffers for its interrupt status registers and
110 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100112struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113 void *addr;
114 dma_addr_t dma_addr;
115 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100116};
117
118/**
119 * struct efx_special_buffer - DMA buffer entered into buffer table
120 * @buf: Standard &struct efx_buffer
121 * @index: Buffer index within controller;s buffer table
122 * @entries: Number of buffer table entries
123 *
124 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
125 * Event and descriptor rings are addressed via one or more buffer
126 * table entries (and so can be physically non-contiguous, although we
127 * currently do not take advantage of that). On Falcon and Siena we
128 * have to take care of allocating and initialising the entries
129 * ourselves. On later hardware this is managed by the firmware and
130 * @index and @entries are left as 0.
131 */
132struct efx_special_buffer {
133 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000134 unsigned int index;
135 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100136};
137
138/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100139 * struct efx_tx_buffer - buffer state for a TX descriptor
140 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
141 * freed when descriptor completes
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000142 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100144 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145 * @len: Length of this fragment.
146 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000148 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
149 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100150 */
151struct efx_tx_buffer {
Dan Carpentere3739092016-11-25 13:43:04 +0300152 const struct sk_buff *skb;
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000153 union {
154 efx_qword_t option;
155 dma_addr_t dma_addr;
156 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100157 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100158 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000160 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100162#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
163#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100164#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000165#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100166
167/**
168 * struct efx_tx_queue - An Efx TX queue
169 *
170 * This is a ring buffer of TX fragments.
171 * Since the TX completion path always executes on the same
172 * CPU and the xmit path can operate on different CPUs,
173 * performance is increased by ensuring that the completion
174 * path and the xmit path operate on different cache lines.
175 * This is particularly important if the xmit path is always
176 * executing on one CPU which is different from the completion
177 * path. There is also a cache line for members which are
178 * read but not written on the fast path.
179 *
180 * @efx: The associated Efx NIC
181 * @queue: DMA queue number
Bert Kenward93171b12015-11-30 09:05:35 +0000182 * @tso_version: Version of TSO in use for this queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000184 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100185 * @buffer: The software buffer ring
Bert Kenwarde9117e52016-11-17 10:51:54 +0000186 * @cb_page: Array of pages of copy buffers. Carved up according to
187 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000189 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100190 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
191 * Size of the region is efx_piobuf_size.
192 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000193 * @initialised: Has hardware queue been initialised?
Martin Habetsb9b603d42018-01-25 17:24:43 +0000194 * @timestamping: Is timestamping enabled for this channel?
Bert Kenwarde9117e52016-11-17 10:51:54 +0000195 * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
196 * may also map tx data, depending on the nature of the TSO implementation.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100197 * @read_count: Current read pointer.
198 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000199 * @old_write_count: The value of @write_count when last checked.
200 * This is here for performance reasons. The xmit path will
201 * only get the up-to-date value of @write_count if this
202 * variable indicates that the queue is empty. This is to
203 * avoid cache-line ping-pong between the xmit path and the
204 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100205 * @merge_events: Number of TX merged completion events
Martin Habetsb9b603d42018-01-25 17:24:43 +0000206 * @completed_desc_ptr: Most recent completed pointer - only used with
207 * timestamping.
208 * @completed_timestamp_major: Top part of the most recent tx timestamp.
209 * @completed_timestamp_minor: Low part of the most recent tx timestamp.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100210 * @insert_count: Current insert pointer
211 * This is the number of buffers that have been added to the
212 * software ring.
213 * @write_count: Current write pointer
214 * This is the number of buffers that have been added to the
215 * hardware ring.
Edward Creede1deff2017-01-13 21:20:14 +0000216 * @packet_write_count: Completable write pointer
217 * This is the write pointer of the last packet written.
218 * Normally this will equal @write_count, but as option descriptors
219 * don't produce completion events, they won't update this.
220 * Filled in iff @efx->type->option_descriptors; only used for PIO.
221 * Thus, this is written and used on EF10, and neither on farch.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100222 * @old_read_count: The value of read_count when last checked.
223 * This is here for performance reasons. The xmit path will
224 * only get the up-to-date value of read_count if this
225 * variable indicates that the queue is full. This is to
226 * avoid cache-line ping-pong between the xmit path and the
227 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100228 * @tso_bursts: Number of times TSO xmit invoked by kernel
229 * @tso_long_headers: Number of packets with headers too long for standard
230 * blocks
231 * @tso_packets: Number of packets via the TSO xmit path
Edward Cree46d1efd2016-11-17 10:52:36 +0000232 * @tso_fallbacks: Number of times TSO fallback used
Ben Hutchingscd385572010-11-15 23:53:11 +0000233 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100234 * @pio_packets: Number of times the TX PIO feature has been used
Martin Habetsb2663a42015-11-02 12:51:31 +0000235 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
Bert Kenwarde9117e52016-11-17 10:51:54 +0000236 * @cb_packets: Number of times the TX copybreak feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000237 * @empty_read_count: If the completion path has seen the queue as empty
238 * and the transmission path has not yet checked this, the value of
239 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100240 */
241struct efx_tx_queue {
242 /* Members which don't change on the fast path */
243 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000244 unsigned queue;
Bert Kenward93171b12015-11-30 09:05:35 +0000245 unsigned int tso_version;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100246 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000247 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100248 struct efx_tx_buffer *buffer;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000249 struct efx_buffer *cb_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100250 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000251 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100252 void __iomem *piobuf;
253 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000254 bool initialised;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000255 bool timestamping;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000256
257 /* Function pointers used in the fast path. */
258 int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100259
260 /* Members used mainly on the completion path */
261 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000262 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100263 unsigned int merge_events;
Peter Dunningc9368352015-07-08 10:05:10 +0100264 unsigned int bytes_compl;
265 unsigned int pkts_compl;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000266 unsigned int completed_desc_ptr;
267 u32 completed_timestamp_major;
268 u32 completed_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100269
270 /* Members used only on the xmit path */
271 unsigned int insert_count ____cacheline_aligned_in_smp;
272 unsigned int write_count;
Edward Creede1deff2017-01-13 21:20:14 +0000273 unsigned int packet_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100274 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100275 unsigned int tso_bursts;
276 unsigned int tso_long_headers;
277 unsigned int tso_packets;
Edward Cree46d1efd2016-11-17 10:52:36 +0000278 unsigned int tso_fallbacks;
Ben Hutchingscd385572010-11-15 23:53:11 +0000279 unsigned int pushes;
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100280 unsigned int pio_packets;
Martin Habetsb2663a42015-11-02 12:51:31 +0000281 bool xmit_more_available;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000282 unsigned int cb_packets;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100283 /* Statistics to supplement MAC stats */
284 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000285
286 /* Members shared between paths and sometimes updated */
287 unsigned int empty_read_count ____cacheline_aligned_in_smp;
288#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100289 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290};
291
Bert Kenwarde9117e52016-11-17 10:51:54 +0000292#define EFX_TX_CB_ORDER 7
293#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
294
Ben Hutchings8ceee662008-04-27 12:55:59 +0100295/**
296 * struct efx_rx_buffer - An Efx RX data buffer
297 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000298 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100299 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000300 * @page_offset: If pending: offset in @page of DMA base address.
301 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000302 * @len: If pending: length for DMA descriptor.
303 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000304 * @flags: Flags for buffer and packet state. These are only set on the
305 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100306 */
307struct efx_rx_buffer {
308 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000309 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000310 u16 page_offset;
311 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100312 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100313};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000314#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100315#define EFX_RX_PKT_CSUMMED 0x0002
316#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100317#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100318#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Jon Cooperda50ae22017-02-08 16:51:02 +0000319#define EFX_RX_PKT_CSUM_LEVEL 0x0200
Ben Hutchings8ceee662008-04-27 12:55:59 +0100320
321/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000322 * struct efx_rx_page_state - Page-based rx buffer state
323 *
324 * Inserted at the start of every page allocated for receive buffers.
325 * Used to facilitate sharing dma mappings between recycled rx buffers
326 * and those passed up to the kernel.
327 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000328 * @dma_addr: The dma address of this page.
329 */
330struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000331 dma_addr_t dma_addr;
332
333 unsigned int __pad[0] ____cacheline_aligned;
334};
335
336/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100337 * struct efx_rx_queue - An Efx RX queue
338 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100339 * @core_index: Index of network core RX queue. Will be >= 0 iff this
340 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100341 * @buffer: The software buffer ring
342 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000343 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100344 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000345 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
346 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100347 * @added_count: Number of buffers added to the receive queue.
348 * @notified_count: Number of buffers given to NIC (<= @added_count).
349 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000350 * @scatter_n: Used by NIC specific receive code.
351 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000352 * @page_ring: The ring to store DMA mapped pages for reuse.
353 * @page_add: Counter to calculate the write pointer for the recycle ring.
354 * @page_remove: Counter to calculate the read pointer for the recycle ring.
355 * @page_recycle_count: The number of pages that have been recycled.
356 * @page_recycle_failed: The number of pages that couldn't be recycled because
357 * the kernel still held a reference to them.
358 * @page_recycle_full: The number of pages that were released because the
359 * recycle ring was full.
360 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361 * @max_fill: RX descriptor maximum fill level (<= ring size)
362 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
363 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364 * @min_fill: RX descriptor minimum non-zero fill level.
365 * This records the minimum fill level observed when a ring
366 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000367 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000368 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369 */
370struct efx_rx_queue {
371 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100372 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100373 struct efx_rx_buffer *buffer;
374 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000375 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100376 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000377 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100378
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000379 unsigned int added_count;
380 unsigned int notified_count;
381 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000382 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000383 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000384 struct page **page_ring;
385 unsigned int page_add;
386 unsigned int page_remove;
387 unsigned int page_recycle_count;
388 unsigned int page_recycle_failed;
389 unsigned int page_recycle_full;
390 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100391 unsigned int max_fill;
392 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100393 unsigned int min_fill;
394 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000395 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000396 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100397 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100398 /* Statistics to supplement MAC stats */
399 unsigned long rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400};
401
Jon Cooperbd9a2652013-11-18 12:54:41 +0000402enum efx_sync_events_state {
403 SYNC_EVENTS_DISABLED = 0,
404 SYNC_EVENTS_QUIESCENT,
405 SYNC_EVENTS_REQUESTED,
406 SYNC_EVENTS_VALID,
407};
408
Ben Hutchings8ceee662008-04-27 12:55:59 +0100409/**
410 * struct efx_channel - An Efx channel
411 *
412 * A channel comprises an event queue, at least one TX queue, at least
413 * one RX queue, and an associated tasklet for processing the event
414 * queue.
415 *
416 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100417 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000418 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100419 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420 * @enabled: Channel enabled indicator
421 * @irq: IRQ number (MSI and MSI-X only)
Bert Kenward539de7c2016-08-11 13:02:09 +0100422 * @irq_moderation_us: IRQ moderation value (in microseconds)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100423 * @napi_dev: Net device used with NAPI
424 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100425 * @state: state for NAPI vs busy polling
426 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100427 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000428 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100429 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000430 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000431 * @irq_count: Number of IRQs since last adaptive moderation decision
432 * @irq_mod_score: IRQ moderation score
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100433 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
434 * indexed by filter ID
Ben Hutchings8ceee662008-04-27 12:55:59 +0100435 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100436 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
437 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000438 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100439 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
440 * @n_rx_overlength: Count of RX_OVERLENGTH errors
441 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000442 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
443 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100444 * @n_rx_merge_events: Number of RX merged completion events
445 * @n_rx_merge_packets: Number of RX packets completed by merged events
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000446 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
447 * __efx_rx_packet(), or zero if there is none
448 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
449 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000450 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000451 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000452 * @sync_events_state: Current state of sync events on this channel
453 * @sync_timestamp_major: Major part of the last ptp sync event
454 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100455 */
456struct efx_channel {
457 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100458 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000459 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100460 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100461 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100462 int irq;
Bert Kenward539de7c2016-08-11 13:02:09 +0100463 unsigned int irq_moderation_us;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100464 struct net_device *napi_dev;
465 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100466#ifdef CONFIG_NET_RX_BUSY_POLL
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000467 unsigned long busy_poll_state;
468#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100469 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000470 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100471 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000472 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100473
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000474 unsigned int irq_count;
475 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000476#ifdef CONFIG_RFS_ACCEL
477 unsigned int rfs_filters_added;
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100478#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
479 u32 *rps_flow_id;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000480#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000481
Jon Coopera0ee3542017-02-08 16:50:40 +0000482 unsigned int n_rx_tobe_disc;
483 unsigned int n_rx_ip_hdr_chksum_err;
484 unsigned int n_rx_tcp_udp_chksum_err;
485 unsigned int n_rx_outer_ip_hdr_chksum_err;
486 unsigned int n_rx_outer_tcp_udp_chksum_err;
487 unsigned int n_rx_inner_ip_hdr_chksum_err;
488 unsigned int n_rx_inner_tcp_udp_chksum_err;
489 unsigned int n_rx_eth_crc_err;
490 unsigned int n_rx_mcast_mismatch;
491 unsigned int n_rx_frm_trunc;
492 unsigned int n_rx_overlength;
493 unsigned int n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000494 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100495 unsigned int n_rx_merge_events;
496 unsigned int n_rx_merge_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100497
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000498 unsigned int rx_pkt_n_frags;
499 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100500
Ben Hutchings8313aca2010-09-10 06:41:57 +0000501 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000502 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000503
504 enum efx_sync_events_state sync_events_state;
505 u32 sync_timestamp_major;
506 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100507};
508
Ben Hutchings7f967c02012-02-13 23:45:02 +0000509/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100510 * struct efx_msi_context - Context for each MSI
511 * @efx: The associated NIC
512 * @index: Index of the channel/IRQ
513 * @name: Name of the channel/IRQ
514 *
515 * Unlike &struct efx_channel, this is never reallocated and is always
516 * safe for the IRQ handler to access.
517 */
518struct efx_msi_context {
519 struct efx_nic *efx;
520 unsigned int index;
521 char name[IFNAMSIZ + 6];
522};
523
524/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000525 * struct efx_channel_type - distinguishes traffic and extra channels
526 * @handle_no_channel: Handle failure to allocate an extra channel
527 * @pre_probe: Set up extra state prior to initialisation
528 * @post_remove: Tear down extra state after finalisation, if allocated.
529 * May be called on channels that have not been probed.
530 * @get_name: Generate the channel's name (used for its IRQ handler)
531 * @copy: Copy the channel state prior to reallocation. May be %NULL if
532 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100533 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000534 * @keep_eventq: Flag for whether event queue should be kept initialised
535 * while the device is stopped
536 */
537struct efx_channel_type {
538 void (*handle_no_channel)(struct efx_nic *);
539 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100540 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000541 void (*get_name)(struct efx_channel *, char *buf, size_t len);
542 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc652013-03-05 20:13:54 +0000543 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000544 bool keep_eventq;
545};
546
Ben Hutchings398468e2009-11-23 16:03:45 +0000547enum efx_led_mode {
548 EFX_LED_OFF = 0,
549 EFX_LED_ON = 1,
550 EFX_LED_DEFAULT = 2
551};
552
Ben Hutchingsc4593022009-11-23 16:08:17 +0000553#define STRING_TABLE_LOOKUP(val, member) \
554 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
555
Ben Hutchings18e83e42012-01-05 19:05:20 +0000556extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000557extern const unsigned int efx_loopback_mode_max;
558#define LOOPBACK_MODE(efx) \
559 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
560
Ben Hutchings18e83e42012-01-05 19:05:20 +0000561extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000562extern const unsigned int efx_reset_type_max;
563#define RESET_TYPE(type) \
564 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100565
Jon Coopere5fbd972017-02-08 16:52:10 +0000566void efx_get_udp_tunnel_type_name(u16 type, char *buf, size_t buflen);
567
Ben Hutchings8ceee662008-04-27 12:55:59 +0100568enum efx_int_mode {
569 /* Be careful if altering to correct macro below */
570 EFX_INT_MODE_MSIX = 0,
571 EFX_INT_MODE_MSI = 1,
572 EFX_INT_MODE_LEGACY = 2,
573 EFX_INT_MODE_MAX /* Insert any new items before this */
574};
575#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
576
Ben Hutchings8ceee662008-04-27 12:55:59 +0100577enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100578 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
579 STATE_READY = 1, /* hardware ready and netdev registered */
580 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000581 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582};
583
Ben Hutchings8ceee662008-04-27 12:55:59 +0100584/* Forward declaration */
585struct efx_nic;
586
587/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400588#define EFX_FC_RX FLOW_CTRL_RX
589#define EFX_FC_TX FLOW_CTRL_TX
590#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100591
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800592/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000593 * struct efx_link_state - Current state of the link
594 * @up: Link is up
595 * @fd: Link is full-duplex
596 * @fc: Actual flow control flags
597 * @speed: Link speed (Mbps)
598 */
599struct efx_link_state {
600 bool up;
601 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400602 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000603 unsigned int speed;
604};
605
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000606static inline bool efx_link_state_equal(const struct efx_link_state *left,
607 const struct efx_link_state *right)
608{
609 return left->up == right->up && left->fd == right->fd &&
610 left->fc == right->fc && left->speed == right->speed;
611}
612
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000613/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100614 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000615 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
616 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100617 * @init: Initialise PHY
618 * @fini: Shut down PHY
619 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000620 * @poll: Update @link_state and report whether it changed.
621 * Serialised by the mac_lock.
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100622 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
623 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000624 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800625 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000626 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000627 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000628 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800629 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100630 */
631struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000632 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633 int (*init) (struct efx_nic *efx);
634 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000635 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000636 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000637 bool (*poll) (struct efx_nic *efx);
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100638 void (*get_link_ksettings)(struct efx_nic *efx,
639 struct ethtool_link_ksettings *cmd);
640 int (*set_link_ksettings)(struct efx_nic *efx,
641 const struct ethtool_link_ksettings *cmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000642 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000643 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000644 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800645 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100646 int (*get_module_eeprom) (struct efx_nic *efx,
647 struct ethtool_eeprom *ee,
648 u8 *data);
649 int (*get_module_info) (struct efx_nic *efx,
650 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100651};
652
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100653/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000654 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100655 * @PHY_MODE_NORMAL: on and should pass traffic
656 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000657 * @PHY_MODE_LOW_POWER: set to low power through MDIO
658 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100659 * @PHY_MODE_SPECIAL: on but will not pass traffic
660 */
661enum efx_phy_mode {
662 PHY_MODE_NORMAL = 0,
663 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000664 PHY_MODE_LOW_POWER = 2,
665 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100666 PHY_MODE_SPECIAL = 8,
667};
668
669static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
670{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100671 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100672}
673
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000674/**
675 * struct efx_hw_stat_desc - Description of a hardware statistic
676 * @name: Name of the statistic as visible through ethtool, or %NULL if
677 * it should not be exposed
678 * @dma_width: Width in bits (0 for non-DMA statistics)
679 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100680 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000681struct efx_hw_stat_desc {
682 const char *name;
683 u16 dma_width;
684 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100685};
686
687/* Number of bits used in a multicast filter hash address */
688#define EFX_MCAST_HASH_BITS 8
689
690/* Number of (single-bit) entries in a multicast filter hash */
691#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
692
693/* An Efx multicast filter hash */
694union efx_multicast_hash {
695 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
696 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
697};
698
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000699struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000700
Ben Hutchings8ceee662008-04-27 12:55:59 +0100701/**
702 * struct efx_nic - an Efx NIC
703 * @name: Device name (net device name or bus id before net device registered)
704 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100705 * @node: List node for maintaning primary/secondary function lists
706 * @primary: &struct efx_nic instance for the primary function of this
707 * controller. May be the same structure, and may be %NULL if no
708 * primary function is bound. Serialised by rtnl_lock.
709 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
710 * functions of the controller, if this is for the primary function.
711 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100712 * @type: Controller type attributes
713 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100714 * @workqueue: Workqueue for port reconfigures and the HW monitor.
715 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800716 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100717 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100718 * @membase_phys: Memory BAR value as physical address
719 * @membase: Memory BAR value
Edward Cree71827442017-12-18 16:56:19 +0000720 * @vi_stride: step between per-VI registers / memory regions
Ben Hutchings8ceee662008-04-27 12:55:59 +0100721 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000722 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Bert Kenwardd95e3292016-08-11 13:02:36 +0100723 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000724 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
Bert Kenward539de7c2016-08-11 13:02:09 +0100725 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
726 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000727 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100728 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100729 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100730 * @tx_queue: TX DMA queues
731 * @rx_queue: RX DMA queues
732 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100733 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000734 * @extra_channel_types: Types of extra (non-traffic) channels that
735 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000736 * @rxq_entries: Size of receive queues requested by user.
737 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100738 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
739 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000740 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
741 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
742 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000743 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800744 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000745 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
746 * @n_tx_channels: Number of channels used for TX
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400747 * @rx_ip_align: RX DMA address offset to have IP header aligned in
748 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000749 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100750 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000751 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
752 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100753 * @rx_prefix_size: Size of RX prefix before packet data
754 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
755 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100756 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
757 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000758 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
759 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings78d41892010-12-02 13:47:56 +0000760 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000761 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000762 * @rx_scatter: Scatter mode enabled for receives
Edward Cree4fdda952017-01-04 15:10:56 +0000763 * @rss_active: RSS enabled on hardware
Edward Creeb718c882016-11-03 22:12:58 +0000764 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000765 * @int_error_count: Number of internal errors seen recently
766 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100767 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
768 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100769 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000770 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000771 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000772 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000773 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300774 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100775 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100776 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100777 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000779 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
780 * efx_mac_work() with kernel interfaces. Safe to read under any
781 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
782 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100783 * @port_initialized: Port initialized?
784 * @net_dev: Operating system network device. Consider holding the rtnl lock
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100785 * @fixed_features: Features which cannot be turned off
Edward Creec1be4822017-12-21 09:00:26 +0000786 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
787 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100788 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100789 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790 * @phy_op: PHY interface
791 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000792 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000793 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100794 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000795 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000796 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100797 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000798 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
799 * Protected by @mac_lock.
800 * @multicast_hash: Multicast hash table for Falcon-arch.
801 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800802 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100803 * @fc_disable: When non-zero flow control is disabled. Typically used to
804 * ensure that network back pressure doesn't delay dma queue flushes.
805 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000806 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100807 * @loopback_mode: Loopback status
808 * @loopback_modes: Supported loopback mode bitmask
809 * @loopback_selftest: Offline self-test private state
Edward Cree0d322412015-05-20 11:10:03 +0100810 * @filter_sem: Filter table rw_semaphore, for freeing the table
811 * @filter_lock: Filter table lock, for mere content changes
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100812 * @filter_state: Architecture-dependent filter table state
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100813 * @rps_expire_channel: Next channel to check for expiry
814 * @rps_expire_index: Next index to check for expiry in
815 * @rps_expire_channel's @rps_flow_id
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100816 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000817 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
818 * Decremented when the efx_flush_rx_queue() is called.
819 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
820 * completed (either success or failure). Not used when MCDI is used to
821 * flush receive queues.
822 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000823 * @vf_count: Number of VFs intended to be enabled.
824 * @vf_init_count: Number of VFs that have been fully initialised.
825 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100826 * @ptp_data: PTP state data
Edward Creeacaef3c12017-12-18 16:56:58 +0000827 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
Ben Hutchingsef215e62013-12-05 20:13:22 +0000828 * @vpd_sn: Serial number read from VPD
Ben Hutchingsab28c122010-12-06 22:53:15 +0000829 * @monitor_work: Hardware monitor workitem
830 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000831 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
832 * field is used by efx_test_interrupts() to verify that an
833 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000834 * @stats_lock: Statistics update lock. Must be held when calling
835 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100836 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Ben Hutchings8ceee662008-04-27 12:55:59 +0100837 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000838 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100839 */
840struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000841 /* The following fields should be written very rarely */
842
Ben Hutchings8ceee662008-04-27 12:55:59 +0100843 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100844 struct list_head node;
845 struct efx_nic *primary;
846 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100847 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100848 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100849 const struct efx_nic_type *type;
850 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000851 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100852 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800853 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100855 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100856 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000857
Edward Cree71827442017-12-18 16:56:19 +0000858 unsigned int vi_stride;
859
Ben Hutchings8ceee662008-04-27 12:55:59 +0100860 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000861 unsigned int timer_quantum_ns;
Bert Kenwardd95e3292016-08-11 13:02:36 +0100862 unsigned int timer_max_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000863 bool irq_rx_adaptive;
Bert Kenward539de7c2016-08-11 13:02:09 +0100864 unsigned int irq_mod_step_us;
865 unsigned int irq_rx_moderation_us;
Ben Hutchings62776d02010-06-23 11:30:07 +0000866 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100867
Ben Hutchings8ceee662008-04-27 12:55:59 +0100868 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100869 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100870
Ben Hutchings8313aca2010-09-10 06:41:57 +0000871 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100872 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000873 const struct efx_channel_type *
874 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100875
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000876 unsigned rxq_entries;
877 unsigned txq_entries;
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100878 unsigned int txq_stop_thresh;
879 unsigned int txq_wake_thresh;
880
Ben Hutchings28e47c42012-02-15 01:58:49 +0000881 unsigned tx_dc_base;
882 unsigned rx_dc_base;
883 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000884 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100885
886 unsigned int max_channels;
Shradha Shahb0fbdae2015-08-28 10:55:42 +0100887 unsigned int max_tx_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000888 unsigned n_channels;
889 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000890 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000891 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000892 unsigned n_tx_channels;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400893 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +0000894 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100895 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000896 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000897 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000898 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000899 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +0100900 unsigned int rx_prefix_size;
901 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +0100902 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +0000903 int rx_packet_ts_offset;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000904 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000905 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000906 bool rx_scatter;
Edward Cree4fdda952017-01-04 15:10:56 +0000907 bool rss_active;
Edward Creeb718c882016-11-03 22:12:58 +0000908 bool rx_hash_udp_4tuple;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100909
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000910 unsigned int_error_count;
911 unsigned long int_error_expire;
912
Ben Hutchingsd8291182012-10-05 23:35:41 +0100913 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100914 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000915 unsigned irq_zero_count;
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000916 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000917 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100918
Ben Hutchings76884832009-11-29 15:10:44 +0000919#ifdef CONFIG_SFC_MTD
920 struct list_head mtd_list;
921#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100922
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000923 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100924 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100925
926 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800927 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100928 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100929
Jon Cooper74cd60a2013-09-16 14:18:51 +0100930 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100931 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100932 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100933
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100934 netdev_features_t fixed_features;
935
Edward Creec1be4822017-12-21 09:00:26 +0000936 u16 num_mac_stats;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100937 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +0100938 u64 rx_nodesc_drops_total;
939 u64 rx_nodesc_drops_while_down;
940 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100941
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000942 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000943 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100944 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000945 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000946 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100947 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100948
Edward Creec2ab85d2018-01-10 18:00:14 +0000949 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000950 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100951 unsigned int n_link_state_changes;
952
Ben Hutchings964e6132012-11-19 23:08:22 +0000953 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100954 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400955 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100956 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100957
958 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100959 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000960 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100961
962 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000963
Edward Cree0d322412015-05-20 11:10:03 +0100964 struct rw_semaphore filter_sem;
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100965 spinlock_t filter_lock;
966 void *filter_state;
967#ifdef CONFIG_RFS_ACCEL
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100968 unsigned int rps_expire_channel;
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100969 unsigned int rps_expire_index;
970#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +0000971
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100972 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000973 atomic_t rxq_flush_pending;
974 atomic_t rxq_flush_outstanding;
975 wait_queue_head_t flush_wq;
976
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000977#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000978 unsigned vf_count;
979 unsigned vf_init_count;
980 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000981#endif
982
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100983 struct efx_ptp_data *ptp_data;
Edward Creeacaef3c12017-12-18 16:56:58 +0000984 bool ptp_warned;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100985
Ben Hutchingsef215e62013-12-05 20:13:22 +0000986 char *vpd_sn;
987
Ben Hutchingsab28c122010-12-06 22:53:15 +0000988 /* The following fields may be written more often */
989
990 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
991 spinlock_t biu_lock;
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000992 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000993 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +0100994 atomic_t n_rx_noskb_drops;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100995};
996
Ben Hutchings55668612008-05-16 21:16:10 +0100997static inline int efx_dev_registered(struct efx_nic *efx)
998{
999 return efx->net_dev->reg_state == NETREG_REGISTERED;
1000}
1001
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001002static inline unsigned int efx_port_num(struct efx_nic *efx)
1003{
Ben Hutchings66020412013-06-10 18:03:17 +01001004 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001005}
1006
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001007struct efx_mtd_partition {
1008 struct list_head node;
1009 struct mtd_info mtd;
1010 const char *dev_type_name;
1011 const char *type_name;
1012 char name[IFNAMSIZ + 20];
1013};
1014
Jon Coopere5fbd972017-02-08 16:52:10 +00001015struct efx_udp_tunnel {
1016 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1017 __be16 port;
1018 /* Count of repeated adds of the same port. Used only inside the list,
1019 * not in request arguments.
1020 */
1021 u16 count;
1022};
1023
Ben Hutchings8ceee662008-04-27 12:55:59 +01001024/**
1025 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001026 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001027 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001028 * @probe: Probe the controller
1029 * @remove: Free resources allocated by probe()
1030 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001031 * @dimension_resources: Dimension controller resources (buffer table,
1032 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001033 * @fini: Shut down the controller
1034 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001035 * @map_reset_reason: Map ethtool reset reason to a reset method
1036 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001037 * @reset: Reset the controller hardware and possibly the PHY. This will
1038 * be called while the controller is uninitialised.
1039 * @probe_port: Probe the MAC and PHY
1040 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001041 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001042 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001043 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001044 * (for Falcon architecture)
1045 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1046 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001047 * @prepare_flr: Prepare for an FLR
1048 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001049 * @describe_stats: Describe statistics for ethtool
1050 * @update_stats: Update statistics not provided by event handling.
1051 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001052 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001053 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001054 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001055 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001056 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001057 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001058 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001059 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1060 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001061 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001062 * @get_wol: Get WoL configuration from driver state
1063 * @set_wol: Push WoL configuration to the NIC
1064 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001065 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001066 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001067 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001068 * @mcdi_request: Send an MCDI request with the given header and SDU.
1069 * The SDU length may be any value from 0 up to the protocol-
1070 * defined maximum, but its buffer will be padded to a multiple
1071 * of 4 bytes.
1072 * @mcdi_poll_response: Test whether an MCDI response is available.
1073 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1074 * be a multiple of 4. The length may not be, but the buffer
1075 * will be padded so it is safe to round up.
1076 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1077 * return an appropriate error code for aborting any current
1078 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001079 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1080 * be separately enabled after this.
1081 * @irq_test_generate: Generate a test IRQ
1082 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1083 * queue must be separately disabled before this.
1084 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1085 * a pointer to the &struct efx_msi_context for the channel.
1086 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1087 * is a pointer to the &struct efx_nic.
1088 * @tx_probe: Allocate resources for TX queue
1089 * @tx_init: Initialise TX queue on the NIC
1090 * @tx_remove: Free resources for TX queue
1091 * @tx_write: Write TX descriptors and doorbell
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001092 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Edward Creea707d182017-01-17 12:02:12 +00001093 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001094 * @rx_probe: Allocate resources for RX queue
1095 * @rx_init: Initialise RX queue on the NIC
1096 * @rx_remove: Free resources for RX queue
1097 * @rx_write: Write RX descriptors and doorbell
1098 * @rx_defer_refill: Generate a refill reminder event
1099 * @ev_probe: Allocate resources for event queue
1100 * @ev_init: Initialise event queue on the NIC
1101 * @ev_fini: Deinitialise event queue on the NIC
1102 * @ev_remove: Free resources for event queue
1103 * @ev_process: Process events for a queue, up to the given NAPI quota
1104 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1105 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001106 * @filter_table_probe: Probe filter capabilities and set up filter software state
1107 * @filter_table_restore: Restore filters removed from hardware
1108 * @filter_table_remove: Remove filters from hardware and tear down software state
1109 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1110 * @filter_insert: add or replace a filter
1111 * @filter_remove_safe: remove a filter by ID, carefully
1112 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001113 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1114 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001115 * @filter_count_rx_used: Get the number of filters in use at a given priority
1116 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1117 * @filter_get_rx_ids: Get list of RX filters at a given priority
1118 * @filter_rfs_insert: Add or replace a filter for RFS. This must be
1119 * atomic. The hardware change may be asynchronous but should
1120 * not be delayed for long. It may fail if this can't be done
1121 * atomically.
1122 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1123 * This must check whether the specified table entry is used by RFS
1124 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001125 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1126 * using efx_mtd_add()
1127 * @mtd_rename: Set an MTD partition name using the net device name
1128 * @mtd_read: Read from an MTD partition
1129 * @mtd_erase: Erase part of an MTD partition
1130 * @mtd_write: Write to an MTD partition
1131 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1132 * also notifies the driver that a writer has finished using this
1133 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001134 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001135 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1136 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001137 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1138 * and tx_type will already have been validated but this operation
1139 * must validate and update rx_filter.
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001140 * @get_phys_port_id: Get the underlying physical port id.
Shradha Shah910c8782015-05-20 11:12:48 +01001141 * @set_mac_address: Set the MAC address of the device
Edward Cree46d1efd2016-11-17 10:52:36 +00001142 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1143 * If %NULL, then device does not support any TSO version.
Jon Coopere5fbd972017-02-08 16:52:10 +00001144 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
1145 * @udp_tnl_add_port: Add a UDP tunnel port
1146 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
1147 * @udp_tnl_del_port: Remove a UDP tunnel port
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001148 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001149 * @txd_ptr_tbl_base: TX descriptor ring base address
1150 * @rxd_ptr_tbl_base: RX descriptor ring base address
1151 * @buf_tbl_base: Buffer table base address
1152 * @evq_ptr_tbl_base: Event queue pointer table base address
1153 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001154 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001155 * @rx_prefix_size: Size of RX prefix before packet data
1156 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001157 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001158 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001159 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1160 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Edward Creede1deff2017-01-13 21:20:14 +00001161 * @option_descriptors: NIC supports TX option descriptors
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001162 * @min_interrupt_mode: Lowest capability interrupt mode supported
1163 * from &enum efx_int_mode.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001164 * @max_interrupt_mode: Highest capability interrupt mode supported
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001165 * from &enum efx_int_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001166 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001167 * @offload_features: net_device feature flags for protocol offload
1168 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001169 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001170 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001171 */
1172struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001173 bool is_vf;
Edward Cree03714bb2017-12-18 16:55:50 +00001174 unsigned int (*mem_bar)(struct efx_nic *efx);
Ben Hutchingsb1057982012-09-19 00:56:47 +01001175 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001176 int (*probe)(struct efx_nic *efx);
1177 void (*remove)(struct efx_nic *efx);
1178 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001179 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001180 void (*fini)(struct efx_nic *efx);
1181 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001182 enum reset_type (*map_reset_reason)(enum reset_type reason);
1183 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001184 int (*reset)(struct efx_nic *efx, enum reset_type method);
1185 int (*probe_port)(struct efx_nic *efx);
1186 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001187 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001188 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001189 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001190 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001191 void (*prepare_flr)(struct efx_nic *efx);
1192 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001193 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1194 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1195 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001196 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001197 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001198 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001199 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001200 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001201 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001202 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001203 int (*reconfigure_mac)(struct efx_nic *efx);
1204 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001205 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1206 int (*set_wol)(struct efx_nic *efx, u32 type);
1207 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001208 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001209 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001210 void (*mcdi_request)(struct efx_nic *efx,
1211 const efx_dword_t *hdr, size_t hdr_len,
1212 const efx_dword_t *sdu, size_t sdu_len);
1213 bool (*mcdi_poll_response)(struct efx_nic *efx);
1214 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1215 size_t pdu_offset, size_t pdu_len);
1216 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Daniel Pieczkoc577e592015-10-09 10:40:35 +01001217 void (*mcdi_reboot_detected)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001218 void (*irq_enable_master)(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +01001219 int (*irq_test_generate)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001220 void (*irq_disable_non_ev)(struct efx_nic *efx);
1221 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1222 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1223 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1224 void (*tx_init)(struct efx_tx_queue *tx_queue);
1225 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1226 void (*tx_write)(struct efx_tx_queue *tx_queue);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001227 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1228 dma_addr_t dma_addr, unsigned int len);
Jon Cooper267c0152015-05-06 00:59:38 +01001229 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
Edward Creef74d1992017-01-17 12:01:53 +00001230 const u32 *rx_indir_table, const u8 *key);
Edward Creea707d182017-01-17 12:02:12 +00001231 int (*rx_pull_rss_config)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001232 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1233 void (*rx_init)(struct efx_rx_queue *rx_queue);
1234 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1235 void (*rx_write)(struct efx_rx_queue *rx_queue);
1236 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1237 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001238 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001239 void (*ev_fini)(struct efx_channel *channel);
1240 void (*ev_remove)(struct efx_channel *channel);
1241 int (*ev_process)(struct efx_channel *channel, int quota);
1242 void (*ev_read_ack)(struct efx_channel *channel);
1243 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001244 int (*filter_table_probe)(struct efx_nic *efx);
1245 void (*filter_table_restore)(struct efx_nic *efx);
1246 void (*filter_table_remove)(struct efx_nic *efx);
1247 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1248 s32 (*filter_insert)(struct efx_nic *efx,
1249 struct efx_filter_spec *spec, bool replace);
1250 int (*filter_remove_safe)(struct efx_nic *efx,
1251 enum efx_filter_priority priority,
1252 u32 filter_id);
1253 int (*filter_get_safe)(struct efx_nic *efx,
1254 enum efx_filter_priority priority,
1255 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001256 int (*filter_clear_rx)(struct efx_nic *efx,
1257 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001258 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1259 enum efx_filter_priority priority);
1260 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1261 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1262 enum efx_filter_priority priority,
1263 u32 *buf, u32 size);
1264#ifdef CONFIG_RFS_ACCEL
1265 s32 (*filter_rfs_insert)(struct efx_nic *efx,
1266 struct efx_filter_spec *spec);
1267 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1268 unsigned int index);
1269#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001270#ifdef CONFIG_SFC_MTD
1271 int (*mtd_probe)(struct efx_nic *efx);
1272 void (*mtd_rename)(struct efx_mtd_partition *part);
1273 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1274 size_t *retlen, u8 *buffer);
1275 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1276 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1277 size_t *retlen, const u8 *buffer);
1278 int (*mtd_sync)(struct mtd_info *mtd);
1279#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001280 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001281 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001282 int (*ptp_set_ts_config)(struct efx_nic *efx,
1283 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001284 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Andrew Rybchenko4a53ea82016-06-15 17:48:32 +01001285 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1286 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001287 int (*get_phys_port_id)(struct efx_nic *efx,
1288 struct netdev_phys_item_id *ppid);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001289 int (*sriov_init)(struct efx_nic *efx);
1290 void (*sriov_fini)(struct efx_nic *efx);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001291 bool (*sriov_wanted)(struct efx_nic *efx);
1292 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001293 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1294 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1295 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1296 u8 qos);
1297 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1298 bool spoofchk);
1299 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1300 struct ifla_vf_info *ivi);
Edward Cree4392dc62015-05-20 11:12:13 +01001301 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1302 int link_state);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001303 int (*vswitching_probe)(struct efx_nic *efx);
1304 int (*vswitching_restore)(struct efx_nic *efx);
1305 void (*vswitching_remove)(struct efx_nic *efx);
Daniel Pieczko0d5e0fb2015-05-20 11:10:20 +01001306 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
Shradha Shah910c8782015-05-20 11:12:48 +01001307 int (*set_mac_address)(struct efx_nic *efx);
Edward Cree46d1efd2016-11-17 10:52:36 +00001308 u32 (*tso_versions)(struct efx_nic *efx);
Jon Coopere5fbd972017-02-08 16:52:10 +00001309 int (*udp_tnl_push_ports)(struct efx_nic *efx);
1310 int (*udp_tnl_add_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
1311 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
1312 int (*udp_tnl_del_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001313
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001314 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001315 unsigned int txd_ptr_tbl_base;
1316 unsigned int rxd_ptr_tbl_base;
1317 unsigned int buf_tbl_base;
1318 unsigned int evq_ptr_tbl_base;
1319 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001320 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001321 unsigned int rx_prefix_size;
1322 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001323 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001324 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001325 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001326 bool always_rx_scatter;
Edward Creede1deff2017-01-13 21:20:14 +00001327 bool option_descriptors;
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001328 unsigned int min_interrupt_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001329 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001330 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001331 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001332 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001333 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001334 u32 hwtstamp_filters;
Edward Creef74d1992017-01-17 12:01:53 +00001335 unsigned int rx_hash_key_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001336};
1337
1338/**************************************************************************
1339 *
1340 * Prototypes and inline functions
1341 *
1342 *************************************************************************/
1343
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001344static inline struct efx_channel *
1345efx_get_channel(struct efx_nic *efx, unsigned index)
1346{
Edward Creee01b16a2016-12-02 15:51:33 +00001347 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001348 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001349}
1350
Ben Hutchings8ceee662008-04-27 12:55:59 +01001351/* Iterate over all used channels */
1352#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001353 for (_channel = (_efx)->channel[0]; \
1354 _channel; \
1355 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1356 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001357
Ben Hutchings7f967c02012-02-13 23:45:02 +00001358/* Iterate over all used channels in reverse */
1359#define efx_for_each_channel_rev(_channel, _efx) \
1360 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1361 _channel; \
1362 _channel = _channel->channel ? \
1363 (_efx)->channel[_channel->channel - 1] : NULL)
1364
Ben Hutchings97653432011-01-12 18:26:56 +00001365static inline struct efx_tx_queue *
1366efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1367{
Edward Creee01b16a2016-12-02 15:51:33 +00001368 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
1369 type >= EFX_TXQ_TYPES);
Ben Hutchings97653432011-01-12 18:26:56 +00001370 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1371}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001372
Ben Hutchings525da902011-02-07 23:04:38 +00001373static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1374{
1375 return channel->channel - channel->efx->tx_channel_offset <
1376 channel->efx->n_tx_channels;
1377}
1378
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001379static inline struct efx_tx_queue *
1380efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1381{
Edward Creee01b16a2016-12-02 15:51:33 +00001382 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
1383 type >= EFX_TXQ_TYPES);
Ben Hutchings525da902011-02-07 23:04:38 +00001384 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001385}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001386
Ben Hutchings94b274b2011-01-10 21:18:20 +00001387static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1388{
1389 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1390 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1391}
1392
Ben Hutchings8ceee662008-04-27 12:55:59 +01001393/* Iterate over all TX queues belonging to a channel */
1394#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001395 if (!efx_channel_has_tx_queues(_channel)) \
1396 ; \
1397 else \
1398 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001399 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1400 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001401 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001402
Ben Hutchings94b274b2011-01-10 21:18:20 +00001403/* Iterate over all possible TX queues belonging to a channel */
1404#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001405 if (!efx_channel_has_tx_queues(_channel)) \
1406 ; \
1407 else \
1408 for (_tx_queue = (_channel)->tx_queue; \
1409 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1410 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001411
Ben Hutchings525da902011-02-07 23:04:38 +00001412static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1413{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001414 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001415}
1416
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001417static inline struct efx_rx_queue *
1418efx_channel_get_rx_queue(struct efx_channel *channel)
1419{
Edward Creee01b16a2016-12-02 15:51:33 +00001420 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
Ben Hutchings525da902011-02-07 23:04:38 +00001421 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001422}
1423
Ben Hutchings8ceee662008-04-27 12:55:59 +01001424/* Iterate over all RX queues belonging to a channel */
1425#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001426 if (!efx_channel_has_rx_queue(_channel)) \
1427 ; \
1428 else \
1429 for (_rx_queue = &(_channel)->rx_queue; \
1430 _rx_queue; \
1431 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001432
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001433static inline struct efx_channel *
1434efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1435{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001436 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001437}
1438
1439static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1440{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001441 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001442}
1443
Ben Hutchings8ceee662008-04-27 12:55:59 +01001444/* Returns a pointer to the specified receive buffer in the RX
1445 * descriptor queue.
1446 */
1447static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1448 unsigned int index)
1449{
Eric Dumazet807540b2010-09-23 05:40:09 +00001450 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001451}
1452
Ben Hutchings8ceee662008-04-27 12:55:59 +01001453/**
1454 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1455 *
1456 * This calculates the maximum frame length that will be used for a
1457 * given MTU. The frame length will be equal to the MTU plus a
1458 * constant amount of header space and padding. This is the quantity
1459 * that the net driver will program into the MAC as the maximum frame
1460 * length.
1461 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001462 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001463 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001464 *
1465 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1466 * XGMII cycle). If the frame length reaches the maximum value in the
1467 * same cycle, the XMAC can miss the IPG altogether. We work around
1468 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001469 */
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001470#define EFX_FRAME_PAD 16
Ben Hutchings8ceee662008-04-27 12:55:59 +01001471#define EFX_MAX_FRAME_LEN(mtu) \
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001472 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001473
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001474static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1475{
1476 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1477}
1478static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1479{
1480 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1481}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001482
Martin Habetse4478ad2016-06-15 17:51:07 +01001483/* Get all supported features.
1484 * If a feature is not fixed, it is present in hw_features.
1485 * If a feature is fixed, it does not present in hw_features, but
1486 * always in features.
1487 */
1488static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1489{
1490 const struct net_device *net_dev = efx->net_dev;
1491
1492 return net_dev->features | net_dev->hw_features;
1493}
1494
Bert Kenwarde9117e52016-11-17 10:51:54 +00001495/* Get the current TX queue insert index. */
1496static inline unsigned int
1497efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1498{
1499 return tx_queue->insert_count & tx_queue->ptr_mask;
1500}
1501
1502/* Get a TX buffer. */
1503static inline struct efx_tx_buffer *
1504__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1505{
1506 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1507}
1508
1509/* Get a TX buffer, checking it's not currently in use. */
1510static inline struct efx_tx_buffer *
1511efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1512{
1513 struct efx_tx_buffer *buffer =
1514 __efx_tx_queue_get_insert_buffer(tx_queue);
1515
Edward Creee01b16a2016-12-02 15:51:33 +00001516 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1517 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1518 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001519
1520 return buffer;
1521}
1522
Ben Hutchings8ceee662008-04-27 12:55:59 +01001523#endif /* EFX_NET_DRIVER_H */