blob: ebb85d60b6d5b8b77f62081eb0b7352167960b48 [file] [log] [blame]
Vladimir Barinov7d831bf2007-06-12 18:09:50 +04001/*
2 * drivers/char/watchdog/davinci_wdt.c
3 *
4 * Watchdog driver for DaVinci DM644x/DM646x processors
5 *
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +02006 * Copyright (C) 2006-2013 Texas Instruments.
Vladimir Barinov7d831bf2007-06-12 18:09:50 +04007 *
8 * 2007 (c) MontaVista Software, Inc. This file is licensed under
9 * the terms of the GNU General Public License version 2. This program
10 * is licensed "as is" without any warranty of any kind, whether express
11 * or implied.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
Randy Dunlapac316722018-06-19 22:47:28 -070016#include <linux/mod_devicetable.h>
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040017#include <linux/types.h>
18#include <linux/kernel.h>
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040019#include <linux/watchdog.h>
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040020#include <linux/platform_device.h>
Alan Coxf78b0a82008-05-19 14:05:30 +010021#include <linux/io.h>
Kevin Hilman371d3522009-01-29 14:14:30 -080022#include <linux/device.h>
Kevin Hilman9fd868f2009-02-10 20:30:37 -080023#include <linux/clk.h>
Sachin Kamat6330c702013-03-04 10:36:41 +053024#include <linux/err.h>
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040025
26#define MODULE_NAME "DAVINCI-WDT: "
27
28#define DEFAULT_HEARTBEAT 60
29#define MAX_HEARTBEAT 600 /* really the max margin is 264/27MHz*/
30
31/* Timer register set definition */
32#define PID12 (0x0)
33#define EMUMGT (0x4)
34#define TIM12 (0x10)
35#define TIM34 (0x14)
36#define PRD12 (0x18)
37#define PRD34 (0x1C)
38#define TCR (0x20)
39#define TGCR (0x24)
40#define WDTCR (0x28)
41
42/* TCR bit definitions */
43#define ENAMODE12_DISABLED (0 << 6)
44#define ENAMODE12_ONESHOT (1 << 6)
45#define ENAMODE12_PERIODIC (2 << 6)
46
47/* TGCR bit definitions */
48#define TIM12RS_UNRESET (1 << 0)
49#define TIM34RS_UNRESET (1 << 1)
50#define TIMMODE_64BIT_WDOG (2 << 2)
51
52/* WDTCR bit definitions */
53#define WDEN (1 << 14)
54#define WDFLAG (1 << 15)
55#define WDKEY_SEQ0 (0xa5c6 << 16)
56#define WDKEY_SEQ1 (0xda7e << 16)
57
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +020058static int heartbeat;
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020059
60/*
61 * struct to hold data for each WDT device
62 * @base - base io address of WD device
63 * @clk - source clock of WDT
64 * @wdd - hold watchdog device as is in WDT core
65 */
66struct davinci_wdt_device {
67 void __iomem *base;
68 struct clk *clk;
69 struct watchdog_device wdd;
70};
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040071
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +020072static int davinci_wdt_start(struct watchdog_device *wdd)
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040073{
74 u32 tgcr;
75 u32 timer_margin;
Kevin Hilman9fd868f2009-02-10 20:30:37 -080076 unsigned long wdt_freq;
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020077 struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
Kevin Hilman9fd868f2009-02-10 20:30:37 -080078
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020079 wdt_freq = clk_get_rate(davinci_wdt->clk);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040080
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040081 /* disable, internal clock source */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020082 iowrite32(0, davinci_wdt->base + TCR);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040083 /* reset timer, set mode to 64-bit watchdog, and unreset */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020084 iowrite32(0, davinci_wdt->base + TGCR);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040085 tgcr = TIMMODE_64BIT_WDOG | TIM12RS_UNRESET | TIM34RS_UNRESET;
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020086 iowrite32(tgcr, davinci_wdt->base + TGCR);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040087 /* clear counter regs */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020088 iowrite32(0, davinci_wdt->base + TIM12);
89 iowrite32(0, davinci_wdt->base + TIM34);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040090 /* set timeout period */
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +020091 timer_margin = (((u64)wdd->timeout * wdt_freq) & 0xffffffff);
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020092 iowrite32(timer_margin, davinci_wdt->base + PRD12);
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +020093 timer_margin = (((u64)wdd->timeout * wdt_freq) >> 32);
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020094 iowrite32(timer_margin, davinci_wdt->base + PRD34);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040095 /* enable run continuously */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +020096 iowrite32(ENAMODE12_PERIODIC, davinci_wdt->base + TCR);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +040097 /* Once the WDT is in pre-active state write to
98 * TIM12, TIM34, PRD12, PRD34, TCR, TGCR, WDTCR are
99 * write protected (except for the WDKEY field)
100 */
101 /* put watchdog in pre-active state */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200102 iowrite32(WDKEY_SEQ0 | WDEN, davinci_wdt->base + WDTCR);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400103 /* put watchdog in active state */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200104 iowrite32(WDKEY_SEQ1 | WDEN, davinci_wdt->base + WDTCR);
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200105 return 0;
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400106}
107
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200108static int davinci_wdt_ping(struct watchdog_device *wdd)
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400109{
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200110 struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
111
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200112 /* put watchdog in service state */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200113 iowrite32(WDKEY_SEQ0, davinci_wdt->base + WDTCR);
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200114 /* put watchdog in active state */
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200115 iowrite32(WDKEY_SEQ1, davinci_wdt->base + WDTCR);
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200116 return 0;
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400117}
118
Ivan Khoronzhuka7719942013-12-04 21:39:28 +0200119static unsigned int davinci_wdt_get_timeleft(struct watchdog_device *wdd)
120{
121 u64 timer_counter;
122 unsigned long freq;
123 u32 val;
124 struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
125
126 /* if timeout has occured then return 0 */
127 val = ioread32(davinci_wdt->base + WDTCR);
128 if (val & WDFLAG)
129 return 0;
130
131 freq = clk_get_rate(davinci_wdt->clk);
132
133 if (!freq)
134 return 0;
135
136 timer_counter = ioread32(davinci_wdt->base + TIM12);
137 timer_counter |= ((u64)ioread32(davinci_wdt->base + TIM34) << 32);
138
139 do_div(timer_counter, freq);
140
141 return wdd->timeout - timer_counter;
142}
143
David Lechner71d1f052017-12-11 11:21:08 -0600144static int davinci_wdt_restart(struct watchdog_device *wdd,
145 unsigned long action, void *data)
146{
147 struct davinci_wdt_device *davinci_wdt = watchdog_get_drvdata(wdd);
148 u32 tgcr, wdtcr;
149
150 /* disable, internal clock source */
151 iowrite32(0, davinci_wdt->base + TCR);
152
153 /* reset timer, set mode to 64-bit watchdog, and unreset */
154 tgcr = 0;
155 iowrite32(tgcr, davinci_wdt->base + TGCR);
156 tgcr = TIMMODE_64BIT_WDOG | TIM12RS_UNRESET | TIM34RS_UNRESET;
157 iowrite32(tgcr, davinci_wdt->base + TGCR);
158
159 /* clear counter and period regs */
160 iowrite32(0, davinci_wdt->base + TIM12);
161 iowrite32(0, davinci_wdt->base + TIM34);
162 iowrite32(0, davinci_wdt->base + PRD12);
163 iowrite32(0, davinci_wdt->base + PRD34);
164
165 /* put watchdog in pre-active state */
166 wdtcr = WDKEY_SEQ0 | WDEN;
167 iowrite32(wdtcr, davinci_wdt->base + WDTCR);
168
169 /* put watchdog in active state */
170 wdtcr = WDKEY_SEQ1 | WDEN;
171 iowrite32(wdtcr, davinci_wdt->base + WDTCR);
172
173 /* write an invalid value to the WDKEY field to trigger a restart */
174 wdtcr = 0x00004000;
175 iowrite32(wdtcr, davinci_wdt->base + WDTCR);
176
177 return 0;
178}
179
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200180static const struct watchdog_info davinci_wdt_info = {
Wim Van Sebroeckf1a08cc2007-07-20 21:47:55 +0000181 .options = WDIOF_KEEPALIVEPING,
Ivan Khoronzhuk8832b202013-12-04 21:39:30 +0200182 .identity = "DaVinci/Keystone Watchdog",
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400183};
184
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200185static const struct watchdog_ops davinci_wdt_ops = {
186 .owner = THIS_MODULE,
187 .start = davinci_wdt_start,
188 .stop = davinci_wdt_ping,
189 .ping = davinci_wdt_ping,
Ivan Khoronzhuka7719942013-12-04 21:39:28 +0200190 .get_timeleft = davinci_wdt_get_timeleft,
David Lechner71d1f052017-12-11 11:21:08 -0600191 .restart = davinci_wdt_restart,
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400192};
193
Bill Pemberton2d991a12012-11-19 13:21:41 -0500194static int davinci_wdt_probe(struct platform_device *pdev)
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400195{
Kumar, Anile20880e2013-02-08 13:09:30 +0530196 int ret = 0;
Kevin Hilman371d3522009-01-29 14:14:30 -0800197 struct device *dev = &pdev->dev;
Kumar, Anile20880e2013-02-08 13:09:30 +0530198 struct resource *wdt_mem;
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200199 struct watchdog_device *wdd;
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200200 struct davinci_wdt_device *davinci_wdt;
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400201
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200202 davinci_wdt = devm_kzalloc(dev, sizeof(*davinci_wdt), GFP_KERNEL);
203 if (!davinci_wdt)
204 return -ENOMEM;
Kevin Hilman9fd868f2009-02-10 20:30:37 -0800205
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200206 davinci_wdt->clk = devm_clk_get(dev, NULL);
Tero Kristo9b386572016-11-24 14:58:28 +0200207
208 if (IS_ERR(davinci_wdt->clk)) {
209 if (PTR_ERR(davinci_wdt->clk) != -EPROBE_DEFER)
210 dev_err(&pdev->dev, "failed to get clock node\n");
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200211 return PTR_ERR(davinci_wdt->clk);
Tero Kristo9b386572016-11-24 14:58:28 +0200212 }
Kevin Hilman9fd868f2009-02-10 20:30:37 -0800213
Arvind Yadav8f11eb52017-06-06 15:47:53 +0530214 ret = clk_prepare_enable(davinci_wdt->clk);
215 if (ret) {
216 dev_err(&pdev->dev, "failed to prepare clock\n");
217 return ret;
218 }
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200219
220 platform_set_drvdata(pdev, davinci_wdt);
221
222 wdd = &davinci_wdt->wdd;
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200223 wdd->info = &davinci_wdt_info;
224 wdd->ops = &davinci_wdt_ops;
225 wdd->min_timeout = 1;
226 wdd->max_timeout = MAX_HEARTBEAT;
227 wdd->timeout = DEFAULT_HEARTBEAT;
Pratyush Anand65518812015-08-20 14:05:01 +0530228 wdd->parent = &pdev->dev;
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400229
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200230 watchdog_init_timeout(wdd, heartbeat, dev);
231
232 dev_info(dev, "heartbeat %d sec\n", wdd->timeout);
233
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200234 watchdog_set_drvdata(wdd, davinci_wdt);
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200235 watchdog_set_nowayout(wdd, 1);
David Lechner71d1f052017-12-11 11:21:08 -0600236 watchdog_set_restart_priority(wdd, 128);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400237
Julia Lawallf712eac2011-02-26 17:34:39 +0100238 wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200239 davinci_wdt->base = devm_ioremap_resource(dev, wdt_mem);
Alexey Khoroshilovd66e5362018-03-24 00:36:46 +0300240 if (IS_ERR(davinci_wdt->base)) {
241 ret = PTR_ERR(davinci_wdt->base);
242 goto err_clk_disable;
243 }
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400244
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200245 ret = watchdog_register_device(wdd);
Alexey Khoroshilovd66e5362018-03-24 00:36:46 +0300246 if (ret) {
Ivan Khoronzhukf48f3ce2013-12-05 13:26:24 +0200247 dev_err(dev, "cannot register watchdog device\n");
Alexey Khoroshilovd66e5362018-03-24 00:36:46 +0300248 goto err_clk_disable;
Arvind Yadav737bcff2017-06-06 16:08:31 +0530249 }
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400250
Alexey Khoroshilovd66e5362018-03-24 00:36:46 +0300251 return 0;
252
253err_clk_disable:
254 clk_disable_unprepare(davinci_wdt->clk);
255
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400256 return ret;
257}
258
Bill Pemberton4b12b892012-11-19 13:26:24 -0500259static int davinci_wdt_remove(struct platform_device *pdev)
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400260{
Ivan Khoronzhuk6d9a6cf2013-12-04 21:39:27 +0200261 struct davinci_wdt_device *davinci_wdt = platform_get_drvdata(pdev);
262
263 watchdog_unregister_device(&davinci_wdt->wdd);
264 clk_disable_unprepare(davinci_wdt->clk);
Kevin Hilman9fd868f2009-02-10 20:30:37 -0800265
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400266 return 0;
267}
268
Murali Karicheri902e2e72012-11-26 16:41:35 -0500269static const struct of_device_id davinci_wdt_of_match[] = {
270 { .compatible = "ti,davinci-wdt", },
271 {},
272};
273MODULE_DEVICE_TABLE(of, davinci_wdt_of_match);
274
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400275static struct platform_driver platform_wdt_driver = {
276 .driver = {
Ivan Khoronzhuk84374812013-11-27 15:31:53 +0200277 .name = "davinci-wdt",
Murali Karicheri902e2e72012-11-26 16:41:35 -0500278 .of_match_table = davinci_wdt_of_match,
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400279 },
280 .probe = davinci_wdt_probe,
Bill Pemberton82268712012-11-19 13:21:12 -0500281 .remove = davinci_wdt_remove,
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400282};
283
Axel Linb8ec6112011-11-29 13:56:27 +0800284module_platform_driver(platform_wdt_driver);
Vladimir Barinov7d831bf2007-06-12 18:09:50 +0400285
286MODULE_AUTHOR("Texas Instruments");
287MODULE_DESCRIPTION("DaVinci Watchdog Driver");
288
289module_param(heartbeat, int, 0);
290MODULE_PARM_DESC(heartbeat,
291 "Watchdog heartbeat period in seconds from 1 to "
292 __MODULE_STRING(MAX_HEARTBEAT) ", default "
293 __MODULE_STRING(DEFAULT_HEARTBEAT));
294
295MODULE_LICENSE("GPL");
Ivan Khoronzhuk84374812013-11-27 15:31:53 +0200296MODULE_ALIAS("platform:davinci-wdt");