blob: a6d191ad9743555e6479d26664a2bf8ca408ece8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070013#include <linux/of.h>
14#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070016#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080020#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053021#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080022#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020023#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080024#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090025#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010026#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060027#include <linux/pci_hotplug.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060028#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090029#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090030#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Alan Stern00240c32009-04-27 13:33:16 -040032const char *pci_power_names[] = {
33 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
34};
35EXPORT_SYMBOL_GPL(pci_power_names);
36
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010037int isa_dma_bridge_buggy;
38EXPORT_SYMBOL(isa_dma_bridge_buggy);
39
40int pci_pci_problems;
41EXPORT_SYMBOL(pci_pci_problems);
42
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010043unsigned int pci_pm_d3_delay;
44
Matthew Garrettdf17e622010-10-04 14:22:29 -040045static void pci_pme_list_scan(struct work_struct *work);
46
47static LIST_HEAD(pci_pme_list);
48static DEFINE_MUTEX(pci_pme_list_mutex);
49static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
50
51struct pci_pme_device {
52 struct list_head list;
53 struct pci_dev *dev;
54};
55
56#define PME_TIMEOUT 1000 /* How long between PME checks */
57
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010058static void pci_dev_d3_sleep(struct pci_dev *dev)
59{
60 unsigned int delay = dev->d3_delay;
61
62 if (delay < pci_pm_d3_delay)
63 delay = pci_pm_d3_delay;
64
65 msleep(delay);
66}
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Jeff Garzik32a2eea2007-10-11 16:57:27 -040068#ifdef CONFIG_PCI_DOMAINS
69int pci_domains_supported = 1;
70#endif
71
Atsushi Nemoto4516a612007-02-05 16:36:06 -080072#define DEFAULT_CARDBUS_IO_SIZE (256)
73#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
74/* pci=cbmemsize=nnM,cbiosize=nn can override this */
75unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
76unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
77
Eric W. Biederman28760482009-09-09 14:09:24 -070078#define DEFAULT_HOTPLUG_IO_SIZE (256)
79#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
80/* pci=hpmemsize=nnM,hpiosize=nn can override this */
81unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
82unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
83
Jon Mason5f39e672011-10-03 09:50:20 -050084enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050085
Jesse Barnesac1aa472009-10-26 13:20:44 -070086/*
87 * The default CLS is used if arch didn't set CLS explicitly and not
88 * all pci devices agree on the same value. Arch can override either
89 * the dfl or actual value as it sees fit. Don't forget this is
90 * measured in 32-bit words, not bytes.
91 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050092u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070093u8 pci_cache_line_size;
94
Myron Stowe96c55902011-10-28 15:48:38 -060095/*
96 * If we set up a device for bus mastering, we need to check the latency
97 * timer as certain BIOSes forget to set it properly.
98 */
99unsigned int pcibios_max_latency = 255;
100
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100101/* If set, the PCIe ARI capability will not be used. */
102static bool pcie_ari_disabled;
103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/**
105 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
106 * @bus: pointer to PCI bus structure to search
107 *
108 * Given a PCI bus, returns the highest PCI bus number present in the set
109 * including the given PCI bus and its list of child PCI buses.
110 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400111unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800113 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 unsigned char max, n;
115
Yinghai Lub918c622012-05-17 18:51:11 -0700116 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800117 list_for_each_entry(tmp, &bus->children, node) {
118 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400119 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 max = n;
121 }
122 return max;
123}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800124EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Andrew Morton1684f5d2008-12-01 14:30:30 -0800126#ifdef CONFIG_HAS_IOMEM
127void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
128{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500129 struct resource *res = &pdev->resource[bar];
130
Andrew Morton1684f5d2008-12-01 14:30:30 -0800131 /*
132 * Make sure the BAR is actually a memory resource, not an IO resource
133 */
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500134 if (!(res->flags & IORESOURCE_MEM)) {
135 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800136 return NULL;
137 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500138 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800139}
140EXPORT_SYMBOL_GPL(pci_ioremap_bar);
141#endif
142
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100143#define PCI_FIND_CAP_TTL 48
144
145static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
146 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700147{
148 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700149
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100150 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700151 pci_bus_read_config_byte(bus, devfn, pos, &pos);
152 if (pos < 0x40)
153 break;
154 pos &= ~3;
155 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
156 &id);
157 if (id == 0xff)
158 break;
159 if (id == cap)
160 return pos;
161 pos += PCI_CAP_LIST_NEXT;
162 }
163 return 0;
164}
165
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100166static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
167 u8 pos, int cap)
168{
169 int ttl = PCI_FIND_CAP_TTL;
170
171 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
172}
173
Roland Dreier24a4e372005-10-28 17:35:34 -0700174int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
175{
176 return __pci_find_next_cap(dev->bus, dev->devfn,
177 pos + PCI_CAP_LIST_NEXT, cap);
178}
179EXPORT_SYMBOL_GPL(pci_find_next_capability);
180
Michael Ellermand3bac112006-11-22 18:26:16 +1100181static int __pci_bus_find_cap_start(struct pci_bus *bus,
182 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
184 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
186 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
187 if (!(status & PCI_STATUS_CAP_LIST))
188 return 0;
189
190 switch (hdr_type) {
191 case PCI_HEADER_TYPE_NORMAL:
192 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100193 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100195 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 default:
197 return 0;
198 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100199
200 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
203/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700204 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 * @dev: PCI device to query
206 * @cap: capability code
207 *
208 * Tell if a device supports a given PCI capability.
209 * Returns the address of the requested capability structure within the
210 * device's PCI configuration space or 0 in case the device does not
211 * support it. Possible values for @cap:
212 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700213 * %PCI_CAP_ID_PM Power Management
214 * %PCI_CAP_ID_AGP Accelerated Graphics Port
215 * %PCI_CAP_ID_VPD Vital Product Data
216 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700218 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 * %PCI_CAP_ID_PCIX PCI-X
220 * %PCI_CAP_ID_EXP PCI Express
221 */
222int pci_find_capability(struct pci_dev *dev, int cap)
223{
Michael Ellermand3bac112006-11-22 18:26:16 +1100224 int pos;
225
226 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
227 if (pos)
228 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
229
230 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600232EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700235 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 * @bus: the PCI bus to query
237 * @devfn: PCI device to query
238 * @cap: capability code
239 *
240 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700241 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 *
243 * Returns the address of the requested capability structure within the
244 * device's PCI configuration space or 0 in case the device does not
245 * support it.
246 */
247int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
248{
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 u8 hdr_type;
251
252 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
253
Michael Ellermand3bac112006-11-22 18:26:16 +1100254 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
255 if (pos)
256 pos = __pci_find_next_cap(bus, devfn, pos, cap);
257
258 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600260EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600263 * pci_find_next_ext_capability - Find an extended capability
264 * @dev: PCI device to query
265 * @start: address at which to start looking (0 to start at beginning of list)
266 * @cap: capability code
267 *
268 * Returns the address of the next matching extended capability structure
269 * within the device's PCI configuration space or 0 if the device does
270 * not support it. Some capabilities can occur several times, e.g., the
271 * vendor-specific capability, and this provides a way to find them all.
272 */
273int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
274{
275 u32 header;
276 int ttl;
277 int pos = PCI_CFG_SPACE_SIZE;
278
279 /* minimum 8 bytes per capability */
280 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
281
282 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
283 return 0;
284
285 if (start)
286 pos = start;
287
288 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
289 return 0;
290
291 /*
292 * If we have no capabilities, this is indicated by cap ID,
293 * cap version and next pointer all being 0.
294 */
295 if (header == 0)
296 return 0;
297
298 while (ttl-- > 0) {
299 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
300 return pos;
301
302 pos = PCI_EXT_CAP_NEXT(header);
303 if (pos < PCI_CFG_SPACE_SIZE)
304 break;
305
306 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
307 break;
308 }
309
310 return 0;
311}
312EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
313
314/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 * pci_find_ext_capability - Find an extended capability
316 * @dev: PCI device to query
317 * @cap: capability code
318 *
319 * Returns the address of the requested extended capability structure
320 * within the device's PCI configuration space or 0 if the device does
321 * not support it. Possible values for @cap:
322 *
323 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
324 * %PCI_EXT_CAP_ID_VC Virtual Channel
325 * %PCI_EXT_CAP_ID_DSN Device Serial Number
326 * %PCI_EXT_CAP_ID_PWR Power Budgeting
327 */
328int pci_find_ext_capability(struct pci_dev *dev, int cap)
329{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600330 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331}
Brice Goglin3a720d72006-05-23 06:10:01 -0400332EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100334static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
335{
336 int rc, ttl = PCI_FIND_CAP_TTL;
337 u8 cap, mask;
338
339 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
340 mask = HT_3BIT_CAP_MASK;
341 else
342 mask = HT_5BIT_CAP_MASK;
343
344 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
345 PCI_CAP_ID_HT, &ttl);
346 while (pos) {
347 rc = pci_read_config_byte(dev, pos + 3, &cap);
348 if (rc != PCIBIOS_SUCCESSFUL)
349 return 0;
350
351 if ((cap & mask) == ht_cap)
352 return pos;
353
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800354 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
355 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100356 PCI_CAP_ID_HT, &ttl);
357 }
358
359 return 0;
360}
361/**
362 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
363 * @dev: PCI device to query
364 * @pos: Position from which to continue searching
365 * @ht_cap: Hypertransport capability code
366 *
367 * To be used in conjunction with pci_find_ht_capability() to search for
368 * all capabilities matching @ht_cap. @pos should always be a value returned
369 * from pci_find_ht_capability().
370 *
371 * NB. To be 100% safe against broken PCI devices, the caller should take
372 * steps to avoid an infinite loop.
373 */
374int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
375{
376 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
377}
378EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
379
380/**
381 * pci_find_ht_capability - query a device's Hypertransport capabilities
382 * @dev: PCI device to query
383 * @ht_cap: Hypertransport capability code
384 *
385 * Tell if a device supports a given Hypertransport capability.
386 * Returns an address within the device's PCI configuration space
387 * or 0 in case the device does not support the request capability.
388 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
389 * which has a Hypertransport capability matching @ht_cap.
390 */
391int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
392{
393 int pos;
394
395 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
396 if (pos)
397 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
398
399 return pos;
400}
401EXPORT_SYMBOL_GPL(pci_find_ht_capability);
402
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403/**
404 * pci_find_parent_resource - return resource region of parent bus of given region
405 * @dev: PCI device structure contains resources to be searched
406 * @res: child resource record for which parent is sought
407 *
408 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700409 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400411struct resource *pci_find_parent_resource(const struct pci_dev *dev,
412 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413{
414 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700415 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700418 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 if (!r)
420 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700421 if (res->start && resource_contains(r, res)) {
422
423 /*
424 * If the window is prefetchable but the BAR is
425 * not, the allocator made a mistake.
426 */
427 if (r->flags & IORESOURCE_PREFETCH &&
428 !(res->flags & IORESOURCE_PREFETCH))
429 return NULL;
430
431 /*
432 * If we're below a transparent bridge, there may
433 * be both a positively-decoded aperture and a
434 * subtractively-decoded region that contain the BAR.
435 * We want the positively-decoded one, so this depends
436 * on pci_bus_for_each_resource() giving us those
437 * first.
438 */
439 return r;
440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700442 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600444EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446/**
Alex Williamson157e8762013-12-17 16:43:39 -0700447 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
448 * @dev: the PCI device to operate on
449 * @pos: config space offset of status word
450 * @mask: mask of bit(s) to care about in status word
451 *
452 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
453 */
454int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
455{
456 int i;
457
458 /* Wait for Transaction Pending bit clean */
459 for (i = 0; i < 4; i++) {
460 u16 status;
461 if (i)
462 msleep((1 << (i - 1)) * 100);
463
464 pci_read_config_word(dev, pos, &status);
465 if (!(status & mask))
466 return 1;
467 }
468
469 return 0;
470}
471
472/**
John W. Linville064b53db2005-07-27 10:19:44 -0400473 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
474 * @dev: PCI device to have its BARs restored
475 *
476 * Restore the BAR values for a given device, so as to make it
477 * accessible by its driver.
478 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400479static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400480{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800481 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400482
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800483 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800484 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400485}
486
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200487static struct pci_platform_pm_ops *pci_platform_pm;
488
489int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
490{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200491 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
Rafael J. Wysockid2e5f0c2012-12-23 00:02:44 +0100492 || !ops->sleep_wake)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200493 return -EINVAL;
494 pci_platform_pm = ops;
495 return 0;
496}
497
498static inline bool platform_pci_power_manageable(struct pci_dev *dev)
499{
500 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
501}
502
503static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400504 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200505{
506 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
507}
508
509static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
510{
511 return pci_platform_pm ?
512 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
513}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700514
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200515static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
516{
517 return pci_platform_pm ?
518 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
519}
520
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100521static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
522{
523 return pci_platform_pm ?
524 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
525}
526
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100527static inline bool platform_pci_need_resume(struct pci_dev *dev)
528{
529 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
530}
531
John W. Linville064b53db2005-07-27 10:19:44 -0400532/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200533 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
534 * given PCI device
535 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200536 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200538 * RETURN VALUE:
539 * -EINVAL if the requested state is invalid.
540 * -EIO if device does not support PCI PM or its PM capabilities register has a
541 * wrong version, or device doesn't support the requested state.
542 * 0 if device already is in the requested state.
543 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100545static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200547 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200548 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100550 /* Check if we're already there */
551 if (dev->current_state == state)
552 return 0;
553
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200554 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700555 return -EIO;
556
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200557 if (state < PCI_D0 || state > PCI_D3hot)
558 return -EINVAL;
559
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700561 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 * to sleep if we're already in a low power state
563 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100564 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200565 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400566 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
567 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200569 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200572 if ((state == PCI_D1 && !dev->d1_support)
573 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700574 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200576 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400577
John W. Linville32a36582005-09-14 09:52:42 -0400578 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 * This doesn't affect PME_Status, disables PME_En, and
580 * sets PowerState to 0.
581 */
John W. Linville32a36582005-09-14 09:52:42 -0400582 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400583 case PCI_D0:
584 case PCI_D1:
585 case PCI_D2:
586 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
587 pmcsr |= state;
588 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200589 case PCI_D3hot:
590 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400591 case PCI_UNKNOWN: /* Boot-up */
592 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100593 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200594 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400595 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400596 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400597 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400598 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 }
600
601 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200602 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
604 /* Mandatory power management transition delays */
605 /* see PCI PM 1.1 5.6.1 table 18 */
606 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100607 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100609 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200611 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
612 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
613 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400614 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
615 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400616
Huang Ying448bd852012-06-23 10:23:51 +0800617 /*
618 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400619 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
620 * from D3hot to D0 _may_ perform an internal reset, thereby
621 * going to "D0 Uninitialized" rather than "D0 Initialized".
622 * For example, at least some versions of the 3c905B and the
623 * 3c556B exhibit this behaviour.
624 *
625 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
626 * devices in a D3hot state at boot. Consequently, we need to
627 * restore at least the BARs so that the device will be
628 * accessible to its driver.
629 */
630 if (need_restore)
631 pci_restore_bars(dev);
632
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100633 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800634 pcie_aspm_pm_state_change(dev->bus->self);
635
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 return 0;
637}
638
639/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200640 * pci_update_current_state - Read PCI power state of given device from its
641 * PCI PM registers and cache it
642 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100643 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200644 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100645void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200646{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200647 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200648 u16 pmcsr;
649
Huang Ying448bd852012-06-23 10:23:51 +0800650 /*
651 * Configuration space is not accessible for device in
652 * D3cold, so just keep or set D3cold for safety
653 */
654 if (dev->current_state == PCI_D3cold)
655 return;
656 if (state == PCI_D3cold) {
657 dev->current_state = PCI_D3cold;
658 return;
659 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200660 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200661 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100662 } else {
663 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200664 }
665}
666
667/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600668 * pci_power_up - Put the given device into D0 forcibly
669 * @dev: PCI device to power up
670 */
671void pci_power_up(struct pci_dev *dev)
672{
673 if (platform_pci_power_manageable(dev))
674 platform_pci_set_power_state(dev, PCI_D0);
675
676 pci_raw_set_power_state(dev, PCI_D0);
677 pci_update_current_state(dev, PCI_D0);
678}
679
680/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100681 * pci_platform_power_transition - Use platform to change device power state
682 * @dev: PCI device to handle.
683 * @state: State to put the device into.
684 */
685static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
686{
687 int error;
688
689 if (platform_pci_power_manageable(dev)) {
690 error = platform_pci_set_power_state(dev, state);
691 if (!error)
692 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000693 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100694 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000695
696 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
697 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100698
699 return error;
700}
701
702/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700703 * pci_wakeup - Wake up a PCI device
704 * @pci_dev: Device to handle.
705 * @ign: ignored parameter
706 */
707static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
708{
709 pci_wakeup_event(pci_dev);
710 pm_request_resume(&pci_dev->dev);
711 return 0;
712}
713
714/**
715 * pci_wakeup_bus - Walk given bus and wake up devices on it
716 * @bus: Top bus of the subtree to walk.
717 */
718static void pci_wakeup_bus(struct pci_bus *bus)
719{
720 if (bus)
721 pci_walk_bus(bus, pci_wakeup, NULL);
722}
723
724/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100725 * __pci_start_power_transition - Start power transition of a PCI device
726 * @dev: PCI device to handle.
727 * @state: State to put the device into.
728 */
729static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
730{
Huang Ying448bd852012-06-23 10:23:51 +0800731 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100732 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800733 /*
734 * Mandatory power management transition delays, see
735 * PCI Express Base Specification Revision 2.0 Section
736 * 6.6.1: Conventional Reset. Do not delay for
737 * devices powered on/off by corresponding bridge,
738 * because have already delayed for the bridge.
739 */
740 if (dev->runtime_d3cold) {
741 msleep(dev->d3cold_delay);
742 /*
743 * When powering on a bridge from D3cold, the
744 * whole hierarchy may be powered on into
745 * D0uninitialized state, resume them to give
746 * them a chance to suspend again
747 */
748 pci_wakeup_bus(dev->subordinate);
749 }
750 }
751}
752
753/**
754 * __pci_dev_set_current_state - Set current state of a PCI device
755 * @dev: Device to handle
756 * @data: pointer to state to be set
757 */
758static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
759{
760 pci_power_t state = *(pci_power_t *)data;
761
762 dev->current_state = state;
763 return 0;
764}
765
766/**
767 * __pci_bus_set_current_state - Walk given bus and set current state of devices
768 * @bus: Top bus of the subtree to walk.
769 * @state: state to be set
770 */
771static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
772{
773 if (bus)
774 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100775}
776
777/**
778 * __pci_complete_power_transition - Complete power transition of a PCI device
779 * @dev: PCI device to handle.
780 * @state: State to put the device into.
781 *
782 * This function should not be called directly by device drivers.
783 */
784int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
785{
Huang Ying448bd852012-06-23 10:23:51 +0800786 int ret;
787
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600788 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800789 return -EINVAL;
790 ret = pci_platform_power_transition(dev, state);
791 /* Power off the bridge may power off the whole hierarchy */
792 if (!ret && state == PCI_D3cold)
793 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
794 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100795}
796EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
797
798/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200799 * pci_set_power_state - Set the power state of a PCI device
800 * @dev: PCI device to handle.
801 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
802 *
Nick Andrew877d0312009-01-26 11:06:57 +0100803 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200804 * the device's PCI PM registers.
805 *
806 * RETURN VALUE:
807 * -EINVAL if the requested state is invalid.
808 * -EIO if device does not support PCI PM or its PM capabilities register has a
809 * wrong version, or device doesn't support the requested state.
810 * 0 if device already is in the requested state.
811 * 0 if device's power state has been successfully changed.
812 */
813int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
814{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200815 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200816
817 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800818 if (state > PCI_D3cold)
819 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200820 else if (state < PCI_D0)
821 state = PCI_D0;
822 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
823 /*
824 * If the device or the parent bridge do not support PCI PM,
825 * ignore the request if we're doing anything other than putting
826 * it into D0 (which would only happen on boot).
827 */
828 return 0;
829
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600830 /* Check if we're already there */
831 if (dev->current_state == state)
832 return 0;
833
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100834 __pci_start_power_transition(dev, state);
835
Alan Cox979b1792008-07-24 17:18:38 +0100836 /* This device is quirked not to be put into D3, so
837 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800838 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100839 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200840
Huang Ying448bd852012-06-23 10:23:51 +0800841 /*
842 * To put device in D3cold, we put device into D3hot in native
843 * way, then put device into D3cold with platform ops
844 */
845 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
846 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200847
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100848 if (!__pci_complete_power_transition(dev, state))
849 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200850
851 return error;
852}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600853EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200854
855/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 * pci_choose_state - Choose the power state of a PCI device
857 * @dev: PCI device to be suspended
858 * @state: target sleep state for the whole system. This is the value
859 * that is passed to suspend() function.
860 *
861 * Returns PCI power state suitable for given device and given system
862 * message.
863 */
864
865pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
866{
Shaohua Liab826ca2007-07-20 10:03:22 +0800867 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500868
Yijing Wang728cdb72013-06-18 16:22:14 +0800869 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 return PCI_D0;
871
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200872 ret = platform_pci_choose_state(dev);
873 if (ret != PCI_POWER_ERROR)
874 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700875
876 switch (state.event) {
877 case PM_EVENT_ON:
878 return PCI_D0;
879 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700880 case PM_EVENT_PRETHAW:
881 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700882 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100883 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700884 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600886 dev_info(&dev->dev, "unrecognized suspend event %d\n",
887 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 BUG();
889 }
890 return PCI_D0;
891}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892EXPORT_SYMBOL(pci_choose_state);
893
Yu Zhao89858512009-02-16 02:55:47 +0800894#define PCI_EXP_SAVE_REGS 7
895
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700896static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
897 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800898{
899 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800900
Sasha Levinb67bfe02013-02-27 17:06:00 -0800901 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700902 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800903 return tmp;
904 }
905 return NULL;
906}
907
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700908struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
909{
910 return _pci_find_saved_cap(dev, cap, false);
911}
912
913struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
914{
915 return _pci_find_saved_cap(dev, cap, true);
916}
917
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300918static int pci_save_pcie_state(struct pci_dev *dev)
919{
Jiang Liu59875ae2012-07-24 17:20:06 +0800920 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300921 struct pci_cap_saved_state *save_state;
922 u16 *cap;
923
Jiang Liu59875ae2012-07-24 17:20:06 +0800924 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300925 return 0;
926
Eric W. Biederman9f355752007-03-08 13:06:13 -0700927 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300928 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800929 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300930 return -ENOMEM;
931 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800932
Alex Williamson24a4742f2011-05-10 10:02:11 -0600933 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800934 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
935 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
936 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
937 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
938 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
939 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
940 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300941
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300942 return 0;
943}
944
945static void pci_restore_pcie_state(struct pci_dev *dev)
946{
Jiang Liu59875ae2012-07-24 17:20:06 +0800947 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300948 struct pci_cap_saved_state *save_state;
949 u16 *cap;
950
951 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800952 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300953 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800954
Alex Williamson24a4742f2011-05-10 10:02:11 -0600955 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800956 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
957 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
958 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
959 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
960 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
961 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
962 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300963}
964
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800965
966static int pci_save_pcix_state(struct pci_dev *dev)
967{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100968 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800969 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800970
971 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
972 if (pos <= 0)
973 return 0;
974
Shaohua Lif34303d2007-12-18 09:56:47 +0800975 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800976 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800977 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800978 return -ENOMEM;
979 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800980
Alex Williamson24a4742f2011-05-10 10:02:11 -0600981 pci_read_config_word(dev, pos + PCI_X_CMD,
982 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100983
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800984 return 0;
985}
986
987static void pci_restore_pcix_state(struct pci_dev *dev)
988{
989 int i = 0, pos;
990 struct pci_cap_saved_state *save_state;
991 u16 *cap;
992
993 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
994 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
995 if (!save_state || pos <= 0)
996 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600997 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800998
999 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001000}
1001
1002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003/**
1004 * pci_save_state - save the PCI configuration space of a device before suspending
1005 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001007int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008{
1009 int i;
1010 /* XXX: 100% dword access ok here? */
1011 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001012 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001013 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001014
1015 i = pci_save_pcie_state(dev);
1016 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001018
1019 i = pci_save_pcix_state(dev);
1020 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001021 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001022
Quentin Lambert754834b2014-11-06 17:45:55 +01001023 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001025EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001027static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1028 u32 saved_val, int retry)
1029{
1030 u32 val;
1031
1032 pci_read_config_dword(pdev, offset, &val);
1033 if (val == saved_val)
1034 return;
1035
1036 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001037 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1038 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001039 pci_write_config_dword(pdev, offset, saved_val);
1040 if (retry-- <= 0)
1041 return;
1042
1043 pci_read_config_dword(pdev, offset, &val);
1044 if (val == saved_val)
1045 return;
1046
1047 mdelay(1);
1048 }
1049}
1050
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001051static void pci_restore_config_space_range(struct pci_dev *pdev,
1052 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001053{
1054 int index;
1055
1056 for (index = end; index >= start; index--)
1057 pci_restore_config_dword(pdev, 4 * index,
1058 pdev->saved_config_space[index],
1059 retry);
1060}
1061
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001062static void pci_restore_config_space(struct pci_dev *pdev)
1063{
1064 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1065 pci_restore_config_space_range(pdev, 10, 15, 0);
1066 /* Restore BARs before the command register. */
1067 pci_restore_config_space_range(pdev, 4, 9, 10);
1068 pci_restore_config_space_range(pdev, 0, 3, 0);
1069 } else {
1070 pci_restore_config_space_range(pdev, 0, 15, 0);
1071 }
1072}
1073
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001074/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 * pci_restore_state - Restore the saved state of a PCI device
1076 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001078void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079{
Alek Duc82f63e2009-08-08 08:46:19 +08001080 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001081 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001082
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001083 /* PCI Express register must be restored first */
1084 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001085 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001086 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001087
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001088 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001089
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001090 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001091 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001092 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001093
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001094 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001096EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001098struct pci_saved_state {
1099 u32 config_space[16];
1100 struct pci_cap_saved_data cap[0];
1101};
1102
1103/**
1104 * pci_store_saved_state - Allocate and return an opaque struct containing
1105 * the device saved state.
1106 * @dev: PCI device that we're dealing with
1107 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001108 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001109 */
1110struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1111{
1112 struct pci_saved_state *state;
1113 struct pci_cap_saved_state *tmp;
1114 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001115 size_t size;
1116
1117 if (!dev->state_saved)
1118 return NULL;
1119
1120 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1121
Sasha Levinb67bfe02013-02-27 17:06:00 -08001122 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001123 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1124
1125 state = kzalloc(size, GFP_KERNEL);
1126 if (!state)
1127 return NULL;
1128
1129 memcpy(state->config_space, dev->saved_config_space,
1130 sizeof(state->config_space));
1131
1132 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001133 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001134 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1135 memcpy(cap, &tmp->cap, len);
1136 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1137 }
1138 /* Empty cap_save terminates list */
1139
1140 return state;
1141}
1142EXPORT_SYMBOL_GPL(pci_store_saved_state);
1143
1144/**
1145 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1146 * @dev: PCI device that we're dealing with
1147 * @state: Saved state returned from pci_store_saved_state()
1148 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001149int pci_load_saved_state(struct pci_dev *dev,
1150 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001151{
1152 struct pci_cap_saved_data *cap;
1153
1154 dev->state_saved = false;
1155
1156 if (!state)
1157 return 0;
1158
1159 memcpy(dev->saved_config_space, state->config_space,
1160 sizeof(state->config_space));
1161
1162 cap = state->cap;
1163 while (cap->size) {
1164 struct pci_cap_saved_state *tmp;
1165
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001166 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001167 if (!tmp || tmp->cap.size != cap->size)
1168 return -EINVAL;
1169
1170 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1171 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1172 sizeof(struct pci_cap_saved_data) + cap->size);
1173 }
1174
1175 dev->state_saved = true;
1176 return 0;
1177}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001178EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001179
1180/**
1181 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1182 * and free the memory allocated for it.
1183 * @dev: PCI device that we're dealing with
1184 * @state: Pointer to saved state returned from pci_store_saved_state()
1185 */
1186int pci_load_and_free_saved_state(struct pci_dev *dev,
1187 struct pci_saved_state **state)
1188{
1189 int ret = pci_load_saved_state(dev, *state);
1190 kfree(*state);
1191 *state = NULL;
1192 return ret;
1193}
1194EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1195
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001196int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1197{
1198 return pci_enable_resources(dev, bars);
1199}
1200
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001201static int do_pci_enable_device(struct pci_dev *dev, int bars)
1202{
1203 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301204 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001205 u16 cmd;
1206 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001207
1208 err = pci_set_power_state(dev, PCI_D0);
1209 if (err < 0 && err != -EIO)
1210 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301211
1212 bridge = pci_upstream_bridge(dev);
1213 if (bridge)
1214 pcie_aspm_powersave_config_link(bridge);
1215
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001216 err = pcibios_enable_device(dev, bars);
1217 if (err < 0)
1218 return err;
1219 pci_fixup_device(pci_fixup_enable, dev);
1220
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001221 if (dev->msi_enabled || dev->msix_enabled)
1222 return 0;
1223
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001224 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1225 if (pin) {
1226 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1227 if (cmd & PCI_COMMAND_INTX_DISABLE)
1228 pci_write_config_word(dev, PCI_COMMAND,
1229 cmd & ~PCI_COMMAND_INTX_DISABLE);
1230 }
1231
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001232 return 0;
1233}
1234
1235/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001236 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001237 * @dev: PCI device to be resumed
1238 *
1239 * Note this function is a backend of pci_default_resume and is not supposed
1240 * to be called by normal code, write proper resume handler and use it instead.
1241 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001242int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001243{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001244 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001245 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1246 return 0;
1247}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001248EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001249
Yinghai Lu928bea92013-07-22 14:37:17 -07001250static void pci_enable_bridge(struct pci_dev *dev)
1251{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001252 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001253 int retval;
1254
Bjorn Helgaas79272132013-11-06 10:00:51 -07001255 bridge = pci_upstream_bridge(dev);
1256 if (bridge)
1257 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001258
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001259 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001260 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001261 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001262 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001263 }
1264
Yinghai Lu928bea92013-07-22 14:37:17 -07001265 retval = pci_enable_device(dev);
1266 if (retval)
1267 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1268 retval);
1269 pci_set_master(dev);
1270}
1271
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001272static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001274 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001276 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277
Jesse Barnes97c145f2010-11-05 15:16:36 -04001278 /*
1279 * Power state could be unknown at this point, either due to a fresh
1280 * boot or a device removal call. So get the current power state
1281 * so that things like MSI message writing will behave as expected
1282 * (e.g. if the device really is in D0 at enable time).
1283 */
1284 if (dev->pm_cap) {
1285 u16 pmcsr;
1286 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1287 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1288 }
1289
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001290 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001291 return 0; /* already enabled */
1292
Bjorn Helgaas79272132013-11-06 10:00:51 -07001293 bridge = pci_upstream_bridge(dev);
1294 if (bridge)
1295 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001296
Yinghai Lu497f16f2011-12-17 18:33:37 -08001297 /* only skip sriov related */
1298 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1299 if (dev->resource[i].flags & flags)
1300 bars |= (1 << i);
1301 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001302 if (dev->resource[i].flags & flags)
1303 bars |= (1 << i);
1304
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001305 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001306 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001307 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001308 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309}
1310
1311/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001312 * pci_enable_device_io - Initialize a device for use with IO space
1313 * @dev: PCI device to be initialized
1314 *
1315 * Initialize device before it's used by a driver. Ask low-level code
1316 * to enable I/O resources. Wake up the device if it was suspended.
1317 * Beware, this function can fail.
1318 */
1319int pci_enable_device_io(struct pci_dev *dev)
1320{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001321 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001322}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001323EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001324
1325/**
1326 * pci_enable_device_mem - Initialize a device for use with Memory space
1327 * @dev: PCI device to be initialized
1328 *
1329 * Initialize device before it's used by a driver. Ask low-level code
1330 * to enable Memory resources. Wake up the device if it was suspended.
1331 * Beware, this function can fail.
1332 */
1333int pci_enable_device_mem(struct pci_dev *dev)
1334{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001335 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001336}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001337EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001338
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339/**
1340 * pci_enable_device - Initialize device before it's used by a driver.
1341 * @dev: PCI device to be initialized
1342 *
1343 * Initialize device before it's used by a driver. Ask low-level code
1344 * to enable I/O and memory. Wake up the device if it was suspended.
1345 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001346 *
1347 * Note we don't actually enable the device many times if we call
1348 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001350int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001352 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001354EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355
Tejun Heo9ac78492007-01-20 16:00:26 +09001356/*
1357 * Managed PCI resources. This manages device on/off, intx/msi/msix
1358 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1359 * there's no need to track it separately. pci_devres is initialized
1360 * when a device is enabled using managed PCI device enable interface.
1361 */
1362struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001363 unsigned int enabled:1;
1364 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001365 unsigned int orig_intx:1;
1366 unsigned int restore_intx:1;
1367 u32 region_mask;
1368};
1369
1370static void pcim_release(struct device *gendev, void *res)
1371{
1372 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1373 struct pci_devres *this = res;
1374 int i;
1375
1376 if (dev->msi_enabled)
1377 pci_disable_msi(dev);
1378 if (dev->msix_enabled)
1379 pci_disable_msix(dev);
1380
1381 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1382 if (this->region_mask & (1 << i))
1383 pci_release_region(dev, i);
1384
1385 if (this->restore_intx)
1386 pci_intx(dev, this->orig_intx);
1387
Tejun Heo7f375f32007-02-25 04:36:01 -08001388 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001389 pci_disable_device(dev);
1390}
1391
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001392static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001393{
1394 struct pci_devres *dr, *new_dr;
1395
1396 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1397 if (dr)
1398 return dr;
1399
1400 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1401 if (!new_dr)
1402 return NULL;
1403 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1404}
1405
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001406static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001407{
1408 if (pci_is_managed(pdev))
1409 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1410 return NULL;
1411}
1412
1413/**
1414 * pcim_enable_device - Managed pci_enable_device()
1415 * @pdev: PCI device to be initialized
1416 *
1417 * Managed pci_enable_device().
1418 */
1419int pcim_enable_device(struct pci_dev *pdev)
1420{
1421 struct pci_devres *dr;
1422 int rc;
1423
1424 dr = get_pci_dr(pdev);
1425 if (unlikely(!dr))
1426 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001427 if (dr->enabled)
1428 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001429
1430 rc = pci_enable_device(pdev);
1431 if (!rc) {
1432 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001433 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001434 }
1435 return rc;
1436}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001437EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001438
1439/**
1440 * pcim_pin_device - Pin managed PCI device
1441 * @pdev: PCI device to pin
1442 *
1443 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1444 * driver detach. @pdev must have been enabled with
1445 * pcim_enable_device().
1446 */
1447void pcim_pin_device(struct pci_dev *pdev)
1448{
1449 struct pci_devres *dr;
1450
1451 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001452 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001453 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001454 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001455}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001456EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001457
Matthew Garretteca0d462012-12-05 14:33:27 -07001458/*
1459 * pcibios_add_device - provide arch specific hooks when adding device dev
1460 * @dev: the PCI device being added
1461 *
1462 * Permits the platform to provide architecture specific functionality when
1463 * devices are added. This is the default implementation. Architecture
1464 * implementations can override this.
1465 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001466int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001467{
1468 return 0;
1469}
1470
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001472 * pcibios_release_device - provide arch specific hooks when releasing device dev
1473 * @dev: the PCI device being released
1474 *
1475 * Permits the platform to provide architecture specific functionality when
1476 * devices are released. This is the default implementation. Architecture
1477 * implementations can override this.
1478 */
1479void __weak pcibios_release_device(struct pci_dev *dev) {}
1480
1481/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 * pcibios_disable_device - disable arch specific PCI resources for device dev
1483 * @dev: the PCI device to disable
1484 *
1485 * Disables architecture specific PCI resources for the device. This
1486 * is the default implementation. Architecture implementations can
1487 * override this.
1488 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001489void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Hanjun Guoa43ae582014-05-06 11:29:52 +08001491/**
1492 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1493 * @irq: ISA IRQ to penalize
1494 * @active: IRQ active or not
1495 *
1496 * Permits the platform to provide architecture-specific functionality when
1497 * penalizing ISA IRQs. This is the default implementation. Architecture
1498 * implementations can override this.
1499 */
1500void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1501
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001502static void do_pci_disable_device(struct pci_dev *dev)
1503{
1504 u16 pci_command;
1505
1506 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1507 if (pci_command & PCI_COMMAND_MASTER) {
1508 pci_command &= ~PCI_COMMAND_MASTER;
1509 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1510 }
1511
1512 pcibios_disable_device(dev);
1513}
1514
1515/**
1516 * pci_disable_enabled_device - Disable device without updating enable_cnt
1517 * @dev: PCI device to disable
1518 *
1519 * NOTE: This function is a backend of PCI power management routines and is
1520 * not supposed to be called drivers.
1521 */
1522void pci_disable_enabled_device(struct pci_dev *dev)
1523{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001524 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001525 do_pci_disable_device(dev);
1526}
1527
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528/**
1529 * pci_disable_device - Disable PCI device after use
1530 * @dev: PCI device to be disabled
1531 *
1532 * Signal to the system that the PCI device is not in use by the system
1533 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001534 *
1535 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001536 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001538void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539{
Tejun Heo9ac78492007-01-20 16:00:26 +09001540 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001541
Tejun Heo9ac78492007-01-20 16:00:26 +09001542 dr = find_pci_dr(dev);
1543 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001544 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001545
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001546 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1547 "disabling already-disabled device");
1548
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001549 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001550 return;
1551
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001552 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001554 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001556EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557
1558/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001559 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001560 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001561 * @state: Reset state to enter into
1562 *
1563 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001564 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001565 * implementation. Architecture implementations can override this.
1566 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001567int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1568 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001569{
1570 return -EINVAL;
1571}
1572
1573/**
1574 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001575 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001576 * @state: Reset state to enter into
1577 *
1578 *
1579 * Sets the PCI reset state for the device.
1580 */
1581int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1582{
1583 return pcibios_set_pcie_reset_state(dev, state);
1584}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001585EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001586
1587/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001588 * pci_check_pme_status - Check if given device has generated PME.
1589 * @dev: Device to check.
1590 *
1591 * Check the PME status of the device and if set, clear it and clear PME enable
1592 * (if set). Return 'true' if PME status and PME enable were both set or
1593 * 'false' otherwise.
1594 */
1595bool pci_check_pme_status(struct pci_dev *dev)
1596{
1597 int pmcsr_pos;
1598 u16 pmcsr;
1599 bool ret = false;
1600
1601 if (!dev->pm_cap)
1602 return false;
1603
1604 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1605 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1606 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1607 return false;
1608
1609 /* Clear PME status. */
1610 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1611 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1612 /* Disable PME to avoid interrupt flood. */
1613 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1614 ret = true;
1615 }
1616
1617 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1618
1619 return ret;
1620}
1621
1622/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001623 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1624 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001625 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001626 *
1627 * Check if @dev has generated PME and queue a resume request for it in that
1628 * case.
1629 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001630static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001631{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001632 if (pme_poll_reset && dev->pme_poll)
1633 dev->pme_poll = false;
1634
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001635 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001636 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001637 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001638 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001639 return 0;
1640}
1641
1642/**
1643 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1644 * @bus: Top bus of the subtree to walk.
1645 */
1646void pci_pme_wakeup_bus(struct pci_bus *bus)
1647{
1648 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001649 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001650}
1651
Huang Ying448bd852012-06-23 10:23:51 +08001652
1653/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001654 * pci_pme_capable - check the capability of PCI device to generate PME#
1655 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001656 * @state: PCI state from which device will issue PME#.
1657 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001658bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001659{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001660 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001661 return false;
1662
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001663 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001664}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001665EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001666
Matthew Garrettdf17e622010-10-04 14:22:29 -04001667static void pci_pme_list_scan(struct work_struct *work)
1668{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001669 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001670
1671 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001672 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1673 if (pme_dev->dev->pme_poll) {
1674 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001675
Bjorn Helgaasce300002014-01-24 09:51:06 -07001676 bridge = pme_dev->dev->bus->self;
1677 /*
1678 * If bridge is in low power state, the
1679 * configuration space of subordinate devices
1680 * may be not accessible
1681 */
1682 if (bridge && bridge->current_state != PCI_D0)
1683 continue;
1684 pci_pme_wakeup(pme_dev->dev, NULL);
1685 } else {
1686 list_del(&pme_dev->list);
1687 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001688 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001689 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001690 if (!list_empty(&pci_pme_list))
1691 schedule_delayed_work(&pci_pme_work,
1692 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001693 mutex_unlock(&pci_pme_list_mutex);
1694}
1695
1696/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001697 * pci_pme_active - enable or disable PCI device's PME# function
1698 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001699 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1700 *
1701 * The caller must verify that the device is capable of generating PME# before
1702 * calling this function with @enable equal to 'true'.
1703 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001704void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001705{
1706 u16 pmcsr;
1707
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001708 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001709 return;
1710
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001711 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001712 /* Clear PME_Status by writing 1 to it and enable PME# */
1713 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1714 if (!enable)
1715 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1716
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001717 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001718
Huang Ying6e965e02012-10-26 13:07:51 +08001719 /*
1720 * PCI (as opposed to PCIe) PME requires that the device have
1721 * its PME# line hooked up correctly. Not all hardware vendors
1722 * do this, so the PME never gets delivered and the device
1723 * remains asleep. The easiest way around this is to
1724 * periodically walk the list of suspended devices and check
1725 * whether any have their PME flag set. The assumption is that
1726 * we'll wake up often enough anyway that this won't be a huge
1727 * hit, and the power savings from the devices will still be a
1728 * win.
1729 *
1730 * Although PCIe uses in-band PME message instead of PME# line
1731 * to report PME, PME does not work for some PCIe devices in
1732 * reality. For example, there are devices that set their PME
1733 * status bits, but don't really bother to send a PME message;
1734 * there are PCI Express Root Ports that don't bother to
1735 * trigger interrupts when they receive PME messages from the
1736 * devices below. So PME poll is used for PCIe devices too.
1737 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001738
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001739 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001740 struct pci_pme_device *pme_dev;
1741 if (enable) {
1742 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1743 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001744 if (!pme_dev) {
1745 dev_warn(&dev->dev, "can't enable PME#\n");
1746 return;
1747 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001748 pme_dev->dev = dev;
1749 mutex_lock(&pci_pme_list_mutex);
1750 list_add(&pme_dev->list, &pci_pme_list);
1751 if (list_is_singular(&pci_pme_list))
1752 schedule_delayed_work(&pci_pme_work,
1753 msecs_to_jiffies(PME_TIMEOUT));
1754 mutex_unlock(&pci_pme_list_mutex);
1755 } else {
1756 mutex_lock(&pci_pme_list_mutex);
1757 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1758 if (pme_dev->dev == dev) {
1759 list_del(&pme_dev->list);
1760 kfree(pme_dev);
1761 break;
1762 }
1763 }
1764 mutex_unlock(&pci_pme_list_mutex);
1765 }
1766 }
1767
Vincent Palatin85b85822011-12-05 11:51:18 -08001768 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001769}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001770EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001771
1772/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001773 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001774 * @dev: PCI device affected
1775 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001776 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001777 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 *
David Brownell075c1772007-04-26 00:12:06 -07001779 * This enables the device as a wakeup event source, or disables it.
1780 * When such events involves platform-specific hooks, those hooks are
1781 * called automatically by this routine.
1782 *
1783 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001784 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001785 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001786 * RETURN VALUE:
1787 * 0 is returned on success
1788 * -EINVAL is returned if device is not supposed to wake up the system
1789 * Error code depending on the platform is returned if both the platform and
1790 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001792int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1793 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001795 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001797 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001798 return -EINVAL;
1799
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001800 /* Don't do the same thing twice in a row for one device. */
1801 if (!!enable == !!dev->wakeup_prepared)
1802 return 0;
1803
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001804 /*
1805 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1806 * Anderson we should be doing PME# wake enable followed by ACPI wake
1807 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001808 */
1809
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001810 if (enable) {
1811 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001812
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001813 if (pci_pme_capable(dev, state))
1814 pci_pme_active(dev, true);
1815 else
1816 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001817 error = runtime ? platform_pci_run_wake(dev, true) :
1818 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001819 if (ret)
1820 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001821 if (!ret)
1822 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001823 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001824 if (runtime)
1825 platform_pci_run_wake(dev, false);
1826 else
1827 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001828 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001829 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001830 }
1831
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001832 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001833}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001834EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001835
1836/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001837 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1838 * @dev: PCI device to prepare
1839 * @enable: True to enable wake-up event generation; false to disable
1840 *
1841 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1842 * and this function allows them to set that up cleanly - pci_enable_wake()
1843 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1844 * ordering constraints.
1845 *
1846 * This function only returns error code if the device is not capable of
1847 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1848 * enable wake-up power for it.
1849 */
1850int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1851{
1852 return pci_pme_capable(dev, PCI_D3cold) ?
1853 pci_enable_wake(dev, PCI_D3cold, enable) :
1854 pci_enable_wake(dev, PCI_D3hot, enable);
1855}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001856EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001857
1858/**
Jesse Barnes37139072008-07-28 11:49:26 -07001859 * pci_target_state - find an appropriate low power state for a given PCI dev
1860 * @dev: PCI device
1861 *
1862 * Use underlying platform code to find a supported low power state for @dev.
1863 * If the platform can't manage @dev, return the deepest state from which it
1864 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001865 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001866static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001867{
1868 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001869
1870 if (platform_pci_power_manageable(dev)) {
1871 /*
1872 * Call the platform to choose the target state of the device
1873 * and enable wake-up from this state if supported.
1874 */
1875 pci_power_t state = platform_pci_choose_state(dev);
1876
1877 switch (state) {
1878 case PCI_POWER_ERROR:
1879 case PCI_UNKNOWN:
1880 break;
1881 case PCI_D1:
1882 case PCI_D2:
1883 if (pci_no_d1d2(dev))
1884 break;
1885 default:
1886 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001887 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001888 } else if (!dev->pm_cap) {
1889 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001890 } else if (device_may_wakeup(&dev->dev)) {
1891 /*
1892 * Find the deepest state from which the device can generate
1893 * wake-up events, make it the target state and enable device
1894 * to generate PME#.
1895 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001896 if (dev->pme_support) {
1897 while (target_state
1898 && !(dev->pme_support & (1 << target_state)))
1899 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001900 }
1901 }
1902
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001903 return target_state;
1904}
1905
1906/**
1907 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1908 * @dev: Device to handle.
1909 *
1910 * Choose the power state appropriate for the device depending on whether
1911 * it can wake up the system and/or is power manageable by the platform
1912 * (PCI_D3hot is the default) and put the device into that state.
1913 */
1914int pci_prepare_to_sleep(struct pci_dev *dev)
1915{
1916 pci_power_t target_state = pci_target_state(dev);
1917 int error;
1918
1919 if (target_state == PCI_POWER_ERROR)
1920 return -EIO;
1921
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001922 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001923
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001924 error = pci_set_power_state(dev, target_state);
1925
1926 if (error)
1927 pci_enable_wake(dev, target_state, false);
1928
1929 return error;
1930}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001931EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001932
1933/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001934 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001935 * @dev: Device to handle.
1936 *
Thomas Weber88393162010-03-16 11:47:56 +01001937 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001938 */
1939int pci_back_from_sleep(struct pci_dev *dev)
1940{
1941 pci_enable_wake(dev, PCI_D0, false);
1942 return pci_set_power_state(dev, PCI_D0);
1943}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001944EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001945
1946/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001947 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1948 * @dev: PCI device being suspended.
1949 *
1950 * Prepare @dev to generate wake-up events at run time and put it into a low
1951 * power state.
1952 */
1953int pci_finish_runtime_suspend(struct pci_dev *dev)
1954{
1955 pci_power_t target_state = pci_target_state(dev);
1956 int error;
1957
1958 if (target_state == PCI_POWER_ERROR)
1959 return -EIO;
1960
Huang Ying448bd852012-06-23 10:23:51 +08001961 dev->runtime_d3cold = target_state == PCI_D3cold;
1962
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001963 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1964
1965 error = pci_set_power_state(dev, target_state);
1966
Huang Ying448bd852012-06-23 10:23:51 +08001967 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001968 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001969 dev->runtime_d3cold = false;
1970 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001971
1972 return error;
1973}
1974
1975/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001976 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1977 * @dev: Device to check.
1978 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001979 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001980 * (through the platform or using the native PCIe PME) or if the device supports
1981 * PME and one of its upstream bridges can generate wake-up events.
1982 */
1983bool pci_dev_run_wake(struct pci_dev *dev)
1984{
1985 struct pci_bus *bus = dev->bus;
1986
1987 if (device_run_wake(&dev->dev))
1988 return true;
1989
1990 if (!dev->pme_support)
1991 return false;
1992
1993 while (bus->parent) {
1994 struct pci_dev *bridge = bus->self;
1995
1996 if (device_run_wake(&bridge->dev))
1997 return true;
1998
1999 bus = bus->parent;
2000 }
2001
2002 /* We have reached the root bus. */
2003 if (bus->bridge)
2004 return device_run_wake(bus->bridge);
2005
2006 return false;
2007}
2008EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2009
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002010/**
2011 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2012 * @pci_dev: Device to check.
2013 *
2014 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2015 * reconfigured due to wakeup settings difference between system and runtime
2016 * suspend and the current power state of it is suitable for the upcoming
2017 * (system) transition.
2018 */
2019bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2020{
2021 struct device *dev = &pci_dev->dev;
2022
2023 if (!pm_runtime_suspended(dev)
2024 || (device_can_wakeup(dev) && !device_may_wakeup(dev))
2025 || platform_pci_need_resume(pci_dev))
2026 return false;
2027
2028 return pci_target_state(pci_dev) == pci_dev->current_state;
2029}
2030
Huang Yingb3c32c42012-10-25 09:36:03 +08002031void pci_config_pm_runtime_get(struct pci_dev *pdev)
2032{
2033 struct device *dev = &pdev->dev;
2034 struct device *parent = dev->parent;
2035
2036 if (parent)
2037 pm_runtime_get_sync(parent);
2038 pm_runtime_get_noresume(dev);
2039 /*
2040 * pdev->current_state is set to PCI_D3cold during suspending,
2041 * so wait until suspending completes
2042 */
2043 pm_runtime_barrier(dev);
2044 /*
2045 * Only need to resume devices in D3cold, because config
2046 * registers are still accessible for devices suspended but
2047 * not in D3cold.
2048 */
2049 if (pdev->current_state == PCI_D3cold)
2050 pm_runtime_resume(dev);
2051}
2052
2053void pci_config_pm_runtime_put(struct pci_dev *pdev)
2054{
2055 struct device *dev = &pdev->dev;
2056 struct device *parent = dev->parent;
2057
2058 pm_runtime_put(dev);
2059 if (parent)
2060 pm_runtime_put_sync(parent);
2061}
2062
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002063/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002064 * pci_pm_init - Initialize PM functions of given PCI device
2065 * @dev: PCI device to handle.
2066 */
2067void pci_pm_init(struct pci_dev *dev)
2068{
2069 int pm;
2070 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002071
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002072 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002073 pm_runtime_set_active(&dev->dev);
2074 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002075 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002076 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002077
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002078 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002079 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 /* find PCI PM capability in list */
2082 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002083 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002084 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002086 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002088 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2089 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2090 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002091 return;
David Brownell075c1772007-04-26 00:12:06 -07002092 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002094 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002095 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002096 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08002097 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002098
2099 dev->d1_support = false;
2100 dev->d2_support = false;
2101 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002102 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002103 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002104 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002105 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002106
2107 if (dev->d1_support || dev->d2_support)
2108 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002109 dev->d1_support ? " D1" : "",
2110 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002111 }
2112
2113 pmc &= PCI_PM_CAP_PME_MASK;
2114 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002115 dev_printk(KERN_DEBUG, &dev->dev,
2116 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002117 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2118 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2119 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2120 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2121 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002122 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002123 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002124 /*
2125 * Make device's PM flags reflect the wake-up capability, but
2126 * let the user space enable it to wake up the system as needed.
2127 */
2128 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002129 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002130 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002131 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132}
2133
Yinghai Lu34a48762012-02-11 00:18:41 -08002134static void pci_add_saved_cap(struct pci_dev *pci_dev,
2135 struct pci_cap_saved_state *new_cap)
2136{
2137 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2138}
2139
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002140/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002141 * _pci_add_cap_save_buffer - allocate buffer for saving given
2142 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002143 * @dev: the PCI device
2144 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002145 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002146 * @size: requested size of the buffer
2147 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002148static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2149 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002150{
2151 int pos;
2152 struct pci_cap_saved_state *save_state;
2153
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002154 if (extended)
2155 pos = pci_find_ext_capability(dev, cap);
2156 else
2157 pos = pci_find_capability(dev, cap);
2158
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002159 if (pos <= 0)
2160 return 0;
2161
2162 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2163 if (!save_state)
2164 return -ENOMEM;
2165
Alex Williamson24a4742f2011-05-10 10:02:11 -06002166 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002167 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002168 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002169 pci_add_saved_cap(dev, save_state);
2170
2171 return 0;
2172}
2173
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002174int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2175{
2176 return _pci_add_cap_save_buffer(dev, cap, false, size);
2177}
2178
2179int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2180{
2181 return _pci_add_cap_save_buffer(dev, cap, true, size);
2182}
2183
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002184/**
2185 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2186 * @dev: the PCI device
2187 */
2188void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2189{
2190 int error;
2191
Yu Zhao89858512009-02-16 02:55:47 +08002192 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2193 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002194 if (error)
2195 dev_err(&dev->dev,
2196 "unable to preallocate PCI Express save buffer\n");
2197
2198 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2199 if (error)
2200 dev_err(&dev->dev,
2201 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002202
2203 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002204}
2205
Yinghai Luf7968412012-02-11 00:18:30 -08002206void pci_free_cap_save_buffers(struct pci_dev *dev)
2207{
2208 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002209 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002210
Sasha Levinb67bfe02013-02-27 17:06:00 -08002211 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002212 kfree(tmp);
2213}
2214
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002215/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002216 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002217 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002218 *
2219 * If @dev and its upstream bridge both support ARI, enable ARI in the
2220 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002221 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002222void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002223{
Yu Zhao58c3a722008-10-14 14:02:53 +08002224 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002225 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002226
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002227 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002228 return;
2229
Zhao, Yu81135872008-10-23 13:15:39 +08002230 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002231 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002232 return;
2233
Jiang Liu59875ae2012-07-24 17:20:06 +08002234 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002235 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2236 return;
2237
Yijing Wangb0cc6022013-01-15 11:12:16 +08002238 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2239 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2240 PCI_EXP_DEVCTL2_ARI);
2241 bridge->ari_enabled = 1;
2242 } else {
2243 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2244 PCI_EXP_DEVCTL2_ARI);
2245 bridge->ari_enabled = 0;
2246 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002247}
2248
Chris Wright5d990b62009-12-04 12:15:21 -08002249static int pci_acs_enable;
2250
2251/**
2252 * pci_request_acs - ask for ACS to be enabled if supported
2253 */
2254void pci_request_acs(void)
2255{
2256 pci_acs_enable = 1;
2257}
2258
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002259/**
Alex Williamson2c744242014-02-03 14:27:33 -07002260 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002261 * @dev: the PCI device
2262 */
Alex Williamson2c744242014-02-03 14:27:33 -07002263static int pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002264{
2265 int pos;
2266 u16 cap;
2267 u16 ctrl;
2268
Allen Kayae21ee62009-10-07 10:27:17 -07002269 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2270 if (!pos)
Alex Williamson2c744242014-02-03 14:27:33 -07002271 return -ENODEV;
Allen Kayae21ee62009-10-07 10:27:17 -07002272
2273 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2274 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2275
2276 /* Source Validation */
2277 ctrl |= (cap & PCI_ACS_SV);
2278
2279 /* P2P Request Redirect */
2280 ctrl |= (cap & PCI_ACS_RR);
2281
2282 /* P2P Completion Redirect */
2283 ctrl |= (cap & PCI_ACS_CR);
2284
2285 /* Upstream Forwarding */
2286 ctrl |= (cap & PCI_ACS_UF);
2287
2288 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002289
2290 return 0;
2291}
2292
2293/**
2294 * pci_enable_acs - enable ACS if hardware support it
2295 * @dev: the PCI device
2296 */
2297void pci_enable_acs(struct pci_dev *dev)
2298{
2299 if (!pci_acs_enable)
2300 return;
2301
2302 if (!pci_std_enable_acs(dev))
2303 return;
2304
2305 pci_dev_specific_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002306}
2307
Alex Williamson0a671192013-06-27 16:39:48 -06002308static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2309{
2310 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002311 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002312
2313 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2314 if (!pos)
2315 return false;
2316
Alex Williamson83db7e02013-06-27 16:39:54 -06002317 /*
2318 * Except for egress control, capabilities are either required
2319 * or only required if controllable. Features missing from the
2320 * capability field can therefore be assumed as hard-wired enabled.
2321 */
2322 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2323 acs_flags &= (cap | PCI_ACS_EC);
2324
Alex Williamson0a671192013-06-27 16:39:48 -06002325 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2326 return (ctrl & acs_flags) == acs_flags;
2327}
2328
Allen Kayae21ee62009-10-07 10:27:17 -07002329/**
Alex Williamsonad805752012-06-11 05:27:07 +00002330 * pci_acs_enabled - test ACS against required flags for a given device
2331 * @pdev: device to test
2332 * @acs_flags: required PCI ACS flags
2333 *
2334 * Return true if the device supports the provided flags. Automatically
2335 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002336 *
2337 * Note that this interface checks the effective ACS capabilities of the
2338 * device rather than the actual capabilities. For instance, most single
2339 * function endpoints are not required to support ACS because they have no
2340 * opportunity for peer-to-peer access. We therefore return 'true'
2341 * regardless of whether the device exposes an ACS capability. This makes
2342 * it much easier for callers of this function to ignore the actual type
2343 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002344 */
2345bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2346{
Alex Williamson0a671192013-06-27 16:39:48 -06002347 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002348
2349 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2350 if (ret >= 0)
2351 return ret > 0;
2352
Alex Williamson0a671192013-06-27 16:39:48 -06002353 /*
2354 * Conventional PCI and PCI-X devices never support ACS, either
2355 * effectively or actually. The shared bus topology implies that
2356 * any device on the bus can receive or snoop DMA.
2357 */
Alex Williamsonad805752012-06-11 05:27:07 +00002358 if (!pci_is_pcie(pdev))
2359 return false;
2360
Alex Williamson0a671192013-06-27 16:39:48 -06002361 switch (pci_pcie_type(pdev)) {
2362 /*
2363 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002364 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002365 * handle them as we would a non-PCIe device.
2366 */
2367 case PCI_EXP_TYPE_PCIE_BRIDGE:
2368 /*
2369 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2370 * applicable... must never implement an ACS Extended Capability...".
2371 * This seems arbitrary, but we take a conservative interpretation
2372 * of this statement.
2373 */
2374 case PCI_EXP_TYPE_PCI_BRIDGE:
2375 case PCI_EXP_TYPE_RC_EC:
2376 return false;
2377 /*
2378 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2379 * implement ACS in order to indicate their peer-to-peer capabilities,
2380 * regardless of whether they are single- or multi-function devices.
2381 */
2382 case PCI_EXP_TYPE_DOWNSTREAM:
2383 case PCI_EXP_TYPE_ROOT_PORT:
2384 return pci_acs_flags_enabled(pdev, acs_flags);
2385 /*
2386 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2387 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002388 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002389 * device. The footnote for section 6.12 indicates the specific
2390 * PCIe types included here.
2391 */
2392 case PCI_EXP_TYPE_ENDPOINT:
2393 case PCI_EXP_TYPE_UPSTREAM:
2394 case PCI_EXP_TYPE_LEG_END:
2395 case PCI_EXP_TYPE_RC_END:
2396 if (!pdev->multifunction)
2397 break;
2398
Alex Williamson0a671192013-06-27 16:39:48 -06002399 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002400 }
2401
Alex Williamson0a671192013-06-27 16:39:48 -06002402 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002403 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002404 * to single function devices with the exception of downstream ports.
2405 */
Alex Williamsonad805752012-06-11 05:27:07 +00002406 return true;
2407}
2408
2409/**
2410 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2411 * @start: starting downstream device
2412 * @end: ending upstream device or NULL to search to the root bus
2413 * @acs_flags: required flags
2414 *
2415 * Walk up a device tree from start to end testing PCI ACS support. If
2416 * any step along the way does not support the required flags, return false.
2417 */
2418bool pci_acs_path_enabled(struct pci_dev *start,
2419 struct pci_dev *end, u16 acs_flags)
2420{
2421 struct pci_dev *pdev, *parent = start;
2422
2423 do {
2424 pdev = parent;
2425
2426 if (!pci_acs_enabled(pdev, acs_flags))
2427 return false;
2428
2429 if (pci_is_root_bus(pdev->bus))
2430 return (end == NULL);
2431
2432 parent = pdev->bus->self;
2433 } while (pdev != end);
2434
2435 return true;
2436}
2437
2438/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002439 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2440 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002441 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002442 *
2443 * Perform INTx swizzling for a device behind one level of bridge. This is
2444 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002445 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2446 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2447 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002448 */
John Crispin3df425f2012-04-12 17:33:07 +02002449u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002450{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002451 int slot;
2452
2453 if (pci_ari_enabled(dev->bus))
2454 slot = 0;
2455 else
2456 slot = PCI_SLOT(dev->devfn);
2457
2458 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002459}
2460
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002461int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462{
2463 u8 pin;
2464
Kristen Accardi514d2072005-11-02 16:24:39 -08002465 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 if (!pin)
2467 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002468
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002469 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002470 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 dev = dev->bus->self;
2472 }
2473 *bridge = dev;
2474 return pin;
2475}
2476
2477/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002478 * pci_common_swizzle - swizzle INTx all the way to root bridge
2479 * @dev: the PCI device
2480 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2481 *
2482 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2483 * bridges all the way up to a PCI root bus.
2484 */
2485u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2486{
2487 u8 pin = *pinp;
2488
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002489 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002490 pin = pci_swizzle_interrupt_pin(dev, pin);
2491 dev = dev->bus->self;
2492 }
2493 *pinp = pin;
2494 return PCI_SLOT(dev->devfn);
2495}
2496
2497/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 * pci_release_region - Release a PCI bar
2499 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2500 * @bar: BAR to release
2501 *
2502 * Releases the PCI I/O and memory resources previously reserved by a
2503 * successful call to pci_request_region. Call this function only
2504 * after all use of the PCI regions has ceased.
2505 */
2506void pci_release_region(struct pci_dev *pdev, int bar)
2507{
Tejun Heo9ac78492007-01-20 16:00:26 +09002508 struct pci_devres *dr;
2509
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 if (pci_resource_len(pdev, bar) == 0)
2511 return;
2512 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2513 release_region(pci_resource_start(pdev, bar),
2514 pci_resource_len(pdev, bar));
2515 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2516 release_mem_region(pci_resource_start(pdev, bar),
2517 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002518
2519 dr = find_pci_dr(pdev);
2520 if (dr)
2521 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002523EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
2525/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002526 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 * @pdev: PCI device whose resources are to be reserved
2528 * @bar: BAR to be reserved
2529 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002530 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 *
2532 * Mark the PCI region associated with PCI device @pdev BR @bar as
2533 * being reserved by owner @res_name. Do not access any
2534 * address inside the PCI regions unless this call returns
2535 * successfully.
2536 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002537 * If @exclusive is set, then the region is marked so that userspace
2538 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002539 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002540 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 * Returns 0 on success, or %EBUSY on error. A warning
2542 * message is also printed on failure.
2543 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002544static int __pci_request_region(struct pci_dev *pdev, int bar,
2545 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546{
Tejun Heo9ac78492007-01-20 16:00:26 +09002547 struct pci_devres *dr;
2548
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 if (pci_resource_len(pdev, bar) == 0)
2550 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002551
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2553 if (!request_region(pci_resource_start(pdev, bar),
2554 pci_resource_len(pdev, bar), res_name))
2555 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002556 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002557 if (!__request_mem_region(pci_resource_start(pdev, bar),
2558 pci_resource_len(pdev, bar), res_name,
2559 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 goto err_out;
2561 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002562
2563 dr = find_pci_dr(pdev);
2564 if (dr)
2565 dr->region_mask |= 1 << bar;
2566
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567 return 0;
2568
2569err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002570 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002571 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572 return -EBUSY;
2573}
2574
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002575/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002576 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002577 * @pdev: PCI device whose resources are to be reserved
2578 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002579 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002580 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002581 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002582 * being reserved by owner @res_name. Do not access any
2583 * address inside the PCI regions unless this call returns
2584 * successfully.
2585 *
2586 * Returns 0 on success, or %EBUSY on error. A warning
2587 * message is also printed on failure.
2588 */
2589int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2590{
2591 return __pci_request_region(pdev, bar, res_name, 0);
2592}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002593EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002594
2595/**
2596 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2597 * @pdev: PCI device whose resources are to be reserved
2598 * @bar: BAR to be reserved
2599 * @res_name: Name to be associated with resource.
2600 *
2601 * Mark the PCI region associated with PCI device @pdev BR @bar as
2602 * being reserved by owner @res_name. Do not access any
2603 * address inside the PCI regions unless this call returns
2604 * successfully.
2605 *
2606 * Returns 0 on success, or %EBUSY on error. A warning
2607 * message is also printed on failure.
2608 *
2609 * The key difference that _exclusive makes it that userspace is
2610 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002611 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002612 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002613int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
2614 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002615{
2616 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2617}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002618EXPORT_SYMBOL(pci_request_region_exclusive);
2619
Arjan van de Vene8de1482008-10-22 19:55:31 -07002620/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002621 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2622 * @pdev: PCI device whose resources were previously reserved
2623 * @bars: Bitmask of BARs to be released
2624 *
2625 * Release selected PCI I/O and memory resources previously reserved.
2626 * Call this function only after all use of the PCI regions has ceased.
2627 */
2628void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2629{
2630 int i;
2631
2632 for (i = 0; i < 6; i++)
2633 if (bars & (1 << i))
2634 pci_release_region(pdev, i);
2635}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002636EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002637
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06002638static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002639 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002640{
2641 int i;
2642
2643 for (i = 0; i < 6; i++)
2644 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002645 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002646 goto err_out;
2647 return 0;
2648
2649err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002650 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002651 if (bars & (1 << i))
2652 pci_release_region(pdev, i);
2653
2654 return -EBUSY;
2655}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656
Arjan van de Vene8de1482008-10-22 19:55:31 -07002657
2658/**
2659 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2660 * @pdev: PCI device whose resources are to be reserved
2661 * @bars: Bitmask of BARs to be requested
2662 * @res_name: Name to be associated with resource
2663 */
2664int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2665 const char *res_name)
2666{
2667 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2668}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002669EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002670
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002671int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
2672 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002673{
2674 return __pci_request_selected_regions(pdev, bars, res_name,
2675 IORESOURCE_EXCLUSIVE);
2676}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002677EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002678
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679/**
2680 * pci_release_regions - Release reserved PCI I/O and memory resources
2681 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2682 *
2683 * Releases all PCI I/O and memory resources previously reserved by a
2684 * successful call to pci_request_regions. Call this function only
2685 * after all use of the PCI regions has ceased.
2686 */
2687
2688void pci_release_regions(struct pci_dev *pdev)
2689{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002690 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002692EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693
2694/**
2695 * pci_request_regions - Reserved PCI I/O and memory resources
2696 * @pdev: PCI device whose resources are to be reserved
2697 * @res_name: Name to be associated with resource.
2698 *
2699 * Mark all PCI regions associated with PCI device @pdev as
2700 * being reserved by owner @res_name. Do not access any
2701 * address inside the PCI regions unless this call returns
2702 * successfully.
2703 *
2704 * Returns 0 on success, or %EBUSY on error. A warning
2705 * message is also printed on failure.
2706 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002707int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002709 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002711EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712
2713/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002714 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2715 * @pdev: PCI device whose resources are to be reserved
2716 * @res_name: Name to be associated with resource.
2717 *
2718 * Mark all PCI regions associated with PCI device @pdev as
2719 * being reserved by owner @res_name. Do not access any
2720 * address inside the PCI regions unless this call returns
2721 * successfully.
2722 *
2723 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002724 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002725 *
2726 * Returns 0 on success, or %EBUSY on error. A warning
2727 * message is also printed on failure.
2728 */
2729int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2730{
2731 return pci_request_selected_regions_exclusive(pdev,
2732 ((1 << 6) - 1), res_name);
2733}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002734EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002735
Liviu Dudau8b921ac2014-09-29 15:29:30 +01002736/**
2737 * pci_remap_iospace - Remap the memory mapped I/O space
2738 * @res: Resource describing the I/O space
2739 * @phys_addr: physical address of range to be mapped
2740 *
2741 * Remap the memory mapped I/O space described by the @res
2742 * and the CPU physical address @phys_addr into virtual address space.
2743 * Only architectures that have memory mapped IO functions defined
2744 * (and the PCI_IOBASE value defined) should call this function.
2745 */
2746int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
2747{
2748#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
2749 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
2750
2751 if (!(res->flags & IORESOURCE_IO))
2752 return -EINVAL;
2753
2754 if (res->end > IO_SPACE_LIMIT)
2755 return -EINVAL;
2756
2757 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
2758 pgprot_device(PAGE_KERNEL));
2759#else
2760 /* this architecture does not have memory mapped I/O space,
2761 so this function should never be called */
2762 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
2763 return -ENODEV;
2764#endif
2765}
2766
Ben Hutchings6a479072008-12-23 03:08:29 +00002767static void __pci_set_master(struct pci_dev *dev, bool enable)
2768{
2769 u16 old_cmd, cmd;
2770
2771 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2772 if (enable)
2773 cmd = old_cmd | PCI_COMMAND_MASTER;
2774 else
2775 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2776 if (cmd != old_cmd) {
2777 dev_dbg(&dev->dev, "%s bus mastering\n",
2778 enable ? "enabling" : "disabling");
2779 pci_write_config_word(dev, PCI_COMMAND, cmd);
2780 }
2781 dev->is_busmaster = enable;
2782}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002783
2784/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002785 * pcibios_setup - process "pci=" kernel boot arguments
2786 * @str: string used to pass in "pci=" kernel boot arguments
2787 *
2788 * Process kernel boot arguments. This is the default implementation.
2789 * Architecture specific implementations can override this as necessary.
2790 */
2791char * __weak __init pcibios_setup(char *str)
2792{
2793 return str;
2794}
2795
2796/**
Myron Stowe96c55902011-10-28 15:48:38 -06002797 * pcibios_set_master - enable PCI bus-mastering for device dev
2798 * @dev: the PCI device to enable
2799 *
2800 * Enables PCI bus-mastering for the device. This is the default
2801 * implementation. Architecture specific implementations can override
2802 * this if necessary.
2803 */
2804void __weak pcibios_set_master(struct pci_dev *dev)
2805{
2806 u8 lat;
2807
Myron Stowef6766782011-10-28 15:49:20 -06002808 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2809 if (pci_is_pcie(dev))
2810 return;
2811
Myron Stowe96c55902011-10-28 15:48:38 -06002812 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2813 if (lat < 16)
2814 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2815 else if (lat > pcibios_max_latency)
2816 lat = pcibios_max_latency;
2817 else
2818 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06002819
Myron Stowe96c55902011-10-28 15:48:38 -06002820 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2821}
2822
2823/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 * pci_set_master - enables bus-mastering for device dev
2825 * @dev: the PCI device to enable
2826 *
2827 * Enables bus-mastering on the device and calls pcibios_set_master()
2828 * to do the needed arch specific settings.
2829 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002830void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831{
Ben Hutchings6a479072008-12-23 03:08:29 +00002832 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833 pcibios_set_master(dev);
2834}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002835EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836
Ben Hutchings6a479072008-12-23 03:08:29 +00002837/**
2838 * pci_clear_master - disables bus-mastering for device dev
2839 * @dev: the PCI device to disable
2840 */
2841void pci_clear_master(struct pci_dev *dev)
2842{
2843 __pci_set_master(dev, false);
2844}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002845EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00002846
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002848 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2849 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002851 * Helper function for pci_set_mwi.
2852 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2854 *
2855 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2856 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002857int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858{
2859 u8 cacheline_size;
2860
2861 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002862 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863
2864 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2865 equal to or multiple of the right value. */
2866 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2867 if (cacheline_size >= pci_cache_line_size &&
2868 (cacheline_size % pci_cache_line_size) == 0)
2869 return 0;
2870
2871 /* Write the correct value. */
2872 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2873 /* Read it back. */
2874 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2875 if (cacheline_size == pci_cache_line_size)
2876 return 0;
2877
Ryan Desfosses227f0642014-04-18 20:13:50 -04002878 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
2879 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880
2881 return -EINVAL;
2882}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002883EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2884
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885/**
2886 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2887 * @dev: the PCI device for which MWI is enabled
2888 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002889 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 *
2891 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2892 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002893int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002895#ifdef PCI_DISABLE_MWI
2896 return 0;
2897#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898 int rc;
2899 u16 cmd;
2900
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002901 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 if (rc)
2903 return rc;
2904
2905 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002906 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002907 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 cmd |= PCI_COMMAND_INVALIDATE;
2909 pci_write_config_word(dev, PCI_COMMAND, cmd);
2910 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002912#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002914EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915
2916/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002917 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2918 * @dev: the PCI device for which MWI is enabled
2919 *
2920 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2921 * Callers are not required to check the return value.
2922 *
2923 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2924 */
2925int pci_try_set_mwi(struct pci_dev *dev)
2926{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002927#ifdef PCI_DISABLE_MWI
2928 return 0;
2929#else
2930 return pci_set_mwi(dev);
2931#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07002932}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002933EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07002934
2935/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2937 * @dev: the PCI device to disable
2938 *
2939 * Disables PCI Memory-Write-Invalidate transaction on the device
2940 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002941void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002943#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944 u16 cmd;
2945
2946 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2947 if (cmd & PCI_COMMAND_INVALIDATE) {
2948 cmd &= ~PCI_COMMAND_INVALIDATE;
2949 pci_write_config_word(dev, PCI_COMMAND, cmd);
2950 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002951#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002953EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002954
Brett M Russa04ce0f2005-08-15 15:23:41 -04002955/**
2956 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002957 * @pdev: the PCI device to operate on
2958 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002959 *
2960 * Enables/disables PCI INTx for device dev
2961 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002962void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04002963{
2964 u16 pci_command, new;
2965
2966 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2967
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002968 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04002969 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002970 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04002971 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04002972
2973 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002974 struct pci_devres *dr;
2975
Brett M Russ2fd9d742005-09-09 10:02:22 -07002976 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002977
2978 dr = find_pci_dr(pdev);
2979 if (dr && !dr->restore_intx) {
2980 dr->restore_intx = 1;
2981 dr->orig_intx = !enable;
2982 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002983 }
2984}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002985EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04002986
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002987/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002988 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002989 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002990 *
2991 * Check if the device dev support INTx masking via the config space
2992 * command word.
2993 */
2994bool pci_intx_mask_supported(struct pci_dev *dev)
2995{
2996 bool mask_supported = false;
2997 u16 orig, new;
2998
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002999 if (dev->broken_intx_masking)
3000 return false;
3001
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003002 pci_cfg_access_lock(dev);
3003
3004 pci_read_config_word(dev, PCI_COMMAND, &orig);
3005 pci_write_config_word(dev, PCI_COMMAND,
3006 orig ^ PCI_COMMAND_INTX_DISABLE);
3007 pci_read_config_word(dev, PCI_COMMAND, &new);
3008
3009 /*
3010 * There's no way to protect against hardware bugs or detect them
3011 * reliably, but as long as we know what the value should be, let's
3012 * go ahead and check it.
3013 */
3014 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003015 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3016 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003017 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3018 mask_supported = true;
3019 pci_write_config_word(dev, PCI_COMMAND, orig);
3020 }
3021
3022 pci_cfg_access_unlock(dev);
3023 return mask_supported;
3024}
3025EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3026
3027static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3028{
3029 struct pci_bus *bus = dev->bus;
3030 bool mask_updated = true;
3031 u32 cmd_status_dword;
3032 u16 origcmd, newcmd;
3033 unsigned long flags;
3034 bool irq_pending;
3035
3036 /*
3037 * We do a single dword read to retrieve both command and status.
3038 * Document assumptions that make this possible.
3039 */
3040 BUILD_BUG_ON(PCI_COMMAND % 4);
3041 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3042
3043 raw_spin_lock_irqsave(&pci_lock, flags);
3044
3045 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3046
3047 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3048
3049 /*
3050 * Check interrupt status register to see whether our device
3051 * triggered the interrupt (when masking) or the next IRQ is
3052 * already pending (when unmasking).
3053 */
3054 if (mask != irq_pending) {
3055 mask_updated = false;
3056 goto done;
3057 }
3058
3059 origcmd = cmd_status_dword;
3060 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3061 if (mask)
3062 newcmd |= PCI_COMMAND_INTX_DISABLE;
3063 if (newcmd != origcmd)
3064 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3065
3066done:
3067 raw_spin_unlock_irqrestore(&pci_lock, flags);
3068
3069 return mask_updated;
3070}
3071
3072/**
3073 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003074 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003075 *
3076 * Check if the device dev has its INTx line asserted, mask it and
3077 * return true in that case. False is returned if not interrupt was
3078 * pending.
3079 */
3080bool pci_check_and_mask_intx(struct pci_dev *dev)
3081{
3082 return pci_check_and_set_intx_mask(dev, true);
3083}
3084EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3085
3086/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003087 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003088 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003089 *
3090 * Check if the device dev has its INTx line asserted, unmask it if not
3091 * and return true. False is returned and the mask remains active if
3092 * there was still an interrupt pending.
3093 */
3094bool pci_check_and_unmask_intx(struct pci_dev *dev)
3095{
3096 return pci_check_and_set_intx_mask(dev, false);
3097}
3098EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3099
3100/**
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06003101 * pci_msi_off - disables any MSI or MSI-X capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003102 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003103 *
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06003104 * If you want to use MSI, see pci_enable_msi() and friends.
3105 * This is a lower-level primitive that allows us to disable
3106 * MSI operation at the device level.
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003107 */
3108void pci_msi_off(struct pci_dev *dev)
3109{
3110 int pos;
3111 u16 control;
3112
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06003113 /*
3114 * This looks like it could go in msi.c, but we need it even when
3115 * CONFIG_PCI_MSI=n. For the same reason, we can't use
3116 * dev->msi_cap or dev->msix_cap here.
3117 */
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003118 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3119 if (pos) {
3120 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3121 control &= ~PCI_MSI_FLAGS_ENABLE;
3122 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3123 }
3124 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3125 if (pos) {
3126 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3127 control &= ~PCI_MSIX_FLAGS_ENABLE;
3128 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3129 }
3130}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003131EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003132
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003133int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3134{
3135 return dma_set_max_seg_size(&dev->dev, size);
3136}
3137EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003138
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003139int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3140{
3141 return dma_set_seg_boundary(&dev->dev, mask);
3142}
3143EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003144
Casey Leedom3775a202013-08-06 15:48:36 +05303145/**
3146 * pci_wait_for_pending_transaction - waits for pending transaction
3147 * @dev: the PCI device to operate on
3148 *
3149 * Return 0 if transaction is pending 1 otherwise.
3150 */
3151int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003152{
Alex Williamson157e8762013-12-17 16:43:39 -07003153 if (!pci_is_pcie(dev))
3154 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003155
Gavin Shand0b4cc42014-05-19 13:06:46 +10003156 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3157 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303158}
3159EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003160
Casey Leedom3775a202013-08-06 15:48:36 +05303161static int pcie_flr(struct pci_dev *dev, int probe)
3162{
3163 u32 cap;
3164
3165 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3166 if (!(cap & PCI_EXP_DEVCAP_FLR))
3167 return -ENOTTY;
3168
3169 if (probe)
3170 return 0;
3171
3172 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003173 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303174
Jiang Liu59875ae2012-07-24 17:20:06 +08003175 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003176 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003177 return 0;
3178}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003179
Yu Zhao8c1c6992009-06-13 15:52:13 +08003180static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003181{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003182 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003183 u8 cap;
3184
Yu Zhao8c1c6992009-06-13 15:52:13 +08003185 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3186 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003187 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003188
3189 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003190 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3191 return -ENOTTY;
3192
3193 if (probe)
3194 return 0;
3195
Alex Williamsond066c942014-06-17 15:40:13 -06003196 /*
3197 * Wait for Transaction Pending bit to clear. A word-aligned test
3198 * is used, so we use the conrol offset rather than status and shift
3199 * the test bit to match.
3200 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003201 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003202 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003203 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003204
Yu Zhao8c1c6992009-06-13 15:52:13 +08003205 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003206 msleep(100);
Sheng Yang1ca88792008-11-11 17:17:48 +08003207 return 0;
3208}
3209
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003210/**
3211 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3212 * @dev: Device to reset.
3213 * @probe: If set, only check if the device can be reset this way.
3214 *
3215 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3216 * unset, it will be reinitialized internally when going from PCI_D3hot to
3217 * PCI_D0. If that's the case and the device is not in a low-power state
3218 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3219 *
3220 * NOTE: This causes the caller to sleep for twice the device power transition
3221 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003222 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003223 * Moreover, only devices in D0 can be reset by this function.
3224 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003225static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003226{
Yu Zhaof85876b2009-06-13 15:52:14 +08003227 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003228
Alex Williamson51e53732014-11-21 11:24:08 -07003229 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003230 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003231
Yu Zhaof85876b2009-06-13 15:52:14 +08003232 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3233 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3234 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003235
Yu Zhaof85876b2009-06-13 15:52:14 +08003236 if (probe)
3237 return 0;
3238
3239 if (dev->current_state != PCI_D0)
3240 return -EINVAL;
3241
3242 csr &= ~PCI_PM_CTRL_STATE_MASK;
3243 csr |= PCI_D3hot;
3244 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003245 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003246
3247 csr &= ~PCI_PM_CTRL_STATE_MASK;
3248 csr |= PCI_D0;
3249 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003250 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003251
3252 return 0;
3253}
3254
Gavin Shan9e330022014-06-19 17:22:44 +10003255void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003256{
3257 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003258
3259 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3260 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3261 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003262 /*
3263 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003264 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003265 */
3266 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003267
3268 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3269 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003270
3271 /*
3272 * Trhfa for conventional PCI is 2^25 clock cycles.
3273 * Assuming a minimum 33MHz clock this results in a 1s
3274 * delay before we can consider subordinate devices to
3275 * be re-initialized. PCIe has some ways to shorten this,
3276 * but we don't make use of them yet.
3277 */
3278 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003279}
Gavin Shand92a2082014-04-24 18:00:24 +10003280
Gavin Shan9e330022014-06-19 17:22:44 +10003281void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3282{
3283 pci_reset_secondary_bus(dev);
3284}
3285
Gavin Shand92a2082014-04-24 18:00:24 +10003286/**
3287 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3288 * @dev: Bridge device
3289 *
3290 * Use the bridge control register to assert reset on the secondary bus.
3291 * Devices on the secondary bus are left in power-on state.
3292 */
3293void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3294{
3295 pcibios_reset_secondary_bus(dev);
3296}
Alex Williamson64e86742013-08-08 14:09:24 -06003297EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3298
3299static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3300{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003301 struct pci_dev *pdev;
3302
Alex Williamsonf331a852015-01-15 18:16:04 -06003303 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3304 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003305 return -ENOTTY;
3306
3307 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3308 if (pdev != dev)
3309 return -ENOTTY;
3310
3311 if (probe)
3312 return 0;
3313
Alex Williamson64e86742013-08-08 14:09:24 -06003314 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003315
3316 return 0;
3317}
3318
Alex Williamson608c3882013-08-08 14:09:43 -06003319static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3320{
3321 int rc = -ENOTTY;
3322
3323 if (!hotplug || !try_module_get(hotplug->ops->owner))
3324 return rc;
3325
3326 if (hotplug->ops->reset_slot)
3327 rc = hotplug->ops->reset_slot(hotplug, probe);
3328
3329 module_put(hotplug->ops->owner);
3330
3331 return rc;
3332}
3333
3334static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3335{
3336 struct pci_dev *pdev;
3337
Alex Williamsonf331a852015-01-15 18:16:04 -06003338 if (dev->subordinate || !dev->slot ||
3339 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06003340 return -ENOTTY;
3341
3342 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3343 if (pdev != dev && pdev->slot == dev->slot)
3344 return -ENOTTY;
3345
3346 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3347}
3348
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003349static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003350{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003351 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003352
Yu Zhao8c1c6992009-06-13 15:52:13 +08003353 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003354
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003355 rc = pci_dev_specific_reset(dev, probe);
3356 if (rc != -ENOTTY)
3357 goto done;
3358
Yu Zhao8c1c6992009-06-13 15:52:13 +08003359 rc = pcie_flr(dev, probe);
3360 if (rc != -ENOTTY)
3361 goto done;
3362
3363 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003364 if (rc != -ENOTTY)
3365 goto done;
3366
3367 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003368 if (rc != -ENOTTY)
3369 goto done;
3370
Alex Williamson608c3882013-08-08 14:09:43 -06003371 rc = pci_dev_reset_slot_function(dev, probe);
3372 if (rc != -ENOTTY)
3373 goto done;
3374
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003375 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003376done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003377 return rc;
3378}
3379
Alex Williamson77cb9852013-08-08 14:09:49 -06003380static void pci_dev_lock(struct pci_dev *dev)
3381{
3382 pci_cfg_access_lock(dev);
3383 /* block PM suspend, driver probe, etc. */
3384 device_lock(&dev->dev);
3385}
3386
Alex Williamson61cf16d2013-12-16 15:14:31 -07003387/* Return 1 on successful lock, 0 on contention */
3388static int pci_dev_trylock(struct pci_dev *dev)
3389{
3390 if (pci_cfg_access_trylock(dev)) {
3391 if (device_trylock(&dev->dev))
3392 return 1;
3393 pci_cfg_access_unlock(dev);
3394 }
3395
3396 return 0;
3397}
3398
Alex Williamson77cb9852013-08-08 14:09:49 -06003399static void pci_dev_unlock(struct pci_dev *dev)
3400{
3401 device_unlock(&dev->dev);
3402 pci_cfg_access_unlock(dev);
3403}
3404
Keith Busch3ebe7f92014-05-02 10:40:42 -06003405/**
3406 * pci_reset_notify - notify device driver of reset
3407 * @dev: device to be notified of reset
3408 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
3409 * completed
3410 *
3411 * Must be called prior to device access being disabled and after device
3412 * access is restored.
3413 */
3414static void pci_reset_notify(struct pci_dev *dev, bool prepare)
3415{
3416 const struct pci_error_handlers *err_handler =
3417 dev->driver ? dev->driver->err_handler : NULL;
3418 if (err_handler && err_handler->reset_notify)
3419 err_handler->reset_notify(dev, prepare);
3420}
3421
Alex Williamson77cb9852013-08-08 14:09:49 -06003422static void pci_dev_save_and_disable(struct pci_dev *dev)
3423{
Keith Busch3ebe7f92014-05-02 10:40:42 -06003424 pci_reset_notify(dev, true);
3425
Alex Williamsona6cbaad2013-08-08 14:10:02 -06003426 /*
3427 * Wake-up device prior to save. PM registers default to D0 after
3428 * reset and a simple register restore doesn't reliably return
3429 * to a non-D0 state anyway.
3430 */
3431 pci_set_power_state(dev, PCI_D0);
3432
Alex Williamson77cb9852013-08-08 14:09:49 -06003433 pci_save_state(dev);
3434 /*
3435 * Disable the device by clearing the Command register, except for
3436 * INTx-disable which is set. This not only disables MMIO and I/O port
3437 * BARs, but also prevents the device from being Bus Master, preventing
3438 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
3439 * compliant devices, INTx-disable prevents legacy interrupts.
3440 */
3441 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3442}
3443
3444static void pci_dev_restore(struct pci_dev *dev)
3445{
3446 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06003447 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06003448}
3449
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003450static int pci_dev_reset(struct pci_dev *dev, int probe)
3451{
3452 int rc;
3453
Alex Williamson77cb9852013-08-08 14:09:49 -06003454 if (!probe)
3455 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003456
3457 rc = __pci_dev_reset(dev, probe);
3458
Alex Williamson77cb9852013-08-08 14:09:49 -06003459 if (!probe)
3460 pci_dev_unlock(dev);
3461
Yu Zhao8c1c6992009-06-13 15:52:13 +08003462 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003463}
Keith Busch3ebe7f92014-05-02 10:40:42 -06003464
Sheng Yang8dd7f802008-10-21 17:38:25 +08003465/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003466 * __pci_reset_function - reset a PCI device function
3467 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003468 *
3469 * Some devices allow an individual function to be reset without affecting
3470 * other functions in the same device. The PCI device must be responsive
3471 * to PCI config space in order to use this function.
3472 *
3473 * The device function is presumed to be unused when this function is called.
3474 * Resetting the device will make the contents of PCI configuration space
3475 * random, so any caller of this must be prepared to reinitialise the
3476 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3477 * etc.
3478 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003479 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003480 * device doesn't support resetting a single function.
3481 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003482int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003483{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003484 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003485}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003486EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003487
3488/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003489 * __pci_reset_function_locked - reset a PCI device function while holding
3490 * the @dev mutex lock.
3491 * @dev: PCI device to reset
3492 *
3493 * Some devices allow an individual function to be reset without affecting
3494 * other functions in the same device. The PCI device must be responsive
3495 * to PCI config space in order to use this function.
3496 *
3497 * The device function is presumed to be unused and the caller is holding
3498 * the device mutex lock when this function is called.
3499 * Resetting the device will make the contents of PCI configuration space
3500 * random, so any caller of this must be prepared to reinitialise the
3501 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3502 * etc.
3503 *
3504 * Returns 0 if the device function was successfully reset or negative if the
3505 * device doesn't support resetting a single function.
3506 */
3507int __pci_reset_function_locked(struct pci_dev *dev)
3508{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003509 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003510}
3511EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3512
3513/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003514 * pci_probe_reset_function - check whether the device can be safely reset
3515 * @dev: PCI device to reset
3516 *
3517 * Some devices allow an individual function to be reset without affecting
3518 * other functions in the same device. The PCI device must be responsive
3519 * to PCI config space in order to use this function.
3520 *
3521 * Returns 0 if the device function can be reset or negative if the
3522 * device doesn't support resetting a single function.
3523 */
3524int pci_probe_reset_function(struct pci_dev *dev)
3525{
3526 return pci_dev_reset(dev, 1);
3527}
3528
3529/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003530 * pci_reset_function - quiesce and reset a PCI device function
3531 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003532 *
3533 * Some devices allow an individual function to be reset without affecting
3534 * other functions in the same device. The PCI device must be responsive
3535 * to PCI config space in order to use this function.
3536 *
3537 * This function does not just reset the PCI portion of a device, but
3538 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003539 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003540 * over the reset.
3541 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003542 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003543 * device doesn't support resetting a single function.
3544 */
3545int pci_reset_function(struct pci_dev *dev)
3546{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003547 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003548
Yu Zhao8c1c6992009-06-13 15:52:13 +08003549 rc = pci_dev_reset(dev, 1);
3550 if (rc)
3551 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003552
Alex Williamson77cb9852013-08-08 14:09:49 -06003553 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003554
Yu Zhao8c1c6992009-06-13 15:52:13 +08003555 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003556
Alex Williamson77cb9852013-08-08 14:09:49 -06003557 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003558
Yu Zhao8c1c6992009-06-13 15:52:13 +08003559 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003560}
3561EXPORT_SYMBOL_GPL(pci_reset_function);
3562
Alex Williamson61cf16d2013-12-16 15:14:31 -07003563/**
3564 * pci_try_reset_function - quiesce and reset a PCI device function
3565 * @dev: PCI device to reset
3566 *
3567 * Same as above, except return -EAGAIN if unable to lock device.
3568 */
3569int pci_try_reset_function(struct pci_dev *dev)
3570{
3571 int rc;
3572
3573 rc = pci_dev_reset(dev, 1);
3574 if (rc)
3575 return rc;
3576
3577 pci_dev_save_and_disable(dev);
3578
3579 if (pci_dev_trylock(dev)) {
3580 rc = __pci_dev_reset(dev, 0);
3581 pci_dev_unlock(dev);
3582 } else
3583 rc = -EAGAIN;
3584
3585 pci_dev_restore(dev);
3586
3587 return rc;
3588}
3589EXPORT_SYMBOL_GPL(pci_try_reset_function);
3590
Alex Williamsonf331a852015-01-15 18:16:04 -06003591/* Do any devices on or below this bus prevent a bus reset? */
3592static bool pci_bus_resetable(struct pci_bus *bus)
3593{
3594 struct pci_dev *dev;
3595
3596 list_for_each_entry(dev, &bus->devices, bus_list) {
3597 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3598 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3599 return false;
3600 }
3601
3602 return true;
3603}
3604
Alex Williamson090a3c52013-08-08 14:09:55 -06003605/* Lock devices from the top of the tree down */
3606static void pci_bus_lock(struct pci_bus *bus)
3607{
3608 struct pci_dev *dev;
3609
3610 list_for_each_entry(dev, &bus->devices, bus_list) {
3611 pci_dev_lock(dev);
3612 if (dev->subordinate)
3613 pci_bus_lock(dev->subordinate);
3614 }
3615}
3616
3617/* Unlock devices from the bottom of the tree up */
3618static void pci_bus_unlock(struct pci_bus *bus)
3619{
3620 struct pci_dev *dev;
3621
3622 list_for_each_entry(dev, &bus->devices, bus_list) {
3623 if (dev->subordinate)
3624 pci_bus_unlock(dev->subordinate);
3625 pci_dev_unlock(dev);
3626 }
3627}
3628
Alex Williamson61cf16d2013-12-16 15:14:31 -07003629/* Return 1 on successful lock, 0 on contention */
3630static int pci_bus_trylock(struct pci_bus *bus)
3631{
3632 struct pci_dev *dev;
3633
3634 list_for_each_entry(dev, &bus->devices, bus_list) {
3635 if (!pci_dev_trylock(dev))
3636 goto unlock;
3637 if (dev->subordinate) {
3638 if (!pci_bus_trylock(dev->subordinate)) {
3639 pci_dev_unlock(dev);
3640 goto unlock;
3641 }
3642 }
3643 }
3644 return 1;
3645
3646unlock:
3647 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
3648 if (dev->subordinate)
3649 pci_bus_unlock(dev->subordinate);
3650 pci_dev_unlock(dev);
3651 }
3652 return 0;
3653}
3654
Alex Williamsonf331a852015-01-15 18:16:04 -06003655/* Do any devices on or below this slot prevent a bus reset? */
3656static bool pci_slot_resetable(struct pci_slot *slot)
3657{
3658 struct pci_dev *dev;
3659
3660 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3661 if (!dev->slot || dev->slot != slot)
3662 continue;
3663 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3664 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3665 return false;
3666 }
3667
3668 return true;
3669}
3670
Alex Williamson090a3c52013-08-08 14:09:55 -06003671/* Lock devices from the top of the tree down */
3672static void pci_slot_lock(struct pci_slot *slot)
3673{
3674 struct pci_dev *dev;
3675
3676 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3677 if (!dev->slot || dev->slot != slot)
3678 continue;
3679 pci_dev_lock(dev);
3680 if (dev->subordinate)
3681 pci_bus_lock(dev->subordinate);
3682 }
3683}
3684
3685/* Unlock devices from the bottom of the tree up */
3686static void pci_slot_unlock(struct pci_slot *slot)
3687{
3688 struct pci_dev *dev;
3689
3690 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3691 if (!dev->slot || dev->slot != slot)
3692 continue;
3693 if (dev->subordinate)
3694 pci_bus_unlock(dev->subordinate);
3695 pci_dev_unlock(dev);
3696 }
3697}
3698
Alex Williamson61cf16d2013-12-16 15:14:31 -07003699/* Return 1 on successful lock, 0 on contention */
3700static int pci_slot_trylock(struct pci_slot *slot)
3701{
3702 struct pci_dev *dev;
3703
3704 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3705 if (!dev->slot || dev->slot != slot)
3706 continue;
3707 if (!pci_dev_trylock(dev))
3708 goto unlock;
3709 if (dev->subordinate) {
3710 if (!pci_bus_trylock(dev->subordinate)) {
3711 pci_dev_unlock(dev);
3712 goto unlock;
3713 }
3714 }
3715 }
3716 return 1;
3717
3718unlock:
3719 list_for_each_entry_continue_reverse(dev,
3720 &slot->bus->devices, bus_list) {
3721 if (!dev->slot || dev->slot != slot)
3722 continue;
3723 if (dev->subordinate)
3724 pci_bus_unlock(dev->subordinate);
3725 pci_dev_unlock(dev);
3726 }
3727 return 0;
3728}
3729
Alex Williamson090a3c52013-08-08 14:09:55 -06003730/* Save and disable devices from the top of the tree down */
3731static void pci_bus_save_and_disable(struct pci_bus *bus)
3732{
3733 struct pci_dev *dev;
3734
3735 list_for_each_entry(dev, &bus->devices, bus_list) {
3736 pci_dev_save_and_disable(dev);
3737 if (dev->subordinate)
3738 pci_bus_save_and_disable(dev->subordinate);
3739 }
3740}
3741
3742/*
3743 * Restore devices from top of the tree down - parent bridges need to be
3744 * restored before we can get to subordinate devices.
3745 */
3746static void pci_bus_restore(struct pci_bus *bus)
3747{
3748 struct pci_dev *dev;
3749
3750 list_for_each_entry(dev, &bus->devices, bus_list) {
3751 pci_dev_restore(dev);
3752 if (dev->subordinate)
3753 pci_bus_restore(dev->subordinate);
3754 }
3755}
3756
3757/* Save and disable devices from the top of the tree down */
3758static void pci_slot_save_and_disable(struct pci_slot *slot)
3759{
3760 struct pci_dev *dev;
3761
3762 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3763 if (!dev->slot || dev->slot != slot)
3764 continue;
3765 pci_dev_save_and_disable(dev);
3766 if (dev->subordinate)
3767 pci_bus_save_and_disable(dev->subordinate);
3768 }
3769}
3770
3771/*
3772 * Restore devices from top of the tree down - parent bridges need to be
3773 * restored before we can get to subordinate devices.
3774 */
3775static void pci_slot_restore(struct pci_slot *slot)
3776{
3777 struct pci_dev *dev;
3778
3779 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3780 if (!dev->slot || dev->slot != slot)
3781 continue;
3782 pci_dev_restore(dev);
3783 if (dev->subordinate)
3784 pci_bus_restore(dev->subordinate);
3785 }
3786}
3787
3788static int pci_slot_reset(struct pci_slot *slot, int probe)
3789{
3790 int rc;
3791
Alex Williamsonf331a852015-01-15 18:16:04 -06003792 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06003793 return -ENOTTY;
3794
3795 if (!probe)
3796 pci_slot_lock(slot);
3797
3798 might_sleep();
3799
3800 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
3801
3802 if (!probe)
3803 pci_slot_unlock(slot);
3804
3805 return rc;
3806}
3807
3808/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003809 * pci_probe_reset_slot - probe whether a PCI slot can be reset
3810 * @slot: PCI slot to probe
3811 *
3812 * Return 0 if slot can be reset, negative if a slot reset is not supported.
3813 */
3814int pci_probe_reset_slot(struct pci_slot *slot)
3815{
3816 return pci_slot_reset(slot, 1);
3817}
3818EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
3819
3820/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003821 * pci_reset_slot - reset a PCI slot
3822 * @slot: PCI slot to reset
3823 *
3824 * A PCI bus may host multiple slots, each slot may support a reset mechanism
3825 * independent of other slots. For instance, some slots may support slot power
3826 * control. In the case of a 1:1 bus to slot architecture, this function may
3827 * wrap the bus reset to avoid spurious slot related events such as hotplug.
3828 * Generally a slot reset should be attempted before a bus reset. All of the
3829 * function of the slot and any subordinate buses behind the slot are reset
3830 * through this function. PCI config space of all devices in the slot and
3831 * behind the slot is saved before and restored after reset.
3832 *
3833 * Return 0 on success, non-zero on error.
3834 */
3835int pci_reset_slot(struct pci_slot *slot)
3836{
3837 int rc;
3838
3839 rc = pci_slot_reset(slot, 1);
3840 if (rc)
3841 return rc;
3842
3843 pci_slot_save_and_disable(slot);
3844
3845 rc = pci_slot_reset(slot, 0);
3846
3847 pci_slot_restore(slot);
3848
3849 return rc;
3850}
3851EXPORT_SYMBOL_GPL(pci_reset_slot);
3852
Alex Williamson61cf16d2013-12-16 15:14:31 -07003853/**
3854 * pci_try_reset_slot - Try to reset a PCI slot
3855 * @slot: PCI slot to reset
3856 *
3857 * Same as above except return -EAGAIN if the slot cannot be locked
3858 */
3859int pci_try_reset_slot(struct pci_slot *slot)
3860{
3861 int rc;
3862
3863 rc = pci_slot_reset(slot, 1);
3864 if (rc)
3865 return rc;
3866
3867 pci_slot_save_and_disable(slot);
3868
3869 if (pci_slot_trylock(slot)) {
3870 might_sleep();
3871 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
3872 pci_slot_unlock(slot);
3873 } else
3874 rc = -EAGAIN;
3875
3876 pci_slot_restore(slot);
3877
3878 return rc;
3879}
3880EXPORT_SYMBOL_GPL(pci_try_reset_slot);
3881
Alex Williamson090a3c52013-08-08 14:09:55 -06003882static int pci_bus_reset(struct pci_bus *bus, int probe)
3883{
Alex Williamsonf331a852015-01-15 18:16:04 -06003884 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06003885 return -ENOTTY;
3886
3887 if (probe)
3888 return 0;
3889
3890 pci_bus_lock(bus);
3891
3892 might_sleep();
3893
3894 pci_reset_bridge_secondary_bus(bus->self);
3895
3896 pci_bus_unlock(bus);
3897
3898 return 0;
3899}
3900
3901/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003902 * pci_probe_reset_bus - probe whether a PCI bus can be reset
3903 * @bus: PCI bus to probe
3904 *
3905 * Return 0 if bus can be reset, negative if a bus reset is not supported.
3906 */
3907int pci_probe_reset_bus(struct pci_bus *bus)
3908{
3909 return pci_bus_reset(bus, 1);
3910}
3911EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
3912
3913/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003914 * pci_reset_bus - reset a PCI bus
3915 * @bus: top level PCI bus to reset
3916 *
3917 * Do a bus reset on the given bus and any subordinate buses, saving
3918 * and restoring state of all devices.
3919 *
3920 * Return 0 on success, non-zero on error.
3921 */
3922int pci_reset_bus(struct pci_bus *bus)
3923{
3924 int rc;
3925
3926 rc = pci_bus_reset(bus, 1);
3927 if (rc)
3928 return rc;
3929
3930 pci_bus_save_and_disable(bus);
3931
3932 rc = pci_bus_reset(bus, 0);
3933
3934 pci_bus_restore(bus);
3935
3936 return rc;
3937}
3938EXPORT_SYMBOL_GPL(pci_reset_bus);
3939
Sheng Yang8dd7f802008-10-21 17:38:25 +08003940/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07003941 * pci_try_reset_bus - Try to reset a PCI bus
3942 * @bus: top level PCI bus to reset
3943 *
3944 * Same as above except return -EAGAIN if the bus cannot be locked
3945 */
3946int pci_try_reset_bus(struct pci_bus *bus)
3947{
3948 int rc;
3949
3950 rc = pci_bus_reset(bus, 1);
3951 if (rc)
3952 return rc;
3953
3954 pci_bus_save_and_disable(bus);
3955
3956 if (pci_bus_trylock(bus)) {
3957 might_sleep();
3958 pci_reset_bridge_secondary_bus(bus->self);
3959 pci_bus_unlock(bus);
3960 } else
3961 rc = -EAGAIN;
3962
3963 pci_bus_restore(bus);
3964
3965 return rc;
3966}
3967EXPORT_SYMBOL_GPL(pci_try_reset_bus);
3968
3969/**
Peter Orubad556ad42007-05-15 13:59:13 +02003970 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3971 * @dev: PCI device to query
3972 *
3973 * Returns mmrbc: maximum designed memory read count in bytes
3974 * or appropriate error value.
3975 */
3976int pcix_get_max_mmrbc(struct pci_dev *dev)
3977{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003978 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003979 u32 stat;
3980
3981 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3982 if (!cap)
3983 return -EINVAL;
3984
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003985 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003986 return -EINVAL;
3987
Dean Nelson25daeb52010-03-09 22:26:40 -05003988 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003989}
3990EXPORT_SYMBOL(pcix_get_max_mmrbc);
3991
3992/**
3993 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3994 * @dev: PCI device to query
3995 *
3996 * Returns mmrbc: maximum memory read count in bytes
3997 * or appropriate error value.
3998 */
3999int pcix_get_mmrbc(struct pci_dev *dev)
4000{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004001 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004002 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004003
4004 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4005 if (!cap)
4006 return -EINVAL;
4007
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004008 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4009 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004010
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004011 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004012}
4013EXPORT_SYMBOL(pcix_get_mmrbc);
4014
4015/**
4016 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4017 * @dev: PCI device to query
4018 * @mmrbc: maximum memory read count in bytes
4019 * valid values are 512, 1024, 2048, 4096
4020 *
4021 * If possible sets maximum memory read byte count, some bridges have erratas
4022 * that prevent this.
4023 */
4024int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4025{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004026 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004027 u32 stat, v, o;
4028 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004029
vignesh babu229f5af2007-08-13 18:23:14 +05304030 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004031 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004032
4033 v = ffs(mmrbc) - 10;
4034
4035 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4036 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004037 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004038
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004039 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4040 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004041
4042 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4043 return -E2BIG;
4044
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004045 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4046 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004047
4048 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4049 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004050 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004051 return -EIO;
4052
4053 cmd &= ~PCI_X_CMD_MAX_READ;
4054 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004055 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4056 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004057 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004058 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004059}
4060EXPORT_SYMBOL(pcix_set_mmrbc);
4061
4062/**
4063 * pcie_get_readrq - get PCI Express read request size
4064 * @dev: PCI device to query
4065 *
4066 * Returns maximum memory read request in bytes
4067 * or appropriate error value.
4068 */
4069int pcie_get_readrq(struct pci_dev *dev)
4070{
Peter Orubad556ad42007-05-15 13:59:13 +02004071 u16 ctl;
4072
Jiang Liu59875ae2012-07-24 17:20:06 +08004073 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004074
Jiang Liu59875ae2012-07-24 17:20:06 +08004075 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004076}
4077EXPORT_SYMBOL(pcie_get_readrq);
4078
4079/**
4080 * pcie_set_readrq - set PCI Express maximum memory read request
4081 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07004082 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004083 * valid values are 128, 256, 512, 1024, 2048, 4096
4084 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004085 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004086 */
4087int pcie_set_readrq(struct pci_dev *dev, int rq)
4088{
Jiang Liu59875ae2012-07-24 17:20:06 +08004089 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004090
vignesh babu229f5af2007-08-13 18:23:14 +05304091 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004092 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004093
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004094 /*
4095 * If using the "performance" PCIe config, we clamp the
4096 * read rq size to the max packet size to prevent the
4097 * host bridge generating requests larger than we can
4098 * cope with
4099 */
4100 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4101 int mps = pcie_get_mps(dev);
4102
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004103 if (mps < rq)
4104 rq = mps;
4105 }
4106
4107 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004108
Jiang Liu59875ae2012-07-24 17:20:06 +08004109 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4110 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004111}
4112EXPORT_SYMBOL(pcie_set_readrq);
4113
4114/**
Jon Masonb03e7492011-07-20 15:20:54 -05004115 * pcie_get_mps - get PCI Express maximum payload size
4116 * @dev: PCI device to query
4117 *
4118 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004119 */
4120int pcie_get_mps(struct pci_dev *dev)
4121{
Jon Masonb03e7492011-07-20 15:20:54 -05004122 u16 ctl;
4123
Jiang Liu59875ae2012-07-24 17:20:06 +08004124 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004125
Jiang Liu59875ae2012-07-24 17:20:06 +08004126 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004127}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004128EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004129
4130/**
4131 * pcie_set_mps - set PCI Express maximum payload size
4132 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004133 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004134 * valid values are 128, 256, 512, 1024, 2048, 4096
4135 *
4136 * If possible sets maximum payload size
4137 */
4138int pcie_set_mps(struct pci_dev *dev, int mps)
4139{
Jiang Liu59875ae2012-07-24 17:20:06 +08004140 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004141
4142 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004143 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004144
4145 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004146 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004147 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004148 v <<= 5;
4149
Jiang Liu59875ae2012-07-24 17:20:06 +08004150 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4151 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004152}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004153EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004154
4155/**
Jacob Keller81377c82013-07-31 06:53:26 +00004156 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4157 * @dev: PCI device to query
4158 * @speed: storage for minimum speed
4159 * @width: storage for minimum width
4160 *
4161 * This function will walk up the PCI device chain and determine the minimum
4162 * link width and speed of the device.
4163 */
4164int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4165 enum pcie_link_width *width)
4166{
4167 int ret;
4168
4169 *speed = PCI_SPEED_UNKNOWN;
4170 *width = PCIE_LNK_WIDTH_UNKNOWN;
4171
4172 while (dev) {
4173 u16 lnksta;
4174 enum pci_bus_speed next_speed;
4175 enum pcie_link_width next_width;
4176
4177 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4178 if (ret)
4179 return ret;
4180
4181 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4182 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4183 PCI_EXP_LNKSTA_NLW_SHIFT;
4184
4185 if (next_speed < *speed)
4186 *speed = next_speed;
4187
4188 if (next_width < *width)
4189 *width = next_width;
4190
4191 dev = dev->bus->self;
4192 }
4193
4194 return 0;
4195}
4196EXPORT_SYMBOL(pcie_get_minimum_link);
4197
4198/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004199 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004200 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004201 * @flags: resource type mask to be selected
4202 *
4203 * This helper routine makes bar mask from the type of resource.
4204 */
4205int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4206{
4207 int i, bars = 0;
4208 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4209 if (pci_resource_flags(dev, i) & flags)
4210 bars |= (1 << i);
4211 return bars;
4212}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004213EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004214
Yu Zhao613e7ed2008-11-22 02:41:27 +08004215/**
4216 * pci_resource_bar - get position of the BAR associated with a resource
4217 * @dev: the PCI device
4218 * @resno: the resource number
4219 * @type: the BAR type to be filled in
4220 *
4221 * Returns BAR position in config space, or 0 if the BAR is invalid.
4222 */
4223int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4224{
Yu Zhaod1b054d2009-03-20 11:25:11 +08004225 int reg;
4226
Yu Zhao613e7ed2008-11-22 02:41:27 +08004227 if (resno < PCI_ROM_RESOURCE) {
4228 *type = pci_bar_unknown;
4229 return PCI_BASE_ADDRESS_0 + 4 * resno;
4230 } else if (resno == PCI_ROM_RESOURCE) {
4231 *type = pci_bar_mem32;
4232 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08004233 } else if (resno < PCI_BRIDGE_RESOURCES) {
4234 /* device specific resource */
Myron Stowe26ff46c2014-11-11 08:04:50 -07004235 *type = pci_bar_unknown;
4236 reg = pci_iov_resource_bar(dev, resno);
Yu Zhaod1b054d2009-03-20 11:25:11 +08004237 if (reg)
4238 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08004239 }
4240
Bjorn Helgaas865df572009-11-04 10:32:57 -07004241 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08004242 return 0;
4243}
4244
Mike Travis95a8b6e2010-02-02 14:38:13 -08004245/* Some architectures require additional programming to enable VGA */
4246static arch_set_vga_state_t arch_set_vga_state;
4247
4248void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4249{
4250 arch_set_vga_state = func; /* NULL disables */
4251}
4252
4253static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004254 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004255{
4256 if (arch_set_vga_state)
4257 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004258 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004259 return 0;
4260}
4261
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004262/**
4263 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004264 * @dev: the PCI device
4265 * @decode: true = enable decoding, false = disable decoding
4266 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004267 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004268 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004269 */
4270int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004271 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004272{
4273 struct pci_bus *bus;
4274 struct pci_dev *bridge;
4275 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004276 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004277
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004278 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004279
Mike Travis95a8b6e2010-02-02 14:38:13 -08004280 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004281 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004282 if (rc)
4283 return rc;
4284
Dave Airlie3448a192010-06-01 15:32:24 +10004285 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4286 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4287 if (decode == true)
4288 cmd |= command_bits;
4289 else
4290 cmd &= ~command_bits;
4291 pci_write_config_word(dev, PCI_COMMAND, cmd);
4292 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004293
Dave Airlie3448a192010-06-01 15:32:24 +10004294 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004295 return 0;
4296
4297 bus = dev->bus;
4298 while (bus) {
4299 bridge = bus->self;
4300 if (bridge) {
4301 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4302 &cmd);
4303 if (decode == true)
4304 cmd |= PCI_BRIDGE_CTL_VGA;
4305 else
4306 cmd &= ~PCI_BRIDGE_CTL_VGA;
4307 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4308 cmd);
4309 }
4310 bus = bus->parent;
4311 }
4312 return 0;
4313}
4314
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004315bool pci_device_is_present(struct pci_dev *pdev)
4316{
4317 u32 v;
4318
4319 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4320}
4321EXPORT_SYMBOL_GPL(pci_device_is_present);
4322
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004323#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4324static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004325static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004326
4327/**
4328 * pci_specified_resource_alignment - get resource alignment specified by user.
4329 * @dev: the PCI device to get
4330 *
4331 * RETURNS: Resource alignment if it is specified.
4332 * Zero if it is not specified.
4333 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004334static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004335{
4336 int seg, bus, slot, func, align_order, count;
4337 resource_size_t align = 0;
4338 char *p;
4339
4340 spin_lock(&resource_alignment_lock);
4341 p = resource_alignment_param;
4342 while (*p) {
4343 count = 0;
4344 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
4345 p[count] == '@') {
4346 p += count + 1;
4347 } else {
4348 align_order = -1;
4349 }
4350 if (sscanf(p, "%x:%x:%x.%x%n",
4351 &seg, &bus, &slot, &func, &count) != 4) {
4352 seg = 0;
4353 if (sscanf(p, "%x:%x.%x%n",
4354 &bus, &slot, &func, &count) != 3) {
4355 /* Invalid format */
4356 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
4357 p);
4358 break;
4359 }
4360 }
4361 p += count;
4362 if (seg == pci_domain_nr(dev->bus) &&
4363 bus == dev->bus->number &&
4364 slot == PCI_SLOT(dev->devfn) &&
4365 func == PCI_FUNC(dev->devfn)) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004366 if (align_order == -1)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004367 align = PAGE_SIZE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004368 else
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004369 align = 1 << align_order;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004370 /* Found */
4371 break;
4372 }
4373 if (*p != ';' && *p != ',') {
4374 /* End of param or invalid format */
4375 break;
4376 }
4377 p++;
4378 }
4379 spin_unlock(&resource_alignment_lock);
4380 return align;
4381}
4382
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004383/*
4384 * This function disables memory decoding and releases memory resources
4385 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
4386 * It also rounds up size to specified alignment.
4387 * Later on, the kernel will assign page-aligned memory resource back
4388 * to the device.
4389 */
4390void pci_reassigndev_resource_alignment(struct pci_dev *dev)
4391{
4392 int i;
4393 struct resource *r;
4394 resource_size_t align, size;
4395 u16 command;
4396
Yinghai Lu10c463a2012-03-18 22:46:26 -07004397 /* check if specified PCI is target device to reassign */
4398 align = pci_specified_resource_alignment(dev);
4399 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004400 return;
4401
4402 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
4403 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
4404 dev_warn(&dev->dev,
4405 "Can't reassign resources to host bridge.\n");
4406 return;
4407 }
4408
4409 dev_info(&dev->dev,
4410 "Disabling memory decoding and releasing memory resources.\n");
4411 pci_read_config_word(dev, PCI_COMMAND, &command);
4412 command &= ~PCI_COMMAND_MEMORY;
4413 pci_write_config_word(dev, PCI_COMMAND, command);
4414
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004415 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
4416 r = &dev->resource[i];
4417 if (!(r->flags & IORESOURCE_MEM))
4418 continue;
4419 size = resource_size(r);
4420 if (size < align) {
4421 size = align;
4422 dev_info(&dev->dev,
4423 "Rounding up size of resource #%d to %#llx.\n",
4424 i, (unsigned long long)size);
4425 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004426 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004427 r->end = size - 1;
4428 r->start = 0;
4429 }
4430 /* Need to disable bridge's resource window,
4431 * to enable the kernel to reassign new resource
4432 * window later on.
4433 */
4434 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4435 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
4436 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
4437 r = &dev->resource[i];
4438 if (!(r->flags & IORESOURCE_MEM))
4439 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004440 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004441 r->end = resource_size(r) - 1;
4442 r->start = 0;
4443 }
4444 pci_disable_bridge_window(dev);
4445 }
4446}
4447
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004448static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004449{
4450 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
4451 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
4452 spin_lock(&resource_alignment_lock);
4453 strncpy(resource_alignment_param, buf, count);
4454 resource_alignment_param[count] = '\0';
4455 spin_unlock(&resource_alignment_lock);
4456 return count;
4457}
4458
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004459static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004460{
4461 size_t count;
4462 spin_lock(&resource_alignment_lock);
4463 count = snprintf(buf, size, "%s", resource_alignment_param);
4464 spin_unlock(&resource_alignment_lock);
4465 return count;
4466}
4467
4468static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
4469{
4470 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
4471}
4472
4473static ssize_t pci_resource_alignment_store(struct bus_type *bus,
4474 const char *buf, size_t count)
4475{
4476 return pci_set_resource_alignment_param(buf, count);
4477}
4478
4479BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
4480 pci_resource_alignment_store);
4481
4482static int __init pci_resource_alignment_sysfs_init(void)
4483{
4484 return bus_create_file(&pci_bus_type,
4485 &bus_attr_resource_alignment);
4486}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004487late_initcall(pci_resource_alignment_sysfs_init);
4488
Bill Pemberton15856ad2012-11-21 15:35:00 -05004489static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004490{
4491#ifdef CONFIG_PCI_DOMAINS
4492 pci_domains_supported = 0;
4493#endif
4494}
4495
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01004496#ifdef CONFIG_PCI_DOMAINS
4497static atomic_t __domain_nr = ATOMIC_INIT(-1);
4498
4499int pci_get_new_domain_nr(void)
4500{
4501 return atomic_inc_return(&__domain_nr);
4502}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07004503
4504#ifdef CONFIG_PCI_DOMAINS_GENERIC
4505void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent)
4506{
4507 static int use_dt_domains = -1;
4508 int domain = of_get_pci_domain_nr(parent->of_node);
4509
4510 /*
4511 * Check DT domain and use_dt_domains values.
4512 *
4513 * If DT domain property is valid (domain >= 0) and
4514 * use_dt_domains != 0, the DT assignment is valid since this means
4515 * we have not previously allocated a domain number by using
4516 * pci_get_new_domain_nr(); we should also update use_dt_domains to
4517 * 1, to indicate that we have just assigned a domain number from
4518 * DT.
4519 *
4520 * If DT domain property value is not valid (ie domain < 0), and we
4521 * have not previously assigned a domain number from DT
4522 * (use_dt_domains != 1) we should assign a domain number by
4523 * using the:
4524 *
4525 * pci_get_new_domain_nr()
4526 *
4527 * API and update the use_dt_domains value to keep track of method we
4528 * are using to assign domain numbers (use_dt_domains = 0).
4529 *
4530 * All other combinations imply we have a platform that is trying
4531 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
4532 * which is a recipe for domain mishandling and it is prevented by
4533 * invalidating the domain value (domain = -1) and printing a
4534 * corresponding error.
4535 */
4536 if (domain >= 0 && use_dt_domains) {
4537 use_dt_domains = 1;
4538 } else if (domain < 0 && use_dt_domains != 1) {
4539 use_dt_domains = 0;
4540 domain = pci_get_new_domain_nr();
4541 } else {
4542 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
4543 parent->of_node->full_name);
4544 domain = -1;
4545 }
4546
4547 bus->domain_nr = domain;
4548}
4549#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01004550#endif
4551
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004552/**
Taku Izumi642c92d2012-10-30 15:26:18 +09004553 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004554 *
4555 * Returns 1 if we can access PCI extended config space (offsets
4556 * greater than 0xff). This is the default implementation. Architecture
4557 * implementations can override this.
4558 */
Taku Izumi642c92d2012-10-30 15:26:18 +09004559int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004560{
4561 return 1;
4562}
4563
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11004564void __weak pci_fixup_cardbus(struct pci_bus *bus)
4565{
4566}
4567EXPORT_SYMBOL(pci_fixup_cardbus);
4568
Al Viroad04d312008-11-22 17:37:14 +00004569static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570{
4571 while (str) {
4572 char *k = strchr(str, ',');
4573 if (k)
4574 *k++ = 0;
4575 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004576 if (!strcmp(str, "nomsi")) {
4577 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07004578 } else if (!strcmp(str, "noaer")) {
4579 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08004580 } else if (!strncmp(str, "realloc=", 8)) {
4581 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07004582 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08004583 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004584 } else if (!strcmp(str, "nodomains")) {
4585 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01004586 } else if (!strncmp(str, "noari", 5)) {
4587 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08004588 } else if (!strncmp(str, "cbiosize=", 9)) {
4589 pci_cardbus_io_size = memparse(str + 9, &str);
4590 } else if (!strncmp(str, "cbmemsize=", 10)) {
4591 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004592 } else if (!strncmp(str, "resource_alignment=", 19)) {
4593 pci_set_resource_alignment_param(str + 19,
4594 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06004595 } else if (!strncmp(str, "ecrc=", 5)) {
4596 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07004597 } else if (!strncmp(str, "hpiosize=", 9)) {
4598 pci_hotplug_io_size = memparse(str + 9, &str);
4599 } else if (!strncmp(str, "hpmemsize=", 10)) {
4600 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05004601 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4602 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05004603 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4604 pcie_bus_config = PCIE_BUS_SAFE;
4605 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4606 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05004607 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4608 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06004609 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4610 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004611 } else {
4612 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4613 str);
4614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004615 }
4616 str = k;
4617 }
Andi Kleen0637a702006-09-26 10:52:41 +02004618 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619}
Andi Kleen0637a702006-09-26 10:52:41 +02004620early_param("pci", pci_setup);