blob: 12f54082f4c8ec35fbad10a0270d0846a6b0e8c5 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002#ifndef _ASM_X86_PERF_EVENT_H
3#define _ASM_X86_PERF_EVENT_H
Thomas Gleixner003a46c2007-10-15 13:57:47 +02004
Ingo Molnareb2b8612008-12-17 09:09:13 +01005/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02006 * Performance event hw details:
Ingo Molnareb2b8612008-12-17 09:09:13 +01007 */
8
Robert Richter15c7ad52012-06-20 20:46:33 +02009#define INTEL_PMC_MAX_GENERIC 32
10#define INTEL_PMC_MAX_FIXED 3
11#define INTEL_PMC_IDX_FIXED 32
Ingo Molnareb2b8612008-12-17 09:09:13 +010012
Ingo Molnar862a1a52008-12-17 13:09:20 +010013#define X86_PMC_IDX_MAX 64
14
Ingo Molnar241771e2008-12-03 10:39:53 +010015#define MSR_ARCH_PERFMON_PERFCTR0 0xc1
16#define MSR_ARCH_PERFMON_PERFCTR1 0xc2
Thomas Gleixner003a46c2007-10-15 13:57:47 +020017
Ingo Molnar241771e2008-12-03 10:39:53 +010018#define MSR_ARCH_PERFMON_EVENTSEL0 0x186
19#define MSR_ARCH_PERFMON_EVENTSEL1 0x187
Thomas Gleixner003a46c2007-10-15 13:57:47 +020020
Robert Richtera098f442010-03-30 11:28:21 +020021#define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL
22#define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL
23#define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16)
24#define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17)
25#define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18)
Gleb Natapova7b9d2c2012-02-26 16:55:40 +020026#define ARCH_PERFMON_EVENTSEL_PIN_CONTROL (1ULL << 19)
Robert Richtera098f442010-03-30 11:28:21 +020027#define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20)
28#define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21)
29#define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22)
30#define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23)
31#define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL
Thomas Gleixner003a46c2007-10-15 13:57:47 +020032
Andi Kleen3a632cb2013-06-17 17:36:48 -070033#define HSW_IN_TX (1ULL << 32)
34#define HSW_IN_TX_CHECKPOINTED (1ULL << 33)
35
Jacob Shine2595142013-02-06 11:26:29 -060036#define AMD64_EVENTSEL_INT_CORE_ENABLE (1ULL << 36)
Jacob Shin9f190102013-02-06 11:26:26 -060037#define AMD64_EVENTSEL_GUESTONLY (1ULL << 40)
38#define AMD64_EVENTSEL_HOSTONLY (1ULL << 41)
Joerg Roedel011af852011-10-05 14:01:17 +020039
Jacob Shine2595142013-02-06 11:26:29 -060040#define AMD64_EVENTSEL_INT_CORE_SEL_SHIFT 37
41#define AMD64_EVENTSEL_INT_CORE_SEL_MASK \
42 (0xFULL << AMD64_EVENTSEL_INT_CORE_SEL_SHIFT)
43
Robert Richtera098f442010-03-30 11:28:21 +020044#define AMD64_EVENTSEL_EVENT \
45 (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32))
46#define INTEL_ARCH_EVENT_MASK \
47 (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT)
Stephane Eranian1da53e02010-01-18 10:58:01 +020048
Robert Richtera098f442010-03-30 11:28:21 +020049#define X86_RAW_EVENT_MASK \
50 (ARCH_PERFMON_EVENTSEL_EVENT | \
51 ARCH_PERFMON_EVENTSEL_UMASK | \
52 ARCH_PERFMON_EVENTSEL_EDGE | \
53 ARCH_PERFMON_EVENTSEL_INV | \
54 ARCH_PERFMON_EVENTSEL_CMASK)
Andi Kleen86a04462014-08-11 21:27:10 +020055#define X86_ALL_EVENT_FLAGS \
56 (ARCH_PERFMON_EVENTSEL_EDGE | \
57 ARCH_PERFMON_EVENTSEL_INV | \
58 ARCH_PERFMON_EVENTSEL_CMASK | \
59 ARCH_PERFMON_EVENTSEL_ANY | \
60 ARCH_PERFMON_EVENTSEL_PIN_CONTROL | \
61 HSW_IN_TX | \
62 HSW_IN_TX_CHECKPOINTED)
Robert Richtera098f442010-03-30 11:28:21 +020063#define AMD64_RAW_EVENT_MASK \
64 (X86_RAW_EVENT_MASK | \
65 AMD64_EVENTSEL_EVENT)
Jacob Shine2595142013-02-06 11:26:29 -060066#define AMD64_RAW_EVENT_MASK_NB \
67 (AMD64_EVENTSEL_EVENT | \
68 ARCH_PERFMON_EVENTSEL_UMASK)
Robert Richteree5789d2011-09-21 11:30:17 +020069#define AMD64_NUM_COUNTERS 4
Robert Richterb1dc3c42012-06-20 20:46:35 +020070#define AMD64_NUM_COUNTERS_CORE 6
Jacob Shine2595142013-02-06 11:26:29 -060071#define AMD64_NUM_COUNTERS_NB 4
Stephane Eranian04a705df2009-10-06 16:42:08 +020072
Robert Richteree5789d2011-09-21 11:30:17 +020073#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
Ingo Molnar241771e2008-12-03 10:39:53 +010074#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
Robert Richteree5789d2011-09-21 11:30:17 +020075#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
Thomas Gleixner003a46c2007-10-15 13:57:47 +020076#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
Ingo Molnar241771e2008-12-03 10:39:53 +010077 (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
78
Robert Richteree5789d2011-09-21 11:30:17 +020079#define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
Gleb Natapovffb871b2011-11-10 14:57:26 +020080#define ARCH_PERFMON_EVENTS_COUNT 7
Thomas Gleixner003a46c2007-10-15 13:57:47 +020081
Ingo Molnareb2b8612008-12-17 09:09:13 +010082/*
83 * Intel "Architectural Performance Monitoring" CPUID
84 * detection/enumeration details:
85 */
Thomas Gleixner003a46c2007-10-15 13:57:47 +020086union cpuid10_eax {
87 struct {
88 unsigned int version_id:8;
Robert Richter948b1bb2010-03-29 18:36:50 +020089 unsigned int num_counters:8;
Thomas Gleixner003a46c2007-10-15 13:57:47 +020090 unsigned int bit_width:8;
91 unsigned int mask_length:8;
92 } split;
93 unsigned int full;
94};
95
Gleb Natapovffb871b2011-11-10 14:57:26 +020096union cpuid10_ebx {
97 struct {
98 unsigned int no_unhalted_core_cycles:1;
99 unsigned int no_instructions_retired:1;
100 unsigned int no_unhalted_reference_cycles:1;
101 unsigned int no_llc_reference:1;
102 unsigned int no_llc_misses:1;
103 unsigned int no_branch_instruction_retired:1;
104 unsigned int no_branch_misses_retired:1;
105 } split;
106 unsigned int full;
107};
108
Ingo Molnar703e9372008-12-17 10:51:15 +0100109union cpuid10_edx {
110 struct {
Livio Soarese768aee2010-06-03 15:00:31 -0400111 unsigned int num_counters_fixed:5;
112 unsigned int bit_width_fixed:8;
113 unsigned int reserved:19;
Ingo Molnar703e9372008-12-17 10:51:15 +0100114 } split;
115 unsigned int full;
116};
117
Gleb Natapovb3d94682011-11-10 14:57:27 +0200118struct x86_pmu_capability {
119 int version;
120 int num_counters_gp;
121 int num_counters_fixed;
122 int bit_width_gp;
123 int bit_width_fixed;
124 unsigned int events_mask;
125 int events_mask_len;
126};
Ingo Molnar703e9372008-12-17 10:51:15 +0100127
128/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200129 * Fixed-purpose performance events:
Ingo Molnar703e9372008-12-17 10:51:15 +0100130 */
131
Ingo Molnar862a1a52008-12-17 13:09:20 +0100132/*
133 * All 3 fixed-mode PMCs are configured via this single MSR:
134 */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100135#define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
Ingo Molnar862a1a52008-12-17 13:09:20 +0100136
137/*
138 * The counts are available in three separate MSRs:
139 */
140
Ingo Molnar703e9372008-12-17 10:51:15 +0100141/* Instr_Retired.Any: */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100142#define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
Robert Richter15c7ad52012-06-20 20:46:33 +0200143#define INTEL_PMC_IDX_FIXED_INSTRUCTIONS (INTEL_PMC_IDX_FIXED + 0)
Ingo Molnar703e9372008-12-17 10:51:15 +0100144
145/* CPU_CLK_Unhalted.Core: */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100146#define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
Robert Richter15c7ad52012-06-20 20:46:33 +0200147#define INTEL_PMC_IDX_FIXED_CPU_CYCLES (INTEL_PMC_IDX_FIXED + 1)
Ingo Molnar703e9372008-12-17 10:51:15 +0100148
149/* CPU_CLK_Unhalted.Ref: */
Stephane Eraniancd09c0c2011-12-11 00:28:51 +0100150#define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
Robert Richter15c7ad52012-06-20 20:46:33 +0200151#define INTEL_PMC_IDX_FIXED_REF_CYCLES (INTEL_PMC_IDX_FIXED + 2)
152#define INTEL_PMC_MSK_FIXED_REF_CYCLES (1ULL << INTEL_PMC_IDX_FIXED_REF_CYCLES)
Ingo Molnar703e9372008-12-17 10:51:15 +0100153
Markus Metzger30dd5682009-07-21 15:56:48 +0200154/*
155 * We model BTS tracing as another fixed-mode PMC.
156 *
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200157 * We choose a value in the middle of the fixed event range, since lower
158 * values are used by actual fixed events and higher values are used
Markus Metzger30dd5682009-07-21 15:56:48 +0200159 * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
160 */
Robert Richter15c7ad52012-06-20 20:46:33 +0200161#define INTEL_PMC_IDX_FIXED_BTS (INTEL_PMC_IDX_FIXED + 16)
Markus Metzger30dd5682009-07-21 15:56:48 +0200162
Andi Kleenb83ff1c2015-05-10 12:22:41 -0700163#define GLOBAL_STATUS_COND_CHG BIT_ULL(63)
164#define GLOBAL_STATUS_BUFFER_OVF BIT_ULL(62)
165#define GLOBAL_STATUS_UNC_OVF BIT_ULL(61)
166#define GLOBAL_STATUS_ASIF BIT_ULL(60)
167#define GLOBAL_STATUS_COUNTERS_FROZEN BIT_ULL(59)
168#define GLOBAL_STATUS_LBRS_FROZEN BIT_ULL(58)
Stephane Eranian5690ae22016-03-03 20:50:40 +0100169#define GLOBAL_STATUS_TRACE_TOPAPMI BIT_ULL(55)
Andi Kleenb83ff1c2015-05-10 12:22:41 -0700170
Robert Richteree5789d2011-09-21 11:30:17 +0200171/*
172 * IBS cpuid feature detection
173 */
174
175#define IBS_CPUID_FEATURES 0x8000001b
176
177/*
178 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
179 * bit 0 is used to indicate the existence of IBS.
180 */
181#define IBS_CAPS_AVAIL (1U<<0)
182#define IBS_CAPS_FETCHSAM (1U<<1)
183#define IBS_CAPS_OPSAM (1U<<2)
184#define IBS_CAPS_RDWROPCNT (1U<<3)
185#define IBS_CAPS_OPCNT (1U<<4)
186#define IBS_CAPS_BRNTRGT (1U<<5)
187#define IBS_CAPS_OPCNTEXT (1U<<6)
Robert Richterd47e8232012-04-02 20:19:11 +0200188#define IBS_CAPS_RIPINVALIDCHK (1U<<7)
Aravind Gopalakrishnan904cb362014-11-10 14:24:26 -0600189#define IBS_CAPS_OPBRNFUSE (1U<<8)
190#define IBS_CAPS_FETCHCTLEXTD (1U<<9)
191#define IBS_CAPS_OPDATA4 (1U<<10)
Robert Richteree5789d2011-09-21 11:30:17 +0200192
193#define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \
194 | IBS_CAPS_FETCHSAM \
195 | IBS_CAPS_OPSAM)
196
197/*
198 * IBS APIC setup
199 */
200#define IBSCTL 0x1cc
201#define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
202#define IBSCTL_LVT_OFFSET_MASK 0x0F
203
Robert Richterd47e8232012-04-02 20:19:11 +0200204/* ibs fetch bits/masks */
Robert Richterb47fad32010-09-22 17:45:39 +0200205#define IBS_FETCH_RAND_EN (1ULL<<57)
206#define IBS_FETCH_VAL (1ULL<<49)
207#define IBS_FETCH_ENABLE (1ULL<<48)
208#define IBS_FETCH_CNT 0xFFFF0000ULL
209#define IBS_FETCH_MAX_CNT 0x0000FFFFULL
Robert Richter1d6040f2010-02-25 19:40:46 +0100210
Robert Richterd47e8232012-04-02 20:19:11 +0200211/* ibs op bits/masks */
Robert Richterdb98c5f2011-12-15 17:56:39 +0100212/* lower 4 bits of the current count are ignored: */
213#define IBS_OP_CUR_CNT (0xFFFF0ULL<<32)
Robert Richterb47fad32010-09-22 17:45:39 +0200214#define IBS_OP_CNT_CTL (1ULL<<19)
215#define IBS_OP_VAL (1ULL<<18)
216#define IBS_OP_ENABLE (1ULL<<17)
217#define IBS_OP_MAX_CNT 0x0000FFFFULL
218#define IBS_OP_MAX_CNT_EXT 0x007FFFFFULL /* not a register bit mask */
Robert Richterd47e8232012-04-02 20:19:11 +0200219#define IBS_RIP_INVALID (1ULL<<38)
Markus Metzger30dd5682009-07-21 15:56:48 +0200220
Robert Richter978da302012-05-11 11:44:59 +0200221#ifdef CONFIG_X86_LOCAL_APIC
Robert Richterb7169162011-09-21 11:30:18 +0200222extern u32 get_ibs_caps(void);
Robert Richter978da302012-05-11 11:44:59 +0200223#else
224static inline u32 get_ibs_caps(void) { return 0; }
225#endif
Robert Richterb7169162011-09-21 11:30:18 +0200226
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200227#ifdef CONFIG_PERF_EVENTS
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200228extern void perf_events_lapic_init(void);
Peter Zijlstra194002b2009-06-22 16:35:24 +0200229
Peter Zijlstraef21f682010-03-03 13:12:23 +0100230/*
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200231 * Abuse bits {3,5} of the cpu eflags register. These flags are otherwise
232 * unused and ABI specified to be 0, so nobody should care what we do with
233 * them.
234 *
235 * EXACT - the IP points to the exact instruction that triggered the
236 * event (HW bugs exempt).
237 * VM - original X86_VM_MASK; see set_linear_ip().
Peter Zijlstraef21f682010-03-03 13:12:23 +0100238 */
239#define PERF_EFLAGS_EXACT (1UL << 3)
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200240#define PERF_EFLAGS_VM (1UL << 5)
Peter Zijlstraef21f682010-03-03 13:12:23 +0100241
Zhang, Yanmin39447b32010-04-19 13:32:41 +0800242struct pt_regs;
243extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
244extern unsigned long perf_misc_flags(struct pt_regs *regs);
245#define perf_misc_flags(regs) perf_misc_flags(regs)
Peter Zijlstraef21f682010-03-03 13:12:23 +0100246
Frederic Weisbeckerb0f82b82010-05-20 07:47:21 +0200247#include <asm/stacktrace.h>
248
249/*
250 * We abuse bit 3 from flags to pass exact information, see perf_misc_flags
251 * and the comment with PERF_EFLAGS_EXACT.
252 */
253#define perf_arch_fetch_caller_regs(regs, __ip) { \
254 (regs)->ip = (__ip); \
255 (regs)->bp = caller_frame_pointer(); \
256 (regs)->cs = __KERNEL_CS; \
257 regs->flags = 0; \
Frederic Weisbecker9e462942011-07-02 15:00:52 +0200258 asm volatile( \
259 _ASM_MOV "%%"_ASM_SP ", %0\n" \
260 : "=m" ((regs)->sp) \
261 :: "memory" \
262 ); \
Frederic Weisbeckerb0f82b82010-05-20 07:47:21 +0200263}
264
Gleb Natapov144d31e2011-10-05 14:01:21 +0200265struct perf_guest_switch_msr {
266 unsigned msr;
267 u64 host, guest;
268};
269
270extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr);
Gleb Natapovb3d94682011-11-10 14:57:27 +0200271extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200272extern void perf_check_microcode(void);
Ingo Molnar241771e2008-12-03 10:39:53 +0100273#else
Jovi Zhang35d56ca92012-07-17 10:14:41 +0800274static inline struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr)
Gleb Natapov144d31e2011-10-05 14:01:21 +0200275{
276 *nr = 0;
277 return NULL;
278}
279
Gleb Natapovb3d94682011-11-10 14:57:27 +0200280static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
281{
282 memset(cap, 0, sizeof(*cap));
283}
284
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200285static inline void perf_events_lapic_init(void) { }
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200286static inline void perf_check_microcode(void) { }
Ingo Molnar241771e2008-12-03 10:39:53 +0100287#endif
288
Alexander Shishkin1c5ac212016-03-29 17:43:10 +0300289#ifdef CONFIG_CPU_SUP_INTEL
290 extern void intel_pt_handle_vmx(int on);
291#endif
292
Joerg Roedel1018faa2012-02-29 14:57:32 +0100293#if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_AMD)
294 extern void amd_pmu_enable_virt(void);
295 extern void amd_pmu_disable_virt(void);
296#else
297 static inline void amd_pmu_enable_virt(void) { }
298 static inline void amd_pmu_disable_virt(void) { }
299#endif
300
Frederic Weisbecker91d77532012-08-07 15:20:38 +0200301#define arch_perf_out_copy_user copy_from_user_nmi
302
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200303#endif /* _ASM_X86_PERF_EVENT_H */