blob: 14308533b1cb867012c6f3ea12cd711f8b9f0b1c [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080035#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010037#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030038#include <linux/intel-iommu.h>
Fenghua Yuf59c7b62009-03-27 14:22:42 -070039#include <linux/sysdev.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070040#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090041#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070042#include "pci.h"
43
Fenghua Yu5b6985c2008-10-16 18:02:32 -070044#define ROOT_SIZE VTD_PAGE_SIZE
45#define CONTEXT_SIZE VTD_PAGE_SIZE
46
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070047#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
48#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
49
50#define IOAPIC_RANGE_START (0xfee00000)
51#define IOAPIC_RANGE_END (0xfeefffff)
52#define IOVA_START_ADDR (0x1000)
53
54#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
55
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070056#define MAX_AGAW_WIDTH 64
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
David Woodhouse595badf52009-06-27 22:09:11 +010059#define DOMAIN_MAX_PFN(gaw) ((((u64)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060
Mark McLoughlinf27be032008-11-20 15:49:43 +000061#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070062#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070063#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080064
David Woodhousefd18de52009-05-10 23:57:41 +010065
David Woodhousedd4e8312009-06-27 16:21:20 +010066/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
67 are never going to work. */
68static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
69{
70 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
71}
72
73static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
74{
75 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
76}
77static inline unsigned long page_to_dma_pfn(struct page *pg)
78{
79 return mm_to_dma_pfn(page_to_pfn(pg));
80}
81static inline unsigned long virt_to_dma_pfn(void *p)
82{
83 return page_to_dma_pfn(virt_to_page(p));
84}
85
Weidong Hand9630fe2008-12-08 11:06:32 +080086/* global iommu list, set NULL for ignored DMAR units */
87static struct intel_iommu **g_iommus;
88
David Woodhouse9af88142009-02-13 23:18:03 +000089static int rwbf_quirk;
90
Mark McLoughlin46b08e12008-11-20 15:49:44 +000091/*
92 * 0: Present
93 * 1-11: Reserved
94 * 12-63: Context Ptr (12 - (haw-1))
95 * 64-127: Reserved
96 */
97struct root_entry {
98 u64 val;
99 u64 rsvd1;
100};
101#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
102static inline bool root_present(struct root_entry *root)
103{
104 return (root->val & 1);
105}
106static inline void set_root_present(struct root_entry *root)
107{
108 root->val |= 1;
109}
110static inline void set_root_value(struct root_entry *root, unsigned long value)
111{
112 root->val |= value & VTD_PAGE_MASK;
113}
114
115static inline struct context_entry *
116get_context_addr_from_root(struct root_entry *root)
117{
118 return (struct context_entry *)
119 (root_present(root)?phys_to_virt(
120 root->val & VTD_PAGE_MASK) :
121 NULL);
122}
123
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000124/*
125 * low 64 bits:
126 * 0: present
127 * 1: fault processing disable
128 * 2-3: translation type
129 * 12-63: address space root
130 * high 64 bits:
131 * 0-2: address width
132 * 3-6: aval
133 * 8-23: domain id
134 */
135struct context_entry {
136 u64 lo;
137 u64 hi;
138};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000139
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000140static inline bool context_present(struct context_entry *context)
141{
142 return (context->lo & 1);
143}
144static inline void context_set_present(struct context_entry *context)
145{
146 context->lo |= 1;
147}
148
149static inline void context_set_fault_enable(struct context_entry *context)
150{
151 context->lo &= (((u64)-1) << 2) | 1;
152}
153
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000154static inline void context_set_translation_type(struct context_entry *context,
155 unsigned long value)
156{
157 context->lo &= (((u64)-1) << 4) | 3;
158 context->lo |= (value & 3) << 2;
159}
160
161static inline void context_set_address_root(struct context_entry *context,
162 unsigned long value)
163{
164 context->lo |= value & VTD_PAGE_MASK;
165}
166
167static inline void context_set_address_width(struct context_entry *context,
168 unsigned long value)
169{
170 context->hi |= value & 7;
171}
172
173static inline void context_set_domain_id(struct context_entry *context,
174 unsigned long value)
175{
176 context->hi |= (value & ((1 << 16) - 1)) << 8;
177}
178
179static inline void context_clear_entry(struct context_entry *context)
180{
181 context->lo = 0;
182 context->hi = 0;
183}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000184
Mark McLoughlin622ba122008-11-20 15:49:46 +0000185/*
186 * 0: readable
187 * 1: writable
188 * 2-6: reserved
189 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800190 * 8-10: available
191 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000192 * 12-63: Host physcial address
193 */
194struct dma_pte {
195 u64 val;
196};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000197
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000198static inline void dma_clear_pte(struct dma_pte *pte)
199{
200 pte->val = 0;
201}
202
203static inline void dma_set_pte_readable(struct dma_pte *pte)
204{
205 pte->val |= DMA_PTE_READ;
206}
207
208static inline void dma_set_pte_writable(struct dma_pte *pte)
209{
210 pte->val |= DMA_PTE_WRITE;
211}
212
Sheng Yang9cf06692009-03-18 15:33:07 +0800213static inline void dma_set_pte_snp(struct dma_pte *pte)
214{
215 pte->val |= DMA_PTE_SNP;
216}
217
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000218static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
219{
220 pte->val = (pte->val & ~3) | (prot & 3);
221}
222
223static inline u64 dma_pte_addr(struct dma_pte *pte)
224{
225 return (pte->val & VTD_PAGE_MASK);
226}
227
David Woodhousedd4e8312009-06-27 16:21:20 +0100228static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000229{
David Woodhousedd4e8312009-06-27 16:21:20 +0100230 pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000231}
232
233static inline bool dma_pte_present(struct dma_pte *pte)
234{
235 return (pte->val & 3) != 0;
236}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000237
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700238/*
239 * This domain is a statically identity mapping domain.
240 * 1. This domain creats a static 1:1 mapping to all usable memory.
241 * 2. It maps to each iommu if successful.
242 * 3. Each iommu mapps to this domain if successful.
243 */
244struct dmar_domain *si_domain;
245
Weidong Han3b5410e2008-12-08 09:17:15 +0800246/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100247#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800248
Weidong Han1ce28fe2008-12-08 16:35:39 +0800249/* domain represents a virtual machine, more than one devices
250 * across iommus may be owned in one domain, e.g. kvm guest.
251 */
252#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
253
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700254/* si_domain contains mulitple devices */
255#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
256
Mark McLoughlin99126f72008-11-20 15:49:47 +0000257struct dmar_domain {
258 int id; /* domain id */
Weidong Han8c11e792008-12-08 15:29:22 +0800259 unsigned long iommu_bmp; /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000260
261 struct list_head devices; /* all devices' list */
262 struct iova_domain iovad; /* iova's that belong to this domain */
263
264 struct dma_pte *pgd; /* virtual address */
265 spinlock_t mapping_lock; /* page table lock */
266 int gaw; /* max guest address width */
267
268 /* adjusted guest address width, 0 is level 2 30-bit */
269 int agaw;
270
Weidong Han3b5410e2008-12-08 09:17:15 +0800271 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800272
273 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800274 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800275 int iommu_count; /* reference count of iommu */
276 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800277 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000278};
279
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000280/* PCI domain-device relationship */
281struct device_domain_info {
282 struct list_head link; /* link to domain siblings */
283 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100284 int segment; /* PCI domain */
285 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000286 u8 devfn; /* PCI devfn number */
287 struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800288 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000289 struct dmar_domain *domain; /* pointer to domain */
290};
291
mark gross5e0d2a62008-03-04 15:22:08 -0800292static void flush_unmaps_timeout(unsigned long data);
293
294DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
295
mark gross80b20dd2008-04-18 13:53:58 -0700296#define HIGH_WATER_MARK 250
297struct deferred_flush_tables {
298 int next;
299 struct iova *iova[HIGH_WATER_MARK];
300 struct dmar_domain *domain[HIGH_WATER_MARK];
301};
302
303static struct deferred_flush_tables *deferred_flush;
304
mark gross5e0d2a62008-03-04 15:22:08 -0800305/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800306static int g_num_of_iommus;
307
308static DEFINE_SPINLOCK(async_umap_flush_lock);
309static LIST_HEAD(unmaps_to_do);
310
311static int timer_on;
312static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800313
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700314static void domain_remove_dev_info(struct dmar_domain *domain);
315
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800316#ifdef CONFIG_DMAR_DEFAULT_ON
317int dmar_disabled = 0;
318#else
319int dmar_disabled = 1;
320#endif /*CONFIG_DMAR_DEFAULT_ON*/
321
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700322static int __initdata dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700323static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800324static int intel_iommu_strict;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700325
326#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
327static DEFINE_SPINLOCK(device_domain_lock);
328static LIST_HEAD(device_domain_list);
329
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100330static struct iommu_ops intel_iommu_ops;
331
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700332static int __init intel_iommu_setup(char *str)
333{
334 if (!str)
335 return -EINVAL;
336 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800337 if (!strncmp(str, "on", 2)) {
338 dmar_disabled = 0;
339 printk(KERN_INFO "Intel-IOMMU: enabled\n");
340 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700341 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800342 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700343 } else if (!strncmp(str, "igfx_off", 8)) {
344 dmar_map_gfx = 0;
345 printk(KERN_INFO
346 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700347 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800348 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700349 "Intel-IOMMU: Forcing DAC for PCI devices\n");
350 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800351 } else if (!strncmp(str, "strict", 6)) {
352 printk(KERN_INFO
353 "Intel-IOMMU: disable batched IOTLB flush\n");
354 intel_iommu_strict = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700355 }
356
357 str += strcspn(str, ",");
358 while (*str == ',')
359 str++;
360 }
361 return 0;
362}
363__setup("intel_iommu=", intel_iommu_setup);
364
365static struct kmem_cache *iommu_domain_cache;
366static struct kmem_cache *iommu_devinfo_cache;
367static struct kmem_cache *iommu_iova_cache;
368
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700369static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
370{
371 unsigned int flags;
372 void *vaddr;
373
374 /* trying to avoid low memory issues */
375 flags = current->flags & PF_MEMALLOC;
376 current->flags |= PF_MEMALLOC;
377 vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
378 current->flags &= (~PF_MEMALLOC | flags);
379 return vaddr;
380}
381
382
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700383static inline void *alloc_pgtable_page(void)
384{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700385 unsigned int flags;
386 void *vaddr;
387
388 /* trying to avoid low memory issues */
389 flags = current->flags & PF_MEMALLOC;
390 current->flags |= PF_MEMALLOC;
391 vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
392 current->flags &= (~PF_MEMALLOC | flags);
393 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700394}
395
396static inline void free_pgtable_page(void *vaddr)
397{
398 free_page((unsigned long)vaddr);
399}
400
401static inline void *alloc_domain_mem(void)
402{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700403 return iommu_kmem_cache_alloc(iommu_domain_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700404}
405
Kay, Allen M38717942008-09-09 18:37:29 +0300406static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700407{
408 kmem_cache_free(iommu_domain_cache, vaddr);
409}
410
411static inline void * alloc_devinfo_mem(void)
412{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700413 return iommu_kmem_cache_alloc(iommu_devinfo_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700414}
415
416static inline void free_devinfo_mem(void *vaddr)
417{
418 kmem_cache_free(iommu_devinfo_cache, vaddr);
419}
420
421struct iova *alloc_iova_mem(void)
422{
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700423 return iommu_kmem_cache_alloc(iommu_iova_cache);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700424}
425
426void free_iova_mem(struct iova *iova)
427{
428 kmem_cache_free(iommu_iova_cache, iova);
429}
430
Weidong Han1b573682008-12-08 15:34:06 +0800431
432static inline int width_to_agaw(int width);
433
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700434static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800435{
436 unsigned long sagaw;
437 int agaw = -1;
438
439 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700440 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800441 agaw >= 0; agaw--) {
442 if (test_bit(agaw, &sagaw))
443 break;
444 }
445
446 return agaw;
447}
448
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700449/*
450 * Calculate max SAGAW for each iommu.
451 */
452int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
453{
454 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
455}
456
457/*
458 * calculate agaw for each iommu.
459 * "SAGAW" may be different across iommus, use a default agaw, and
460 * get a supported less agaw for iommus that don't support the default agaw.
461 */
462int iommu_calculate_agaw(struct intel_iommu *iommu)
463{
464 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
465}
466
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700467/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800468static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
469{
470 int iommu_id;
471
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700472 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800473 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700474 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800475
Weidong Han8c11e792008-12-08 15:29:22 +0800476 iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
477 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
478 return NULL;
479
480 return g_iommus[iommu_id];
481}
482
Weidong Han8e6040972008-12-08 15:49:06 +0800483static void domain_update_iommu_coherency(struct dmar_domain *domain)
484{
485 int i;
486
487 domain->iommu_coherency = 1;
488
489 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
490 for (; i < g_num_of_iommus; ) {
491 if (!ecap_coherent(g_iommus[i]->ecap)) {
492 domain->iommu_coherency = 0;
493 break;
494 }
495 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
496 }
497}
498
Sheng Yang58c610b2009-03-18 15:33:05 +0800499static void domain_update_iommu_snooping(struct dmar_domain *domain)
500{
501 int i;
502
503 domain->iommu_snooping = 1;
504
505 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
506 for (; i < g_num_of_iommus; ) {
507 if (!ecap_sc_support(g_iommus[i]->ecap)) {
508 domain->iommu_snooping = 0;
509 break;
510 }
511 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
512 }
513}
514
515/* Some capabilities may be different across iommus */
516static void domain_update_iommu_cap(struct dmar_domain *domain)
517{
518 domain_update_iommu_coherency(domain);
519 domain_update_iommu_snooping(domain);
520}
521
David Woodhouse276dbf992009-04-04 01:45:37 +0100522static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800523{
524 struct dmar_drhd_unit *drhd = NULL;
525 int i;
526
527 for_each_drhd_unit(drhd) {
528 if (drhd->ignored)
529 continue;
David Woodhouse276dbf992009-04-04 01:45:37 +0100530 if (segment != drhd->segment)
531 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800532
David Woodhouse924b6232009-04-04 00:39:25 +0100533 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000534 if (drhd->devices[i] &&
535 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800536 drhd->devices[i]->devfn == devfn)
537 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700538 if (drhd->devices[i] &&
539 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100540 drhd->devices[i]->subordinate->number <= bus &&
541 drhd->devices[i]->subordinate->subordinate >= bus)
542 return drhd->iommu;
543 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800544
545 if (drhd->include_all)
546 return drhd->iommu;
547 }
548
549 return NULL;
550}
551
Weidong Han5331fe62008-12-08 23:00:00 +0800552static void domain_flush_cache(struct dmar_domain *domain,
553 void *addr, int size)
554{
555 if (!domain->iommu_coherency)
556 clflush_cache_range(addr, size);
557}
558
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700559/* Gets context entry for a given bus and devfn */
560static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
561 u8 bus, u8 devfn)
562{
563 struct root_entry *root;
564 struct context_entry *context;
565 unsigned long phy_addr;
566 unsigned long flags;
567
568 spin_lock_irqsave(&iommu->lock, flags);
569 root = &iommu->root_entry[bus];
570 context = get_context_addr_from_root(root);
571 if (!context) {
572 context = (struct context_entry *)alloc_pgtable_page();
573 if (!context) {
574 spin_unlock_irqrestore(&iommu->lock, flags);
575 return NULL;
576 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700577 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700578 phy_addr = virt_to_phys((void *)context);
579 set_root_value(root, phy_addr);
580 set_root_present(root);
581 __iommu_flush_cache(iommu, root, sizeof(*root));
582 }
583 spin_unlock_irqrestore(&iommu->lock, flags);
584 return &context[devfn];
585}
586
587static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
588{
589 struct root_entry *root;
590 struct context_entry *context;
591 int ret;
592 unsigned long flags;
593
594 spin_lock_irqsave(&iommu->lock, flags);
595 root = &iommu->root_entry[bus];
596 context = get_context_addr_from_root(root);
597 if (!context) {
598 ret = 0;
599 goto out;
600 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000601 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700602out:
603 spin_unlock_irqrestore(&iommu->lock, flags);
604 return ret;
605}
606
607static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
608{
609 struct root_entry *root;
610 struct context_entry *context;
611 unsigned long flags;
612
613 spin_lock_irqsave(&iommu->lock, flags);
614 root = &iommu->root_entry[bus];
615 context = get_context_addr_from_root(root);
616 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000617 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700618 __iommu_flush_cache(iommu, &context[devfn], \
619 sizeof(*context));
620 }
621 spin_unlock_irqrestore(&iommu->lock, flags);
622}
623
624static void free_context_table(struct intel_iommu *iommu)
625{
626 struct root_entry *root;
627 int i;
628 unsigned long flags;
629 struct context_entry *context;
630
631 spin_lock_irqsave(&iommu->lock, flags);
632 if (!iommu->root_entry) {
633 goto out;
634 }
635 for (i = 0; i < ROOT_ENTRY_NR; i++) {
636 root = &iommu->root_entry[i];
637 context = get_context_addr_from_root(root);
638 if (context)
639 free_pgtable_page(context);
640 }
641 free_pgtable_page(iommu->root_entry);
642 iommu->root_entry = NULL;
643out:
644 spin_unlock_irqrestore(&iommu->lock, flags);
645}
646
647/* page table handling */
648#define LEVEL_STRIDE (9)
649#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
650
651static inline int agaw_to_level(int agaw)
652{
653 return agaw + 2;
654}
655
656static inline int agaw_to_width(int agaw)
657{
658 return 30 + agaw * LEVEL_STRIDE;
659
660}
661
662static inline int width_to_agaw(int width)
663{
664 return (width - 30) / LEVEL_STRIDE;
665}
666
667static inline unsigned int level_to_offset_bits(int level)
668{
David Woodhouse6660c632009-06-27 22:41:00 +0100669 return (level - 1) * LEVEL_STRIDE;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700670}
671
David Woodhouse77dfa562009-06-27 16:40:08 +0100672static inline int pfn_level_offset(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700673{
David Woodhouse6660c632009-06-27 22:41:00 +0100674 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700675}
676
David Woodhouse6660c632009-06-27 22:41:00 +0100677static inline unsigned long level_mask(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700678{
David Woodhouse6660c632009-06-27 22:41:00 +0100679 return -1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700680}
681
David Woodhouse6660c632009-06-27 22:41:00 +0100682static inline unsigned long level_size(int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700683{
David Woodhouse6660c632009-06-27 22:41:00 +0100684 return 1UL << level_to_offset_bits(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700685}
686
David Woodhouse6660c632009-06-27 22:41:00 +0100687static inline unsigned long align_to_level(unsigned long pfn, int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700688{
David Woodhouse6660c632009-06-27 22:41:00 +0100689 return (pfn + level_size(level) - 1) & level_mask(level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700690}
691
David Woodhouseb026fd22009-06-28 10:37:25 +0100692static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
693 unsigned long pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700694{
David Woodhouseb026fd22009-06-28 10:37:25 +0100695 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700696 struct dma_pte *parent, *pte = NULL;
697 int level = agaw_to_level(domain->agaw);
698 int offset;
699 unsigned long flags;
700
701 BUG_ON(!domain->pgd);
David Woodhouseb026fd22009-06-28 10:37:25 +0100702 BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700703 parent = domain->pgd;
704
705 spin_lock_irqsave(&domain->mapping_lock, flags);
706 while (level > 0) {
707 void *tmp_page;
708
David Woodhouseb026fd22009-06-28 10:37:25 +0100709 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700710 pte = &parent[offset];
711 if (level == 1)
712 break;
713
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000714 if (!dma_pte_present(pte)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700715 tmp_page = alloc_pgtable_page();
716
717 if (!tmp_page) {
718 spin_unlock_irqrestore(&domain->mapping_lock,
719 flags);
720 return NULL;
721 }
Weidong Han5331fe62008-12-08 23:00:00 +0800722 domain_flush_cache(domain, tmp_page, PAGE_SIZE);
David Woodhousedd4e8312009-06-27 16:21:20 +0100723 dma_set_pte_pfn(pte, virt_to_dma_pfn(tmp_page));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700724 /*
725 * high level table always sets r/w, last level page
726 * table control read/write
727 */
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000728 dma_set_pte_readable(pte);
729 dma_set_pte_writable(pte);
Weidong Han5331fe62008-12-08 23:00:00 +0800730 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700731 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000732 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700733 level--;
734 }
735
736 spin_unlock_irqrestore(&domain->mapping_lock, flags);
737 return pte;
738}
739
740/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100741static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
742 unsigned long pfn,
743 int level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700744{
745 struct dma_pte *parent, *pte = NULL;
746 int total = agaw_to_level(domain->agaw);
747 int offset;
748
749 parent = domain->pgd;
750 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100751 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700752 pte = &parent[offset];
753 if (level == total)
754 return pte;
755
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000756 if (!dma_pte_present(pte))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700757 break;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000758 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700759 total--;
760 }
761 return NULL;
762}
763
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700764/* clear last level pte, a tlb flush should be followed */
David Woodhouse595badf52009-06-27 22:09:11 +0100765static void dma_pte_clear_range(struct dmar_domain *domain,
766 unsigned long start_pfn,
767 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700768{
David Woodhouse04b18e62009-06-27 19:15:01 +0100769 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100770 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771
David Woodhouse04b18e62009-06-27 19:15:01 +0100772 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf52009-06-27 22:09:11 +0100773 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse66eae842009-06-27 19:00:32 +0100774
David Woodhouse04b18e62009-06-27 19:15:01 +0100775 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse595badf52009-06-27 22:09:11 +0100776 while (start_pfn <= last_pfn) {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100777 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1);
778 if (!pte) {
779 start_pfn = align_to_level(start_pfn + 1, 2);
780 continue;
781 }
782 while (start_pfn <= last_pfn &&
783 (unsigned long)pte >> VTD_PAGE_SHIFT ==
784 (unsigned long)first_pte >> VTD_PAGE_SHIFT) {
785 dma_clear_pte(pte);
786 start_pfn++;
787 pte++;
788 }
789 domain_flush_cache(domain, first_pte,
790 (void *)pte - (void *)first_pte);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700791 }
792}
793
794/* free page table pages. last level pte should already be cleared */
795static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100796 unsigned long start_pfn,
797 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700798{
David Woodhouse6660c632009-06-27 22:41:00 +0100799 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700800 struct dma_pte *pte;
801 int total = agaw_to_level(domain->agaw);
802 int level;
David Woodhouse6660c632009-06-27 22:41:00 +0100803 unsigned long tmp;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804
David Woodhouse6660c632009-06-27 22:41:00 +0100805 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
806 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807
808 /* we don't need lock here, nobody else touches the iova range */
809 level = 2;
810 while (level <= total) {
David Woodhouse6660c632009-06-27 22:41:00 +0100811 tmp = align_to_level(start_pfn, level);
812
813 /* Only clear this pte/pmd if we're asked to clear its
814 _whole_ range */
815 if (tmp + level_size(level) - 1 > last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700816 return;
817
David Woodhouse6660c632009-06-27 22:41:00 +0100818 while (tmp <= last_pfn) {
819 pte = dma_pfn_level_pte(domain, tmp, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 if (pte) {
821 free_pgtable_page(
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000822 phys_to_virt(dma_pte_addr(pte)));
823 dma_clear_pte(pte);
Weidong Han5331fe62008-12-08 23:00:00 +0800824 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700825 }
826 tmp += level_size(level);
827 }
828 level++;
829 }
830 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100831 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 free_pgtable_page(domain->pgd);
833 domain->pgd = NULL;
834 }
835}
836
837/* iommu handling */
838static int iommu_alloc_root_entry(struct intel_iommu *iommu)
839{
840 struct root_entry *root;
841 unsigned long flags;
842
843 root = (struct root_entry *)alloc_pgtable_page();
844 if (!root)
845 return -ENOMEM;
846
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700847 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700848
849 spin_lock_irqsave(&iommu->lock, flags);
850 iommu->root_entry = root;
851 spin_unlock_irqrestore(&iommu->lock, flags);
852
853 return 0;
854}
855
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700856static void iommu_set_root_entry(struct intel_iommu *iommu)
857{
858 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100859 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700860 unsigned long flag;
861
862 addr = iommu->root_entry;
863
864 spin_lock_irqsave(&iommu->register_lock, flag);
865 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
866
David Woodhousec416daa2009-05-10 20:30:58 +0100867 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700868
869 /* Make sure hardware complete it */
870 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100871 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700872
873 spin_unlock_irqrestore(&iommu->register_lock, flag);
874}
875
876static void iommu_flush_write_buffer(struct intel_iommu *iommu)
877{
878 u32 val;
879 unsigned long flag;
880
David Woodhouse9af88142009-02-13 23:18:03 +0000881 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700882 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700883
884 spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100885 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700886
887 /* Make sure hardware complete it */
888 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100889 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890
891 spin_unlock_irqrestore(&iommu->register_lock, flag);
892}
893
894/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100895static void __iommu_flush_context(struct intel_iommu *iommu,
896 u16 did, u16 source_id, u8 function_mask,
897 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898{
899 u64 val = 0;
900 unsigned long flag;
901
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700902 switch (type) {
903 case DMA_CCMD_GLOBAL_INVL:
904 val = DMA_CCMD_GLOBAL_INVL;
905 break;
906 case DMA_CCMD_DOMAIN_INVL:
907 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
908 break;
909 case DMA_CCMD_DEVICE_INVL:
910 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
911 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
912 break;
913 default:
914 BUG();
915 }
916 val |= DMA_CCMD_ICC;
917
918 spin_lock_irqsave(&iommu->register_lock, flag);
919 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
920
921 /* Make sure hardware complete it */
922 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
923 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
924
925 spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700926}
927
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700928/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100929static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
930 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700931{
932 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
933 u64 val = 0, val_iva = 0;
934 unsigned long flag;
935
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700936 switch (type) {
937 case DMA_TLB_GLOBAL_FLUSH:
938 /* global flush doesn't need set IVA_REG */
939 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
940 break;
941 case DMA_TLB_DSI_FLUSH:
942 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
943 break;
944 case DMA_TLB_PSI_FLUSH:
945 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
946 /* Note: always flush non-leaf currently */
947 val_iva = size_order | addr;
948 break;
949 default:
950 BUG();
951 }
952 /* Note: set drain read/write */
953#if 0
954 /*
955 * This is probably to be super secure.. Looks like we can
956 * ignore it without any impact.
957 */
958 if (cap_read_drain(iommu->cap))
959 val |= DMA_TLB_READ_DRAIN;
960#endif
961 if (cap_write_drain(iommu->cap))
962 val |= DMA_TLB_WRITE_DRAIN;
963
964 spin_lock_irqsave(&iommu->register_lock, flag);
965 /* Note: Only uses first TLB reg currently */
966 if (val_iva)
967 dmar_writeq(iommu->reg + tlb_offset, val_iva);
968 dmar_writeq(iommu->reg + tlb_offset + 8, val);
969
970 /* Make sure hardware complete it */
971 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
972 dmar_readq, (!(val & DMA_TLB_IVT)), val);
973
974 spin_unlock_irqrestore(&iommu->register_lock, flag);
975
976 /* check IOTLB invalidation granularity */
977 if (DMA_TLB_IAIG(val) == 0)
978 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
979 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
980 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700981 (unsigned long long)DMA_TLB_IIRG(type),
982 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700983}
984
Yu Zhao93a23a72009-05-18 13:51:37 +0800985static struct device_domain_info *iommu_support_dev_iotlb(
986 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987{
Yu Zhao93a23a72009-05-18 13:51:37 +0800988 int found = 0;
989 unsigned long flags;
990 struct device_domain_info *info;
991 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
992
993 if (!ecap_dev_iotlb_support(iommu->ecap))
994 return NULL;
995
996 if (!iommu->qi)
997 return NULL;
998
999 spin_lock_irqsave(&device_domain_lock, flags);
1000 list_for_each_entry(info, &domain->devices, link)
1001 if (info->bus == bus && info->devfn == devfn) {
1002 found = 1;
1003 break;
1004 }
1005 spin_unlock_irqrestore(&device_domain_lock, flags);
1006
1007 if (!found || !info->dev)
1008 return NULL;
1009
1010 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1011 return NULL;
1012
1013 if (!dmar_find_matched_atsr_unit(info->dev))
1014 return NULL;
1015
1016 info->iommu = iommu;
1017
1018 return info;
1019}
1020
1021static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1022{
1023 if (!info)
1024 return;
1025
1026 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1027}
1028
1029static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1030{
1031 if (!info->dev || !pci_ats_enabled(info->dev))
1032 return;
1033
1034 pci_disable_ats(info->dev);
1035}
1036
1037static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1038 u64 addr, unsigned mask)
1039{
1040 u16 sid, qdep;
1041 unsigned long flags;
1042 struct device_domain_info *info;
1043
1044 spin_lock_irqsave(&device_domain_lock, flags);
1045 list_for_each_entry(info, &domain->devices, link) {
1046 if (!info->dev || !pci_ats_enabled(info->dev))
1047 continue;
1048
1049 sid = info->bus << 8 | info->devfn;
1050 qdep = pci_ats_queue_depth(info->dev);
1051 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1052 }
1053 spin_unlock_irqrestore(&device_domain_lock, flags);
1054}
1055
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001056static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouse03d6a242009-06-28 15:33:46 +01001057 unsigned long pfn, unsigned int pages)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001058{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001059 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001060 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001061
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001062 BUG_ON(pages == 0);
1063
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001064 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001065 * Fallback to domain selective flush if no PSI support or the size is
1066 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001067 * PSI requires page size to be 2 ^ x, and the base address is naturally
1068 * aligned to the size
1069 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001070 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1071 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001072 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001073 else
1074 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1075 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001076
1077 /*
1078 * In caching mode, domain ID 0 is reserved for non-present to present
1079 * mapping flush. Device IOTLB doesn't need to be flushed in this case.
1080 */
1081 if (!cap_caching_mode(iommu->cap) || did)
Yu Zhao93a23a72009-05-18 13:51:37 +08001082 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001083}
1084
mark grossf8bab732008-02-08 04:18:38 -08001085static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1086{
1087 u32 pmen;
1088 unsigned long flags;
1089
1090 spin_lock_irqsave(&iommu->register_lock, flags);
1091 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1092 pmen &= ~DMA_PMEN_EPM;
1093 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1094
1095 /* wait for the protected region status bit to clear */
1096 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1097 readl, !(pmen & DMA_PMEN_PRS), pmen);
1098
1099 spin_unlock_irqrestore(&iommu->register_lock, flags);
1100}
1101
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102static int iommu_enable_translation(struct intel_iommu *iommu)
1103{
1104 u32 sts;
1105 unsigned long flags;
1106
1107 spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001108 iommu->gcmd |= DMA_GCMD_TE;
1109 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001110
1111 /* Make sure hardware complete it */
1112 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001113 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001115 spin_unlock_irqrestore(&iommu->register_lock, flags);
1116 return 0;
1117}
1118
1119static int iommu_disable_translation(struct intel_iommu *iommu)
1120{
1121 u32 sts;
1122 unsigned long flag;
1123
1124 spin_lock_irqsave(&iommu->register_lock, flag);
1125 iommu->gcmd &= ~DMA_GCMD_TE;
1126 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1127
1128 /* Make sure hardware complete it */
1129 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001130 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001131
1132 spin_unlock_irqrestore(&iommu->register_lock, flag);
1133 return 0;
1134}
1135
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001136
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001137static int iommu_init_domains(struct intel_iommu *iommu)
1138{
1139 unsigned long ndomains;
1140 unsigned long nlongs;
1141
1142 ndomains = cap_ndoms(iommu->cap);
1143 pr_debug("Number of Domains supportd <%ld>\n", ndomains);
1144 nlongs = BITS_TO_LONGS(ndomains);
1145
1146 /* TBD: there might be 64K domains,
1147 * consider other allocation for future chip
1148 */
1149 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1150 if (!iommu->domain_ids) {
1151 printk(KERN_ERR "Allocating domain id array failed\n");
1152 return -ENOMEM;
1153 }
1154 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1155 GFP_KERNEL);
1156 if (!iommu->domains) {
1157 printk(KERN_ERR "Allocating domain array failed\n");
1158 kfree(iommu->domain_ids);
1159 return -ENOMEM;
1160 }
1161
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001162 spin_lock_init(&iommu->lock);
1163
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001164 /*
1165 * if Caching mode is set, then invalid translations are tagged
1166 * with domainid 0. Hence we need to pre-allocate it.
1167 */
1168 if (cap_caching_mode(iommu->cap))
1169 set_bit(0, iommu->domain_ids);
1170 return 0;
1171}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001172
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001173
1174static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001175static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001176
1177void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001178{
1179 struct dmar_domain *domain;
1180 int i;
Weidong Hanc7151a82008-12-08 22:51:37 +08001181 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001182
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001183 i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
1184 for (; i < cap_ndoms(iommu->cap); ) {
1185 domain = iommu->domains[i];
1186 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001187
1188 spin_lock_irqsave(&domain->iommu_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001189 if (--domain->iommu_count == 0) {
1190 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1191 vm_domain_exit(domain);
1192 else
1193 domain_exit(domain);
1194 }
Weidong Hanc7151a82008-12-08 22:51:37 +08001195 spin_unlock_irqrestore(&domain->iommu_lock, flags);
1196
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001197 i = find_next_bit(iommu->domain_ids,
1198 cap_ndoms(iommu->cap), i+1);
1199 }
1200
1201 if (iommu->gcmd & DMA_GCMD_TE)
1202 iommu_disable_translation(iommu);
1203
1204 if (iommu->irq) {
1205 set_irq_data(iommu->irq, NULL);
1206 /* This will mask the irq */
1207 free_irq(iommu->irq, iommu);
1208 destroy_irq(iommu->irq);
1209 }
1210
1211 kfree(iommu->domains);
1212 kfree(iommu->domain_ids);
1213
Weidong Hand9630fe2008-12-08 11:06:32 +08001214 g_iommus[iommu->seq_id] = NULL;
1215
1216 /* if all iommus are freed, free g_iommus */
1217 for (i = 0; i < g_num_of_iommus; i++) {
1218 if (g_iommus[i])
1219 break;
1220 }
1221
1222 if (i == g_num_of_iommus)
1223 kfree(g_iommus);
1224
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001225 /* free context mapping */
1226 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001227}
1228
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001229static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001230{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001231 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001232
1233 domain = alloc_domain_mem();
1234 if (!domain)
1235 return NULL;
1236
Weidong Han8c11e792008-12-08 15:29:22 +08001237 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
Weidong Hand71a2f32008-12-07 21:13:41 +08001238 domain->flags = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001239
1240 return domain;
1241}
1242
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001243static int iommu_attach_domain(struct dmar_domain *domain,
1244 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001245{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001246 int num;
1247 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001248 unsigned long flags;
1249
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001250 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001251
1252 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001253
1254 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1255 if (num >= ndomains) {
1256 spin_unlock_irqrestore(&iommu->lock, flags);
1257 printk(KERN_ERR "IOMMU: no free domain ids\n");
1258 return -ENOMEM;
1259 }
1260
1261 domain->id = num;
1262 set_bit(num, iommu->domain_ids);
1263 set_bit(iommu->seq_id, &domain->iommu_bmp);
1264 iommu->domains[num] = domain;
1265 spin_unlock_irqrestore(&iommu->lock, flags);
1266
1267 return 0;
1268}
1269
1270static void iommu_detach_domain(struct dmar_domain *domain,
1271 struct intel_iommu *iommu)
1272{
1273 unsigned long flags;
1274 int num, ndomains;
1275 int found = 0;
1276
1277 spin_lock_irqsave(&iommu->lock, flags);
1278 ndomains = cap_ndoms(iommu->cap);
1279 num = find_first_bit(iommu->domain_ids, ndomains);
1280 for (; num < ndomains; ) {
1281 if (iommu->domains[num] == domain) {
1282 found = 1;
1283 break;
1284 }
1285 num = find_next_bit(iommu->domain_ids,
1286 cap_ndoms(iommu->cap), num+1);
1287 }
1288
1289 if (found) {
1290 clear_bit(num, iommu->domain_ids);
1291 clear_bit(iommu->seq_id, &domain->iommu_bmp);
1292 iommu->domains[num] = NULL;
1293 }
Weidong Han8c11e792008-12-08 15:29:22 +08001294 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001295}
1296
1297static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001298static struct lock_class_key reserved_alloc_key;
1299static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001300
1301static void dmar_init_reserved_ranges(void)
1302{
1303 struct pci_dev *pdev = NULL;
1304 struct iova *iova;
1305 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306
David Millerf6611972008-02-06 01:36:23 -08001307 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001308
Mark Gross8a443df2008-03-04 14:59:31 -08001309 lockdep_set_class(&reserved_iova_list.iova_alloc_lock,
1310 &reserved_alloc_key);
1311 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1312 &reserved_rbtree_key);
1313
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001314 /* IOAPIC ranges shouldn't be accessed by DMA */
1315 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1316 IOVA_PFN(IOAPIC_RANGE_END));
1317 if (!iova)
1318 printk(KERN_ERR "Reserve IOAPIC range failed\n");
1319
1320 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1321 for_each_pci_dev(pdev) {
1322 struct resource *r;
1323
1324 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1325 r = &pdev->resource[i];
1326 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1327 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001328 iova = reserve_iova(&reserved_iova_list,
1329 IOVA_PFN(r->start),
1330 IOVA_PFN(r->end));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001331 if (!iova)
1332 printk(KERN_ERR "Reserve iova failed\n");
1333 }
1334 }
1335
1336}
1337
1338static void domain_reserve_special_ranges(struct dmar_domain *domain)
1339{
1340 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1341}
1342
1343static inline int guestwidth_to_adjustwidth(int gaw)
1344{
1345 int agaw;
1346 int r = (gaw - 12) % 9;
1347
1348 if (r == 0)
1349 agaw = gaw;
1350 else
1351 agaw = gaw + 9 - r;
1352 if (agaw > 64)
1353 agaw = 64;
1354 return agaw;
1355}
1356
1357static int domain_init(struct dmar_domain *domain, int guest_width)
1358{
1359 struct intel_iommu *iommu;
1360 int adjust_width, agaw;
1361 unsigned long sagaw;
1362
David Millerf6611972008-02-06 01:36:23 -08001363 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364 spin_lock_init(&domain->mapping_lock);
Weidong Hanc7151a82008-12-08 22:51:37 +08001365 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366
1367 domain_reserve_special_ranges(domain);
1368
1369 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001370 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001371 if (guest_width > cap_mgaw(iommu->cap))
1372 guest_width = cap_mgaw(iommu->cap);
1373 domain->gaw = guest_width;
1374 adjust_width = guestwidth_to_adjustwidth(guest_width);
1375 agaw = width_to_agaw(adjust_width);
1376 sagaw = cap_sagaw(iommu->cap);
1377 if (!test_bit(agaw, &sagaw)) {
1378 /* hardware doesn't support it, choose a bigger one */
1379 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1380 agaw = find_next_bit(&sagaw, 5, agaw);
1381 if (agaw >= 5)
1382 return -ENODEV;
1383 }
1384 domain->agaw = agaw;
1385 INIT_LIST_HEAD(&domain->devices);
1386
Weidong Han8e6040972008-12-08 15:49:06 +08001387 if (ecap_coherent(iommu->ecap))
1388 domain->iommu_coherency = 1;
1389 else
1390 domain->iommu_coherency = 0;
1391
Sheng Yang58c610b2009-03-18 15:33:05 +08001392 if (ecap_sc_support(iommu->ecap))
1393 domain->iommu_snooping = 1;
1394 else
1395 domain->iommu_snooping = 0;
1396
Weidong Hanc7151a82008-12-08 22:51:37 +08001397 domain->iommu_count = 1;
1398
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001399 /* always allocate the top pgd */
1400 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
1401 if (!domain->pgd)
1402 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001403 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001404 return 0;
1405}
1406
1407static void domain_exit(struct dmar_domain *domain)
1408{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001409 struct dmar_drhd_unit *drhd;
1410 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001411
1412 /* Domain 0 is reserved, so dont process it */
1413 if (!domain)
1414 return;
1415
1416 domain_remove_dev_info(domain);
1417 /* destroy iovas */
1418 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001419
1420 /* clear ptes */
David Woodhouse595badf52009-06-27 22:09:11 +01001421 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001422
1423 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01001424 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001425
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001426 for_each_active_iommu(iommu, drhd)
1427 if (test_bit(iommu->seq_id, &domain->iommu_bmp))
1428 iommu_detach_domain(domain, iommu);
1429
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001430 free_domain_mem(domain);
1431}
1432
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001433static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1434 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001435{
1436 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001437 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001438 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001439 struct dma_pte *pgd;
1440 unsigned long num;
1441 unsigned long ndomains;
1442 int id;
1443 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001444 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445
1446 pr_debug("Set context mapping for %02x:%02x.%d\n",
1447 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001448
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001450 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1451 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001452
David Woodhouse276dbf992009-04-04 01:45:37 +01001453 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001454 if (!iommu)
1455 return -ENODEV;
1456
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001457 context = device_to_context_entry(iommu, bus, devfn);
1458 if (!context)
1459 return -ENOMEM;
1460 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001461 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001462 spin_unlock_irqrestore(&iommu->lock, flags);
1463 return 0;
1464 }
1465
Weidong Hanea6606b2008-12-08 23:08:15 +08001466 id = domain->id;
1467 pgd = domain->pgd;
1468
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001469 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1470 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001471 int found = 0;
1472
1473 /* find an available domain id for this device in iommu */
1474 ndomains = cap_ndoms(iommu->cap);
1475 num = find_first_bit(iommu->domain_ids, ndomains);
1476 for (; num < ndomains; ) {
1477 if (iommu->domains[num] == domain) {
1478 id = num;
1479 found = 1;
1480 break;
1481 }
1482 num = find_next_bit(iommu->domain_ids,
1483 cap_ndoms(iommu->cap), num+1);
1484 }
1485
1486 if (found == 0) {
1487 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1488 if (num >= ndomains) {
1489 spin_unlock_irqrestore(&iommu->lock, flags);
1490 printk(KERN_ERR "IOMMU: no free domain ids\n");
1491 return -EFAULT;
1492 }
1493
1494 set_bit(num, iommu->domain_ids);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001495 set_bit(iommu->seq_id, &domain->iommu_bmp);
Weidong Hanea6606b2008-12-08 23:08:15 +08001496 iommu->domains[num] = domain;
1497 id = num;
1498 }
1499
1500 /* Skip top levels of page tables for
1501 * iommu which has less agaw than default.
1502 */
1503 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1504 pgd = phys_to_virt(dma_pte_addr(pgd));
1505 if (!dma_pte_present(pgd)) {
1506 spin_unlock_irqrestore(&iommu->lock, flags);
1507 return -ENOMEM;
1508 }
1509 }
1510 }
1511
1512 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001513
Yu Zhao93a23a72009-05-18 13:51:37 +08001514 if (translation != CONTEXT_TT_PASS_THROUGH) {
1515 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1516 translation = info ? CONTEXT_TT_DEV_IOTLB :
1517 CONTEXT_TT_MULTI_LEVEL;
1518 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001519 /*
1520 * In pass through mode, AW must be programmed to indicate the largest
1521 * AGAW value supported by hardware. And ASR is ignored by hardware.
1522 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001523 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001524 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001525 else {
1526 context_set_address_root(context, virt_to_phys(pgd));
1527 context_set_address_width(context, iommu->agaw);
1528 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001529
1530 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001531 context_set_fault_enable(context);
1532 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001533 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001534
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001535 /*
1536 * It's a non-present to present mapping. If hardware doesn't cache
1537 * non-present entry we only need to flush the write-buffer. If the
1538 * _does_ cache non-present entries, then it does so in the special
1539 * domain #0, which we have to flush:
1540 */
1541 if (cap_caching_mode(iommu->cap)) {
1542 iommu->flush.flush_context(iommu, 0,
1543 (((u16)bus) << 8) | devfn,
1544 DMA_CCMD_MASK_NOBIT,
1545 DMA_CCMD_DEVICE_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001546 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001547 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001548 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001549 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001550 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001551 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001552
1553 spin_lock_irqsave(&domain->iommu_lock, flags);
1554 if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
1555 domain->iommu_count++;
Sheng Yang58c610b2009-03-18 15:33:05 +08001556 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001557 }
1558 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001559 return 0;
1560}
1561
1562static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001563domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1564 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001565{
1566 int ret;
1567 struct pci_dev *tmp, *parent;
1568
David Woodhouse276dbf992009-04-04 01:45:37 +01001569 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001570 pdev->bus->number, pdev->devfn,
1571 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001572 if (ret)
1573 return ret;
1574
1575 /* dependent device mapping */
1576 tmp = pci_find_upstream_pcie_bridge(pdev);
1577 if (!tmp)
1578 return 0;
1579 /* Secondary interface's bus number and devfn 0 */
1580 parent = pdev->bus->self;
1581 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001582 ret = domain_context_mapping_one(domain,
1583 pci_domain_nr(parent->bus),
1584 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001585 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001586 if (ret)
1587 return ret;
1588 parent = parent->bus->self;
1589 }
1590 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
1591 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001592 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001593 tmp->subordinate->number, 0,
1594 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001595 else /* this is a legacy PCI bridge */
1596 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001597 pci_domain_nr(tmp->bus),
1598 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001599 tmp->devfn,
1600 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001601}
1602
Weidong Han5331fe62008-12-08 23:00:00 +08001603static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001604{
1605 int ret;
1606 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001607 struct intel_iommu *iommu;
1608
David Woodhouse276dbf992009-04-04 01:45:37 +01001609 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1610 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001611 if (!iommu)
1612 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001613
David Woodhouse276dbf992009-04-04 01:45:37 +01001614 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615 if (!ret)
1616 return ret;
1617 /* dependent device mapping */
1618 tmp = pci_find_upstream_pcie_bridge(pdev);
1619 if (!tmp)
1620 return ret;
1621 /* Secondary interface's bus number and devfn 0 */
1622 parent = pdev->bus->self;
1623 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001624 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001625 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001626 if (!ret)
1627 return ret;
1628 parent = parent->bus->self;
1629 }
1630 if (tmp->is_pcie)
David Woodhouse276dbf992009-04-04 01:45:37 +01001631 return device_context_mapped(iommu, tmp->subordinate->number,
1632 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001633 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001634 return device_context_mapped(iommu, tmp->bus->number,
1635 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001636}
1637
David Woodhouse9051aa02009-06-29 12:30:54 +01001638static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1639 struct scatterlist *sg, unsigned long phys_pfn,
1640 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001641{
1642 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001643 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001644 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001645 unsigned long sg_res;
David Woodhousee1605492009-06-29 11:17:38 +01001646
1647 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1648
1649 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1650 return -EINVAL;
1651
1652 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1653
David Woodhouse9051aa02009-06-29 12:30:54 +01001654 if (sg)
1655 sg_res = 0;
1656 else {
1657 sg_res = nr_pages + 1;
1658 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1659 }
1660
David Woodhousee1605492009-06-29 11:17:38 +01001661 while (nr_pages--) {
1662 if (!sg_res) {
1663 sg_res = (sg->offset + sg->length + VTD_PAGE_SIZE - 1) >> VTD_PAGE_SHIFT;
1664 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1665 sg->dma_length = sg->length;
1666 pteval = page_to_phys(sg_page(sg)) | prot;
1667 }
1668 if (!pte) {
1669 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn);
1670 if (!pte)
1671 return -ENOMEM;
1672 }
1673 /* We don't need lock here, nobody else
1674 * touches the iova range
1675 */
1676 BUG_ON(dma_pte_addr(pte));
1677 pte->val = pteval;
1678 pte++;
1679 if (!nr_pages ||
1680 (unsigned long)pte >> VTD_PAGE_SHIFT !=
1681 (unsigned long)first_pte >> VTD_PAGE_SHIFT) {
1682 domain_flush_cache(domain, first_pte,
1683 (void *)pte - (void *)first_pte);
1684 pte = NULL;
1685 }
1686 iov_pfn++;
1687 pteval += VTD_PAGE_SIZE;
1688 sg_res--;
1689 if (!sg_res)
1690 sg = sg_next(sg);
1691 }
1692 return 0;
1693}
1694
David Woodhouse9051aa02009-06-29 12:30:54 +01001695static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1696 struct scatterlist *sg, unsigned long nr_pages,
1697 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001698{
David Woodhouse9051aa02009-06-29 12:30:54 +01001699 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
1700}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001701
David Woodhouse9051aa02009-06-29 12:30:54 +01001702static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1703 unsigned long phys_pfn, unsigned long nr_pages,
1704 int prot)
1705{
1706 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001707}
1708
Weidong Hanc7151a82008-12-08 22:51:37 +08001709static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001710{
Weidong Hanc7151a82008-12-08 22:51:37 +08001711 if (!iommu)
1712 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001713
1714 clear_context_table(iommu, bus, devfn);
1715 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001716 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001717 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001718}
1719
1720static void domain_remove_dev_info(struct dmar_domain *domain)
1721{
1722 struct device_domain_info *info;
1723 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001724 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001725
1726 spin_lock_irqsave(&device_domain_lock, flags);
1727 while (!list_empty(&domain->devices)) {
1728 info = list_entry(domain->devices.next,
1729 struct device_domain_info, link);
1730 list_del(&info->link);
1731 list_del(&info->global);
1732 if (info->dev)
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001733 info->dev->dev.archdata.iommu = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001734 spin_unlock_irqrestore(&device_domain_lock, flags);
1735
Yu Zhao93a23a72009-05-18 13:51:37 +08001736 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01001737 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001738 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001739 free_devinfo_mem(info);
1740
1741 spin_lock_irqsave(&device_domain_lock, flags);
1742 }
1743 spin_unlock_irqrestore(&device_domain_lock, flags);
1744}
1745
1746/*
1747 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001748 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001749 */
Kay, Allen M38717942008-09-09 18:37:29 +03001750static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001751find_domain(struct pci_dev *pdev)
1752{
1753 struct device_domain_info *info;
1754
1755 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001756 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001757 if (info)
1758 return info->domain;
1759 return NULL;
1760}
1761
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001762/* domain is initialized */
1763static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1764{
1765 struct dmar_domain *domain, *found = NULL;
1766 struct intel_iommu *iommu;
1767 struct dmar_drhd_unit *drhd;
1768 struct device_domain_info *info, *tmp;
1769 struct pci_dev *dev_tmp;
1770 unsigned long flags;
1771 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01001772 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001773 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001774
1775 domain = find_domain(pdev);
1776 if (domain)
1777 return domain;
1778
David Woodhouse276dbf992009-04-04 01:45:37 +01001779 segment = pci_domain_nr(pdev->bus);
1780
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001781 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1782 if (dev_tmp) {
1783 if (dev_tmp->is_pcie) {
1784 bus = dev_tmp->subordinate->number;
1785 devfn = 0;
1786 } else {
1787 bus = dev_tmp->bus->number;
1788 devfn = dev_tmp->devfn;
1789 }
1790 spin_lock_irqsave(&device_domain_lock, flags);
1791 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001792 if (info->segment == segment &&
1793 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001794 found = info->domain;
1795 break;
1796 }
1797 }
1798 spin_unlock_irqrestore(&device_domain_lock, flags);
1799 /* pcie-pci bridge already has a domain, uses it */
1800 if (found) {
1801 domain = found;
1802 goto found_domain;
1803 }
1804 }
1805
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001806 domain = alloc_domain();
1807 if (!domain)
1808 goto error;
1809
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001810 /* Allocate new domain for the device */
1811 drhd = dmar_find_matched_drhd_unit(pdev);
1812 if (!drhd) {
1813 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
1814 pci_name(pdev));
1815 return NULL;
1816 }
1817 iommu = drhd->iommu;
1818
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001819 ret = iommu_attach_domain(domain, iommu);
1820 if (ret) {
1821 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001822 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001823 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001824
1825 if (domain_init(domain, gaw)) {
1826 domain_exit(domain);
1827 goto error;
1828 }
1829
1830 /* register pcie-to-pci device */
1831 if (dev_tmp) {
1832 info = alloc_devinfo_mem();
1833 if (!info) {
1834 domain_exit(domain);
1835 goto error;
1836 }
David Woodhouse276dbf992009-04-04 01:45:37 +01001837 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001838 info->bus = bus;
1839 info->devfn = devfn;
1840 info->dev = NULL;
1841 info->domain = domain;
1842 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08001843 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001844
1845 /* pcie-to-pci bridge already has a domain, uses it */
1846 found = NULL;
1847 spin_lock_irqsave(&device_domain_lock, flags);
1848 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001849 if (tmp->segment == segment &&
1850 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001851 found = tmp->domain;
1852 break;
1853 }
1854 }
1855 if (found) {
1856 free_devinfo_mem(info);
1857 domain_exit(domain);
1858 domain = found;
1859 } else {
1860 list_add(&info->link, &domain->devices);
1861 list_add(&info->global, &device_domain_list);
1862 }
1863 spin_unlock_irqrestore(&device_domain_lock, flags);
1864 }
1865
1866found_domain:
1867 info = alloc_devinfo_mem();
1868 if (!info)
1869 goto error;
David Woodhouse276dbf992009-04-04 01:45:37 +01001870 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001871 info->bus = pdev->bus->number;
1872 info->devfn = pdev->devfn;
1873 info->dev = pdev;
1874 info->domain = domain;
1875 spin_lock_irqsave(&device_domain_lock, flags);
1876 /* somebody is fast */
1877 found = find_domain(pdev);
1878 if (found != NULL) {
1879 spin_unlock_irqrestore(&device_domain_lock, flags);
1880 if (found != domain) {
1881 domain_exit(domain);
1882 domain = found;
1883 }
1884 free_devinfo_mem(info);
1885 return domain;
1886 }
1887 list_add(&info->link, &domain->devices);
1888 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001889 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890 spin_unlock_irqrestore(&device_domain_lock, flags);
1891 return domain;
1892error:
1893 /* recheck it here, maybe others set it */
1894 return find_domain(pdev);
1895}
1896
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001897static int iommu_identity_mapping;
1898
David Woodhouseb2132032009-06-26 18:50:28 +01001899static int iommu_domain_identity_map(struct dmar_domain *domain,
1900 unsigned long long start,
1901 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001902{
David Woodhousec5395d52009-06-28 16:35:56 +01001903 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
1904 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001905
David Woodhousec5395d52009-06-28 16:35:56 +01001906 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
1907 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001908 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01001909 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001910 }
1911
David Woodhousec5395d52009-06-28 16:35:56 +01001912 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
1913 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001914 /*
1915 * RMRR range might have overlap with physical memory range,
1916 * clear it first
1917 */
David Woodhousec5395d52009-06-28 16:35:56 +01001918 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001919
David Woodhousec5395d52009-06-28 16:35:56 +01001920 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
1921 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01001922 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01001923}
1924
1925static int iommu_prepare_identity_map(struct pci_dev *pdev,
1926 unsigned long long start,
1927 unsigned long long end)
1928{
1929 struct dmar_domain *domain;
1930 int ret;
1931
1932 printk(KERN_INFO
1933 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
1934 pci_name(pdev), start, end);
1935
David Woodhousec7ab48d2009-06-26 19:10:36 +01001936 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01001937 if (!domain)
1938 return -ENOMEM;
1939
1940 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001941 if (ret)
1942 goto error;
1943
1944 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001945 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01001946 if (ret)
1947 goto error;
1948
1949 return 0;
1950
1951 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001952 domain_exit(domain);
1953 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001954}
1955
1956static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
1957 struct pci_dev *pdev)
1958{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001959 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001960 return 0;
1961 return iommu_prepare_identity_map(pdev, rmrr->base_address,
1962 rmrr->end_address + 1);
1963}
1964
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07001965#ifdef CONFIG_DMAR_FLOPPY_WA
1966static inline void iommu_prepare_isa(void)
1967{
1968 struct pci_dev *pdev;
1969 int ret;
1970
1971 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
1972 if (!pdev)
1973 return;
1974
David Woodhousec7ab48d2009-06-26 19:10:36 +01001975 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07001976 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);
1977
1978 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01001979 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
1980 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07001981
1982}
1983#else
1984static inline void iommu_prepare_isa(void)
1985{
1986 return;
1987}
1988#endif /* !CONFIG_DMAR_FLPY_WA */
1989
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001990/* Initialize each context entry as pass through.*/
1991static int __init init_context_pass_through(void)
1992{
1993 struct pci_dev *pdev = NULL;
1994 struct dmar_domain *domain;
1995 int ret;
1996
1997 for_each_pci_dev(pdev) {
1998 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
1999 ret = domain_context_mapping(domain, pdev,
2000 CONTEXT_TT_PASS_THROUGH);
2001 if (ret)
2002 return ret;
2003 }
2004 return 0;
2005}
2006
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002007static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002008
2009static int __init si_domain_work_fn(unsigned long start_pfn,
2010 unsigned long end_pfn, void *datax)
2011{
2012 int *ret = datax;
2013
2014 *ret = iommu_domain_identity_map(si_domain,
2015 (uint64_t)start_pfn << PAGE_SHIFT,
2016 (uint64_t)end_pfn << PAGE_SHIFT);
2017 return *ret;
2018
2019}
2020
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002021static int si_domain_init(void)
2022{
2023 struct dmar_drhd_unit *drhd;
2024 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002025 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002026
2027 si_domain = alloc_domain();
2028 if (!si_domain)
2029 return -EFAULT;
2030
David Woodhousec7ab48d2009-06-26 19:10:36 +01002031 pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002032
2033 for_each_active_iommu(iommu, drhd) {
2034 ret = iommu_attach_domain(si_domain, iommu);
2035 if (ret) {
2036 domain_exit(si_domain);
2037 return -EFAULT;
2038 }
2039 }
2040
2041 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2042 domain_exit(si_domain);
2043 return -EFAULT;
2044 }
2045
2046 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2047
David Woodhousec7ab48d2009-06-26 19:10:36 +01002048 for_each_online_node(nid) {
2049 work_with_active_regions(nid, si_domain_work_fn, &ret);
2050 if (ret)
2051 return ret;
2052 }
2053
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002054 return 0;
2055}
2056
2057static void domain_remove_one_dev_info(struct dmar_domain *domain,
2058 struct pci_dev *pdev);
2059static int identity_mapping(struct pci_dev *pdev)
2060{
2061 struct device_domain_info *info;
2062
2063 if (likely(!iommu_identity_mapping))
2064 return 0;
2065
2066
2067 list_for_each_entry(info, &si_domain->devices, link)
2068 if (info->dev == pdev)
2069 return 1;
2070 return 0;
2071}
2072
2073static int domain_add_dev_info(struct dmar_domain *domain,
2074 struct pci_dev *pdev)
2075{
2076 struct device_domain_info *info;
2077 unsigned long flags;
2078
2079 info = alloc_devinfo_mem();
2080 if (!info)
2081 return -ENOMEM;
2082
2083 info->segment = pci_domain_nr(pdev->bus);
2084 info->bus = pdev->bus->number;
2085 info->devfn = pdev->devfn;
2086 info->dev = pdev;
2087 info->domain = domain;
2088
2089 spin_lock_irqsave(&device_domain_lock, flags);
2090 list_add(&info->link, &domain->devices);
2091 list_add(&info->global, &device_domain_list);
2092 pdev->dev.archdata.iommu = info;
2093 spin_unlock_irqrestore(&device_domain_lock, flags);
2094
2095 return 0;
2096}
2097
2098static int iommu_prepare_static_identity_mapping(void)
2099{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002100 struct pci_dev *pdev = NULL;
2101 int ret;
2102
2103 ret = si_domain_init();
2104 if (ret)
2105 return -EFAULT;
2106
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002107 for_each_pci_dev(pdev) {
David Woodhousec7ab48d2009-06-26 19:10:36 +01002108 printk(KERN_INFO "IOMMU: identity mapping for device %s\n",
2109 pci_name(pdev));
2110
2111 ret = domain_context_mapping(si_domain, pdev,
2112 CONTEXT_TT_MULTI_LEVEL);
2113 if (ret)
2114 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002115 ret = domain_add_dev_info(si_domain, pdev);
2116 if (ret)
2117 return ret;
2118 }
2119
2120 return 0;
2121}
2122
2123int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002124{
2125 struct dmar_drhd_unit *drhd;
2126 struct dmar_rmrr_unit *rmrr;
2127 struct pci_dev *pdev;
2128 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002129 int i, ret;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002130 int pass_through = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002131
2132 /*
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002133 * In case pass through can not be enabled, iommu tries to use identity
2134 * mapping.
2135 */
2136 if (iommu_pass_through)
2137 iommu_identity_mapping = 1;
2138
2139 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002140 * for each drhd
2141 * allocate root
2142 * initialize and program root entry to not present
2143 * endfor
2144 */
2145 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002146 g_num_of_iommus++;
2147 /*
2148 * lock not needed as this is only incremented in the single
2149 * threaded kernel __init code path all other access are read
2150 * only
2151 */
2152 }
2153
Weidong Hand9630fe2008-12-08 11:06:32 +08002154 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2155 GFP_KERNEL);
2156 if (!g_iommus) {
2157 printk(KERN_ERR "Allocating global iommu array failed\n");
2158 ret = -ENOMEM;
2159 goto error;
2160 }
2161
mark gross80b20dd2008-04-18 13:53:58 -07002162 deferred_flush = kzalloc(g_num_of_iommus *
2163 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2164 if (!deferred_flush) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002165 kfree(g_iommus);
mark gross5e0d2a62008-03-04 15:22:08 -08002166 ret = -ENOMEM;
2167 goto error;
2168 }
2169
mark gross5e0d2a62008-03-04 15:22:08 -08002170 for_each_drhd_unit(drhd) {
2171 if (drhd->ignored)
2172 continue;
Suresh Siddha1886e8a2008-07-10 11:16:37 -07002173
2174 iommu = drhd->iommu;
Weidong Hand9630fe2008-12-08 11:06:32 +08002175 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002176
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002177 ret = iommu_init_domains(iommu);
2178 if (ret)
2179 goto error;
2180
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002181 /*
2182 * TBD:
2183 * we could share the same root & context tables
2184 * amoung all IOMMU's. Need to Split it later.
2185 */
2186 ret = iommu_alloc_root_entry(iommu);
2187 if (ret) {
2188 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2189 goto error;
2190 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002191 if (!ecap_pass_through(iommu->ecap))
2192 pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002193 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002194 if (iommu_pass_through)
2195 if (!pass_through) {
2196 printk(KERN_INFO
2197 "Pass Through is not supported by hardware.\n");
2198 iommu_pass_through = 0;
2199 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002200
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002201 /*
2202 * Start from the sane iommu hardware state.
2203 */
Youquan Songa77b67d2008-10-16 16:31:56 -07002204 for_each_drhd_unit(drhd) {
2205 if (drhd->ignored)
2206 continue;
2207
2208 iommu = drhd->iommu;
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002209
2210 /*
2211 * If the queued invalidation is already initialized by us
2212 * (for example, while enabling interrupt-remapping) then
2213 * we got the things already rolling from a sane state.
2214 */
2215 if (iommu->qi)
2216 continue;
2217
2218 /*
2219 * Clear any previous faults.
2220 */
2221 dmar_fault(-1, iommu);
2222 /*
2223 * Disable queued invalidation if supported and already enabled
2224 * before OS handover.
2225 */
2226 dmar_disable_qi(iommu);
2227 }
2228
2229 for_each_drhd_unit(drhd) {
2230 if (drhd->ignored)
2231 continue;
2232
2233 iommu = drhd->iommu;
2234
Youquan Songa77b67d2008-10-16 16:31:56 -07002235 if (dmar_enable_qi(iommu)) {
2236 /*
2237 * Queued Invalidate not enabled, use Register Based
2238 * Invalidate
2239 */
2240 iommu->flush.flush_context = __iommu_flush_context;
2241 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
2242 printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002243 "invalidation\n",
2244 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002245 } else {
2246 iommu->flush.flush_context = qi_flush_context;
2247 iommu->flush.flush_iotlb = qi_flush_iotlb;
2248 printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002249 "invalidation\n",
2250 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002251 }
2252 }
2253
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002254 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002255 * If pass through is set and enabled, context entries of all pci
2256 * devices are intialized by pass through translation type.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002257 */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002258 if (iommu_pass_through) {
2259 ret = init_context_pass_through();
2260 if (ret) {
2261 printk(KERN_ERR "IOMMU: Pass through init failed.\n");
2262 iommu_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002263 }
2264 }
2265
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002266 /*
2267 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002268 * identity mappings for rmrr, gfx, and isa and may fall back to static
2269 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002270 */
2271 if (!iommu_pass_through) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002272 if (iommu_identity_mapping)
2273 iommu_prepare_static_identity_mapping();
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002274 /*
2275 * For each rmrr
2276 * for each dev attached to rmrr
2277 * do
2278 * locate drhd for dev, alloc domain for dev
2279 * allocate free domain
2280 * allocate page table entries for rmrr
2281 * if context not allocated for bus
2282 * allocate and init context
2283 * set present in root table for this bus
2284 * init context with domain, translation etc
2285 * endfor
2286 * endfor
2287 */
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002288 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002289 for_each_rmrr_units(rmrr) {
2290 for (i = 0; i < rmrr->devices_cnt; i++) {
2291 pdev = rmrr->devices[i];
2292 /*
2293 * some BIOS lists non-exist devices in DMAR
2294 * table.
2295 */
2296 if (!pdev)
2297 continue;
2298 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2299 if (ret)
2300 printk(KERN_ERR
2301 "IOMMU: mapping reserved region failed\n");
2302 }
2303 }
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07002304
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002305 iommu_prepare_isa();
2306 }
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002307
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002308 /*
2309 * for each drhd
2310 * enable fault log
2311 * global invalidate context cache
2312 * global invalidate iotlb
2313 * enable translation
2314 */
2315 for_each_drhd_unit(drhd) {
2316 if (drhd->ignored)
2317 continue;
2318 iommu = drhd->iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002319
2320 iommu_flush_write_buffer(iommu);
2321
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002322 ret = dmar_set_interrupt(iommu);
2323 if (ret)
2324 goto error;
2325
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002326 iommu_set_root_entry(iommu);
2327
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002328 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002329 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002330 iommu_disable_protect_mem_regions(iommu);
2331
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002332 ret = iommu_enable_translation(iommu);
2333 if (ret)
2334 goto error;
2335 }
2336
2337 return 0;
2338error:
2339 for_each_drhd_unit(drhd) {
2340 if (drhd->ignored)
2341 continue;
2342 iommu = drhd->iommu;
2343 free_iommu(iommu);
2344 }
Weidong Hand9630fe2008-12-08 11:06:32 +08002345 kfree(g_iommus);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002346 return ret;
2347}
2348
David Woodhouse88cb6a72009-06-28 15:03:06 +01002349static inline unsigned long aligned_nrpages(unsigned long host_addr,
2350 size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002351{
David Woodhouse88cb6a72009-06-28 15:03:06 +01002352 host_addr &= ~PAGE_MASK;
2353 host_addr += size + PAGE_SIZE - 1;
2354
2355 return host_addr >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002356}
2357
David Woodhouse875764d2009-06-28 21:20:51 +01002358static struct iova *intel_alloc_iova(struct device *dev,
2359 struct dmar_domain *domain,
2360 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002361{
2362 struct pci_dev *pdev = to_pci_dev(dev);
2363 struct iova *iova = NULL;
2364
David Woodhouse875764d2009-06-28 21:20:51 +01002365 /* Restrict dma_mask to the width that the iommu can handle */
2366 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2367
2368 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002369 /*
2370 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002371 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002372 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002373 */
David Woodhouse875764d2009-06-28 21:20:51 +01002374 iova = alloc_iova(&domain->iovad, nrpages,
2375 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2376 if (iova)
2377 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002378 }
David Woodhouse875764d2009-06-28 21:20:51 +01002379 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2380 if (unlikely(!iova)) {
2381 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2382 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002383 return NULL;
2384 }
2385
2386 return iova;
2387}
2388
2389static struct dmar_domain *
2390get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002391{
2392 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002393 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002394
2395 domain = get_domain_for_dev(pdev,
2396 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2397 if (!domain) {
2398 printk(KERN_ERR
2399 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002400 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002401 }
2402
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002403 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002404 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002405 ret = domain_context_mapping(domain, pdev,
2406 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002407 if (ret) {
2408 printk(KERN_ERR
2409 "Domain context map for %s failed",
2410 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002411 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002412 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002413 }
2414
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002415 return domain;
2416}
2417
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002418static int iommu_dummy(struct pci_dev *pdev)
2419{
2420 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2421}
2422
2423/* Check if the pdev needs to go through non-identity map and unmap process.*/
2424static int iommu_no_mapping(struct pci_dev *pdev)
2425{
2426 int found;
2427
2428 if (!iommu_identity_mapping)
2429 return iommu_dummy(pdev);
2430
2431 found = identity_mapping(pdev);
2432 if (found) {
2433 if (pdev->dma_mask > DMA_BIT_MASK(32))
2434 return 1;
2435 else {
2436 /*
2437 * 32 bit DMA is removed from si_domain and fall back
2438 * to non-identity mapping.
2439 */
2440 domain_remove_one_dev_info(si_domain, pdev);
2441 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2442 pci_name(pdev));
2443 return 0;
2444 }
2445 } else {
2446 /*
2447 * In case of a detached 64 bit DMA device from vm, the device
2448 * is put into si_domain for identity mapping.
2449 */
2450 if (pdev->dma_mask > DMA_BIT_MASK(32)) {
2451 int ret;
2452 ret = domain_add_dev_info(si_domain, pdev);
2453 if (!ret) {
2454 printk(KERN_INFO "64bit %s uses identity mapping\n",
2455 pci_name(pdev));
2456 return 1;
2457 }
2458 }
2459 }
2460
2461 return iommu_dummy(pdev);
2462}
2463
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002464static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2465 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002466{
2467 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002468 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002469 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002470 struct iova *iova;
2471 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002472 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002473 struct intel_iommu *iommu;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002474
2475 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002476
2477 if (iommu_no_mapping(pdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002478 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002479
2480 domain = get_valid_domain_for_dev(pdev);
2481 if (!domain)
2482 return 0;
2483
Weidong Han8c11e792008-12-08 15:29:22 +08002484 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002485 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002486
David Woodhouse875764d2009-06-28 21:20:51 +01002487 iova = intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002488 if (!iova)
2489 goto error;
2490
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002491 /*
2492 * Check if DMAR supports zero-length reads on write only
2493 * mappings..
2494 */
2495 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002496 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002497 prot |= DMA_PTE_READ;
2498 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2499 prot |= DMA_PTE_WRITE;
2500 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002501 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002502 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002503 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002504 * is not a big problem
2505 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002506 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
2507 paddr >> VTD_PAGE_SHIFT, size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002508 if (ret)
2509 goto error;
2510
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002511 /* it's a non-present to present mapping. Only flush if caching mode */
2512 if (cap_caching_mode(iommu->cap))
David Woodhouse03d6a242009-06-28 15:33:46 +01002513 iommu_flush_iotlb_psi(iommu, 0, mm_to_dma_pfn(iova->pfn_lo), size);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002514 else
Weidong Han8c11e792008-12-08 15:29:22 +08002515 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002516
David Woodhouse03d6a242009-06-28 15:33:46 +01002517 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2518 start_paddr += paddr & ~PAGE_MASK;
2519 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002520
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002521error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002522 if (iova)
2523 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002524 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002525 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002526 return 0;
2527}
2528
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002529static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2530 unsigned long offset, size_t size,
2531 enum dma_data_direction dir,
2532 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002533{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002534 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2535 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002536}
2537
mark gross5e0d2a62008-03-04 15:22:08 -08002538static void flush_unmaps(void)
2539{
mark gross80b20dd2008-04-18 13:53:58 -07002540 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002541
mark gross5e0d2a62008-03-04 15:22:08 -08002542 timer_on = 0;
2543
2544 /* just flush them all */
2545 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002546 struct intel_iommu *iommu = g_iommus[i];
2547 if (!iommu)
2548 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002549
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002550 if (!deferred_flush[i].next)
2551 continue;
2552
2553 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002554 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002555 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002556 unsigned long mask;
2557 struct iova *iova = deferred_flush[i].iova[j];
2558
2559 mask = (iova->pfn_hi - iova->pfn_lo + 1) << PAGE_SHIFT;
2560 mask = ilog2(mask >> VTD_PAGE_SHIFT);
2561 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2562 iova->pfn_lo << PAGE_SHIFT, mask);
2563 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002564 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002565 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002566 }
2567
mark gross5e0d2a62008-03-04 15:22:08 -08002568 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002569}
2570
2571static void flush_unmaps_timeout(unsigned long data)
2572{
mark gross80b20dd2008-04-18 13:53:58 -07002573 unsigned long flags;
2574
2575 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002576 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002577 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002578}
2579
2580static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2581{
2582 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002583 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002584 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002585
2586 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002587 if (list_size == HIGH_WATER_MARK)
2588 flush_unmaps();
2589
Weidong Han8c11e792008-12-08 15:29:22 +08002590 iommu = domain_get_iommu(dom);
2591 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002592
mark gross80b20dd2008-04-18 13:53:58 -07002593 next = deferred_flush[iommu_id].next;
2594 deferred_flush[iommu_id].domain[next] = dom;
2595 deferred_flush[iommu_id].iova[next] = iova;
2596 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002597
2598 if (!timer_on) {
2599 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2600 timer_on = 1;
2601 }
2602 list_size++;
2603 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2604}
2605
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002606static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2607 size_t size, enum dma_data_direction dir,
2608 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002609{
2610 struct pci_dev *pdev = to_pci_dev(dev);
2611 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002612 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002613 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002614 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002615
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002616 if (iommu_no_mapping(pdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002617 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002618
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002619 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002620 BUG_ON(!domain);
2621
Weidong Han8c11e792008-12-08 15:29:22 +08002622 iommu = domain_get_iommu(domain);
2623
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002624 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
2625 if (!iova)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002626 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002627
David Woodhoused794dc92009-06-28 00:27:49 +01002628 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2629 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002630
David Woodhoused794dc92009-06-28 00:27:49 +01002631 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
2632 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002633
2634 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002635 dma_pte_clear_range(domain, start_pfn, last_pfn);
2636
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002637 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01002638 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2639
mark gross5e0d2a62008-03-04 15:22:08 -08002640 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01002641 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhoused794dc92009-06-28 00:27:49 +01002642 last_pfn - start_pfn + 1);
mark gross5e0d2a62008-03-04 15:22:08 -08002643 /* free iova */
2644 __free_iova(&domain->iovad, iova);
2645 } else {
2646 add_unmap(domain, iova);
2647 /*
2648 * queue up the release of the unmap to save the 1/6th of the
2649 * cpu used up by the iotlb flush operation...
2650 */
mark gross5e0d2a62008-03-04 15:22:08 -08002651 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002652}
2653
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002654static void intel_unmap_single(struct device *dev, dma_addr_t dev_addr, size_t size,
2655 int dir)
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002656{
2657 intel_unmap_page(dev, dev_addr, size, dir, NULL);
2658}
2659
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002660static void *intel_alloc_coherent(struct device *hwdev, size_t size,
2661 dma_addr_t *dma_handle, gfp_t flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002662{
2663 void *vaddr;
2664 int order;
2665
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002666 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002667 order = get_order(size);
2668 flags &= ~(GFP_DMA | GFP_DMA32);
2669
2670 vaddr = (void *)__get_free_pages(flags, order);
2671 if (!vaddr)
2672 return NULL;
2673 memset(vaddr, 0, size);
2674
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002675 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2676 DMA_BIDIRECTIONAL,
2677 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002678 if (*dma_handle)
2679 return vaddr;
2680 free_pages((unsigned long)vaddr, order);
2681 return NULL;
2682}
2683
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002684static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
2685 dma_addr_t dma_handle)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002686{
2687 int order;
2688
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002689 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002690 order = get_order(size);
2691
2692 intel_unmap_single(hwdev, dma_handle, size, DMA_BIDIRECTIONAL);
2693 free_pages((unsigned long)vaddr, order);
2694}
2695
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002696static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
2697 int nelems, enum dma_data_direction dir,
2698 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002699{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002700 struct pci_dev *pdev = to_pci_dev(hwdev);
2701 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002702 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002703 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002704 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002705
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002706 if (iommu_no_mapping(pdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002707 return;
2708
2709 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08002710 BUG_ON(!domain);
2711
2712 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002713
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002714 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002715 if (!iova)
2716 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002717
David Woodhoused794dc92009-06-28 00:27:49 +01002718 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2719 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002720
2721 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002722 dma_pte_clear_range(domain, start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002723
David Woodhoused794dc92009-06-28 00:27:49 +01002724 /* free page tables */
2725 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2726
David Woodhouse03d6a242009-06-28 15:33:46 +01002727 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhoused794dc92009-06-28 00:27:49 +01002728 (last_pfn - start_pfn + 1));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002729
2730 /* free iova */
2731 __free_iova(&domain->iovad, iova);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002732}
2733
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002734static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002735 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002736{
2737 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002738 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002739
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002740 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02002741 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00002742 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002743 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002744 }
2745 return nelems;
2746}
2747
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002748static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
2749 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002750{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002751 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002752 struct pci_dev *pdev = to_pci_dev(hwdev);
2753 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002754 size_t size = 0;
2755 int prot = 0;
David Woodhouseb536d242009-06-28 14:49:31 +01002756 size_t offset_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002757 struct iova *iova = NULL;
2758 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002759 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01002760 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08002761 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002762
2763 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002764 if (iommu_no_mapping(pdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002765 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002766
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002767 domain = get_valid_domain_for_dev(pdev);
2768 if (!domain)
2769 return 0;
2770
Weidong Han8c11e792008-12-08 15:29:22 +08002771 iommu = domain_get_iommu(domain);
2772
David Woodhouseb536d242009-06-28 14:49:31 +01002773 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01002774 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002775
David Woodhouse875764d2009-06-28 21:20:51 +01002776 iova = intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002777 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07002778 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002779 return 0;
2780 }
2781
2782 /*
2783 * Check if DMAR supports zero-length reads on write only
2784 * mappings..
2785 */
2786 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002787 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002788 prot |= DMA_PTE_READ;
2789 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2790 prot |= DMA_PTE_WRITE;
2791
David Woodhouseb536d242009-06-28 14:49:31 +01002792 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01002793
2794 ret = domain_sg_mapping(domain, start_vpfn, sglist, mm_to_dma_pfn(size), prot);
2795 if (unlikely(ret)) {
2796 /* clear the page */
2797 dma_pte_clear_range(domain, start_vpfn,
2798 start_vpfn + size - 1);
2799 /* free page tables */
2800 dma_pte_free_pagetable(domain, start_vpfn,
2801 start_vpfn + size - 1);
2802 /* free iova */
2803 __free_iova(&domain->iovad, iova);
2804 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002805 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002806
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002807 /* it's a non-present to present mapping. Only flush if caching mode */
2808 if (cap_caching_mode(iommu->cap))
David Woodhouse03d6a242009-06-28 15:33:46 +01002809 iommu_flush_iotlb_psi(iommu, 0, start_vpfn, offset_pfn);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002810 else
Weidong Han8c11e792008-12-08 15:29:22 +08002811 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002812
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002813 return nelems;
2814}
2815
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002816static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
2817{
2818 return !dma_addr;
2819}
2820
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002821struct dma_map_ops intel_dma_ops = {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002822 .alloc_coherent = intel_alloc_coherent,
2823 .free_coherent = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002824 .map_sg = intel_map_sg,
2825 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002826 .map_page = intel_map_page,
2827 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09002828 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002829};
2830
2831static inline int iommu_domain_cache_init(void)
2832{
2833 int ret = 0;
2834
2835 iommu_domain_cache = kmem_cache_create("iommu_domain",
2836 sizeof(struct dmar_domain),
2837 0,
2838 SLAB_HWCACHE_ALIGN,
2839
2840 NULL);
2841 if (!iommu_domain_cache) {
2842 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
2843 ret = -ENOMEM;
2844 }
2845
2846 return ret;
2847}
2848
2849static inline int iommu_devinfo_cache_init(void)
2850{
2851 int ret = 0;
2852
2853 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
2854 sizeof(struct device_domain_info),
2855 0,
2856 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002857 NULL);
2858 if (!iommu_devinfo_cache) {
2859 printk(KERN_ERR "Couldn't create devinfo cache\n");
2860 ret = -ENOMEM;
2861 }
2862
2863 return ret;
2864}
2865
2866static inline int iommu_iova_cache_init(void)
2867{
2868 int ret = 0;
2869
2870 iommu_iova_cache = kmem_cache_create("iommu_iova",
2871 sizeof(struct iova),
2872 0,
2873 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002874 NULL);
2875 if (!iommu_iova_cache) {
2876 printk(KERN_ERR "Couldn't create iova cache\n");
2877 ret = -ENOMEM;
2878 }
2879
2880 return ret;
2881}
2882
2883static int __init iommu_init_mempool(void)
2884{
2885 int ret;
2886 ret = iommu_iova_cache_init();
2887 if (ret)
2888 return ret;
2889
2890 ret = iommu_domain_cache_init();
2891 if (ret)
2892 goto domain_error;
2893
2894 ret = iommu_devinfo_cache_init();
2895 if (!ret)
2896 return ret;
2897
2898 kmem_cache_destroy(iommu_domain_cache);
2899domain_error:
2900 kmem_cache_destroy(iommu_iova_cache);
2901
2902 return -ENOMEM;
2903}
2904
2905static void __init iommu_exit_mempool(void)
2906{
2907 kmem_cache_destroy(iommu_devinfo_cache);
2908 kmem_cache_destroy(iommu_domain_cache);
2909 kmem_cache_destroy(iommu_iova_cache);
2910
2911}
2912
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002913static void __init init_no_remapping_devices(void)
2914{
2915 struct dmar_drhd_unit *drhd;
2916
2917 for_each_drhd_unit(drhd) {
2918 if (!drhd->include_all) {
2919 int i;
2920 for (i = 0; i < drhd->devices_cnt; i++)
2921 if (drhd->devices[i] != NULL)
2922 break;
2923 /* ignore DMAR unit if no pci devices exist */
2924 if (i == drhd->devices_cnt)
2925 drhd->ignored = 1;
2926 }
2927 }
2928
2929 if (dmar_map_gfx)
2930 return;
2931
2932 for_each_drhd_unit(drhd) {
2933 int i;
2934 if (drhd->ignored || drhd->include_all)
2935 continue;
2936
2937 for (i = 0; i < drhd->devices_cnt; i++)
2938 if (drhd->devices[i] &&
2939 !IS_GFX_DEVICE(drhd->devices[i]))
2940 break;
2941
2942 if (i < drhd->devices_cnt)
2943 continue;
2944
2945 /* bypass IOMMU if it is just for gfx devices */
2946 drhd->ignored = 1;
2947 for (i = 0; i < drhd->devices_cnt; i++) {
2948 if (!drhd->devices[i])
2949 continue;
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002950 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002951 }
2952 }
2953}
2954
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002955#ifdef CONFIG_SUSPEND
2956static int init_iommu_hw(void)
2957{
2958 struct dmar_drhd_unit *drhd;
2959 struct intel_iommu *iommu = NULL;
2960
2961 for_each_active_iommu(iommu, drhd)
2962 if (iommu->qi)
2963 dmar_reenable_qi(iommu);
2964
2965 for_each_active_iommu(iommu, drhd) {
2966 iommu_flush_write_buffer(iommu);
2967
2968 iommu_set_root_entry(iommu);
2969
2970 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002971 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002972 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002973 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002974 iommu_disable_protect_mem_regions(iommu);
2975 iommu_enable_translation(iommu);
2976 }
2977
2978 return 0;
2979}
2980
2981static void iommu_flush_all(void)
2982{
2983 struct dmar_drhd_unit *drhd;
2984 struct intel_iommu *iommu;
2985
2986 for_each_active_iommu(iommu, drhd) {
2987 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002988 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002989 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002990 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07002991 }
2992}
2993
2994static int iommu_suspend(struct sys_device *dev, pm_message_t state)
2995{
2996 struct dmar_drhd_unit *drhd;
2997 struct intel_iommu *iommu = NULL;
2998 unsigned long flag;
2999
3000 for_each_active_iommu(iommu, drhd) {
3001 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3002 GFP_ATOMIC);
3003 if (!iommu->iommu_state)
3004 goto nomem;
3005 }
3006
3007 iommu_flush_all();
3008
3009 for_each_active_iommu(iommu, drhd) {
3010 iommu_disable_translation(iommu);
3011
3012 spin_lock_irqsave(&iommu->register_lock, flag);
3013
3014 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3015 readl(iommu->reg + DMAR_FECTL_REG);
3016 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3017 readl(iommu->reg + DMAR_FEDATA_REG);
3018 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3019 readl(iommu->reg + DMAR_FEADDR_REG);
3020 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3021 readl(iommu->reg + DMAR_FEUADDR_REG);
3022
3023 spin_unlock_irqrestore(&iommu->register_lock, flag);
3024 }
3025 return 0;
3026
3027nomem:
3028 for_each_active_iommu(iommu, drhd)
3029 kfree(iommu->iommu_state);
3030
3031 return -ENOMEM;
3032}
3033
3034static int iommu_resume(struct sys_device *dev)
3035{
3036 struct dmar_drhd_unit *drhd;
3037 struct intel_iommu *iommu = NULL;
3038 unsigned long flag;
3039
3040 if (init_iommu_hw()) {
3041 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
3042 return -EIO;
3043 }
3044
3045 for_each_active_iommu(iommu, drhd) {
3046
3047 spin_lock_irqsave(&iommu->register_lock, flag);
3048
3049 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3050 iommu->reg + DMAR_FECTL_REG);
3051 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3052 iommu->reg + DMAR_FEDATA_REG);
3053 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3054 iommu->reg + DMAR_FEADDR_REG);
3055 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3056 iommu->reg + DMAR_FEUADDR_REG);
3057
3058 spin_unlock_irqrestore(&iommu->register_lock, flag);
3059 }
3060
3061 for_each_active_iommu(iommu, drhd)
3062 kfree(iommu->iommu_state);
3063
3064 return 0;
3065}
3066
3067static struct sysdev_class iommu_sysclass = {
3068 .name = "iommu",
3069 .resume = iommu_resume,
3070 .suspend = iommu_suspend,
3071};
3072
3073static struct sys_device device_iommu = {
3074 .cls = &iommu_sysclass,
3075};
3076
3077static int __init init_iommu_sysfs(void)
3078{
3079 int error;
3080
3081 error = sysdev_class_register(&iommu_sysclass);
3082 if (error)
3083 return error;
3084
3085 error = sysdev_register(&device_iommu);
3086 if (error)
3087 sysdev_class_unregister(&iommu_sysclass);
3088
3089 return error;
3090}
3091
3092#else
3093static int __init init_iommu_sysfs(void)
3094{
3095 return 0;
3096}
3097#endif /* CONFIG_PM */
3098
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003099int __init intel_iommu_init(void)
3100{
3101 int ret = 0;
3102
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003103 if (dmar_table_init())
3104 return -ENODEV;
3105
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003106 if (dmar_dev_scope_init())
3107 return -ENODEV;
3108
Suresh Siddha2ae21012008-07-10 11:16:43 -07003109 /*
3110 * Check the need for DMA-remapping initialization now.
3111 * Above initialization will also be used by Interrupt-remapping.
3112 */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003113 if (no_iommu || (swiotlb && !iommu_pass_through) || dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -07003114 return -ENODEV;
3115
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003116 iommu_init_mempool();
3117 dmar_init_reserved_ranges();
3118
3119 init_no_remapping_devices();
3120
3121 ret = init_dmars();
3122 if (ret) {
3123 printk(KERN_ERR "IOMMU: dmar init failed\n");
3124 put_iova_domain(&reserved_iova_list);
3125 iommu_exit_mempool();
3126 return ret;
3127 }
3128 printk(KERN_INFO
3129 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3130
mark gross5e0d2a62008-03-04 15:22:08 -08003131 init_timer(&unmap_timer);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003132 force_iommu = 1;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003133
3134 if (!iommu_pass_through) {
3135 printk(KERN_INFO
3136 "Multi-level page-table translation for DMAR.\n");
3137 dma_ops = &intel_dma_ops;
3138 } else
3139 printk(KERN_INFO
3140 "DMAR: Pass through translation for DMAR.\n");
3141
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003142 init_iommu_sysfs();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003143
3144 register_iommu(&intel_iommu_ops);
3145
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003146 return 0;
3147}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003148
Han, Weidong3199aa62009-02-26 17:31:12 +08003149static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3150 struct pci_dev *pdev)
3151{
3152 struct pci_dev *tmp, *parent;
3153
3154 if (!iommu || !pdev)
3155 return;
3156
3157 /* dependent device detach */
3158 tmp = pci_find_upstream_pcie_bridge(pdev);
3159 /* Secondary interface's bus number and devfn 0 */
3160 if (tmp) {
3161 parent = pdev->bus->self;
3162 while (parent != tmp) {
3163 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003164 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003165 parent = parent->bus->self;
3166 }
3167 if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
3168 iommu_detach_dev(iommu,
3169 tmp->subordinate->number, 0);
3170 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01003171 iommu_detach_dev(iommu, tmp->bus->number,
3172 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003173 }
3174}
3175
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003176static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003177 struct pci_dev *pdev)
3178{
3179 struct device_domain_info *info;
3180 struct intel_iommu *iommu;
3181 unsigned long flags;
3182 int found = 0;
3183 struct list_head *entry, *tmp;
3184
David Woodhouse276dbf992009-04-04 01:45:37 +01003185 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3186 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003187 if (!iommu)
3188 return;
3189
3190 spin_lock_irqsave(&device_domain_lock, flags);
3191 list_for_each_safe(entry, tmp, &domain->devices) {
3192 info = list_entry(entry, struct device_domain_info, link);
David Woodhouse276dbf992009-04-04 01:45:37 +01003193 /* No need to compare PCI domain; it has to be the same */
Weidong Hanc7151a82008-12-08 22:51:37 +08003194 if (info->bus == pdev->bus->number &&
3195 info->devfn == pdev->devfn) {
3196 list_del(&info->link);
3197 list_del(&info->global);
3198 if (info->dev)
3199 info->dev->dev.archdata.iommu = NULL;
3200 spin_unlock_irqrestore(&device_domain_lock, flags);
3201
Yu Zhao93a23a72009-05-18 13:51:37 +08003202 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003203 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003204 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003205 free_devinfo_mem(info);
3206
3207 spin_lock_irqsave(&device_domain_lock, flags);
3208
3209 if (found)
3210 break;
3211 else
3212 continue;
3213 }
3214
3215 /* if there is no other devices under the same iommu
3216 * owned by this domain, clear this iommu in iommu_bmp
3217 * update iommu count and coherency
3218 */
David Woodhouse276dbf992009-04-04 01:45:37 +01003219 if (iommu == device_to_iommu(info->segment, info->bus,
3220 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003221 found = 1;
3222 }
3223
3224 if (found == 0) {
3225 unsigned long tmp_flags;
3226 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
3227 clear_bit(iommu->seq_id, &domain->iommu_bmp);
3228 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003229 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003230 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
3231 }
3232
3233 spin_unlock_irqrestore(&device_domain_lock, flags);
3234}
3235
3236static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3237{
3238 struct device_domain_info *info;
3239 struct intel_iommu *iommu;
3240 unsigned long flags1, flags2;
3241
3242 spin_lock_irqsave(&device_domain_lock, flags1);
3243 while (!list_empty(&domain->devices)) {
3244 info = list_entry(domain->devices.next,
3245 struct device_domain_info, link);
3246 list_del(&info->link);
3247 list_del(&info->global);
3248 if (info->dev)
3249 info->dev->dev.archdata.iommu = NULL;
3250
3251 spin_unlock_irqrestore(&device_domain_lock, flags1);
3252
Yu Zhao93a23a72009-05-18 13:51:37 +08003253 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01003254 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003255 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003256 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003257
3258 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003259 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003260 */
3261 spin_lock_irqsave(&domain->iommu_lock, flags2);
3262 if (test_and_clear_bit(iommu->seq_id,
3263 &domain->iommu_bmp)) {
3264 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003265 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003266 }
3267 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3268
3269 free_devinfo_mem(info);
3270 spin_lock_irqsave(&device_domain_lock, flags1);
3271 }
3272 spin_unlock_irqrestore(&device_domain_lock, flags1);
3273}
3274
Weidong Han5e98c4b2008-12-08 23:03:27 +08003275/* domain id for virtual machine, it won't be set in context */
3276static unsigned long vm_domid;
3277
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003278static int vm_domain_min_agaw(struct dmar_domain *domain)
3279{
3280 int i;
3281 int min_agaw = domain->agaw;
3282
3283 i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
3284 for (; i < g_num_of_iommus; ) {
3285 if (min_agaw > g_iommus[i]->agaw)
3286 min_agaw = g_iommus[i]->agaw;
3287
3288 i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
3289 }
3290
3291 return min_agaw;
3292}
3293
Weidong Han5e98c4b2008-12-08 23:03:27 +08003294static struct dmar_domain *iommu_alloc_vm_domain(void)
3295{
3296 struct dmar_domain *domain;
3297
3298 domain = alloc_domain_mem();
3299 if (!domain)
3300 return NULL;
3301
3302 domain->id = vm_domid++;
3303 memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
3304 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3305
3306 return domain;
3307}
3308
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003309static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003310{
3311 int adjust_width;
3312
3313 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
3314 spin_lock_init(&domain->mapping_lock);
3315 spin_lock_init(&domain->iommu_lock);
3316
3317 domain_reserve_special_ranges(domain);
3318
3319 /* calculate AGAW */
3320 domain->gaw = guest_width;
3321 adjust_width = guestwidth_to_adjustwidth(guest_width);
3322 domain->agaw = width_to_agaw(adjust_width);
3323
3324 INIT_LIST_HEAD(&domain->devices);
3325
3326 domain->iommu_count = 0;
3327 domain->iommu_coherency = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003328 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003329
3330 /* always allocate the top pgd */
3331 domain->pgd = (struct dma_pte *)alloc_pgtable_page();
3332 if (!domain->pgd)
3333 return -ENOMEM;
3334 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3335 return 0;
3336}
3337
3338static void iommu_free_vm_domain(struct dmar_domain *domain)
3339{
3340 unsigned long flags;
3341 struct dmar_drhd_unit *drhd;
3342 struct intel_iommu *iommu;
3343 unsigned long i;
3344 unsigned long ndomains;
3345
3346 for_each_drhd_unit(drhd) {
3347 if (drhd->ignored)
3348 continue;
3349 iommu = drhd->iommu;
3350
3351 ndomains = cap_ndoms(iommu->cap);
3352 i = find_first_bit(iommu->domain_ids, ndomains);
3353 for (; i < ndomains; ) {
3354 if (iommu->domains[i] == domain) {
3355 spin_lock_irqsave(&iommu->lock, flags);
3356 clear_bit(i, iommu->domain_ids);
3357 iommu->domains[i] = NULL;
3358 spin_unlock_irqrestore(&iommu->lock, flags);
3359 break;
3360 }
3361 i = find_next_bit(iommu->domain_ids, ndomains, i+1);
3362 }
3363 }
3364}
3365
3366static void vm_domain_exit(struct dmar_domain *domain)
3367{
Weidong Han5e98c4b2008-12-08 23:03:27 +08003368 /* Domain 0 is reserved, so dont process it */
3369 if (!domain)
3370 return;
3371
3372 vm_domain_remove_all_dev_info(domain);
3373 /* destroy iovas */
3374 put_iova_domain(&domain->iovad);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003375
3376 /* clear ptes */
David Woodhouse595badf52009-06-27 22:09:11 +01003377 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003378
3379 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01003380 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003381
3382 iommu_free_vm_domain(domain);
3383 free_domain_mem(domain);
3384}
3385
Joerg Roedel5d450802008-12-03 14:52:32 +01003386static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003387{
Joerg Roedel5d450802008-12-03 14:52:32 +01003388 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003389
Joerg Roedel5d450802008-12-03 14:52:32 +01003390 dmar_domain = iommu_alloc_vm_domain();
3391 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003392 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003393 "intel_iommu_domain_init: dmar_domain == NULL\n");
3394 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003395 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003396 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003397 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003398 "intel_iommu_domain_init() failed\n");
3399 vm_domain_exit(dmar_domain);
3400 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003401 }
Joerg Roedel5d450802008-12-03 14:52:32 +01003402 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003403
Joerg Roedel5d450802008-12-03 14:52:32 +01003404 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003405}
Kay, Allen M38717942008-09-09 18:37:29 +03003406
Joerg Roedel5d450802008-12-03 14:52:32 +01003407static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003408{
Joerg Roedel5d450802008-12-03 14:52:32 +01003409 struct dmar_domain *dmar_domain = domain->priv;
3410
3411 domain->priv = NULL;
3412 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003413}
Kay, Allen M38717942008-09-09 18:37:29 +03003414
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003415static int intel_iommu_attach_device(struct iommu_domain *domain,
3416 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003417{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003418 struct dmar_domain *dmar_domain = domain->priv;
3419 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003420 struct intel_iommu *iommu;
3421 int addr_width;
3422 u64 end;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003423 int ret;
Kay, Allen M38717942008-09-09 18:37:29 +03003424
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003425 /* normally pdev is not mapped */
3426 if (unlikely(domain_context_mapped(pdev))) {
3427 struct dmar_domain *old_domain;
3428
3429 old_domain = find_domain(pdev);
3430 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003431 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3432 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3433 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003434 else
3435 domain_remove_dev_info(old_domain);
3436 }
3437 }
3438
David Woodhouse276dbf992009-04-04 01:45:37 +01003439 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3440 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003441 if (!iommu)
3442 return -ENODEV;
3443
3444 /* check if this iommu agaw is sufficient for max mapped address */
3445 addr_width = agaw_to_width(iommu->agaw);
3446 end = DOMAIN_MAX_ADDR(addr_width);
3447 end = end & VTD_PAGE_MASK;
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003448 if (end < dmar_domain->max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003449 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3450 "sufficient for the mapped address (%llx)\n",
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003451 __func__, iommu->agaw, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003452 return -EFAULT;
3453 }
3454
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003455 ret = domain_add_dev_info(dmar_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003456 if (ret)
3457 return ret;
3458
Yu Zhao93a23a72009-05-18 13:51:37 +08003459 ret = domain_context_mapping(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003460 return ret;
3461}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003462
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003463static void intel_iommu_detach_device(struct iommu_domain *domain,
3464 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003465{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003466 struct dmar_domain *dmar_domain = domain->priv;
3467 struct pci_dev *pdev = to_pci_dev(dev);
3468
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003469 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03003470}
Kay, Allen M38717942008-09-09 18:37:29 +03003471
Joerg Roedeldde57a22008-12-03 15:04:09 +01003472static int intel_iommu_map_range(struct iommu_domain *domain,
3473 unsigned long iova, phys_addr_t hpa,
3474 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03003475{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003476 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003477 u64 max_addr;
3478 int addr_width;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003479 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003480 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003481
Joerg Roedeldde57a22008-12-03 15:04:09 +01003482 if (iommu_prot & IOMMU_READ)
3483 prot |= DMA_PTE_READ;
3484 if (iommu_prot & IOMMU_WRITE)
3485 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08003486 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
3487 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003488
David Woodhouse163cc522009-06-28 00:51:17 +01003489 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01003490 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003491 int min_agaw;
3492 u64 end;
3493
3494 /* check if minimum agaw is sufficient for mapped address */
Joerg Roedeldde57a22008-12-03 15:04:09 +01003495 min_agaw = vm_domain_min_agaw(dmar_domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003496 addr_width = agaw_to_width(min_agaw);
3497 end = DOMAIN_MAX_ADDR(addr_width);
3498 end = end & VTD_PAGE_MASK;
3499 if (end < max_addr) {
3500 printk(KERN_ERR "%s: iommu agaw (%d) is not "
3501 "sufficient for the mapped address (%llx)\n",
3502 __func__, min_agaw, max_addr);
3503 return -EFAULT;
3504 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01003505 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003506 }
David Woodhousead051222009-06-28 14:22:28 +01003507 /* Round up size to next multiple of PAGE_SIZE, if it and
3508 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01003509 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01003510 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
3511 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003512 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03003513}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003514
Joerg Roedeldde57a22008-12-03 15:04:09 +01003515static void intel_iommu_unmap_range(struct iommu_domain *domain,
3516 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003517{
Joerg Roedeldde57a22008-12-03 15:04:09 +01003518 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003519
David Woodhouse163cc522009-06-28 00:51:17 +01003520 dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
3521 (iova + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003522
David Woodhouse163cc522009-06-28 00:51:17 +01003523 if (dmar_domain->max_addr == iova + size)
3524 dmar_domain->max_addr = iova;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003525}
Kay, Allen M38717942008-09-09 18:37:29 +03003526
Joerg Roedeld14d6572008-12-03 15:06:57 +01003527static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
3528 unsigned long iova)
Kay, Allen M38717942008-09-09 18:37:29 +03003529{
Joerg Roedeld14d6572008-12-03 15:06:57 +01003530 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03003531 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003532 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003533
David Woodhouseb026fd22009-06-28 10:37:25 +01003534 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT);
Kay, Allen M38717942008-09-09 18:37:29 +03003535 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003536 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03003537
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003538 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03003539}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003540
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003541static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
3542 unsigned long cap)
3543{
3544 struct dmar_domain *dmar_domain = domain->priv;
3545
3546 if (cap == IOMMU_CAP_CACHE_COHERENCY)
3547 return dmar_domain->iommu_snooping;
3548
3549 return 0;
3550}
3551
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003552static struct iommu_ops intel_iommu_ops = {
3553 .domain_init = intel_iommu_domain_init,
3554 .domain_destroy = intel_iommu_domain_destroy,
3555 .attach_dev = intel_iommu_attach_device,
3556 .detach_dev = intel_iommu_detach_device,
3557 .map = intel_iommu_map_range,
3558 .unmap = intel_iommu_unmap_range,
3559 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003560 .domain_has_cap = intel_iommu_domain_has_cap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003561};
David Woodhouse9af88142009-02-13 23:18:03 +00003562
3563static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
3564{
3565 /*
3566 * Mobile 4 Series Chipset neglects to set RWBF capability,
3567 * but needs it:
3568 */
3569 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
3570 rwbf_quirk = 1;
3571}
3572
3573DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);