blob: 9eb574397ee12adeeb71263f7136d17ca3db3346 [file] [log] [blame]
SAN People73a59c12006-01-09 17:05:41 +00001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91rm9200.c
SAN People73a59c12006-01-09 17:05:41 +00003 *
4 * Copyright (C) 2005 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
SAN People73a59c12006-01-09 17:05:41 +000013#include <linux/module.h>
14
Russell King80b02c12009-01-08 10:01:47 +000015#include <asm/irq.h>
SAN People73a59c12006-01-09 17:05:41 +000016#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010018#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/at91rm9200.h>
20#include <mach/at91_pmc.h>
21#include <mach/at91_st.h>
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +080022#include <mach/cpu.h>
SAN People73a59c12006-01-09 17:05:41 +000023
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080024#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080025#include "soc.h"
Andrew Victor10e8e1f2006-06-19 15:26:51 +010026#include "generic.h"
Andrew Victor2eeaaa22006-09-27 10:50:59 +010027#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080028#include "sam9_smc.h"
SAN People73a59c12006-01-09 17:05:41 +000029
Andrew Victor2eeaaa22006-09-27 10:50:59 +010030/* --------------------------------------------------------------------
31 * Clocks
32 * -------------------------------------------------------------------- */
33
34/*
35 * The peripheral clocks.
36 */
37static struct clk udc_clk = {
38 .name = "udc_clk",
39 .pmc_mask = 1 << AT91RM9200_ID_UDP,
40 .type = CLK_TYPE_PERIPHERAL,
41};
42static struct clk ohci_clk = {
43 .name = "ohci_clk",
44 .pmc_mask = 1 << AT91RM9200_ID_UHP,
45 .type = CLK_TYPE_PERIPHERAL,
46};
47static struct clk ether_clk = {
48 .name = "ether_clk",
49 .pmc_mask = 1 << AT91RM9200_ID_EMAC,
50 .type = CLK_TYPE_PERIPHERAL,
51};
52static struct clk mmc_clk = {
53 .name = "mci_clk",
54 .pmc_mask = 1 << AT91RM9200_ID_MCI,
55 .type = CLK_TYPE_PERIPHERAL,
56};
57static struct clk twi_clk = {
58 .name = "twi_clk",
59 .pmc_mask = 1 << AT91RM9200_ID_TWI,
60 .type = CLK_TYPE_PERIPHERAL,
61};
62static struct clk usart0_clk = {
63 .name = "usart0_clk",
64 .pmc_mask = 1 << AT91RM9200_ID_US0,
65 .type = CLK_TYPE_PERIPHERAL,
66};
67static struct clk usart1_clk = {
68 .name = "usart1_clk",
69 .pmc_mask = 1 << AT91RM9200_ID_US1,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk usart2_clk = {
73 .name = "usart2_clk",
74 .pmc_mask = 1 << AT91RM9200_ID_US2,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk usart3_clk = {
78 .name = "usart3_clk",
79 .pmc_mask = 1 << AT91RM9200_ID_US3,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk spi_clk = {
83 .name = "spi_clk",
84 .pmc_mask = 1 << AT91RM9200_ID_SPI,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk pioA_clk = {
88 .name = "pioA_clk",
89 .pmc_mask = 1 << AT91RM9200_ID_PIOA,
90 .type = CLK_TYPE_PERIPHERAL,
91};
92static struct clk pioB_clk = {
93 .name = "pioB_clk",
94 .pmc_mask = 1 << AT91RM9200_ID_PIOB,
95 .type = CLK_TYPE_PERIPHERAL,
96};
97static struct clk pioC_clk = {
98 .name = "pioC_clk",
99 .pmc_mask = 1 << AT91RM9200_ID_PIOC,
100 .type = CLK_TYPE_PERIPHERAL,
101};
102static struct clk pioD_clk = {
103 .name = "pioD_clk",
104 .pmc_mask = 1 << AT91RM9200_ID_PIOD,
105 .type = CLK_TYPE_PERIPHERAL,
106};
Andrew Victore8788ba2007-05-02 17:14:57 +0100107static struct clk ssc0_clk = {
108 .name = "ssc0_clk",
109 .pmc_mask = 1 << AT91RM9200_ID_SSC0,
110 .type = CLK_TYPE_PERIPHERAL,
111};
112static struct clk ssc1_clk = {
113 .name = "ssc1_clk",
114 .pmc_mask = 1 << AT91RM9200_ID_SSC1,
115 .type = CLK_TYPE_PERIPHERAL,
116};
117static struct clk ssc2_clk = {
118 .name = "ssc2_clk",
119 .pmc_mask = 1 << AT91RM9200_ID_SSC2,
120 .type = CLK_TYPE_PERIPHERAL,
121};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100122static struct clk tc0_clk = {
123 .name = "tc0_clk",
124 .pmc_mask = 1 << AT91RM9200_ID_TC0,
125 .type = CLK_TYPE_PERIPHERAL,
126};
127static struct clk tc1_clk = {
128 .name = "tc1_clk",
129 .pmc_mask = 1 << AT91RM9200_ID_TC1,
130 .type = CLK_TYPE_PERIPHERAL,
131};
132static struct clk tc2_clk = {
133 .name = "tc2_clk",
134 .pmc_mask = 1 << AT91RM9200_ID_TC2,
135 .type = CLK_TYPE_PERIPHERAL,
136};
137static struct clk tc3_clk = {
138 .name = "tc3_clk",
139 .pmc_mask = 1 << AT91RM9200_ID_TC3,
140 .type = CLK_TYPE_PERIPHERAL,
141};
142static struct clk tc4_clk = {
143 .name = "tc4_clk",
144 .pmc_mask = 1 << AT91RM9200_ID_TC4,
145 .type = CLK_TYPE_PERIPHERAL,
146};
147static struct clk tc5_clk = {
148 .name = "tc5_clk",
149 .pmc_mask = 1 << AT91RM9200_ID_TC5,
150 .type = CLK_TYPE_PERIPHERAL,
151};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100152
153static struct clk *periph_clocks[] __initdata = {
154 &pioA_clk,
155 &pioB_clk,
156 &pioC_clk,
157 &pioD_clk,
158 &usart0_clk,
159 &usart1_clk,
160 &usart2_clk,
161 &usart3_clk,
162 &mmc_clk,
163 &udc_clk,
164 &twi_clk,
165 &spi_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100166 &ssc0_clk,
167 &ssc1_clk,
168 &ssc2_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100169 &tc0_clk,
170 &tc1_clk,
171 &tc2_clk,
172 &tc3_clk,
173 &tc4_clk,
174 &tc5_clk,
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100175 &ohci_clk,
176 &ether_clk,
177 // irq0 .. irq6
178};
179
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100180static struct clk_lookup periph_clocks_lookups[] = {
181 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
182 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
183 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
184 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
185 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
186 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800187 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
188 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
189 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800190 CLKDEV_CON_DEV_ID("pclk", "fffd0000.ssc", &ssc0_clk),
191 CLKDEV_CON_DEV_ID("pclk", "fffd4000.ssc", &ssc1_clk),
192 CLKDEV_CON_DEV_ID("pclk", "fffd8000.ssc", &ssc2_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800193 CLKDEV_CON_DEV_ID(NULL, "i2c-at91rm9200.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200194 /* fake hclk clock */
195 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800196 CLKDEV_CON_ID("pioA", &pioA_clk),
197 CLKDEV_CON_ID("pioB", &pioB_clk),
198 CLKDEV_CON_ID("pioC", &pioC_clk),
199 CLKDEV_CON_ID("pioD", &pioD_clk),
Joachim Eastwood0ac433a2012-10-28 18:31:08 +0000200 /* usart lookup table for DT entries */
201 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
202 CLKDEV_CON_DEV_ID("usart", "fffc0000.serial", &usart0_clk),
203 CLKDEV_CON_DEV_ID("usart", "fffc4000.serial", &usart1_clk),
204 CLKDEV_CON_DEV_ID("usart", "fffc8000.serial", &usart2_clk),
205 CLKDEV_CON_DEV_ID("usart", "fffcc000.serial", &usart3_clk),
206 /* tc lookup table for DT entries */
207 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
208 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
209 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
210 CLKDEV_CON_DEV_ID("t0_clk", "fffa4000.timer", &tc3_clk),
211 CLKDEV_CON_DEV_ID("t1_clk", "fffa4000.timer", &tc4_clk),
212 CLKDEV_CON_DEV_ID("t2_clk", "fffa4000.timer", &tc5_clk),
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100213 CLKDEV_CON_DEV_ID("mci_clk", "fffb4000.mmc", &mmc_clk),
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100214 CLKDEV_CON_DEV_ID("emac_clk", "fffbc000.ethernet", &ether_clk),
Joachim Eastwood2d252102013-02-08 02:25:54 +0100215 CLKDEV_CON_DEV_ID(NULL, "fffb8000.i2c", &twi_clk),
Joachim Eastwood0ac433a2012-10-28 18:31:08 +0000216 CLKDEV_CON_DEV_ID("hclk", "300000.ohci", &ohci_clk),
217 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
218 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
219 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
220 CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100221};
222
223static struct clk_lookup usart_clocks_lookups[] = {
224 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
225 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
226 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
227 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
228 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
229};
230
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100231/*
232 * The four programmable clocks.
233 * You must configure pin multiplexing to bring these signals out.
234 */
235static struct clk pck0 = {
236 .name = "pck0",
237 .pmc_mask = AT91_PMC_PCK0,
238 .type = CLK_TYPE_PROGRAMMABLE,
239 .id = 0,
240};
241static struct clk pck1 = {
242 .name = "pck1",
243 .pmc_mask = AT91_PMC_PCK1,
244 .type = CLK_TYPE_PROGRAMMABLE,
245 .id = 1,
246};
247static struct clk pck2 = {
248 .name = "pck2",
249 .pmc_mask = AT91_PMC_PCK2,
250 .type = CLK_TYPE_PROGRAMMABLE,
251 .id = 2,
252};
253static struct clk pck3 = {
254 .name = "pck3",
255 .pmc_mask = AT91_PMC_PCK3,
256 .type = CLK_TYPE_PROGRAMMABLE,
257 .id = 3,
258};
259
260static void __init at91rm9200_register_clocks(void)
SAN People73a59c12006-01-09 17:05:41 +0000261{
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100262 int i;
263
264 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
265 clk_register(periph_clocks[i]);
266
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100267 clkdev_add_table(periph_clocks_lookups,
268 ARRAY_SIZE(periph_clocks_lookups));
269 clkdev_add_table(usart_clocks_lookups,
270 ARRAY_SIZE(usart_clocks_lookups));
271
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100272 clk_register(&pck0);
273 clk_register(&pck1);
274 clk_register(&pck2);
275 clk_register(&pck3);
276}
277
Andrew Victorf2173832006-09-27 13:23:00 +0100278/* --------------------------------------------------------------------
279 * GPIO
280 * -------------------------------------------------------------------- */
281
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800282static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
Andrew Victorf2173832006-09-27 13:23:00 +0100283 {
284 .id = AT91RM9200_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800285 .regbase = AT91RM9200_BASE_PIOA,
Andrew Victorf2173832006-09-27 13:23:00 +0100286 }, {
287 .id = AT91RM9200_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800288 .regbase = AT91RM9200_BASE_PIOB,
Andrew Victorf2173832006-09-27 13:23:00 +0100289 }, {
290 .id = AT91RM9200_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800291 .regbase = AT91RM9200_BASE_PIOC,
Andrew Victorf2173832006-09-27 13:23:00 +0100292 }, {
293 .id = AT91RM9200_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800294 .regbase = AT91RM9200_BASE_PIOD,
Andrew Victorf2173832006-09-27 13:23:00 +0100295 }
296};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100297
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400298static void at91rm9200_idle(void)
299{
300 /*
301 * Disable the processor clock. The processor will be automatically
302 * re-enabled by an interrupt or by a reset.
303 */
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +0800304 at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400305}
306
Russell King1b2073e2011-11-03 09:53:29 +0000307static void at91rm9200_restart(char mode, const char *cmd)
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100308{
309 /*
310 * Perform a hardware reset with the use of the Watchdog timer.
311 */
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100312 at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
313 at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100314}
315
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100316/* --------------------------------------------------------------------
317 * AT91RM9200 processor initialization
318 * -------------------------------------------------------------------- */
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800319static void __init at91rm9200_map_io(void)
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100320{
321 /* Map peripherals */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800322 at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800323}
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100324
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800325static void __init at91rm9200_ioremap_registers(void)
326{
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100327 at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800328 at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800329}
330
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800331static void __init at91rm9200_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800332{
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400333 arm_pm_idle = at91rm9200_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000334 arm_pm_restart = at91rm9200_restart;
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100335
Andrew Victorf2173832006-09-27 13:23:00 +0100336 /* Initialize GPIO subsystem */
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +0800337 at91_gpio_init(at91rm9200_gpio,
338 cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
SAN People73a59c12006-01-09 17:05:41 +0000339}
340
Andrew Victorf2173832006-09-27 13:23:00 +0100341
342/* --------------------------------------------------------------------
343 * Interrupt initialization
344 * -------------------------------------------------------------------- */
345
Andrew Victorba854e12006-07-05 17:22:52 +0100346/*
347 * The default interrupt priority levels (0 = lowest, 7 = highest).
348 */
349static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
350 7, /* Advanced Interrupt Controller (FIQ) */
351 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100352 1, /* Parallel IO Controller A */
353 1, /* Parallel IO Controller B */
354 1, /* Parallel IO Controller C */
355 1, /* Parallel IO Controller D */
356 5, /* USART 0 */
357 5, /* USART 1 */
358 5, /* USART 2 */
359 5, /* USART 3 */
Andrew Victorba854e12006-07-05 17:22:52 +0100360 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100361 2, /* USB Device Port */
362 6, /* Two-Wire Interface */
363 5, /* Serial Peripheral Interface */
364 4, /* Serial Synchronous Controller 0 */
365 4, /* Serial Synchronous Controller 1 */
366 4, /* Serial Synchronous Controller 2 */
Andrew Victorba854e12006-07-05 17:22:52 +0100367 0, /* Timer Counter 0 */
368 0, /* Timer Counter 1 */
369 0, /* Timer Counter 2 */
370 0, /* Timer Counter 3 */
371 0, /* Timer Counter 4 */
372 0, /* Timer Counter 5 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100373 2, /* USB Host port */
Andrew Victorba854e12006-07-05 17:22:52 +0100374 3, /* Ethernet MAC */
375 0, /* Advanced Interrupt Controller (IRQ0) */
376 0, /* Advanced Interrupt Controller (IRQ1) */
377 0, /* Advanced Interrupt Controller (IRQ2) */
378 0, /* Advanced Interrupt Controller (IRQ3) */
379 0, /* Advanced Interrupt Controller (IRQ4) */
380 0, /* Advanced Interrupt Controller (IRQ5) */
381 0 /* Advanced Interrupt Controller (IRQ6) */
382};
383
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000384AT91_SOC_START(at91rm9200)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800385 .map_io = at91rm9200_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800386 .default_irq_priority = at91rm9200_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200387 .extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
388 | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
389 | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
390 | (1 << AT91RM9200_ID_IRQ6),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800391 .ioremap_registers = at91rm9200_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800392 .register_clocks = at91rm9200_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800393 .init = at91rm9200_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800394AT91_SOC_END