blob: 4a876914f2120b75ef85dc7711fb6413d280ef89 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
39#include "intel_sdvo_regs.h"
40
Zhenyu Wang14571b42010-03-30 14:06:33 +080041#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
42#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
43#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010044#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080045
46#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040047 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080048
49#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000050#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080051#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010052#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010053#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080054
Jesse Barnes79e53942008-11-07 14:24:08 -080055
Chris Wilson2e88e402010-08-07 11:01:27 +010056static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080057 "NTSC_M" , "NTSC_J" , "NTSC_443",
58 "PAL_B" , "PAL_D" , "PAL_G" ,
59 "PAL_H" , "PAL_I" , "PAL_M" ,
60 "PAL_N" , "PAL_NC" , "PAL_60" ,
61 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
62 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
63 "SECAM_60"
64};
65
66#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
67
Chris Wilsonea5b2132010-08-04 13:50:23 +010068struct intel_sdvo {
69 struct intel_encoder base;
70
Chris Wilsonf899fc62010-07-20 15:44:45 -070071 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070072 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073
Chris Wilsone957d772010-09-24 12:52:03 +010074 struct i2c_adapter ddc;
75
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010077 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /* Active outputs controlled by this SDVO output */
80 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082 /*
83 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010084 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080085 */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080087
88 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080089 int pixel_clock_min, pixel_clock_max;
90
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080091 /*
92 * For multiple function SDVO device,
93 * this is for current attached outputs.
94 */
95 uint16_t attached_output;
96
Simon Farnsworthcc68c812011-09-21 17:13:30 +010097 /*
98 * Hotplug activation bits for this device
99 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +0300100 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100101
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000103 * This is used to select the color range of RBG outputs in HDMI mode.
104 * It is only valid when using TMDS encoding and 8 bit per color mode.
105 */
106 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200107 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000108
109 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800110 * This is set if we're going to treat the device as TV-out.
111 *
112 * While we have these nice friendly flags for output types that ought
113 * to decide this for us, the S-Video output on our HDMI+S-Video card
114 * shows up as RGB1 (VGA).
115 */
116 bool is_tv;
117
Daniel Vettereef4eac2012-03-23 23:43:35 +0100118 /* On different gens SDVOB is at different places. */
119 bool is_sdvob;
120
Zhao Yakuice6feab2009-08-24 13:50:26 +0800121 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100122 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800123
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800124 /**
125 * This is set if we treat the device as HDMI, instead of DVI.
126 */
127 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000128 bool has_hdmi_monitor;
129 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200130 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800131
Ma Ling7086c872009-05-13 11:20:06 +0800132 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100133 * This is set if we detect output of sdvo device as LVDS and
134 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800135 */
136 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800137
138 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800139 * This is sdvo fixed pannel mode pointer
140 */
141 struct drm_display_mode *sdvo_lvds_fixed_mode;
142
Eric Anholtc751ce42010-03-25 11:48:48 -0700143 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800144 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200145
146 /*
147 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
148 */
149 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800150};
151
152struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100153 struct intel_connector base;
154
Zhenyu Wang14571b42010-03-30 14:06:33 +0800155 /* Mark the type of connector */
156 uint16_t output_flag;
157
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100158 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100159
Zhenyu Wang14571b42010-03-30 14:06:33 +0800160 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100161 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800162 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100163 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800164
Zhao Yakuib9219c52009-09-10 15:45:46 +0800165 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100166 struct drm_property *left;
167 struct drm_property *right;
168 struct drm_property *top;
169 struct drm_property *bottom;
170 struct drm_property *hpos;
171 struct drm_property *vpos;
172 struct drm_property *contrast;
173 struct drm_property *saturation;
174 struct drm_property *hue;
175 struct drm_property *sharpness;
176 struct drm_property *flicker_filter;
177 struct drm_property *flicker_filter_adaptive;
178 struct drm_property *flicker_filter_2d;
179 struct drm_property *tv_chroma_filter;
180 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100181 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800182
183 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100184 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800185
186 /* Add variable to record current setting for the above property */
187 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100188
Zhao Yakuib9219c52009-09-10 15:45:46 +0800189 /* this is to get the range of margin.*/
190 u32 max_hscan, max_vscan;
191 u32 max_hpos, cur_hpos;
192 u32 max_vpos, cur_vpos;
193 u32 cur_brightness, max_brightness;
194 u32 cur_contrast, max_contrast;
195 u32 cur_saturation, max_saturation;
196 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100197 u32 cur_sharpness, max_sharpness;
198 u32 cur_flicker_filter, max_flicker_filter;
199 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
200 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
201 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
202 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100203 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800204};
205
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200206static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100207{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200208 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100209}
210
Chris Wilsondf0e9242010-09-09 16:20:55 +0100211static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
212{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200213 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100214}
215
Chris Wilson615fb932010-08-04 13:50:24 +0100216static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
217{
218 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
219}
220
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800221static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100222intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100223static bool
224intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
225 struct intel_sdvo_connector *intel_sdvo_connector,
226 int type);
227static bool
228intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
229 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800230
Jesse Barnes79e53942008-11-07 14:24:08 -0800231/**
232 * Writes the SDVOB or SDVOC with the given value, but always writes both
233 * SDVOB and SDVOC to work around apparent hardware issues (according to
234 * comments in the BIOS).
235 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100236static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800237{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100238 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800240 u32 bval = val, cval = val;
241 int i;
242
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
244 I915_WRITE(intel_sdvo->sdvo_reg, val);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300245 POSTING_READ(intel_sdvo->sdvo_reg);
Ville Syrjäläe8504ee2015-05-05 17:17:33 +0300246 /*
247 * HW workaround, need to write this twice for issue
248 * that may result in first write getting masked.
249 */
250 if (HAS_PCH_IBX(dev)) {
251 I915_WRITE(intel_sdvo->sdvo_reg, val);
252 POSTING_READ(intel_sdvo->sdvo_reg);
253 }
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800254 return;
255 }
256
Paulo Zanonie2debe92013-02-18 19:00:27 -0300257 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
258 cval = I915_READ(GEN3_SDVOC);
259 else
260 bval = I915_READ(GEN3_SDVOB);
261
Jesse Barnes79e53942008-11-07 14:24:08 -0800262 /*
263 * Write the registers twice for luck. Sometimes,
264 * writing them only once doesn't appear to 'stick'.
265 * The BIOS does this too. Yay, magic
266 */
267 for (i = 0; i < 2; i++)
268 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300269 I915_WRITE(GEN3_SDVOB, bval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300270 POSTING_READ(GEN3_SDVOB);
Paulo Zanonie2debe92013-02-18 19:00:27 -0300271 I915_WRITE(GEN3_SDVOC, cval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300272 POSTING_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 }
274}
275
Chris Wilson32aad862010-08-04 13:50:25 +0100276static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800277{
Jesse Barnes79e53942008-11-07 14:24:08 -0800278 struct i2c_msg msgs[] = {
279 {
Chris Wilsone957d772010-09-24 12:52:03 +0100280 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 .flags = 0,
282 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100283 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800284 },
285 {
Chris Wilsone957d772010-09-24 12:52:03 +0100286 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800287 .flags = I2C_M_RD,
288 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100289 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800290 }
291 };
Chris Wilson32aad862010-08-04 13:50:25 +0100292 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800293
Chris Wilsonf899fc62010-07-20 15:44:45 -0700294 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800295 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800296
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800297 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800298 return false;
299}
300
Jesse Barnes79e53942008-11-07 14:24:08 -0800301#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
302/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100303static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800304 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100305 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800306} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100350
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 /* Add the op code for SDVO enhancements */
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100396
Akshay Joshi0206e352011-08-16 15:34:10 -0400397 /* HDMI op code */
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
410 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
411 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
412 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
413 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
414 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
415 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
416 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
417 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800418};
419
Daniel Vettereef4eac2012-03-23 23:43:35 +0100420#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800421
Chris Wilsonea5b2132010-08-04 13:50:23 +0100422static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100423 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800424{
Daniel Vetter84fcb462013-11-27 16:03:01 +0100425 int i, pos = 0;
426#define BUF_LEN 256
427 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800428
Daniel Vetter84fcb462013-11-27 16:03:01 +0100429#define BUF_PRINT(args...) \
430 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
431
432
433 for (i = 0; i < args_len; i++) {
434 BUF_PRINT("%02X ", ((u8 *)args)[i]);
435 }
436 for (; i < 8; i++) {
437 BUF_PRINT(" ");
438 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400439 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800440 if (cmd == sdvo_cmd_names[i].cmd) {
Daniel Vetter84fcb462013-11-27 16:03:01 +0100441 BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800442 break;
443 }
444 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100445 if (i == ARRAY_SIZE(sdvo_cmd_names)) {
446 BUF_PRINT("(%02X)", cmd);
447 }
448 BUG_ON(pos >= BUF_LEN - 1);
449#undef BUF_PRINT
450#undef BUF_LEN
451
452 DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
Jesse Barnes79e53942008-11-07 14:24:08 -0800453}
Jesse Barnes79e53942008-11-07 14:24:08 -0800454
Jesse Barnes79e53942008-11-07 14:24:08 -0800455static const char *cmd_status_names[] = {
456 "Power on",
457 "Success",
458 "Not supported",
459 "Invalid arg",
460 "Pending",
461 "Target not specified",
462 "Scaling not supported"
463};
464
Chris Wilsone957d772010-09-24 12:52:03 +0100465static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
466 const void *args, int args_len)
467{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700468 u8 *buf, status;
469 struct i2c_msg *msgs;
470 int i, ret = true;
471
Alan Cox0274df32012-07-25 13:51:04 +0100472 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200473 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700474 if (!buf)
475 return false;
476
477 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100478 if (!msgs) {
479 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700480 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100481 }
Chris Wilsone957d772010-09-24 12:52:03 +0100482
483 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
484
485 for (i = 0; i < args_len; i++) {
486 msgs[i].addr = intel_sdvo->slave_addr;
487 msgs[i].flags = 0;
488 msgs[i].len = 2;
489 msgs[i].buf = buf + 2 *i;
490 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
491 buf[2*i + 1] = ((u8*)args)[i];
492 }
493 msgs[i].addr = intel_sdvo->slave_addr;
494 msgs[i].flags = 0;
495 msgs[i].len = 2;
496 msgs[i].buf = buf + 2*i;
497 buf[2*i + 0] = SDVO_I2C_OPCODE;
498 buf[2*i + 1] = cmd;
499
500 /* the following two are to read the response */
501 status = SDVO_I2C_CMD_STATUS;
502 msgs[i+1].addr = intel_sdvo->slave_addr;
503 msgs[i+1].flags = 0;
504 msgs[i+1].len = 1;
505 msgs[i+1].buf = &status;
506
507 msgs[i+2].addr = intel_sdvo->slave_addr;
508 msgs[i+2].flags = I2C_M_RD;
509 msgs[i+2].len = 1;
510 msgs[i+2].buf = &status;
511
512 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
513 if (ret < 0) {
514 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700515 ret = false;
516 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100517 }
518 if (ret != i+3) {
519 /* failure in I2C transfer */
520 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700521 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100522 }
523
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700524out:
525 kfree(msgs);
526 kfree(buf);
527 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100528}
529
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100530static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
531 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800532{
Chris Wilsonfc373812012-11-23 11:57:56 +0000533 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100534 u8 status;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100535 int i, pos = 0;
536#define BUF_LEN 256
537 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
Chris Wilsond121a5d2011-01-25 15:00:01 +0000539
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100540 /*
541 * The documentation states that all commands will be
542 * processed within 15µs, and that we need only poll
543 * the status byte a maximum of 3 times in order for the
544 * command to be complete.
545 *
546 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000547 *
548 * Also beware that the first response by many devices is to
549 * reply PENDING and stall for time. TVs are notorious for
550 * requiring longer than specified to complete their replies.
551 * Originally (in the DDX long ago), the delay was only ever 15ms
552 * with an additional delay of 30ms applied for TVs added later after
553 * many experiments. To accommodate both sets of delays, we do a
554 * sequence of slow checks if the device is falling behind and fails
555 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100556 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000557 if (!intel_sdvo_read_byte(intel_sdvo,
558 SDVO_I2C_CMD_STATUS,
559 &status))
560 goto log_fail;
561
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200562 while ((status == SDVO_CMD_STATUS_PENDING ||
Chris Wilson46a3f4a2013-09-24 12:55:40 +0100563 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000564 if (retry < 10)
565 msleep(15);
566 else
567 udelay(15);
568
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100569 if (!intel_sdvo_read_byte(intel_sdvo,
570 SDVO_I2C_CMD_STATUS,
571 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000572 goto log_fail;
573 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100574
Daniel Vetter84fcb462013-11-27 16:03:01 +0100575#define BUF_PRINT(args...) \
576 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
577
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
Daniel Vetter84fcb462013-11-27 16:03:01 +0100579 BUF_PRINT("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 else
Daniel Vetter84fcb462013-11-27 16:03:01 +0100581 BUF_PRINT("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800582
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100583 if (status != SDVO_CMD_STATUS_SUCCESS)
584 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100586 /* Read the command response */
587 for (i = 0; i < response_len; i++) {
588 if (!intel_sdvo_read_byte(intel_sdvo,
589 SDVO_I2C_RETURN_0 + i,
590 &((u8 *)response)[i]))
591 goto log_fail;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100592 BUF_PRINT(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100594 BUG_ON(pos >= BUF_LEN - 1);
595#undef BUF_PRINT
596#undef BUF_LEN
597
598 DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100599 return true;
600
601log_fail:
Daniel Vetter84fcb462013-11-27 16:03:01 +0100602 DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100603 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604}
605
Hannes Ederb358d0a2008-12-18 21:18:47 +0100606static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
608 if (mode->clock >= 100000)
609 return 1;
610 else if (mode->clock >= 50000)
611 return 2;
612 else
613 return 4;
614}
615
Chris Wilsone957d772010-09-24 12:52:03 +0100616static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
617 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800618{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000619 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100620 return intel_sdvo_write_cmd(intel_sdvo,
621 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
622 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800623}
624
Chris Wilson32aad862010-08-04 13:50:25 +0100625static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
626{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000627 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
628 return false;
629
630 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100631}
632
633static bool
634intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
635{
636 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
637 return false;
638
639 return intel_sdvo_read_response(intel_sdvo, value, len);
640}
641
642static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643{
644 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100645 return intel_sdvo_set_value(intel_sdvo,
646 SDVO_CMD_SET_TARGET_INPUT,
647 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800648}
649
650/**
651 * Return whether each input is trained.
652 *
653 * This function is making an assumption about the layout of the response,
654 * which should be checked against the docs.
655 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800657{
658 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800659
Chris Wilson1a3665c2011-01-25 13:59:37 +0000660 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100661 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
662 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 return false;
664
665 *input_1 = response.input0_trained;
666 *input_2 = response.input1_trained;
667 return true;
668}
669
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 u16 outputs)
672{
Chris Wilson32aad862010-08-04 13:50:25 +0100673 return intel_sdvo_set_value(intel_sdvo,
674 SDVO_CMD_SET_ACTIVE_OUTPUTS,
675 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800676}
677
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200678static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
679 u16 *outputs)
680{
681 return intel_sdvo_get_value(intel_sdvo,
682 SDVO_CMD_GET_ACTIVE_OUTPUTS,
683 outputs, sizeof(*outputs));
684}
685
Chris Wilsonea5b2132010-08-04 13:50:23 +0100686static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 int mode)
688{
Chris Wilson32aad862010-08-04 13:50:25 +0100689 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
691 switch (mode) {
692 case DRM_MODE_DPMS_ON:
693 state = SDVO_ENCODER_STATE_ON;
694 break;
695 case DRM_MODE_DPMS_STANDBY:
696 state = SDVO_ENCODER_STATE_STANDBY;
697 break;
698 case DRM_MODE_DPMS_SUSPEND:
699 state = SDVO_ENCODER_STATE_SUSPEND;
700 break;
701 case DRM_MODE_DPMS_OFF:
702 state = SDVO_ENCODER_STATE_OFF;
703 break;
704 }
705
Chris Wilson32aad862010-08-04 13:50:25 +0100706 return intel_sdvo_set_value(intel_sdvo,
707 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800708}
709
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 int *clock_min,
712 int *clock_max)
713{
714 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Chris Wilson1a3665c2011-01-25 13:59:37 +0000716 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100717 if (!intel_sdvo_get_value(intel_sdvo,
718 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
719 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800720 return false;
721
722 /* Convert the values from units of 10 kHz to kHz. */
723 *clock_min = clocks.min * 10;
724 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800725 return true;
726}
727
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800729 u16 outputs)
730{
Chris Wilson32aad862010-08-04 13:50:25 +0100731 return intel_sdvo_set_value(intel_sdvo,
732 SDVO_CMD_SET_TARGET_OUTPUT,
733 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800734}
735
Chris Wilsonea5b2132010-08-04 13:50:23 +0100736static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800737 struct intel_sdvo_dtd *dtd)
738{
Chris Wilson32aad862010-08-04 13:50:25 +0100739 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
740 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800741}
742
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700743static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
744 struct intel_sdvo_dtd *dtd)
745{
746 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
747 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
748}
749
Chris Wilsonea5b2132010-08-04 13:50:23 +0100750static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 struct intel_sdvo_dtd *dtd)
752{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100753 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
755}
756
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 struct intel_sdvo_dtd *dtd)
759{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100760 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
762}
763
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700764static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
765 struct intel_sdvo_dtd *dtd)
766{
767 return intel_sdvo_get_timing(intel_sdvo,
768 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
769}
770
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800771static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100772intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800773 uint16_t clock,
774 uint16_t width,
775 uint16_t height)
776{
777 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800778
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800779 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800780 args.clock = clock;
781 args.width = width;
782 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800783 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800784
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785 if (intel_sdvo->is_lvds &&
786 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
787 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800788 args.scaled = 1;
789
Chris Wilson32aad862010-08-04 13:50:25 +0100790 return intel_sdvo_set_value(intel_sdvo,
791 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
792 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800793}
794
Chris Wilsonea5b2132010-08-04 13:50:23 +0100795static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800796 struct intel_sdvo_dtd *dtd)
797{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000798 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
799 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100800 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
801 &dtd->part1, sizeof(dtd->part1)) &&
802 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
803 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800804}
Jesse Barnes79e53942008-11-07 14:24:08 -0800805
Chris Wilsonea5b2132010-08-04 13:50:23 +0100806static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
Chris Wilson32aad862010-08-04 13:50:25 +0100808 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800809}
810
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800811static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100812 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800813{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800814 uint16_t width, height;
815 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
816 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200817 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800818
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200819 memset(dtd, 0, sizeof(*dtd));
820
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200821 width = mode->hdisplay;
822 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800823
824 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200825 h_blank_len = mode->htotal - mode->hdisplay;
826 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800827
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200828 v_blank_len = mode->vtotal - mode->vdisplay;
829 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800830
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200831 h_sync_offset = mode->hsync_start - mode->hdisplay;
832 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800833
Daniel Vetter66518192012-04-01 19:16:18 +0200834 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200835 mode_clock /= 10;
836 dtd->part1.clock = mode_clock;
837
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800838 dtd->part1.h_active = width & 0xff;
839 dtd->part1.h_blank = h_blank_len & 0xff;
840 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800841 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842 dtd->part1.v_active = height & 0xff;
843 dtd->part1.v_blank = v_blank_len & 0xff;
844 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 ((v_blank_len >> 8) & 0xf);
846
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800847 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800848 dtd->part2.h_sync_width = h_sync_len & 0xff;
849 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800851 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800852 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
853 ((v_sync_len & 0x30) >> 4);
854
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200856 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
857 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800858 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200859 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800860 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200861 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800862
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800863 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800864}
Jesse Barnes79e53942008-11-07 14:24:08 -0800865
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200866static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100867 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800868{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200869 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800870
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200871 mode.hdisplay = dtd->part1.h_active;
872 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
873 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
874 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
875 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
876 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
877 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
878 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
879
880 mode.vdisplay = dtd->part1.v_active;
881 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
882 mode.vsync_start = mode.vdisplay;
883 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
884 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
885 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
886 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800887 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200888 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
889 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
890 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800891
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200892 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800893
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200894 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200895 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200896 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200897 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200898 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200899 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200900 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200901 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200902 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200903 mode.flags |= DRM_MODE_FLAG_NVSYNC;
904
905 drm_mode_set_crtcinfo(&mode, 0);
906
907 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800908}
909
Chris Wilsone27d8532010-10-22 09:15:22 +0100910static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800911{
Chris Wilsone27d8532010-10-22 09:15:22 +0100912 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800913
Chris Wilson1a3665c2011-01-25 13:59:37 +0000914 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100915 return intel_sdvo_get_value(intel_sdvo,
916 SDVO_CMD_GET_SUPP_ENCODE,
917 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800918}
919
Chris Wilsonea5b2132010-08-04 13:50:23 +0100920static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700921 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800922{
Chris Wilson32aad862010-08-04 13:50:25 +0100923 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800924}
925
Chris Wilsonea5b2132010-08-04 13:50:23 +0100926static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800927 uint8_t mode)
928{
Chris Wilson32aad862010-08-04 13:50:25 +0100929 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800930}
931
932#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100933static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800934{
935 int i, j;
936 uint8_t set_buf_index[2];
937 uint8_t av_split;
938 uint8_t buf_size;
939 uint8_t buf[48];
940 uint8_t *pos;
941
Chris Wilson32aad862010-08-04 13:50:25 +0100942 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800943
944 for (i = 0; i <= av_split; i++) {
945 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700946 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800947 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700948 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
949 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800950
951 pos = buf;
952 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700953 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800954 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700955 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800956 pos += 8;
957 }
958 }
959}
960#endif
961
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200962static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
963 unsigned if_index, uint8_t tx_rate,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200964 const uint8_t *data, unsigned length)
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200965{
966 uint8_t set_buf_index[2] = { if_index, 0 };
967 uint8_t hbuf_size, tmp[8];
968 int i;
969
970 if (!intel_sdvo_set_value(intel_sdvo,
971 SDVO_CMD_SET_HBUF_INDEX,
972 set_buf_index, 2))
973 return false;
974
975 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
976 &hbuf_size, 1))
977 return false;
978
979 /* Buffer size is 0 based, hooray! */
980 hbuf_size++;
981
982 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
983 if_index, length, hbuf_size);
984
985 for (i = 0; i < hbuf_size; i += 8) {
986 memset(tmp, 0, 8);
987 if (i < length)
988 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
989
990 if (!intel_sdvo_set_value(intel_sdvo,
991 SDVO_CMD_SET_HBUF_DATA,
992 tmp, 8))
993 return false;
994 }
995
996 return intel_sdvo_set_value(intel_sdvo,
997 SDVO_CMD_SET_HBUF_TXRATE,
998 &tx_rate, 1);
999}
1000
Ville Syrjäläabedc072013-01-17 16:31:31 +02001001static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
1002 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001003{
Damien Lespiau15dcd352013-08-06 20:32:20 +01001004 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
1005 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
1006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1007 union hdmi_infoframe frame;
1008 int ret;
1009 ssize_t len;
1010
1011 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
1012 adjusted_mode);
1013 if (ret < 0) {
1014 DRM_ERROR("couldn't fill AVI infoframe\n");
1015 return false;
1016 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001017
Ville Syrjäläabedc072013-01-17 16:31:31 +02001018 if (intel_sdvo->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001019 if (intel_crtc->config->limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +01001020 frame.avi.quantization_range =
1021 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001022 else
Damien Lespiau15dcd352013-08-06 20:32:20 +01001023 frame.avi.quantization_range =
1024 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001025 }
1026
Damien Lespiau15dcd352013-08-06 20:32:20 +01001027 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1028 if (len < 0)
1029 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001030
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001031 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1032 SDVO_HBUF_TX_VSYNC,
1033 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001034}
1035
Chris Wilson32aad862010-08-04 13:50:25 +01001036static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001037{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001038 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001039 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001040
Chris Wilson40039752010-08-04 13:50:26 +01001041 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001042 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001043 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001044
Chris Wilson32aad862010-08-04 13:50:25 +01001045 BUILD_BUG_ON(sizeof(format) != 6);
1046 return intel_sdvo_set_value(intel_sdvo,
1047 SDVO_CMD_SET_TV_FORMAT,
1048 &format, sizeof(format));
1049}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001050
Chris Wilson32aad862010-08-04 13:50:25 +01001051static bool
1052intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001053 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001054{
1055 struct intel_sdvo_dtd output_dtd;
1056
1057 if (!intel_sdvo_set_target_output(intel_sdvo,
1058 intel_sdvo->attached_output))
1059 return false;
1060
1061 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1062 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1063 return false;
1064
1065 return true;
1066}
1067
Daniel Vetterc9a29692012-04-10 13:55:47 +02001068/* Asks the sdvo controller for the preferred input mode given the output mode.
1069 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001070static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001071intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001072 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001073 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001074{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001075 struct intel_sdvo_dtd input_dtd;
1076
Chris Wilson32aad862010-08-04 13:50:25 +01001077 /* Reset the input timing to the screen. Assume always input 0. */
1078 if (!intel_sdvo_set_target_input(intel_sdvo))
1079 return false;
1080
1081 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1082 mode->clock / 10,
1083 mode->hdisplay,
1084 mode->vdisplay))
1085 return false;
1086
1087 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001088 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001089 return false;
1090
Daniel Vetterc9a29692012-04-10 13:55:47 +02001091 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001092 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001093
Chris Wilson32aad862010-08-04 13:50:25 +01001094 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001095}
1096
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001097static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
Daniel Vetter70484552013-04-30 14:01:41 +02001098{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001099 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001100 struct dpll *clock = &pipe_config->dpll;
1101
1102 /* SDVO TV has fixed PLL values depend on its clock range,
1103 this mirrors vbios setting. */
1104 if (dotclock >= 100000 && dotclock < 140500) {
1105 clock->p1 = 2;
1106 clock->p2 = 10;
1107 clock->n = 3;
1108 clock->m1 = 16;
1109 clock->m2 = 8;
1110 } else if (dotclock >= 140500 && dotclock <= 200000) {
1111 clock->p1 = 1;
1112 clock->p2 = 10;
1113 clock->n = 6;
1114 clock->m1 = 12;
1115 clock->m2 = 8;
1116 } else {
1117 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1118 }
1119
1120 pipe_config->clock_set = true;
1121}
1122
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001123static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001124 struct intel_crtc_state *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001125{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001126 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001127 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1128 struct drm_display_mode *mode = &pipe_config->base.mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001129
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001130 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1131 pipe_config->pipe_bpp = 8*3;
1132
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001133 if (HAS_PCH_SPLIT(encoder->base.dev))
1134 pipe_config->has_pch_encoder = true;
1135
Chris Wilson32aad862010-08-04 13:50:25 +01001136 /* We need to construct preferred input timings based on our
1137 * output timings. To do that, we have to set the output
1138 * timings, even though this isn't really the right place in
1139 * the sequence to do it. Oh well.
1140 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001141 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001142 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001143 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001144
Daniel Vetterc9a29692012-04-10 13:55:47 +02001145 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1146 mode,
1147 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001148 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001149 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001150 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001151 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001152 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001153
Daniel Vetterc9a29692012-04-10 13:55:47 +02001154 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1155 mode,
1156 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001157 }
Chris Wilson32aad862010-08-04 13:50:25 +01001158
1159 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001160 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001161 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001162 pipe_config->pixel_multiplier =
1163 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001164
Daniel Vetter9f040032014-04-24 23:54:50 +02001165 pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
1166
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001167 if (intel_sdvo->color_range_auto) {
1168 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001169 /* FIXME: This bit is only valid when using TMDS encoding and 8
1170 * bit per color mode. */
Daniel Vetter9f040032014-04-24 23:54:50 +02001171 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001172 drm_match_cea_mode(adjusted_mode) > 1)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001173 pipe_config->limited_color_range = true;
1174 } else {
Daniel Vetter9f040032014-04-24 23:54:50 +02001175 if (pipe_config->has_hdmi_sink &&
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001176 intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235)
1177 pipe_config->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001178 }
1179
Daniel Vetter70484552013-04-30 14:01:41 +02001180 /* Clock computation needs to happen after pixel multiplier. */
1181 if (intel_sdvo->is_tv)
1182 i9xx_adjust_sdvo_tv_clock(pipe_config);
1183
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001184 return true;
1185}
1186
Daniel Vetter192d47a2014-04-24 23:54:45 +02001187static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001188{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001189 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001190 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001191 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001192 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 &crtc->config->base.adjusted_mode;
1194 struct drm_display_mode *mode = &crtc->config->base.mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001195 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001196 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001197 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001198 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001199 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001200
1201 if (!mode)
1202 return;
1203
1204 /* First, set the input mapping for the first input to our controlled
1205 * output. This is only correct if we're a single-input device, in
1206 * which case the first input is the output from the appropriate SDVO
1207 * channel on the motherboard. In a two-input device, the first input
1208 * will be SDVOB and the second SDVOC.
1209 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001210 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001211 in_out.in1 = 0;
1212
Pavel Roskinc74696b2010-09-02 14:46:34 -04001213 intel_sdvo_set_value(intel_sdvo,
1214 SDVO_CMD_SET_IN_OUT_MAP,
1215 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001216
Chris Wilson6c9547f2010-08-25 10:05:17 +01001217 /* Set the output timings to the screen */
1218 if (!intel_sdvo_set_target_output(intel_sdvo,
1219 intel_sdvo->attached_output))
1220 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001221
Daniel Vetter66518192012-04-01 19:16:18 +02001222 /* lvds has a special fixed output timing. */
1223 if (intel_sdvo->is_lvds)
1224 intel_sdvo_get_dtd_from_mode(&output_dtd,
1225 intel_sdvo->sdvo_lvds_fixed_mode);
1226 else
1227 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001228 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1229 DRM_INFO("Setting output timings on %s failed\n",
1230 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001231
1232 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001233 if (!intel_sdvo_set_target_input(intel_sdvo))
1234 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001235
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001236 if (crtc->config->has_hdmi_sink) {
Chris Wilson97aaf912011-01-04 20:10:52 +00001237 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1238 intel_sdvo_set_colorimetry(intel_sdvo,
1239 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001240 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001241 } else
1242 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001243
Chris Wilson6c9547f2010-08-25 10:05:17 +01001244 if (intel_sdvo->is_tv &&
1245 !intel_sdvo_set_tv_format(intel_sdvo))
1246 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001247
Daniel Vetter66518192012-04-01 19:16:18 +02001248 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001249
Egbert Eiche7518232012-10-13 14:29:31 +02001250 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1251 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001252 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1253 DRM_INFO("Setting input timings on %s failed\n",
1254 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001255
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001256 switch (crtc->config->pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001257 default:
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001258 WARN(1, "unknown pixel multiplier specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001259 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1260 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1261 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001262 }
Chris Wilson32aad862010-08-04 13:50:25 +01001263 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1264 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001265
1266 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001267 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001268 /* The real mode polarity is set by the SDVO commands, using
1269 * struct intel_sdvo_dtd. */
1270 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001271 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001272 sdvox |= HDMI_COLOR_RANGE_16_235;
Chris Wilson6714afb2010-12-17 04:10:51 +00001273 if (INTEL_INFO(dev)->gen < 5)
1274 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001275 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001276 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001277 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001278 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001279 sdvox &= SDVOB_PRESERVE_MASK;
1280 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001281 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001282 sdvox &= SDVOC_PRESERVE_MASK;
1283 break;
1284 }
1285 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1286 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001287
1288 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001289 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001290 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001291 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001292
Chris Wilsonda79de92010-11-22 11:12:46 +00001293 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001294 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001295
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001296 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001297 /* done in crtc_mode_set as the dpll_md reg must be written early */
1298 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1299 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001300 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001301 sdvox |= (crtc->config->pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001302 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001303 }
1304
Chris Wilson6714afb2010-12-17 04:10:51 +00001305 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1306 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001307 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001308 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001309}
1310
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001311static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001312{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001313 struct intel_sdvo_connector *intel_sdvo_connector =
1314 to_intel_sdvo_connector(&connector->base);
1315 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001316 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001317
1318 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1319
1320 if (active_outputs & intel_sdvo_connector->output_flag)
1321 return true;
1322 else
1323 return false;
1324}
1325
1326static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1327 enum pipe *pipe)
1328{
1329 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001330 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001331 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001332 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001333 u32 tmp;
1334
1335 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001336 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001337
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001338 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001339 return false;
1340
1341 if (HAS_PCH_CPT(dev))
1342 *pipe = PORT_TO_PIPE_CPT(tmp);
1343 else
1344 *pipe = PORT_TO_PIPE(tmp);
1345
1346 return true;
1347}
1348
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001349static void intel_sdvo_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001350 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001351{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001352 struct drm_device *dev = encoder->base.dev;
1353 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001354 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001355 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001356 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001357 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001358 u32 flags = 0, sdvox;
1359 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001360 bool ret;
1361
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001362 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1363
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001364 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1365 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001366 /* Some sdvo encoders are not spec compliant and don't
1367 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001368 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001369 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1370 } else {
1371 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1372 flags |= DRM_MODE_FLAG_PHSYNC;
1373 else
1374 flags |= DRM_MODE_FLAG_NHSYNC;
1375
1376 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1377 flags |= DRM_MODE_FLAG_PVSYNC;
1378 else
1379 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001380 }
1381
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001382 pipe_config->base.adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001383
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001384 /*
1385 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1386 * the sdvo port register, on all other platforms it is part of the dpll
1387 * state. Since the general pipe state readout happens before the
1388 * encoder->get_config we so already have a valid pixel multplier on all
1389 * other platfroms.
1390 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001391 if (IS_I915G(dev) || IS_I915GM(dev)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02001392 pipe_config->pixel_multiplier =
1393 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1394 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1395 }
1396
Ville Syrjälä2b858862014-06-09 16:20:46 +03001397 dotclock = pipe_config->port_clock;
1398 if (pipe_config->pixel_multiplier)
1399 dotclock /= pipe_config->pixel_multiplier;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001400
1401 if (HAS_PCH_SPLIT(dev))
1402 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1403
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001404 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001405
Daniel Vetter6c49f242013-06-06 12:45:25 +02001406 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001407 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1408 &val, 1)) {
1409 switch (val) {
1410 case SDVO_CLOCK_RATE_MULT_1X:
1411 encoder_pixel_multiplier = 1;
1412 break;
1413 case SDVO_CLOCK_RATE_MULT_2X:
1414 encoder_pixel_multiplier = 2;
1415 break;
1416 case SDVO_CLOCK_RATE_MULT_4X:
1417 encoder_pixel_multiplier = 4;
1418 break;
1419 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001420 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001421
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001422 if (sdvox & HDMI_COLOR_RANGE_16_235)
1423 pipe_config->limited_color_range = true;
1424
Daniel Vetter9f040032014-04-24 23:54:50 +02001425 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1426 &val, 1)) {
1427 if (val == SDVO_ENCODE_HDMI)
1428 pipe_config->has_hdmi_sink = true;
1429 }
1430
Daniel Vetter6c49f242013-06-06 12:45:25 +02001431 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1432 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1433 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001434}
1435
Daniel Vetterce22c322012-07-01 15:31:04 +02001436static void intel_disable_sdvo(struct intel_encoder *encoder)
1437{
1438 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001439 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001440 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001441 u32 temp;
1442
Daniel Vetterce22c322012-07-01 15:31:04 +02001443 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1444 if (0)
1445 intel_sdvo_set_encoder_power_state(intel_sdvo,
1446 DRM_MODE_DPMS_OFF);
1447
1448 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001449
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001450 temp &= ~SDVO_ENABLE;
1451 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001452
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001453 /*
1454 * HW workaround for IBX, we need to move the port
1455 * to transcoder A after disabling it to allow the
1456 * matching DP port to be enabled on transcoder A.
1457 */
1458 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
1459 temp &= ~SDVO_PIPE_B_SELECT;
1460 temp |= SDVO_ENABLE;
1461 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001462
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001463 temp &= ~SDVO_ENABLE;
1464 intel_sdvo_write_sdvox(intel_sdvo, temp);
Daniel Vetterce22c322012-07-01 15:31:04 +02001465 }
1466}
1467
1468static void intel_enable_sdvo(struct intel_encoder *encoder)
1469{
1470 struct drm_device *dev = encoder->base.dev;
1471 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001472 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001473 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1474 u32 temp;
1475 bool input1, input2;
1476 int i;
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001477 bool success;
Daniel Vetterce22c322012-07-01 15:31:04 +02001478
1479 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001480 if ((temp & SDVO_ENABLE) == 0) {
1481 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001482 * to transcoder A before disabling it, so restore it here. */
1483 if (HAS_PCH_IBX(dev))
1484 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001485
Daniel Vetterce22c322012-07-01 15:31:04 +02001486 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001487 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001488 for (i = 0; i < 2; i++)
1489 intel_wait_for_vblank(dev, intel_crtc->pipe);
1490
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001491 success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Daniel Vetterce22c322012-07-01 15:31:04 +02001492 /* Warn if the device reported failure to sync.
1493 * A lot of SDVO devices fail to notify of sync, but it's
1494 * a given it the status is a success, we succeeded.
1495 */
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001496 if (success && !input1) {
Daniel Vetterce22c322012-07-01 15:31:04 +02001497 DRM_DEBUG_KMS("First %s output reported failure to "
1498 "sync\n", SDVO_NAME(intel_sdvo));
1499 }
1500
1501 if (0)
1502 intel_sdvo_set_encoder_power_state(intel_sdvo,
1503 DRM_MODE_DPMS_ON);
1504 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1505}
1506
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001507/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001508static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001509{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001510 struct drm_crtc *crtc;
1511 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1512
1513 /* dvo supports only 2 dpms states. */
1514 if (mode != DRM_MODE_DPMS_ON)
1515 mode = DRM_MODE_DPMS_OFF;
1516
1517 if (mode == connector->dpms)
1518 return;
1519
1520 connector->dpms = mode;
1521
1522 /* Only need to change hw state when actually enabled */
1523 crtc = intel_sdvo->base.base.crtc;
1524 if (!crtc) {
1525 intel_sdvo->base.connectors_active = false;
1526 return;
1527 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001528
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001529 /* We set active outputs manually below in case pipe dpms doesn't change
1530 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001531 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001532 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001533 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001534 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001535
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001536 intel_sdvo->base.connectors_active = false;
1537
1538 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001539 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001540 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001541
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001542 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001543
1544 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001545 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1546 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001547 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001548
Daniel Vetterb9805142012-08-31 17:37:33 +02001549 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001550}
1551
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001552static enum drm_mode_status
1553intel_sdvo_mode_valid(struct drm_connector *connector,
1554 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001555{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001556 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001557
1558 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1559 return MODE_NO_DBLESCAN;
1560
Chris Wilsonea5b2132010-08-04 13:50:23 +01001561 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 return MODE_CLOCK_LOW;
1563
Chris Wilsonea5b2132010-08-04 13:50:23 +01001564 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001565 return MODE_CLOCK_HIGH;
1566
Chris Wilson85454232010-08-08 14:28:23 +01001567 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001568 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001569 return MODE_PANEL;
1570
Chris Wilsonea5b2132010-08-04 13:50:23 +01001571 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001572 return MODE_PANEL;
1573 }
1574
Jesse Barnes79e53942008-11-07 14:24:08 -08001575 return MODE_OK;
1576}
1577
Chris Wilsonea5b2132010-08-04 13:50:23 +01001578static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001579{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001580 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001581 if (!intel_sdvo_get_value(intel_sdvo,
1582 SDVO_CMD_GET_DEVICE_CAPS,
1583 caps, sizeof(*caps)))
1584 return false;
1585
1586 DRM_DEBUG_KMS("SDVO capabilities:\n"
1587 " vendor_id: %d\n"
1588 " device_id: %d\n"
1589 " device_rev_id: %d\n"
1590 " sdvo_version_major: %d\n"
1591 " sdvo_version_minor: %d\n"
1592 " sdvo_inputs_mask: %d\n"
1593 " smooth_scaling: %d\n"
1594 " sharp_scaling: %d\n"
1595 " up_scaling: %d\n"
1596 " down_scaling: %d\n"
1597 " stall_support: %d\n"
1598 " output_flags: %d\n",
1599 caps->vendor_id,
1600 caps->device_id,
1601 caps->device_rev_id,
1602 caps->sdvo_version_major,
1603 caps->sdvo_version_minor,
1604 caps->sdvo_inputs_mask,
1605 caps->smooth_scaling,
1606 caps->sharp_scaling,
1607 caps->up_scaling,
1608 caps->down_scaling,
1609 caps->stall_support,
1610 caps->output_flags);
1611
1612 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001613}
1614
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001615static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001616{
Daniel Vetter768b1072012-05-04 11:29:56 +02001617 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001618 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001619
Ville Syrjälä1d83d952015-01-09 14:21:15 +02001620 if (!I915_HAS_HOTPLUG(dev))
1621 return 0;
1622
Daniel Vetter768b1072012-05-04 11:29:56 +02001623 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1624 * on the line. */
1625 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001626 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001627
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001628 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1629 &hotplug, sizeof(hotplug)))
1630 return 0;
1631
1632 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001633}
1634
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001635static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001636{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001637 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001638
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001639 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1640 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001641}
1642
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001643static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001644intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001645{
Chris Wilsonbc652122011-01-25 13:28:29 +00001646 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001647 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001648}
1649
Chris Wilsonf899fc62010-07-20 15:44:45 -07001650static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001651intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001652{
Chris Wilsone957d772010-09-24 12:52:03 +01001653 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1654 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001655}
1656
Chris Wilsonff482d82010-09-15 10:40:38 +01001657/* Mac mini hack -- use the same DDC as the analog connector */
1658static struct edid *
1659intel_sdvo_get_analog_edid(struct drm_connector *connector)
1660{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001661 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001662
Chris Wilson0c1dab82010-11-23 22:37:01 +00001663 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001664 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001665 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001666}
1667
Ben Widawskyc43b5632012-04-16 14:07:40 -07001668static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001669intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001670{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001671 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001672 enum drm_connector_status status;
1673 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001674
Chris Wilsone957d772010-09-24 12:52:03 +01001675 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001676
Chris Wilsonea5b2132010-08-04 13:50:23 +01001677 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001678 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001679
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001680 /*
1681 * Don't use the 1 as the argument of DDC bus switch to get
1682 * the EDID. It is used for SDVO SPD ROM.
1683 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001684 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001685 intel_sdvo->ddc_bus = ddc;
1686 edid = intel_sdvo_get_edid(connector);
1687 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001688 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001689 }
Chris Wilsone957d772010-09-24 12:52:03 +01001690 /*
1691 * If we found the EDID on the other bus,
1692 * assume that is the correct DDC bus.
1693 */
1694 if (edid == NULL)
1695 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001696 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001697
1698 /*
1699 * When there is no edid and no monitor is connected with VGA
1700 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001701 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001702 if (edid == NULL)
1703 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001704
Chris Wilson2f551c82010-09-15 10:42:50 +01001705 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001706 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001707 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001708 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1709 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001710 if (intel_sdvo->is_hdmi) {
1711 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1712 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001713 intel_sdvo->rgb_quant_range_selectable =
1714 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001715 }
Chris Wilson139467432011-02-09 20:01:16 +00001716 } else
1717 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001718 kfree(edid);
1719 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001720
1721 if (status == connector_status_connected) {
1722 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001723 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1724 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001725 }
1726
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001727 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001728}
1729
Chris Wilson52220082011-06-20 14:45:50 +01001730static bool
1731intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1732 struct edid *edid)
1733{
1734 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1735 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1736
1737 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1738 connector_is_digital, monitor_is_digital);
1739 return connector_is_digital == monitor_is_digital;
1740}
1741
Chris Wilson7b334fc2010-09-09 23:51:02 +01001742static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001743intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001744{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001745 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001746 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001747 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001748 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001749
Chris Wilson164c8592013-07-20 20:27:08 +01001750 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001751 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01001752
Chris Wilsonfc373812012-11-23 11:57:56 +00001753 if (!intel_sdvo_get_value(intel_sdvo,
1754 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1755 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001756 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001757
Chris Wilsone957d772010-09-24 12:52:03 +01001758 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1759 response & 0xff, response >> 8,
1760 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001761
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001762 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001763 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001764
Chris Wilsonea5b2132010-08-04 13:50:23 +01001765 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001766
Chris Wilson97aaf912011-01-04 20:10:52 +00001767 intel_sdvo->has_hdmi_monitor = false;
1768 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001769 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001770
Chris Wilson615fb932010-08-04 13:50:24 +01001771 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001772 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001773 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001774 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001775 else {
1776 struct edid *edid;
1777
1778 /* if we have an edid check it matches the connection */
1779 edid = intel_sdvo_get_edid(connector);
1780 if (edid == NULL)
1781 edid = intel_sdvo_get_analog_edid(connector);
1782 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001783 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1784 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001785 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001786 else
1787 ret = connector_status_disconnected;
1788
Chris Wilson139467432011-02-09 20:01:16 +00001789 kfree(edid);
1790 } else
1791 ret = connector_status_connected;
1792 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001793
1794 /* May update encoder flag for like clock for SDVO TV, etc.*/
1795 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001796 intel_sdvo->is_tv = false;
1797 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001798
Daniel Vetter09ede542013-04-30 14:01:45 +02001799 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001800 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001801 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001802 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001803 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001804
1805 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001806}
1807
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001808static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001809{
Chris Wilsonff482d82010-09-15 10:40:38 +01001810 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001811
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001812 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001813 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001814
Jesse Barnes79e53942008-11-07 14:24:08 -08001815 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001816 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001817
Keith Packard57cdaf92009-09-04 13:07:54 +08001818 /*
1819 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1820 * link between analog and digital outputs. So, if the regular SDVO
1821 * DDC fails, check to see if the analog output is disconnected, in
1822 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001823 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001824 if (edid == NULL)
1825 edid = intel_sdvo_get_analog_edid(connector);
1826
Chris Wilsonff482d82010-09-15 10:40:38 +01001827 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001828 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1829 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001830 drm_mode_connector_update_edid_property(connector, edid);
1831 drm_add_edid_modes(connector, edid);
1832 }
Chris Wilson139467432011-02-09 20:01:16 +00001833
Chris Wilsonff482d82010-09-15 10:40:38 +01001834 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001835 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001836}
1837
1838/*
1839 * Set of SDVO TV modes.
1840 * Note! This is in reply order (see loop in get_tv_modes).
1841 * XXX: all 60Hz refresh?
1842 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001843static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001844 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1845 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001846 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001847 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1848 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001849 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001850 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1851 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001852 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001853 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1854 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001855 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001856 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1857 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001858 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001859 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1860 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001861 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001862 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1863 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001864 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001865 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1866 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001867 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001868 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1869 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001870 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001871 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1872 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001873 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001874 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1875 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001876 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001877 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1878 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001879 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001880 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1881 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001882 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001883 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1884 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001885 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001886 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1887 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001888 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001889 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1890 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001891 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001892 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1893 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001894 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001895 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1896 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001897 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001898 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1899 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001900 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1901};
1902
1903static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1904{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001905 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001906 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001907 uint32_t reply = 0, format_map = 0;
1908 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001909
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001910 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001911 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001912
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001913 /* Read the list of supported input resolutions for the selected TV
1914 * format.
1915 */
Chris Wilson40039752010-08-04 13:50:26 +01001916 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001917 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001918 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001919
Chris Wilson32aad862010-08-04 13:50:25 +01001920 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1921 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001922
Chris Wilson32aad862010-08-04 13:50:25 +01001923 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001924 if (!intel_sdvo_write_cmd(intel_sdvo,
1925 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001926 &tv_res, sizeof(tv_res)))
1927 return;
1928 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001929 return;
1930
1931 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001932 if (reply & (1 << i)) {
1933 struct drm_display_mode *nmode;
1934 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001935 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001936 if (nmode)
1937 drm_mode_probed_add(connector, nmode);
1938 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001939}
1940
Ma Ling7086c872009-05-13 11:20:06 +08001941static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1942{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001943 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001944 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001945 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001946
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001947 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001948 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001949
Ma Ling7086c872009-05-13 11:20:06 +08001950 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001951 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001952 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001953 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001954 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001955 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001956 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001957 if (newmode != NULL) {
1958 /* Guarantee the mode is preferred */
1959 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1960 DRM_MODE_TYPE_DRIVER);
1961 drm_mode_probed_add(connector, newmode);
1962 }
1963 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001964
Dave Airlie4300a0f2013-06-27 20:40:44 +10001965 /*
1966 * Attempt to get the mode list from DDC.
1967 * Assume that the preferred modes are
1968 * arranged in priority order.
1969 */
1970 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1971
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001972 list_for_each_entry(newmode, &connector->probed_modes, head) {
1973 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001974 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001975 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001976
Chris Wilson85454232010-08-08 14:28:23 +01001977 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001978 break;
1979 }
1980 }
Ma Ling7086c872009-05-13 11:20:06 +08001981}
1982
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001983static int intel_sdvo_get_modes(struct drm_connector *connector)
1984{
Chris Wilson615fb932010-08-04 13:50:24 +01001985 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001986
Chris Wilson615fb932010-08-04 13:50:24 +01001987 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001988 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001989 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001990 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001991 else
1992 intel_sdvo_get_ddc_modes(connector);
1993
Chris Wilson32aad862010-08-04 13:50:25 +01001994 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001995}
1996
1997static void intel_sdvo_destroy(struct drm_connector *connector)
1998{
Chris Wilson615fb932010-08-04 13:50:24 +01001999 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002000
Jesse Barnes79e53942008-11-07 14:24:08 -08002001 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02002002 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002003}
2004
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002005static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
2006{
2007 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2008 struct edid *edid;
2009 bool has_audio = false;
2010
2011 if (!intel_sdvo->is_hdmi)
2012 return false;
2013
2014 edid = intel_sdvo_get_edid(connector);
2015 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2016 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03002017 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002018
2019 return has_audio;
2020}
2021
Zhao Yakuice6feab2009-08-24 13:50:26 +08002022static int
2023intel_sdvo_set_property(struct drm_connector *connector,
2024 struct drm_property *property,
2025 uint64_t val)
2026{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002027 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002028 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002029 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002030 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002031 uint8_t cmd;
2032 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002033
Rob Clark662595d2012-10-11 20:36:04 -05002034 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002035 if (ret)
2036 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002037
Chris Wilson3f43c482011-05-12 22:17:24 +01002038 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002039 int i = val;
2040 bool has_audio;
2041
2042 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002043 return 0;
2044
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002045 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002046
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002047 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002048 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2049 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002050 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002051
2052 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002053 return 0;
2054
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002055 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002056 goto done;
2057 }
2058
Chris Wilsone953fd72011-02-21 22:23:52 +00002059 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002060 bool old_auto = intel_sdvo->color_range_auto;
2061 uint32_t old_range = intel_sdvo->color_range;
2062
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002063 switch (val) {
2064 case INTEL_BROADCAST_RGB_AUTO:
2065 intel_sdvo->color_range_auto = true;
2066 break;
2067 case INTEL_BROADCAST_RGB_FULL:
2068 intel_sdvo->color_range_auto = false;
2069 intel_sdvo->color_range = 0;
2070 break;
2071 case INTEL_BROADCAST_RGB_LIMITED:
2072 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002073 /* FIXME: this bit is only valid when using TMDS
2074 * encoding and 8 bit per color mode. */
2075 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002076 break;
2077 default:
2078 return -EINVAL;
2079 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002080
2081 if (old_auto == intel_sdvo->color_range_auto &&
2082 old_range == intel_sdvo->color_range)
2083 return 0;
2084
Zhao Yakuice6feab2009-08-24 13:50:26 +08002085 goto done;
2086 }
2087
Chris Wilsonc5521702010-08-04 13:50:28 +01002088#define CHECK_PROPERTY(name, NAME) \
2089 if (intel_sdvo_connector->name == property) { \
2090 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2091 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2092 cmd = SDVO_CMD_SET_##NAME; \
2093 intel_sdvo_connector->cur_##name = temp_value; \
2094 goto set_value; \
2095 }
2096
2097 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002098 if (val >= TV_FORMAT_NUM)
2099 return -EINVAL;
2100
Chris Wilson40039752010-08-04 13:50:26 +01002101 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002102 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002103 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002104
Chris Wilson40039752010-08-04 13:50:26 +01002105 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002106 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002107 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002108 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002109 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002110 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002111 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002112 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002113 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002114
Chris Wilson615fb932010-08-04 13:50:24 +01002115 intel_sdvo_connector->left_margin = temp_value;
2116 intel_sdvo_connector->right_margin = temp_value;
2117 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002118 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002119 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002120 goto set_value;
2121 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002122 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002123 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002124 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002125 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002126
Chris Wilson615fb932010-08-04 13:50:24 +01002127 intel_sdvo_connector->left_margin = temp_value;
2128 intel_sdvo_connector->right_margin = temp_value;
2129 temp_value = intel_sdvo_connector->max_hscan -
2130 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002131 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002132 goto set_value;
2133 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002134 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002135 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002136 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002137 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002138
Chris Wilson615fb932010-08-04 13:50:24 +01002139 intel_sdvo_connector->top_margin = temp_value;
2140 intel_sdvo_connector->bottom_margin = temp_value;
2141 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002142 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002143 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002144 goto set_value;
2145 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002146 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002147 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002148 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002149 return 0;
2150
Chris Wilson615fb932010-08-04 13:50:24 +01002151 intel_sdvo_connector->top_margin = temp_value;
2152 intel_sdvo_connector->bottom_margin = temp_value;
2153 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002154 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002155 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002156 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002157 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002158 CHECK_PROPERTY(hpos, HPOS)
2159 CHECK_PROPERTY(vpos, VPOS)
2160 CHECK_PROPERTY(saturation, SATURATION)
2161 CHECK_PROPERTY(contrast, CONTRAST)
2162 CHECK_PROPERTY(hue, HUE)
2163 CHECK_PROPERTY(brightness, BRIGHTNESS)
2164 CHECK_PROPERTY(sharpness, SHARPNESS)
2165 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2166 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2167 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2168 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2169 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002170 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002171 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002172
2173 return -EINVAL; /* unknown property */
2174
2175set_value:
2176 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2177 return -EIO;
2178
2179
2180done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002181 if (intel_sdvo->base.base.crtc)
2182 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002183
Chris Wilson32aad862010-08-04 13:50:25 +01002184 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002185#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002186}
2187
Jesse Barnes79e53942008-11-07 14:24:08 -08002188static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002189 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002190 .detect = intel_sdvo_detect,
2191 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002192 .set_property = intel_sdvo_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08002193 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 .destroy = intel_sdvo_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08002195 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02002196 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -08002197};
2198
2199static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2200 .get_modes = intel_sdvo_get_modes,
2201 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002202 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002203};
2204
Hannes Ederb358d0a2008-12-18 21:18:47 +01002205static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002207 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002208
Chris Wilsonea5b2132010-08-04 13:50:23 +01002209 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002210 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002211 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002212
Chris Wilsone957d772010-09-24 12:52:03 +01002213 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002214 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002215}
2216
2217static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2218 .destroy = intel_sdvo_enc_destroy,
2219};
2220
Chris Wilsonb66d8422010-08-12 15:26:41 +01002221static void
2222intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2223{
2224 uint16_t mask = 0;
2225 unsigned int num_bits;
2226
2227 /* Make a mask of outputs less than or equal to our own priority in the
2228 * list.
2229 */
2230 switch (sdvo->controlled_output) {
2231 case SDVO_OUTPUT_LVDS1:
2232 mask |= SDVO_OUTPUT_LVDS1;
2233 case SDVO_OUTPUT_LVDS0:
2234 mask |= SDVO_OUTPUT_LVDS0;
2235 case SDVO_OUTPUT_TMDS1:
2236 mask |= SDVO_OUTPUT_TMDS1;
2237 case SDVO_OUTPUT_TMDS0:
2238 mask |= SDVO_OUTPUT_TMDS0;
2239 case SDVO_OUTPUT_RGB1:
2240 mask |= SDVO_OUTPUT_RGB1;
2241 case SDVO_OUTPUT_RGB0:
2242 mask |= SDVO_OUTPUT_RGB0;
2243 break;
2244 }
2245
2246 /* Count bits to find what number we are in the priority list. */
2247 mask &= sdvo->caps.output_flags;
2248 num_bits = hweight16(mask);
2249 /* If more than 3 outputs, default to DDC bus 3 for now. */
2250 if (num_bits > 3)
2251 num_bits = 3;
2252
2253 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2254 sdvo->ddc_bus = 1 << num_bits;
2255}
Jesse Barnes79e53942008-11-07 14:24:08 -08002256
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002257/**
2258 * Choose the appropriate DDC bus for control bus switch command for this
2259 * SDVO output based on the controlled output.
2260 *
2261 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2262 * outputs, then LVDS outputs.
2263 */
2264static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002265intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002266 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002267{
Adam Jacksonb1083332010-04-23 16:07:40 -04002268 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002269
Daniel Vettereef4eac2012-03-23 23:43:35 +01002270 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002271 mapping = &(dev_priv->sdvo_mappings[0]);
2272 else
2273 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002274
Chris Wilsonb66d8422010-08-12 15:26:41 +01002275 if (mapping->initialized)
2276 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2277 else
2278 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002279}
2280
Chris Wilsone957d772010-09-24 12:52:03 +01002281static void
2282intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2283 struct intel_sdvo *sdvo, u32 reg)
2284{
2285 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002286 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002287
Daniel Vettereef4eac2012-03-23 23:43:35 +01002288 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002289 mapping = &dev_priv->sdvo_mappings[0];
2290 else
2291 mapping = &dev_priv->sdvo_mappings[1];
2292
Jani Nikula88ac7932015-03-27 00:20:22 +02002293 if (mapping->initialized &&
2294 intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002295 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002296 else
Jani Nikula988c7012015-03-27 00:20:19 +02002297 pin = GMBUS_PIN_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002298
Jani Nikula6cb16122012-10-22 16:12:17 +03002299 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2300
2301 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2302 * our code totally fails once we start using gmbus. Hence fall back to
2303 * bit banging for now. */
2304 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002305}
2306
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002307/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2308static void
2309intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2310{
2311 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002312}
2313
2314static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002315intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002316{
Chris Wilson97aaf912011-01-04 20:10:52 +00002317 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002318}
2319
yakui_zhao714605e2009-05-31 17:18:07 +08002320static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002321intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002322{
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324 struct sdvo_device_mapping *my_mapping, *other_mapping;
2325
Daniel Vettereef4eac2012-03-23 23:43:35 +01002326 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002327 my_mapping = &dev_priv->sdvo_mappings[0];
2328 other_mapping = &dev_priv->sdvo_mappings[1];
2329 } else {
2330 my_mapping = &dev_priv->sdvo_mappings[1];
2331 other_mapping = &dev_priv->sdvo_mappings[0];
2332 }
2333
2334 /* If the BIOS described our SDVO device, take advantage of it. */
2335 if (my_mapping->slave_addr)
2336 return my_mapping->slave_addr;
2337
2338 /* If the BIOS only described a different SDVO device, use the
2339 * address that it isn't using.
2340 */
2341 if (other_mapping->slave_addr) {
2342 if (other_mapping->slave_addr == 0x70)
2343 return 0x72;
2344 else
2345 return 0x70;
2346 }
2347
2348 /* No SDVO device info is found for another DVO port,
2349 * so use mapping assumption we had before BIOS parsing.
2350 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002351 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002352 return 0x70;
2353 else
2354 return 0x72;
2355}
2356
Imre Deak931c1c22014-02-11 17:12:51 +02002357static void
2358intel_sdvo_connector_unregister(struct intel_connector *intel_connector)
2359{
2360 struct drm_connector *drm_connector;
2361 struct intel_sdvo *sdvo_encoder;
2362
2363 drm_connector = &intel_connector->base;
2364 sdvo_encoder = intel_attached_sdvo(&intel_connector->base);
2365
2366 sysfs_remove_link(&drm_connector->kdev->kobj,
2367 sdvo_encoder->ddc.dev.kobj.name);
2368 intel_connector_unregister(intel_connector);
2369}
2370
Imre Deakc3934542014-02-11 17:12:50 +02002371static int
Chris Wilsondf0e9242010-09-09 16:20:55 +01002372intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2373 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002374{
Imre Deakc3934542014-02-11 17:12:50 +02002375 struct drm_connector *drm_connector;
2376 int ret;
2377
2378 drm_connector = &connector->base.base;
2379 ret = drm_connector_init(encoder->base.base.dev,
2380 drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002381 &intel_sdvo_connector_funcs,
2382 connector->base.base.connector_type);
Imre Deakc3934542014-02-11 17:12:50 +02002383 if (ret < 0)
2384 return ret;
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002385
Imre Deakc3934542014-02-11 17:12:50 +02002386 drm_connector_helper_add(drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002387 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002388
Peter Ross8f4839e2012-01-28 14:49:25 +01002389 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002390 connector->base.base.doublescan_allowed = 0;
2391 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002392 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Imre Deak931c1c22014-02-11 17:12:51 +02002393 connector->base.unregister = intel_sdvo_connector_unregister;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002394
Chris Wilsondf0e9242010-09-09 16:20:55 +01002395 intel_connector_attach_encoder(&connector->base, &encoder->base);
Thomas Wood34ea3d32014-05-29 16:57:41 +01002396 ret = drm_connector_register(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002397 if (ret < 0)
2398 goto err1;
2399
Egbert Eich4d43e9b2014-04-11 19:07:44 +02002400 ret = sysfs_create_link(&drm_connector->kdev->kobj,
2401 &encoder->ddc.dev.kobj,
Imre Deak931c1c22014-02-11 17:12:51 +02002402 encoder->ddc.dev.kobj.name);
2403 if (ret < 0)
2404 goto err2;
2405
Imre Deakc3934542014-02-11 17:12:50 +02002406 return 0;
2407
Imre Deak931c1c22014-02-11 17:12:51 +02002408err2:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002409 drm_connector_unregister(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002410err1:
2411 drm_connector_cleanup(drm_connector);
2412
2413 return ret;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002414}
2415
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002416static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002417intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2418 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002419{
2420 struct drm_device *dev = connector->base.base.dev;
2421
Chris Wilson3f43c482011-05-12 22:17:24 +01002422 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002423 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002424 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002425 intel_sdvo->color_range_auto = true;
2426 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002427}
2428
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002429static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
2430{
2431 struct intel_sdvo_connector *sdvo_connector;
2432
2433 sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
2434 if (!sdvo_connector)
2435 return NULL;
2436
2437 if (intel_connector_init(&sdvo_connector->base) < 0) {
2438 kfree(sdvo_connector);
2439 return NULL;
2440 }
2441
2442 return sdvo_connector;
2443}
2444
Zhenyu Wang14571b42010-03-30 14:06:33 +08002445static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002446intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002447{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002448 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002449 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002450 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002451 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002452 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002453
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002454 DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2455
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002456 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002457 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002458 return false;
2459
Zhenyu Wang14571b42010-03-30 14:06:33 +08002460 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002461 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002462 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002463 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002464 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002465 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002466 }
2467
Chris Wilson615fb932010-08-04 13:50:24 +01002468 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002469 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002470 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2471 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002472 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002473 /* Some SDVO devices have one-shot hotplug interrupts.
2474 * Ensure that they get re-enabled when an interrupt happens.
2475 */
2476 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2477 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002478 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002479 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002480 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002481 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2482 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2483
Chris Wilsone27d8532010-10-22 09:15:22 +01002484 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002485 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002486 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002487 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002488
Imre Deakc3934542014-02-11 17:12:50 +02002489 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2490 kfree(intel_sdvo_connector);
2491 return false;
2492 }
2493
Chris Wilsonf797d222010-12-23 09:43:48 +00002494 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002495 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002496
2497 return true;
2498}
2499
2500static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002501intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002502{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002503 struct drm_encoder *encoder = &intel_sdvo->base.base;
2504 struct drm_connector *connector;
2505 struct intel_connector *intel_connector;
2506 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002507
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002508 DRM_DEBUG_KMS("initialising TV type %d\n", type);
2509
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002510 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002511 if (!intel_sdvo_connector)
2512 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002513
Chris Wilson615fb932010-08-04 13:50:24 +01002514 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002515 connector = &intel_connector->base;
2516 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2517 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002518
Chris Wilson4ef69c72010-09-09 15:14:28 +01002519 intel_sdvo->controlled_output |= type;
2520 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002521
Chris Wilson4ef69c72010-09-09 15:14:28 +01002522 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002523
Imre Deakc3934542014-02-11 17:12:50 +02002524 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2525 kfree(intel_sdvo_connector);
2526 return false;
2527 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002528
Chris Wilson4ef69c72010-09-09 15:14:28 +01002529 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002530 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002531
Chris Wilson4ef69c72010-09-09 15:14:28 +01002532 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002533 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002534
Chris Wilson4ef69c72010-09-09 15:14:28 +01002535 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002536
2537err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002538 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002539 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002540 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002541}
2542
2543static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002544intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002545{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002546 struct drm_encoder *encoder = &intel_sdvo->base.base;
2547 struct drm_connector *connector;
2548 struct intel_connector *intel_connector;
2549 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002550
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002551 DRM_DEBUG_KMS("initialising analog device %d\n", device);
2552
Daniel Vetterb14c5672013-09-19 12:18:32 +02002553 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002554 if (!intel_sdvo_connector)
2555 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002556
Chris Wilson615fb932010-08-04 13:50:24 +01002557 intel_connector = &intel_sdvo_connector->base;
2558 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002559 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002560 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2561 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002562
Chris Wilson4ef69c72010-09-09 15:14:28 +01002563 if (device == 0) {
2564 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2565 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2566 } else if (device == 1) {
2567 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2568 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2569 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002570
Imre Deakc3934542014-02-11 17:12:50 +02002571 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2572 kfree(intel_sdvo_connector);
2573 return false;
2574 }
2575
Chris Wilson4ef69c72010-09-09 15:14:28 +01002576 return true;
2577}
2578
2579static bool
2580intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2581{
2582 struct drm_encoder *encoder = &intel_sdvo->base.base;
2583 struct drm_connector *connector;
2584 struct intel_connector *intel_connector;
2585 struct intel_sdvo_connector *intel_sdvo_connector;
2586
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002587 DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2588
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002589 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson4ef69c72010-09-09 15:14:28 +01002590 if (!intel_sdvo_connector)
2591 return false;
2592
2593 intel_connector = &intel_sdvo_connector->base;
2594 connector = &intel_connector->base;
2595 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2596 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2597
2598 if (device == 0) {
2599 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2600 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2601 } else if (device == 1) {
2602 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2603 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2604 }
2605
Imre Deakc3934542014-02-11 17:12:50 +02002606 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2607 kfree(intel_sdvo_connector);
2608 return false;
2609 }
2610
Chris Wilson4ef69c72010-09-09 15:14:28 +01002611 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002612 goto err;
2613
2614 return true;
2615
2616err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002617 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002618 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002619 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002620}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002621
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002622static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002623intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002624{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002625 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002626 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002627
Zhenyu Wang14571b42010-03-30 14:06:33 +08002628 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002629
Zhenyu Wang14571b42010-03-30 14:06:33 +08002630 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002631 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002632 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002633
Zhenyu Wang14571b42010-03-30 14:06:33 +08002634 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002635 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002636 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002637
Zhenyu Wang14571b42010-03-30 14:06:33 +08002638 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002639 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002640 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002641 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002642
Zhenyu Wang14571b42010-03-30 14:06:33 +08002643 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002644 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002645 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002646
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002647 if (flags & SDVO_OUTPUT_YPRPB0)
2648 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2649 return false;
2650
Zhenyu Wang14571b42010-03-30 14:06:33 +08002651 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002652 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002653 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002654
Zhenyu Wang14571b42010-03-30 14:06:33 +08002655 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002656 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002657 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002658
Zhenyu Wang14571b42010-03-30 14:06:33 +08002659 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002660 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002661 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002662
Zhenyu Wang14571b42010-03-30 14:06:33 +08002663 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002664 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002665 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002666
Zhenyu Wang14571b42010-03-30 14:06:33 +08002667 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002668 unsigned char bytes[2];
2669
Chris Wilsonea5b2132010-08-04 13:50:23 +01002670 intel_sdvo->controlled_output = 0;
2671 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002672 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002673 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002674 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002675 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002676 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002677 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002678
Zhenyu Wang14571b42010-03-30 14:06:33 +08002679 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002680}
2681
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002682static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2683{
2684 struct drm_device *dev = intel_sdvo->base.base.dev;
2685 struct drm_connector *connector, *tmp;
2686
2687 list_for_each_entry_safe(connector, tmp,
2688 &dev->mode_config.connector_list, head) {
Paulo Zanonid9255d52013-09-26 20:05:59 -03002689 if (intel_attached_encoder(connector) == &intel_sdvo->base) {
Thomas Wood34ea3d32014-05-29 16:57:41 +01002690 drm_connector_unregister(connector);
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002691 intel_sdvo_destroy(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -03002692 }
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002693 }
2694}
2695
Chris Wilson32aad862010-08-04 13:50:25 +01002696static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2697 struct intel_sdvo_connector *intel_sdvo_connector,
2698 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002699{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002700 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002701 struct intel_sdvo_tv_format format;
2702 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002703
Chris Wilson32aad862010-08-04 13:50:25 +01002704 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2705 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002706
Chris Wilson1a3665c2011-01-25 13:59:37 +00002707 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002708 if (!intel_sdvo_get_value(intel_sdvo,
2709 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2710 &format, sizeof(format)))
2711 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002712
Chris Wilson32aad862010-08-04 13:50:25 +01002713 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002714
2715 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002716 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002717
Chris Wilson615fb932010-08-04 13:50:24 +01002718 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002719 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002720 if (format_map & (1 << i))
2721 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002722
2723
Chris Wilsonc5521702010-08-04 13:50:28 +01002724 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002725 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2726 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002727 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002728 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002729
Chris Wilson615fb932010-08-04 13:50:24 +01002730 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002731 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002732 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002733 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002734
Chris Wilson40039752010-08-04 13:50:26 +01002735 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002736 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002737 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002738 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002739
2740}
2741
Chris Wilsonc5521702010-08-04 13:50:28 +01002742#define ENHANCEMENT(name, NAME) do { \
2743 if (enhancements.name) { \
2744 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2745 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2746 return false; \
2747 intel_sdvo_connector->max_##name = data_value[0]; \
2748 intel_sdvo_connector->cur_##name = response; \
2749 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002750 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002751 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002752 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002753 intel_sdvo_connector->name, \
2754 intel_sdvo_connector->cur_##name); \
2755 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2756 data_value[0], data_value[1], response); \
2757 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002758} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002759
2760static bool
2761intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2762 struct intel_sdvo_connector *intel_sdvo_connector,
2763 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002764{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002765 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002766 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002767 uint16_t response, data_value[2];
2768
Chris Wilsonc5521702010-08-04 13:50:28 +01002769 /* when horizontal overscan is supported, Add the left/right property */
2770 if (enhancements.overscan_h) {
2771 if (!intel_sdvo_get_value(intel_sdvo,
2772 SDVO_CMD_GET_MAX_OVERSCAN_H,
2773 &data_value, 4))
2774 return false;
2775
2776 if (!intel_sdvo_get_value(intel_sdvo,
2777 SDVO_CMD_GET_OVERSCAN_H,
2778 &response, 2))
2779 return false;
2780
2781 intel_sdvo_connector->max_hscan = data_value[0];
2782 intel_sdvo_connector->left_margin = data_value[0] - response;
2783 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2784 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002785 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002786 if (!intel_sdvo_connector->left)
2787 return false;
2788
Rob Clark662595d2012-10-11 20:36:04 -05002789 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002790 intel_sdvo_connector->left,
2791 intel_sdvo_connector->left_margin);
2792
2793 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002794 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002795 if (!intel_sdvo_connector->right)
2796 return false;
2797
Rob Clark662595d2012-10-11 20:36:04 -05002798 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002799 intel_sdvo_connector->right,
2800 intel_sdvo_connector->right_margin);
2801 DRM_DEBUG_KMS("h_overscan: max %d, "
2802 "default %d, current %d\n",
2803 data_value[0], data_value[1], response);
2804 }
2805
2806 if (enhancements.overscan_v) {
2807 if (!intel_sdvo_get_value(intel_sdvo,
2808 SDVO_CMD_GET_MAX_OVERSCAN_V,
2809 &data_value, 4))
2810 return false;
2811
2812 if (!intel_sdvo_get_value(intel_sdvo,
2813 SDVO_CMD_GET_OVERSCAN_V,
2814 &response, 2))
2815 return false;
2816
2817 intel_sdvo_connector->max_vscan = data_value[0];
2818 intel_sdvo_connector->top_margin = data_value[0] - response;
2819 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2820 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002821 drm_property_create_range(dev, 0,
2822 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002823 if (!intel_sdvo_connector->top)
2824 return false;
2825
Rob Clark662595d2012-10-11 20:36:04 -05002826 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002827 intel_sdvo_connector->top,
2828 intel_sdvo_connector->top_margin);
2829
2830 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002831 drm_property_create_range(dev, 0,
2832 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002833 if (!intel_sdvo_connector->bottom)
2834 return false;
2835
Rob Clark662595d2012-10-11 20:36:04 -05002836 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002837 intel_sdvo_connector->bottom,
2838 intel_sdvo_connector->bottom_margin);
2839 DRM_DEBUG_KMS("v_overscan: max %d, "
2840 "default %d, current %d\n",
2841 data_value[0], data_value[1], response);
2842 }
2843
2844 ENHANCEMENT(hpos, HPOS);
2845 ENHANCEMENT(vpos, VPOS);
2846 ENHANCEMENT(saturation, SATURATION);
2847 ENHANCEMENT(contrast, CONTRAST);
2848 ENHANCEMENT(hue, HUE);
2849 ENHANCEMENT(sharpness, SHARPNESS);
2850 ENHANCEMENT(brightness, BRIGHTNESS);
2851 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2852 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2853 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2854 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2855 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2856
Chris Wilsone0442182010-08-04 13:50:29 +01002857 if (enhancements.dot_crawl) {
2858 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2859 return false;
2860
2861 intel_sdvo_connector->max_dot_crawl = 1;
2862 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2863 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002864 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002865 if (!intel_sdvo_connector->dot_crawl)
2866 return false;
2867
Rob Clark662595d2012-10-11 20:36:04 -05002868 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002869 intel_sdvo_connector->dot_crawl,
2870 intel_sdvo_connector->cur_dot_crawl);
2871 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2872 }
2873
Chris Wilsonc5521702010-08-04 13:50:28 +01002874 return true;
2875}
2876
2877static bool
2878intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2879 struct intel_sdvo_connector *intel_sdvo_connector,
2880 struct intel_sdvo_enhancements_reply enhancements)
2881{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002882 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002883 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2884 uint16_t response, data_value[2];
2885
2886 ENHANCEMENT(brightness, BRIGHTNESS);
2887
2888 return true;
2889}
2890#undef ENHANCEMENT
2891
2892static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2893 struct intel_sdvo_connector *intel_sdvo_connector)
2894{
2895 union {
2896 struct intel_sdvo_enhancements_reply reply;
2897 uint16_t response;
2898 } enhancements;
2899
Chris Wilson1a3665c2011-01-25 13:59:37 +00002900 BUILD_BUG_ON(sizeof(enhancements) != 2);
2901
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002902 enhancements.response = 0;
2903 intel_sdvo_get_value(intel_sdvo,
2904 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2905 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002906 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002907 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002908 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002909 }
Chris Wilson32aad862010-08-04 13:50:25 +01002910
Chris Wilsonc5521702010-08-04 13:50:28 +01002911 if (IS_TV(intel_sdvo_connector))
2912 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002913 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002914 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2915 else
2916 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002917}
Chris Wilson32aad862010-08-04 13:50:25 +01002918
Chris Wilsone957d772010-09-24 12:52:03 +01002919static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2920 struct i2c_msg *msgs,
2921 int num)
2922{
2923 struct intel_sdvo *sdvo = adapter->algo_data;
2924
2925 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2926 return -EIO;
2927
2928 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2929}
2930
2931static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2932{
2933 struct intel_sdvo *sdvo = adapter->algo_data;
2934 return sdvo->i2c->algo->functionality(sdvo->i2c);
2935}
2936
2937static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2938 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2939 .functionality = intel_sdvo_ddc_proxy_func
2940};
2941
2942static bool
2943intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2944 struct drm_device *dev)
2945{
2946 sdvo->ddc.owner = THIS_MODULE;
2947 sdvo->ddc.class = I2C_CLASS_DDC;
2948 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2949 sdvo->ddc.dev.parent = &dev->pdev->dev;
2950 sdvo->ddc.algo_data = sdvo;
2951 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2952
2953 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002954}
2955
Daniel Vettereef4eac2012-03-23 23:43:35 +01002956bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002957{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002958 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002959 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002960 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002961 int i;
Daniel Vetterb14c5672013-09-19 12:18:32 +02002962 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002963 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002964 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002965
Chris Wilson56184e32011-05-17 14:03:50 +01002966 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002967 intel_sdvo->is_sdvob = is_sdvob;
2968 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002969 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002970 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2971 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002972
Chris Wilson56184e32011-05-17 14:03:50 +01002973 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002974 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002975 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002976 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002977
Jesse Barnes79e53942008-11-07 14:24:08 -08002978 /* Read the regs to test if we can talk to the device */
2979 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002980 u8 byte;
2981
2982 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002983 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2984 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002985 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002986 }
2987 }
2988
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002989 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002990 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter192d47a2014-04-24 23:54:45 +02002991 intel_encoder->pre_enable = intel_sdvo_pre_enable;
Daniel Vetterce22c322012-07-01 15:31:04 +02002992 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002993 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002994 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002995
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002996 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002997 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002998 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002999
Chris Wilsonea5b2132010-08-04 13:50:23 +01003000 if (intel_sdvo_output_setup(intel_sdvo,
3001 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01003002 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
3003 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003004 /* Output_setup can leave behind connectors! */
3005 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003006 }
3007
Chris Wilson7ba220c2013-06-09 16:02:04 +01003008 /* Only enable the hotplug irq if we need it, to work around noisy
3009 * hotplug lines.
3010 */
3011 if (intel_sdvo->hotplug_active) {
3012 intel_encoder->hpd_pin =
3013 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
3014 }
3015
Daniel Vettere506d6f2012-11-13 17:24:43 +01003016 /*
3017 * Cloning SDVO with anything is often impossible, since the SDVO
3018 * encoder can request a special input timing mode. And even if that's
3019 * not the case we have evidence that cloning a plain unscaled mode with
3020 * VGA doesn't really work. Furthermore the cloning flags are way too
3021 * simplistic anyway to express such constraints, so just give up on
3022 * cloning for SDVO encoders.
3023 */
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003024 intel_sdvo->base.cloneable = 0;
Daniel Vettere506d6f2012-11-13 17:24:43 +01003025
Chris Wilsonea5b2132010-08-04 13:50:23 +01003026 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003027
Jesse Barnes79e53942008-11-07 14:24:08 -08003028 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01003029 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003030 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003031
Chris Wilson32aad862010-08-04 13:50:25 +01003032 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3033 &intel_sdvo->pixel_clock_min,
3034 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003035 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003036
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08003037 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08003038 "clock range %dMHz - %dMHz, "
3039 "input 1: %c, input 2: %c, "
3040 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01003041 SDVO_NAME(intel_sdvo),
3042 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3043 intel_sdvo->caps.device_rev_id,
3044 intel_sdvo->pixel_clock_min / 1000,
3045 intel_sdvo->pixel_clock_max / 1000,
3046 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3047 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08003048 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01003049 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003050 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01003051 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003052 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08003053 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003054
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003055err_output:
3056 intel_sdvo_output_cleanup(intel_sdvo);
3057
Chris Wilsonf899fc62010-07-20 15:44:45 -07003058err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01003059 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01003060 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03003061err_i2c_bus:
3062 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003063 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08003064
Eric Anholt7d573822009-01-02 13:33:00 -08003065 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003066}