blob: 79b1824e83b47c058a262185668aff946293bf5e [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * Support routines for initializing a PCI subsystem
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Extruded from code written by
6 * Dave Rusling (david.rusling@reo.mts.dec.com)
7 * David Mosberger (davidm@cs.arizona.edu)
8 * David Miller (davem@redhat.com)
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
11 * PCI-PCI bridges cleanup, sorted resource allocation.
12 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
13 * Converted to allocation in 3 passes, which gives
14 * tighter packing. Prefetchable range support.
15 */
16
17#include <linux/init.h>
18#include <linux/kernel.h>
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/errno.h>
22#include <linux/ioport.h>
23#include <linux/cache.h>
24#include <linux/slab.h>
Rui Wang584c5c42016-08-17 16:00:34 +080025#include <linux/acpi.h>
Chris Wright6faf17f2009-08-28 13:00:06 -070026#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Bjorn Helgaas844393f2012-02-23 20:18:59 -070028unsigned int pci_flags;
Bjorn Helgaas47087702012-02-23 14:29:23 -070029
Yinghai Lubdc4abe2012-01-21 02:08:27 -080030struct pci_dev_resource {
31 struct list_head list;
Yinghai Lu2934a0d2012-01-21 02:08:26 -080032 struct resource *res;
33 struct pci_dev *dev;
Yinghai Lu568ddef2010-01-22 01:02:21 -080034 resource_size_t start;
35 resource_size_t end;
Ram Paic8adf9a2011-02-14 17:43:20 -080036 resource_size_t add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070037 resource_size_t min_align;
Yinghai Lu568ddef2010-01-22 01:02:21 -080038 unsigned long flags;
39};
40
Yinghai Lubffc56d2012-01-21 02:08:30 -080041static void free_list(struct list_head *head)
42{
43 struct pci_dev_resource *dev_res, *tmp;
44
45 list_for_each_entry_safe(dev_res, tmp, head, list) {
46 list_del(&dev_res->list);
47 kfree(dev_res);
48 }
49}
Ram Pai094732a2011-02-14 17:43:18 -080050
Ram Paic8adf9a2011-02-14 17:43:20 -080051/**
52 * add_to_list() - add a new resource tracker to the list
53 * @head: Head of the list
54 * @dev: device corresponding to which the resource
55 * belongs
56 * @res: The resource to be tracked
57 * @add_size: additional size to be optionally added
58 * to the resource
59 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -080060static int add_to_list(struct list_head *head,
Ram Paic8adf9a2011-02-14 17:43:20 -080061 struct pci_dev *dev, struct resource *res,
Ram Pai2bbc6942011-07-25 13:08:39 -070062 resource_size_t add_size, resource_size_t min_align)
Yinghai Lu568ddef2010-01-22 01:02:21 -080063{
Yinghai Lu764242a2012-01-21 02:08:28 -080064 struct pci_dev_resource *tmp;
Yinghai Lu568ddef2010-01-22 01:02:21 -080065
Yinghai Lubdc4abe2012-01-21 02:08:27 -080066 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
Markus Elfringc7abb232017-12-29 12:15:16 +010067 if (!tmp)
Yinghai Luef62dfe2012-01-21 02:08:18 -080068 return -ENOMEM;
Yinghai Lu568ddef2010-01-22 01:02:21 -080069
Yinghai Lu568ddef2010-01-22 01:02:21 -080070 tmp->res = res;
71 tmp->dev = dev;
72 tmp->start = res->start;
73 tmp->end = res->end;
74 tmp->flags = res->flags;
Ram Paic8adf9a2011-02-14 17:43:20 -080075 tmp->add_size = add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070076 tmp->min_align = min_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -080077
78 list_add(&tmp->list, head);
Yinghai Luef62dfe2012-01-21 02:08:18 -080079
80 return 0;
Yinghai Lu568ddef2010-01-22 01:02:21 -080081}
82
Yinghai Lub9b0bba2012-01-21 02:08:29 -080083static void remove_from_list(struct list_head *head,
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080084 struct resource *res)
85{
Yinghai Lub9b0bba2012-01-21 02:08:29 -080086 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080087
Yinghai Lub9b0bba2012-01-21 02:08:29 -080088 list_for_each_entry_safe(dev_res, tmp, head, list) {
89 if (dev_res->res == res) {
90 list_del(&dev_res->list);
91 kfree(dev_res);
Yinghai Lubdc4abe2012-01-21 02:08:27 -080092 break;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080093 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080094 }
95}
96
Wei Yangd74b9022015-03-25 16:23:51 +080097static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
98 struct resource *res)
Yinghai Lu1c372352012-01-21 02:08:19 -080099{
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800100 struct pci_dev_resource *dev_res;
Yinghai Lu1c372352012-01-21 02:08:19 -0800101
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800102 list_for_each_entry(dev_res, head, list) {
Bjorn Helgaas25e77382016-12-29 11:27:52 -0600103 if (dev_res->res == res)
Wei Yangd74b9022015-03-25 16:23:51 +0800104 return dev_res;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800105 }
Yinghai Lu1c372352012-01-21 02:08:19 -0800106
Wei Yangd74b9022015-03-25 16:23:51 +0800107 return NULL;
Yinghai Lu1c372352012-01-21 02:08:19 -0800108}
109
Wei Yangd74b9022015-03-25 16:23:51 +0800110static resource_size_t get_res_add_size(struct list_head *head,
111 struct resource *res)
112{
113 struct pci_dev_resource *dev_res;
114
115 dev_res = res_to_dev_res(head, res);
116 return dev_res ? dev_res->add_size : 0;
117}
118
119static resource_size_t get_res_add_align(struct list_head *head,
120 struct resource *res)
121{
122 struct pci_dev_resource *dev_res;
123
124 dev_res = res_to_dev_res(head, res);
125 return dev_res ? dev_res->min_align : 0;
126}
127
128
Yinghai Lu78c3b322012-01-21 02:08:25 -0800129/* Sort resources by alignment */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800130static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
Yinghai Lu78c3b322012-01-21 02:08:25 -0800131{
132 int i;
133
134 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
135 struct resource *r;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800136 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800137 resource_size_t r_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800138 struct list_head *n;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800139
140 r = &dev->resource[i];
141
142 if (r->flags & IORESOURCE_PCI_FIXED)
143 continue;
144
145 if (!(r->flags) || r->parent)
146 continue;
147
148 r_align = pci_resource_alignment(dev, r);
149 if (!r_align) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600150 pci_warn(dev, "BAR %d: %pR has bogus alignment\n",
Yinghai Lu78c3b322012-01-21 02:08:25 -0800151 i, r);
152 continue;
153 }
Yinghai Lu78c3b322012-01-21 02:08:25 -0800154
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800155 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
156 if (!tmp)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400157 panic("pdev_sort_resources(): kmalloc() failed!\n");
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800158 tmp->res = r;
159 tmp->dev = dev;
160
161 /* fallback is smallest one or list is empty*/
162 n = head;
163 list_for_each_entry(dev_res, head, list) {
164 resource_size_t align;
165
166 align = pci_resource_alignment(dev_res->dev,
167 dev_res->res);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800168
169 if (r_align > align) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800170 n = &dev_res->list;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800171 break;
172 }
173 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800174 /* Insert it just before n*/
175 list_add_tail(&tmp->list, n);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800176 }
177}
178
Yinghai Lu6841ec62010-01-22 01:02:25 -0800179static void __dev_sort_resources(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800180 struct list_head *head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Yinghai Lu6841ec62010-01-22 01:02:25 -0800182 u16 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Yinghai Lu6841ec62010-01-22 01:02:25 -0800184 /* Don't touch classless devices or host bridges or ioapics. */
185 if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
186 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Yinghai Lu6841ec62010-01-22 01:02:25 -0800188 /* Don't touch ioapic devices already enabled by firmware */
189 if (class == PCI_CLASS_SYSTEM_PIC) {
190 u16 command;
191 pci_read_config_word(dev, PCI_COMMAND, &command);
192 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
193 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 }
195
Yinghai Lu6841ec62010-01-22 01:02:25 -0800196 pdev_sort_resources(dev, head);
197}
198
Ram Paifc075e12011-02-14 17:43:19 -0800199static inline void reset_resource(struct resource *res)
200{
201 res->start = 0;
202 res->end = 0;
203 res->flags = 0;
204}
205
Ram Paic8adf9a2011-02-14 17:43:20 -0800206/**
Ram Pai9e8bf932011-07-25 13:08:42 -0700207 * reassign_resources_sorted() - satisfy any additional resource requests
Ram Paic8adf9a2011-02-14 17:43:20 -0800208 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700209 * @realloc_head : head of the list tracking requests requiring additional
Ram Paic8adf9a2011-02-14 17:43:20 -0800210 * resources
211 * @head : head of the list tracking requests with allocated
212 * resources
213 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700214 * Walk through each element of the realloc_head and try to procure
Ram Paic8adf9a2011-02-14 17:43:20 -0800215 * additional resources for the element, provided the element
216 * is in the head list.
217 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800218static void reassign_resources_sorted(struct list_head *realloc_head,
219 struct list_head *head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800220{
221 struct resource *res;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800222 struct pci_dev_resource *add_res, *tmp;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800223 struct pci_dev_resource *dev_res;
Wei Yangd74b9022015-03-25 16:23:51 +0800224 resource_size_t add_size, align;
Ram Paic8adf9a2011-02-14 17:43:20 -0800225 int idx;
226
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800227 list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800228 bool found_match = false;
229
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800230 res = add_res->res;
Ram Paic8adf9a2011-02-14 17:43:20 -0800231 /* skip resource that has been reset */
232 if (!res->flags)
233 goto out;
234
235 /* skip this resource if not found in head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800236 list_for_each_entry(dev_res, head, list) {
237 if (dev_res->res == res) {
238 found_match = true;
239 break;
240 }
Ram Paic8adf9a2011-02-14 17:43:20 -0800241 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800242 if (!found_match)/* just skip */
243 continue;
Ram Paic8adf9a2011-02-14 17:43:20 -0800244
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800245 idx = res - &add_res->dev->resource[0];
246 add_size = add_res->add_size;
Wei Yangd74b9022015-03-25 16:23:51 +0800247 align = add_res->min_align;
Ram Pai2bbc6942011-07-25 13:08:39 -0700248 if (!resource_size(res)) {
Wei Yangd74b9022015-03-25 16:23:51 +0800249 res->start = align;
Ram Pai2bbc6942011-07-25 13:08:39 -0700250 res->end = res->start + add_size - 1;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800251 if (pci_assign_resource(add_res->dev, idx))
Ram Paic8adf9a2011-02-14 17:43:20 -0800252 reset_resource(res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700253 } else {
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800254 res->flags |= add_res->flags &
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800255 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800256 if (pci_reassign_resource(add_res->dev, idx,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800257 add_size, align))
Frederick Lawler7506dc72018-01-18 12:55:24 -0600258 pci_printk(KERN_DEBUG, add_res->dev,
Yinghai Lub5924432012-01-21 02:08:31 -0800259 "failed to add %llx res[%d]=%pR\n",
260 (unsigned long long)add_size,
261 idx, res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800262 }
263out:
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800264 list_del(&add_res->list);
265 kfree(add_res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800266 }
267}
268
269/**
270 * assign_requested_resources_sorted() - satisfy resource requests
271 *
272 * @head : head of the list tracking requests for resources
Wanpeng Li8356aad2012-06-15 21:15:49 +0800273 * @fail_head : head of the list tracking requests that could
Ram Paic8adf9a2011-02-14 17:43:20 -0800274 * not be allocated
275 *
276 * Satisfy resource requests of each element in the list. Add
277 * requests that could not satisfied to the failed_list.
278 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800279static void assign_requested_resources_sorted(struct list_head *head,
280 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800281{
282 struct resource *res;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800283 struct pci_dev_resource *dev_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -0800284 int idx;
285
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800286 list_for_each_entry(dev_res, head, list) {
287 res = dev_res->res;
288 idx = res - &dev_res->dev->resource[0];
289 if (resource_size(res) &&
290 pci_assign_resource(dev_res->dev, idx)) {
Yinghai Lua3cb9992013-01-21 13:20:43 -0800291 if (fail_head) {
Yinghai Lu9a928662010-02-28 15:49:39 -0800292 /*
293 * if the failed res is for ROM BAR, and it will
294 * be enabled later, don't add it to the list
295 */
296 if (!((idx == PCI_ROM_RESOURCE) &&
297 (!(res->flags & IORESOURCE_ROM_ENABLE))))
Yinghai Lu67cc7e22012-01-21 02:08:32 -0800298 add_to_list(fail_head,
299 dev_res->dev, res,
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700300 0 /* don't care */,
301 0 /* don't care */);
Yinghai Lu9a928662010-02-28 15:49:39 -0800302 }
Ram Paifc075e12011-02-14 17:43:19 -0800303 reset_resource(res);
Rajesh Shah542df5d2005-04-28 00:25:50 -0700304 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
306}
307
Yinghai Luaa914f52013-07-25 06:31:38 -0700308static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
309{
310 struct pci_dev_resource *fail_res;
311 unsigned long mask = 0;
312
313 /* check failed type */
314 list_for_each_entry(fail_res, fail_head, list)
315 mask |= fail_res->flags;
316
317 /*
318 * one pref failed resource will set IORESOURCE_MEM,
319 * as we can allocate pref in non-pref range.
320 * Will release all assigned non-pref sibling resources
321 * according to that bit.
322 */
323 return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
324}
325
326static bool pci_need_to_release(unsigned long mask, struct resource *res)
327{
328 if (res->flags & IORESOURCE_IO)
329 return !!(mask & IORESOURCE_IO);
330
331 /* check pref at first */
332 if (res->flags & IORESOURCE_PREFETCH) {
333 if (mask & IORESOURCE_PREFETCH)
334 return true;
335 /* count pref if its parent is non-pref */
336 else if ((mask & IORESOURCE_MEM) &&
337 !(res->parent->flags & IORESOURCE_PREFETCH))
338 return true;
339 else
340 return false;
341 }
342
343 if (res->flags & IORESOURCE_MEM)
344 return !!(mask & IORESOURCE_MEM);
345
346 return false; /* should not get here */
347}
348
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800349static void __assign_resources_sorted(struct list_head *head,
350 struct list_head *realloc_head,
351 struct list_head *fail_head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800352{
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800353 /*
354 * Should not assign requested resources at first.
355 * they could be adjacent, so later reassign can not reallocate
356 * them one by one in parent resource window.
Masanari Iida367fa982012-07-23 22:39:51 +0900357 * Try to assign requested + add_size at beginning
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800358 * if could do that, could get out early.
359 * if could not do that, we still try to assign requested at first,
360 * then try to reassign add_size for some resources.
Yinghai Luaa914f52013-07-25 06:31:38 -0700361 *
362 * Separate three resource type checking if we need to release
363 * assigned resource after requested + add_size try.
364 * 1. if there is io port assign fail, will release assigned
365 * io port.
366 * 2. if there is pref mmio assign fail, release assigned
367 * pref mmio.
368 * if assigned pref mmio's parent is non-pref mmio and there
369 * is non-pref mmio assign fail, will release that assigned
370 * pref mmio.
371 * 3. if there is non-pref mmio assign fail or pref mmio
372 * assigned fail, will release assigned non-pref mmio.
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800373 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800374 LIST_HEAD(save_head);
375 LIST_HEAD(local_fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800376 struct pci_dev_resource *save_res;
Wei Yangd74b9022015-03-25 16:23:51 +0800377 struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
Yinghai Luaa914f52013-07-25 06:31:38 -0700378 unsigned long fail_type;
Wei Yangd74b9022015-03-25 16:23:51 +0800379 resource_size_t add_align, align;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800380
381 /* Check if optional add_size is there */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800382 if (!realloc_head || list_empty(realloc_head))
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800383 goto requested_and_reassign;
384
385 /* Save original start, end, flags etc at first */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800386 list_for_each_entry(dev_res, head, list) {
387 if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
Yinghai Lubffc56d2012-01-21 02:08:30 -0800388 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800389 goto requested_and_reassign;
390 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800391 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800392
393 /* Update res in head list with add_size in realloc_head list */
Wei Yangd74b9022015-03-25 16:23:51 +0800394 list_for_each_entry_safe(dev_res, tmp_res, head, list) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800395 dev_res->res->end += get_res_add_size(realloc_head,
396 dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800397
Wei Yangd74b9022015-03-25 16:23:51 +0800398 /*
399 * There are two kinds of additional resources in the list:
400 * 1. bridge resource -- IORESOURCE_STARTALIGN
401 * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN
402 * Here just fix the additional alignment for bridge
403 */
404 if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
405 continue;
406
407 add_align = get_res_add_align(realloc_head, dev_res->res);
408
409 /*
410 * The "head" list is sorted by the alignment to make sure
411 * resources with bigger alignment will be assigned first.
412 * After we change the alignment of a dev_res in "head" list,
413 * we need to reorder the list by alignment to make it
414 * consistent.
415 */
416 if (add_align > dev_res->res->start) {
Yinghai Lu552bc942015-05-28 22:40:00 -0700417 resource_size_t r_size = resource_size(dev_res->res);
418
Wei Yangd74b9022015-03-25 16:23:51 +0800419 dev_res->res->start = add_align;
Yinghai Lu552bc942015-05-28 22:40:00 -0700420 dev_res->res->end = add_align + r_size - 1;
Wei Yangd74b9022015-03-25 16:23:51 +0800421
422 list_for_each_entry(dev_res2, head, list) {
423 align = pci_resource_alignment(dev_res2->dev,
424 dev_res2->res);
Wei Yanga6b65982015-05-19 14:24:17 +0800425 if (add_align > align) {
Wei Yangd74b9022015-03-25 16:23:51 +0800426 list_move_tail(&dev_res->list,
427 &dev_res2->list);
Wei Yanga6b65982015-05-19 14:24:17 +0800428 break;
429 }
Wei Yangd74b9022015-03-25 16:23:51 +0800430 }
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800431 }
Wei Yangd74b9022015-03-25 16:23:51 +0800432
433 }
434
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800435 /* Try updated head list with add_size added */
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800436 assign_requested_resources_sorted(head, &local_fail_head);
437
438 /* all assigned with add_size ? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800439 if (list_empty(&local_fail_head)) {
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800440 /* Remove head list from realloc_head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800441 list_for_each_entry(dev_res, head, list)
442 remove_from_list(realloc_head, dev_res->res);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800443 free_list(&save_head);
444 free_list(head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800445 return;
446 }
447
Yinghai Luaa914f52013-07-25 06:31:38 -0700448 /* check failed type */
449 fail_type = pci_fail_res_type_mask(&local_fail_head);
450 /* remove not need to be released assigned res from head list etc */
451 list_for_each_entry_safe(dev_res, tmp_res, head, list)
452 if (dev_res->res->parent &&
453 !pci_need_to_release(fail_type, dev_res->res)) {
454 /* remove it from realloc_head list */
455 remove_from_list(realloc_head, dev_res->res);
456 remove_from_list(&save_head, dev_res->res);
457 list_del(&dev_res->list);
458 kfree(dev_res);
459 }
460
Yinghai Lubffc56d2012-01-21 02:08:30 -0800461 free_list(&local_fail_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800462 /* Release assigned resource */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800463 list_for_each_entry(dev_res, head, list)
464 if (dev_res->res->parent)
465 release_resource(dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800466 /* Restore start/end/flags from saved list */
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800467 list_for_each_entry(save_res, &save_head, list) {
468 struct resource *res = save_res->res;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800469
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800470 res->start = save_res->start;
471 res->end = save_res->end;
472 res->flags = save_res->flags;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800473 }
Yinghai Lubffc56d2012-01-21 02:08:30 -0800474 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800475
476requested_and_reassign:
Ram Paic8adf9a2011-02-14 17:43:20 -0800477 /* Satisfy the must-have resource requests */
478 assign_requested_resources_sorted(head, fail_head);
479
Ram Pai0a2daa12011-07-25 13:08:41 -0700480 /* Try to satisfy any additional optional resource
Ram Paic8adf9a2011-02-14 17:43:20 -0800481 requests */
Ram Pai9e8bf932011-07-25 13:08:42 -0700482 if (realloc_head)
483 reassign_resources_sorted(realloc_head, head);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800484 free_list(head);
Ram Paic8adf9a2011-02-14 17:43:20 -0800485}
486
Yinghai Lu6841ec62010-01-22 01:02:25 -0800487static void pdev_assign_resources_sorted(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800488 struct list_head *add_head,
489 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800490{
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800491 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800492
Yinghai Lu6841ec62010-01-22 01:02:25 -0800493 __dev_sort_resources(dev, &head);
Yinghai Lu8424d752012-01-21 02:08:21 -0800494 __assign_resources_sorted(&head, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800495
496}
497
498static void pbus_assign_resources_sorted(const struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800499 struct list_head *realloc_head,
500 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800501{
502 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800503 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800504
Yinghai Lu6841ec62010-01-22 01:02:25 -0800505 list_for_each_entry(dev, &bus->devices, bus_list)
506 __dev_sort_resources(dev, &head);
507
Ram Pai9e8bf932011-07-25 13:08:42 -0700508 __assign_resources_sorted(&head, realloc_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800509}
510
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700511void pci_setup_cardbus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
513 struct pci_dev *bridge = bus->self;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600514 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 struct pci_bus_region region;
516
Frederick Lawler7506dc72018-01-18 12:55:24 -0600517 pci_info(bridge, "CardBus bridge to %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700518 &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600520 res = bus->resource[0];
Yinghai Lufc279852013-12-09 22:54:40 -0800521 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600522 if (res->flags & IORESOURCE_IO) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 /*
524 * The IO resource is allocated a range twice as large as it
525 * would normally need. This allows us to set both IO regs.
526 */
Frederick Lawler7506dc72018-01-18 12:55:24 -0600527 pci_info(bridge, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
529 region.start);
530 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
531 region.end);
532 }
533
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600534 res = bus->resource[1];
Yinghai Lufc279852013-12-09 22:54:40 -0800535 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600536 if (res->flags & IORESOURCE_IO) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600537 pci_info(bridge, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
539 region.start);
540 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
541 region.end);
542 }
543
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600544 res = bus->resource[2];
Yinghai Lufc279852013-12-09 22:54:40 -0800545 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600546 if (res->flags & IORESOURCE_MEM) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600547 pci_info(bridge, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
549 region.start);
550 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
551 region.end);
552 }
553
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600554 res = bus->resource[3];
Yinghai Lufc279852013-12-09 22:54:40 -0800555 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600556 if (res->flags & IORESOURCE_MEM) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600557 pci_info(bridge, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
559 region.start);
560 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
561 region.end);
562 }
563}
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700564EXPORT_SYMBOL(pci_setup_cardbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
566/* Initialize bridges with base/limit values we have collected.
567 PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
568 requires that if there is no I/O ports or memory behind the
569 bridge, corresponding range must be turned off by writing base
570 value greater than limit to the bridge's base/limit registers.
571
572 Note: care must be taken when updating I/O base/limit registers
573 of bridges which support 32-bit I/O. This update requires two
574 config space writes, so it's quite possible that an I/O window of
575 the bridge will have some undesirable address (e.g. 0) after the
576 first write. Ditto 64-bit prefetchable MMIO. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600577static void pci_setup_bridge_io(struct pci_dev *bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578{
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600579 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600581 unsigned long io_mask;
582 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700583 u16 l;
584 u32 io_upper16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600586 io_mask = PCI_IO_RANGE_MASK;
587 if (bridge->io_window_1k)
588 io_mask = PCI_IO_1K_RANGE_MASK;
589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 /* Set up the top and bottom of the PCI I/O segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600591 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
Yinghai Lufc279852013-12-09 22:54:40 -0800592 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600593 if (res->flags & IORESOURCE_IO) {
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700594 pci_read_config_word(bridge, PCI_IO_BASE, &l);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600595 io_base_lo = (region.start >> 8) & io_mask;
596 io_limit_lo = (region.end >> 8) & io_mask;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700597 l = ((u16) io_limit_lo << 8) | io_base_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 /* Set up upper 16 bits of I/O base/limit. */
599 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600600 pci_info(bridge, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800601 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 /* Clear upper 16 bits of I/O base/limit. */
603 io_upper16 = 0;
604 l = 0x00f0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 }
606 /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
607 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
608 /* Update lower 16 bits of I/O base/limit. */
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700609 pci_write_config_word(bridge, PCI_IO_BASE, l);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 /* Update upper 16 bits of I/O base/limit. */
611 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800612}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600614static void pci_setup_bridge_mmio(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800615{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800616 struct resource *res;
617 struct pci_bus_region region;
618 u32 l;
619
620 /* Set up the top and bottom of the PCI Memory segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600621 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
Yinghai Lufc279852013-12-09 22:54:40 -0800622 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600623 if (res->flags & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 l = (region.start >> 16) & 0xfff0;
625 l |= region.end & 0xfff00000;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600626 pci_info(bridge, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800627 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
630 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800631}
632
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600633static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800634{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800635 struct resource *res;
636 struct pci_bus_region region;
637 u32 l, bu, lu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
639 /* Clear out the upper 32 bits of PREF limit.
640 If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
641 disables PREF range, which is ok. */
642 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
643
644 /* Set up PREF base/limit. */
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100645 bu = lu = 0;
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600646 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
Yinghai Lufc279852013-12-09 22:54:40 -0800647 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600648 if (res->flags & IORESOURCE_PREFETCH) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 l = (region.start >> 16) & 0xfff0;
650 l |= region.end & 0xfff00000;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600651 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700652 bu = upper_32_bits(region.start);
653 lu = upper_32_bits(region.end);
Yinghai Lu1f82de12009-04-23 20:48:32 -0700654 }
Frederick Lawler7506dc72018-01-18 12:55:24 -0600655 pci_info(bridge, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800656 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 }
659 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
660
Alex Williamson59353ea2009-11-30 14:51:44 -0700661 /* Set the upper 32 bits of PREF base & limit. */
662 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
663 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800664}
665
666static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
667{
668 struct pci_dev *bridge = bus->self;
669
Frederick Lawler7506dc72018-01-18 12:55:24 -0600670 pci_info(bridge, "PCI bridge to %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700671 &bus->busn_res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800672
673 if (type & IORESOURCE_IO)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600674 pci_setup_bridge_io(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800675
676 if (type & IORESOURCE_MEM)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600677 pci_setup_bridge_mmio(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800678
679 if (type & IORESOURCE_PREFETCH)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600680 pci_setup_bridge_mmio_pref(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
682 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
683}
684
Gavin Shand366d282016-05-20 16:41:25 +1000685void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
686{
687}
688
Benjamin Herrenschmidte2444272011-09-11 14:08:38 -0300689void pci_setup_bridge(struct pci_bus *bus)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800690{
691 unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
692 IORESOURCE_PREFETCH;
693
Gavin Shand366d282016-05-20 16:41:25 +1000694 pcibios_setup_bridge(bus, type);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800695 __pci_setup_bridge(bus, type);
696}
697
Yinghai Lu8505e722015-01-15 16:21:49 -0600698
699int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
700{
701 if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
702 return 0;
703
704 if (pci_claim_resource(bridge, i) == 0)
705 return 0; /* claimed the window */
706
707 if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
708 return 0;
709
710 if (!pci_bus_clip_resource(bridge, i))
711 return -EINVAL; /* clipping didn't change anything */
712
713 switch (i - PCI_BRIDGE_RESOURCES) {
714 case 0:
715 pci_setup_bridge_io(bridge);
716 break;
717 case 1:
718 pci_setup_bridge_mmio(bridge);
719 break;
720 case 2:
721 pci_setup_bridge_mmio_pref(bridge);
722 break;
723 default:
724 return -EINVAL;
725 }
726
727 if (pci_claim_resource(bridge, i) == 0)
728 return 0; /* claimed a smaller window */
729
730 return -EINVAL;
731}
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733/* Check whether the bridge supports optional I/O and
734 prefetchable memory ranges. If not, the respective
735 base/limit registers must be read-only and read as 0. */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800736static void pci_bridge_check_ranges(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
738 u16 io;
739 u32 pmem;
740 struct pci_dev *bridge = bus->self;
741 struct resource *b_res;
742
743 b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
744 b_res[1].flags |= IORESOURCE_MEM;
745
746 pci_read_config_word(bridge, PCI_IO_BASE, &io);
747 if (!io) {
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700748 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 pci_read_config_word(bridge, PCI_IO_BASE, &io);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700750 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
751 }
752 if (io)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 b_res[0].flags |= IORESOURCE_IO;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 /* DECchip 21050 pass 2 errata: the bridge may miss an address
756 disconnect boundary by one PCI data phase.
757 Workaround: do not use prefetching on this device. */
758 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
759 return;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700760
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
762 if (!pmem) {
763 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700764 0xffe0fff0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
766 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
767 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700768 if (pmem) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu99586102010-01-22 01:02:28 -0800770 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
771 PCI_PREF_RANGE_TYPE_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700772 b_res[2].flags |= IORESOURCE_MEM_64;
Yinghai Lu99586102010-01-22 01:02:28 -0800773 b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
774 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700775 }
776
777 /* double check if bridge does support 64 bit pref */
778 if (b_res[2].flags & IORESOURCE_MEM_64) {
779 u32 mem_base_hi, tmp;
780 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
781 &mem_base_hi);
782 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
783 0xffffffff);
784 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
785 if (!tmp)
786 b_res[2].flags &= ~IORESOURCE_MEM_64;
787 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
788 mem_base_hi);
789 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
791
792/* Helper function for sizing routines: find first available
793 bus resource of a given type. Note: we intentionally skip
794 the bus resources which have already been assigned (that is,
795 have non-NULL parent resource). */
Yinghai Lu5b285412014-05-19 17:01:55 -0600796static struct resource *find_free_bus_resource(struct pci_bus *bus,
797 unsigned long type_mask, unsigned long type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798{
799 int i;
800 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700802 pci_bus_for_each_resource(bus, r, i) {
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400803 if (r == &ioport_resource || r == &iomem_resource)
804 continue;
Jesse Barnes55a10982009-10-27 09:39:18 -0700805 if (r && (r->flags & type_mask) == type && !r->parent)
806 return r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 }
808 return NULL;
809}
810
Ram Pai13583b12011-02-14 17:43:17 -0800811static resource_size_t calculate_iosize(resource_size_t size,
812 resource_size_t min_size,
813 resource_size_t size1,
814 resource_size_t old_size,
815 resource_size_t align)
816{
817 if (size < min_size)
818 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400819 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800820 old_size = 0;
821 /* To be fixed in 2.5: we should have sort of HAVE_ISA
822 flag in the struct pci_bus. */
823#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
824 size = (size & 0xff) + ((size & ~0xffUL) << 2);
825#endif
826 size = ALIGN(size + size1, align);
827 if (size < old_size)
828 size = old_size;
829 return size;
830}
831
832static resource_size_t calculate_memsize(resource_size_t size,
833 resource_size_t min_size,
834 resource_size_t size1,
835 resource_size_t old_size,
836 resource_size_t align)
837{
838 if (size < min_size)
839 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400840 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800841 old_size = 0;
842 if (size < old_size)
843 size = old_size;
844 size = ALIGN(size + size1, align);
845 return size;
846}
847
Gavin Shanac5ad932012-09-11 16:59:45 -0600848resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
849 unsigned long type)
850{
851 return 1;
852}
853
854#define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
855#define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
856#define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
857
858static resource_size_t window_alignment(struct pci_bus *bus,
859 unsigned long type)
860{
861 resource_size_t align = 1, arch_align;
862
863 if (type & IORESOURCE_MEM)
864 align = PCI_P2P_DEFAULT_MEM_ALIGN;
865 else if (type & IORESOURCE_IO) {
866 /*
867 * Per spec, I/O windows are 4K-aligned, but some
868 * bridges have an extension to support 1K alignment.
869 */
870 if (bus->self->io_window_1k)
871 align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
872 else
873 align = PCI_P2P_DEFAULT_IO_ALIGN;
874 }
875
876 arch_align = pcibios_window_alignment(bus, type);
877 return max(align, arch_align);
878}
879
Ram Paic8adf9a2011-02-14 17:43:20 -0800880/**
881 * pbus_size_io() - size the io window of a given bus
882 *
883 * @bus : the bus
884 * @min_size : the minimum io window that must to be allocated
885 * @add_size : additional optional io window
Ram Pai9e8bf932011-07-25 13:08:42 -0700886 * @realloc_head : track the additional io window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -0800887 *
888 * Sizing the IO windows of the PCI-PCI bridge is trivial,
Yinghai Lufd591342012-07-09 19:55:29 -0600889 * since these windows have 1K or 4K granularity and the IO ranges
Ram Paic8adf9a2011-02-14 17:43:20 -0800890 * of non-bridge PCI devices are limited to 256 bytes.
891 * We must be careful with the ISA aliasing though.
892 */
893static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800894 resource_size_t add_size, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895{
896 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -0600897 struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
898 IORESOURCE_IO);
Wei Yang11251a82013-08-02 17:31:05 +0800899 resource_size_t size = 0, size0 = 0, size1 = 0;
Yinghai Lube768912011-07-25 13:08:38 -0700900 resource_size_t children_add_size = 0;
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600901 resource_size_t min_align, align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902
903 if (!b_res)
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700904 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600906 min_align = window_alignment(bus, IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 list_for_each_entry(dev, &bus->devices, bus_list) {
908 int i;
909
910 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
911 struct resource *r = &dev->resource[i];
912 unsigned long r_size;
913
914 if (r->parent || !(r->flags & IORESOURCE_IO))
915 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +0800916 r_size = resource_size(r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
918 if (r_size < 0x400)
919 /* Might be re-aligned for ISA */
920 size += r_size;
921 else
922 size1 += r_size;
Yinghai Lube768912011-07-25 13:08:38 -0700923
Yinghai Lufd591342012-07-09 19:55:29 -0600924 align = pci_resource_alignment(dev, r);
925 if (align > min_align)
926 min_align = align;
927
Ram Pai9e8bf932011-07-25 13:08:42 -0700928 if (realloc_head)
929 children_add_size += get_res_add_size(realloc_head, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 }
931 }
Yinghai Lufd591342012-07-09 19:55:29 -0600932
Ram Paic8adf9a2011-02-14 17:43:20 -0800933 size0 = calculate_iosize(size, min_size, size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600934 resource_size(b_res), min_align);
Yinghai Lube768912011-07-25 13:08:38 -0700935 if (children_add_size > add_size)
936 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -0700937 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -0800938 calculate_iosize(size, min_size, add_size + size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600939 resource_size(b_res), min_align);
Ram Paic8adf9a2011-02-14 17:43:20 -0800940 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700941 if (b_res->start || b_res->end)
Frederick Lawler7506dc72018-01-18 12:55:24 -0600942 pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400943 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 b_res->flags = 0;
945 return;
946 }
Yinghai Lufd591342012-07-09 19:55:29 -0600947
948 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -0800949 b_res->end = b_res->start + size0 - 1;
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400950 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -0800951 if (size1 > size0 && realloc_head) {
Yinghai Lufd591342012-07-09 19:55:29 -0600952 add_to_list(realloc_head, bus->self, b_res, size1-size0,
953 min_align);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600954 pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400955 b_res, &bus->busn_res,
956 (unsigned long long)size1-size0);
Yinghai Lub5924432012-01-21 02:08:31 -0800957 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958}
959
Gavin Shanc1215042012-09-11 16:59:46 -0600960static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
961 int max_order)
962{
963 resource_size_t align = 0;
964 resource_size_t min_align = 0;
965 int order;
966
967 for (order = 0; order <= max_order; order++) {
968 resource_size_t align1 = 1;
969
970 align1 <<= (order + 20);
971
972 if (!align)
973 min_align = align1;
974 else if (ALIGN(align + min_align, min_align) < align1)
975 min_align = align1 >> 1;
976 align += aligns[order];
977 }
978
979 return min_align;
980}
981
Ram Paic8adf9a2011-02-14 17:43:20 -0800982/**
983 * pbus_size_mem() - size the memory window of a given bus
984 *
985 * @bus : the bus
Wei Yang496f70c2013-08-02 17:31:04 +0800986 * @mask: mask the resource flag, then compare it with type
987 * @type: the type of free resource from bridge
Yinghai Lu5b285412014-05-19 17:01:55 -0600988 * @type2: second match type
989 * @type3: third match type
Ram Paic8adf9a2011-02-14 17:43:20 -0800990 * @min_size : the minimum memory window that must to be allocated
991 * @add_size : additional optional memory window
Ram Pai9e8bf932011-07-25 13:08:42 -0700992 * @realloc_head : track the additional memory window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -0800993 *
994 * Calculate the size of the bus and minimal alignment which
995 * guarantees that all child resources fit in this size.
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -0600996 *
997 * Returns -ENOSPC if there's no available bus resource of the desired type.
998 * Otherwise, sets the bus resource start/end to indicate the required
999 * size, adds things to realloc_head (if supplied), and returns 0.
Ram Paic8adf9a2011-02-14 17:43:20 -08001000 */
Eric W. Biederman28760482009-09-09 14:09:24 -07001001static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001002 unsigned long type, unsigned long type2,
1003 unsigned long type3,
1004 resource_size_t min_size, resource_size_t add_size,
1005 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
1007 struct pci_dev *dev;
Ram Paic8adf9a2011-02-14 17:43:20 -08001008 resource_size_t min_align, align, size, size0, size1;
Yinghai Lu096d4222014-07-03 13:46:17 -07001009 resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 int order, max_order;
Yinghai Lu5b285412014-05-19 17:01:55 -06001011 struct resource *b_res = find_free_bus_resource(bus,
1012 mask | IORESOURCE_PREFETCH, type);
Yinghai Lube768912011-07-25 13:08:38 -07001013 resource_size_t children_add_size = 0;
Wei Yangd74b9022015-03-25 16:23:51 +08001014 resource_size_t children_add_align = 0;
1015 resource_size_t add_align = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017 if (!b_res)
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001018 return -ENOSPC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
1020 memset(aligns, 0, sizeof(aligns));
1021 max_order = 0;
1022 size = 0;
1023
1024 list_for_each_entry(dev, &bus->devices, bus_list) {
1025 int i;
Yinghai Lu1f82de12009-04-23 20:48:32 -07001026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1028 struct resource *r = &dev->resource[i];
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +11001029 resource_size_t r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
David Daneya2220d82015-10-29 17:35:39 -05001031 if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) ||
1032 ((r->flags & mask) != type &&
1033 (r->flags & mask) != type2 &&
1034 (r->flags & mask) != type3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +08001036 r_size = resource_size(r);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001037#ifdef CONFIG_PCI_IOV
1038 /* put SRIOV requested res to the optional list */
Ram Pai9e8bf932011-07-25 13:08:42 -07001039 if (realloc_head && i >= PCI_IOV_RESOURCES &&
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001040 i <= PCI_IOV_RESOURCE_END) {
Wei Yangd74b9022015-03-25 16:23:51 +08001041 add_align = max(pci_resource_alignment(dev, r), add_align);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001042 r->end = r->start - 1;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001043 add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001044 children_add_size += r_size;
1045 continue;
1046 }
1047#endif
Alan14c85302014-05-19 14:03:14 +01001048 /*
1049 * aligns[0] is for 1MB (since bridge memory
1050 * windows are always at least 1MB aligned), so
1051 * keep "order" from being negative for smaller
1052 * resources.
1053 */
Chris Wright6faf17f2009-08-28 13:00:06 -07001054 align = pci_resource_alignment(dev, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 order = __ffs(align) - 20;
Alan14c85302014-05-19 14:03:14 +01001056 if (order < 0)
1057 order = 0;
1058 if (order >= ARRAY_SIZE(aligns)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001059 pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001060 i, r, (unsigned long long) align);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 r->flags = 0;
1062 continue;
1063 }
Yongji Xiec9c75142017-04-10 19:58:11 +08001064 size += max(r_size, align);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /* Exclude ranges with size > align from
1066 calculation of the alignment. */
Yongji Xiec9c75142017-04-10 19:58:11 +08001067 if (r_size <= align)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 aligns[order] += align;
1069 if (order > max_order)
1070 max_order = order;
Yinghai Lube768912011-07-25 13:08:38 -07001071
Wei Yangd74b9022015-03-25 16:23:51 +08001072 if (realloc_head) {
Ram Pai9e8bf932011-07-25 13:08:42 -07001073 children_add_size += get_res_add_size(realloc_head, r);
Wei Yangd74b9022015-03-25 16:23:51 +08001074 children_add_align = get_res_add_align(realloc_head, r);
1075 add_align = max(add_align, children_add_align);
1076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 }
1078 }
Jeremy Fitzhardinge8308c542008-09-11 01:31:50 -07001079
Gavin Shanc1215042012-09-11 16:59:46 -06001080 min_align = calculate_mem_align(aligns, max_order);
Wei Yang3ad94b02013-09-06 09:45:58 +08001081 min_align = max(min_align, window_alignment(bus, b_res->flags));
Linus Torvaldsb42282e2011-04-11 10:53:11 -07001082 size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
Wei Yangd74b9022015-03-25 16:23:51 +08001083 add_align = max(min_align, add_align);
Yinghai Lube768912011-07-25 13:08:38 -07001084 if (children_add_size > add_size)
1085 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -07001086 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -08001087 calculate_memsize(size, min_size, add_size,
Wei Yangd74b9022015-03-25 16:23:51 +08001088 resource_size(b_res), add_align);
Ram Paic8adf9a2011-02-14 17:43:20 -08001089 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -07001090 if (b_res->start || b_res->end)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001091 pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001092 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 b_res->flags = 0;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001094 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 }
1096 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -08001097 b_res->end = size0 + min_align - 1;
Yinghai Lu5b285412014-05-19 17:01:55 -06001098 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -08001099 if (size1 > size0 && realloc_head) {
Wei Yangd74b9022015-03-25 16:23:51 +08001100 add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001101 pci_printk(KERN_DEBUG, bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001102 b_res, &bus->busn_res,
Wei Yangd74b9022015-03-25 16:23:51 +08001103 (unsigned long long) (size1 - size0),
1104 (unsigned long long) add_align);
Yinghai Lub5924432012-01-21 02:08:31 -08001105 }
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001106 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107}
1108
Ram Pai0a2daa12011-07-25 13:08:41 -07001109unsigned long pci_cardbus_resource_alignment(struct resource *res)
1110{
1111 if (res->flags & IORESOURCE_IO)
1112 return pci_cardbus_io_size;
1113 if (res->flags & IORESOURCE_MEM)
1114 return pci_cardbus_mem_size;
1115 return 0;
1116}
1117
1118static void pci_bus_size_cardbus(struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001119 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
1121 struct pci_dev *bridge = bus->self;
1122 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu11848932012-02-10 15:33:47 -08001123 resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 u16 ctrl;
1125
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001126 if (b_res[0].parent)
1127 goto handle_b_res_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 /*
1129 * Reserve some resources for CardBus. We reserve
1130 * a fixed amount of bus space for CardBus bridges.
1131 */
Yinghai Lu11848932012-02-10 15:33:47 -08001132 b_res[0].start = pci_cardbus_io_size;
1133 b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
1134 b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1135 if (realloc_head) {
1136 b_res[0].end -= pci_cardbus_io_size;
1137 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1138 pci_cardbus_io_size);
1139 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001141handle_b_res_1:
1142 if (b_res[1].parent)
1143 goto handle_b_res_2;
Yinghai Lu11848932012-02-10 15:33:47 -08001144 b_res[1].start = pci_cardbus_io_size;
1145 b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
1146 b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1147 if (realloc_head) {
1148 b_res[1].end -= pci_cardbus_io_size;
1149 add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
1150 pci_cardbus_io_size);
1151 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001153handle_b_res_2:
Yinghai Ludcef0d02012-02-10 15:33:46 -08001154 /* MEM1 must not be pref mmio */
1155 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1156 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1157 ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1158 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1159 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1160 }
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 /*
1163 * Check whether prefetchable memory is supported
1164 * by this bridge.
1165 */
1166 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1167 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1168 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1169 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1170 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1171 }
1172
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001173 if (b_res[2].parent)
1174 goto handle_b_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 /*
1176 * If we have prefetchable memory support, allocate
1177 * two regions. Otherwise, allocate one region of
1178 * twice the size.
1179 */
1180 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
Yinghai Lu11848932012-02-10 15:33:47 -08001181 b_res[2].start = pci_cardbus_mem_size;
1182 b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
1183 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1184 IORESOURCE_STARTALIGN;
1185 if (realloc_head) {
1186 b_res[2].end -= pci_cardbus_mem_size;
1187 add_to_list(realloc_head, bridge, b_res+2,
1188 pci_cardbus_mem_size, pci_cardbus_mem_size);
1189 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Yinghai Lu11848932012-02-10 15:33:47 -08001191 /* reduce that to half */
1192 b_res_3_size = pci_cardbus_mem_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 }
Ram Pai0a2daa12011-07-25 13:08:41 -07001194
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001195handle_b_res_3:
1196 if (b_res[3].parent)
1197 goto handle_done;
Yinghai Lu11848932012-02-10 15:33:47 -08001198 b_res[3].start = pci_cardbus_mem_size;
1199 b_res[3].end = b_res[3].start + b_res_3_size - 1;
1200 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1201 if (realloc_head) {
1202 b_res[3].end -= b_res_3_size;
1203 add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
1204 pci_cardbus_mem_size);
1205 }
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001206
1207handle_done:
1208 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209}
1210
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001211void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
1213 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -06001214 unsigned long mask, prefmask, type2 = 0, type3 = 0;
Ram Paic8adf9a2011-02-14 17:43:20 -08001215 resource_size_t additional_mem_size = 0, additional_io_size = 0;
Yinghai Lu5b285412014-05-19 17:01:55 -06001216 struct resource *b_res;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001217 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219 list_for_each_entry(dev, &bus->devices, bus_list) {
1220 struct pci_bus *b = dev->subordinate;
1221 if (!b)
1222 continue;
1223
1224 switch (dev->class >> 8) {
1225 case PCI_CLASS_BRIDGE_CARDBUS:
Ram Pai9e8bf932011-07-25 13:08:42 -07001226 pci_bus_size_cardbus(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 break;
1228
1229 case PCI_CLASS_BRIDGE_PCI:
1230 default:
Ram Pai9e8bf932011-07-25 13:08:42 -07001231 __pci_bus_size_bridges(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 break;
1233 }
1234 }
1235
1236 /* The root bus? */
Wei Yang2ba29e22013-09-06 09:45:56 +08001237 if (pci_is_root_bus(bus))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 return;
1239
1240 switch (bus->self->class >> 8) {
1241 case PCI_CLASS_BRIDGE_CARDBUS:
1242 /* don't size cardbuses yet. */
1243 break;
1244
1245 case PCI_CLASS_BRIDGE_PCI:
1246 pci_bridge_check_ranges(bus);
Eric W. Biederman28760482009-09-09 14:09:24 -07001247 if (bus->self->is_hotplug_bridge) {
Ram Paic8adf9a2011-02-14 17:43:20 -08001248 additional_io_size = pci_hotplug_io_size;
1249 additional_mem_size = pci_hotplug_mem_size;
Eric W. Biederman28760482009-09-09 14:09:24 -07001250 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001251 /* Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 default:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001253 pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1254 additional_io_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001255
1256 /*
1257 * If there's a 64-bit prefetchable MMIO window, compute
1258 * the size required to put all 64-bit prefetchable
1259 * resources in it.
1260 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001261 b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 mask = IORESOURCE_MEM;
1263 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001264 if (b_res[2].flags & IORESOURCE_MEM_64) {
1265 prefmask |= IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001266 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001267 prefmask, prefmask,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001268 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001269 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001270
1271 /*
1272 * If successful, all non-prefetchable resources
1273 * and any 32-bit prefetchable resources will go in
1274 * the non-prefetchable window.
1275 */
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001276 if (ret == 0) {
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001277 mask = prefmask;
1278 type2 = prefmask & ~IORESOURCE_MEM_64;
1279 type3 = prefmask & ~IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001280 }
1281 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001282
1283 /*
1284 * If there is no 64-bit prefetchable window, compute the
1285 * size required to put all prefetchable resources in the
1286 * 32-bit prefetchable window (if there is one).
1287 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001288 if (!type2) {
1289 prefmask &= ~IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001290 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001291 prefmask, prefmask,
1292 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001293 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001294
1295 /*
1296 * If successful, only non-prefetchable resources
1297 * will go in the non-prefetchable window.
1298 */
1299 if (ret == 0)
Yinghai Lu5b285412014-05-19 17:01:55 -06001300 mask = prefmask;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001301 else
Yinghai Lu5b285412014-05-19 17:01:55 -06001302 additional_mem_size += additional_mem_size;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001303
Yinghai Lu5b285412014-05-19 17:01:55 -06001304 type2 = type3 = IORESOURCE_MEM;
1305 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001306
1307 /*
1308 * Compute the size required to put everything else in the
1309 * non-prefetchable window. This includes:
1310 *
1311 * - all non-prefetchable resources
1312 * - 32-bit prefetchable resources if there's a 64-bit
1313 * prefetchable window or no prefetchable window at all
1314 * - 64-bit prefetchable resources if there's no
1315 * prefetchable window at all
1316 *
1317 * Note that the strategy in __pci_assign_resource() must
1318 * match that used here. Specifically, we cannot put a
1319 * 32-bit prefetchable resource in a 64-bit prefetchable
1320 * window.
1321 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001322 pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001323 realloc_head ? 0 : additional_mem_size,
1324 additional_mem_size, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 break;
1326 }
1327}
Ram Paic8adf9a2011-02-14 17:43:20 -08001328
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001329void pci_bus_size_bridges(struct pci_bus *bus)
Ram Paic8adf9a2011-02-14 17:43:20 -08001330{
1331 __pci_bus_size_bridges(bus, NULL);
1332}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333EXPORT_SYMBOL(pci_bus_size_bridges);
1334
David Daneyd04d0112015-10-29 17:35:39 -05001335static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r)
1336{
1337 int i;
1338 struct resource *parent_r;
1339 unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM |
1340 IORESOURCE_PREFETCH;
1341
1342 pci_bus_for_each_resource(b, parent_r, i) {
1343 if (!parent_r)
1344 continue;
1345
1346 if ((r->flags & mask) == (parent_r->flags & mask) &&
1347 resource_contains(parent_r, r))
1348 request_resource(parent_r, r);
1349 }
1350}
1351
1352/*
1353 * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they
1354 * are skipped by pbus_assign_resources_sorted().
1355 */
1356static void pdev_assign_fixed_resources(struct pci_dev *dev)
1357{
1358 int i;
1359
1360 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1361 struct pci_bus *b;
1362 struct resource *r = &dev->resource[i];
1363
1364 if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) ||
1365 !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
1366 continue;
1367
1368 b = dev->bus;
1369 while (b && !r->parent) {
1370 assign_fixed_resource_on_bus(b, r);
1371 b = b->parent;
1372 }
1373 }
1374}
1375
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001376void __pci_bus_assign_resources(const struct pci_bus *bus,
1377 struct list_head *realloc_head,
1378 struct list_head *fail_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379{
1380 struct pci_bus *b;
1381 struct pci_dev *dev;
1382
Ram Pai9e8bf932011-07-25 13:08:42 -07001383 pbus_assign_resources_sorted(bus, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 list_for_each_entry(dev, &bus->devices, bus_list) {
David Daneyd04d0112015-10-29 17:35:39 -05001386 pdev_assign_fixed_resources(dev);
1387
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 b = dev->subordinate;
1389 if (!b)
1390 continue;
1391
Ram Pai9e8bf932011-07-25 13:08:42 -07001392 __pci_bus_assign_resources(b, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
1394 switch (dev->class >> 8) {
1395 case PCI_CLASS_BRIDGE_PCI:
Yinghai Lu6841ec62010-01-22 01:02:25 -08001396 if (!pci_is_enabled(dev))
1397 pci_setup_bridge(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 break;
1399
1400 case PCI_CLASS_BRIDGE_CARDBUS:
1401 pci_setup_cardbus(b);
1402 break;
1403
1404 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001405 pci_info(dev, "not setting up bridge for bus %04x:%02x\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001406 pci_domain_nr(b), b->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 break;
1408 }
1409 }
1410}
Yinghai Lu568ddef2010-01-22 01:02:21 -08001411
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001412void pci_bus_assign_resources(const struct pci_bus *bus)
Yinghai Lu568ddef2010-01-22 01:02:21 -08001413{
Ram Paic8adf9a2011-02-14 17:43:20 -08001414 __pci_bus_assign_resources(bus, NULL, NULL);
Yinghai Lu568ddef2010-01-22 01:02:21 -08001415}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416EXPORT_SYMBOL(pci_bus_assign_resources);
1417
Lorenzo Pieralisi765bf9b2016-06-08 12:04:47 +01001418static void pci_claim_device_resources(struct pci_dev *dev)
1419{
1420 int i;
1421
1422 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
1423 struct resource *r = &dev->resource[i];
1424
1425 if (!r->flags || r->parent)
1426 continue;
1427
1428 pci_claim_resource(dev, i);
1429 }
1430}
1431
1432static void pci_claim_bridge_resources(struct pci_dev *dev)
1433{
1434 int i;
1435
1436 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
1437 struct resource *r = &dev->resource[i];
1438
1439 if (!r->flags || r->parent)
1440 continue;
1441
1442 pci_claim_bridge_resource(dev, i);
1443 }
1444}
1445
1446static void pci_bus_allocate_dev_resources(struct pci_bus *b)
1447{
1448 struct pci_dev *dev;
1449 struct pci_bus *child;
1450
1451 list_for_each_entry(dev, &b->devices, bus_list) {
1452 pci_claim_device_resources(dev);
1453
1454 child = dev->subordinate;
1455 if (child)
1456 pci_bus_allocate_dev_resources(child);
1457 }
1458}
1459
1460static void pci_bus_allocate_resources(struct pci_bus *b)
1461{
1462 struct pci_bus *child;
1463
1464 /*
1465 * Carry out a depth-first search on the PCI bus
1466 * tree to allocate bridge apertures. Read the
1467 * programmed bridge bases and recursively claim
1468 * the respective bridge resources.
1469 */
1470 if (b->self) {
1471 pci_read_bridge_bases(b);
1472 pci_claim_bridge_resources(b->self);
1473 }
1474
1475 list_for_each_entry(child, &b->children, node)
1476 pci_bus_allocate_resources(child);
1477}
1478
1479void pci_bus_claim_resources(struct pci_bus *b)
1480{
1481 pci_bus_allocate_resources(b);
1482 pci_bus_allocate_dev_resources(b);
1483}
1484EXPORT_SYMBOL(pci_bus_claim_resources);
1485
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001486static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1487 struct list_head *add_head,
1488 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -08001489{
1490 struct pci_bus *b;
1491
Yinghai Lu8424d752012-01-21 02:08:21 -08001492 pdev_assign_resources_sorted((struct pci_dev *)bridge,
1493 add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001494
1495 b = bridge->subordinate;
1496 if (!b)
1497 return;
1498
Yinghai Lu8424d752012-01-21 02:08:21 -08001499 __pci_bus_assign_resources(b, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001500
1501 switch (bridge->class >> 8) {
1502 case PCI_CLASS_BRIDGE_PCI:
1503 pci_setup_bridge(b);
1504 break;
1505
1506 case PCI_CLASS_BRIDGE_CARDBUS:
1507 pci_setup_cardbus(b);
1508 break;
1509
1510 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001511 pci_info(bridge, "not setting up bridge for bus %04x:%02x\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001512 pci_domain_nr(b), b->number);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001513 break;
1514 }
1515}
Christian Königcb21bc92017-10-18 15:58:17 +02001516
1517#define PCI_RES_TYPE_MASK \
1518 (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\
1519 IORESOURCE_MEM_64)
1520
Yinghai Lu5009b462010-01-22 01:02:20 -08001521static void pci_bridge_release_resources(struct pci_bus *bus,
1522 unsigned long type)
1523{
Yinghai Lu5b285412014-05-19 17:01:55 -06001524 struct pci_dev *dev = bus->self;
Yinghai Lu5009b462010-01-22 01:02:20 -08001525 struct resource *r;
Yinghai Lu5b285412014-05-19 17:01:55 -06001526 unsigned old_flags = 0;
1527 struct resource *b_res;
1528 int idx = 1;
Yinghai Lu5009b462010-01-22 01:02:20 -08001529
Yinghai Lu5b285412014-05-19 17:01:55 -06001530 b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu5009b462010-01-22 01:02:20 -08001531
Yinghai Lu5b285412014-05-19 17:01:55 -06001532 /*
1533 * 1. if there is io port assign fail, will release bridge
1534 * io port.
1535 * 2. if there is non pref mmio assign fail, release bridge
1536 * nonpref mmio.
1537 * 3. if there is 64bit pref mmio assign fail, and bridge pref
1538 * is 64bit, release bridge pref mmio.
1539 * 4. if there is pref mmio assign fail, and bridge pref is
1540 * 32bit mmio, release bridge pref mmio
1541 * 5. if there is pref mmio assign fail, and bridge pref is not
1542 * assigned, release bridge nonpref mmio.
1543 */
1544 if (type & IORESOURCE_IO)
1545 idx = 0;
1546 else if (!(type & IORESOURCE_PREFETCH))
1547 idx = 1;
1548 else if ((type & IORESOURCE_MEM_64) &&
1549 (b_res[2].flags & IORESOURCE_MEM_64))
1550 idx = 2;
1551 else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1552 (b_res[2].flags & IORESOURCE_PREFETCH))
1553 idx = 2;
1554 else
1555 idx = 1;
1556
1557 r = &b_res[idx];
1558
1559 if (!r->parent)
1560 return;
1561
1562 /*
1563 * if there are children under that, we should release them
1564 * all
1565 */
1566 release_child_resources(r);
1567 if (!release_resource(r)) {
Christian Königcb21bc92017-10-18 15:58:17 +02001568 type = old_flags = r->flags & PCI_RES_TYPE_MASK;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001569 pci_printk(KERN_DEBUG, dev, "resource %d %pR released\n",
Yinghai Lu5b285412014-05-19 17:01:55 -06001570 PCI_BRIDGE_RESOURCES + idx, r);
1571 /* keep the old size */
1572 r->end = resource_size(r) - 1;
1573 r->start = 0;
1574 r->flags = 0;
1575
Yinghai Lu5009b462010-01-22 01:02:20 -08001576 /* avoiding touch the one without PREF */
1577 if (type & IORESOURCE_PREFETCH)
1578 type = IORESOURCE_PREFETCH;
1579 __pci_setup_bridge(bus, type);
Yinghai Lu5b285412014-05-19 17:01:55 -06001580 /* for next child res under same bridge */
1581 r->flags = old_flags;
Yinghai Lu5009b462010-01-22 01:02:20 -08001582 }
1583}
1584
1585enum release_type {
1586 leaf_only,
1587 whole_subtree,
1588};
1589/*
1590 * try to release pci bridge resources that is from leaf bridge,
1591 * so we can allocate big new one later
1592 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001593static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1594 unsigned long type,
1595 enum release_type rel_type)
Yinghai Lu5009b462010-01-22 01:02:20 -08001596{
1597 struct pci_dev *dev;
1598 bool is_leaf_bridge = true;
1599
1600 list_for_each_entry(dev, &bus->devices, bus_list) {
1601 struct pci_bus *b = dev->subordinate;
1602 if (!b)
1603 continue;
1604
1605 is_leaf_bridge = false;
1606
1607 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1608 continue;
1609
1610 if (rel_type == whole_subtree)
1611 pci_bus_release_bridge_resources(b, type,
1612 whole_subtree);
1613 }
1614
1615 if (pci_is_root_bus(bus))
1616 return;
1617
1618 if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1619 return;
1620
1621 if ((rel_type == whole_subtree) || is_leaf_bridge)
1622 pci_bridge_release_resources(bus, type);
1623}
1624
Yinghai Lu76fbc262008-06-23 20:33:06 +02001625static void pci_bus_dump_res(struct pci_bus *bus)
1626{
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001627 struct resource *res;
1628 int i;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001629
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001630 pci_bus_for_each_resource(bus, res, i) {
Yinghai Lu7c9342b2009-12-22 15:02:24 -08001631 if (!res || !res->end || !res->flags)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001632 continue;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001633
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001634 dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001635 }
Yinghai Lu76fbc262008-06-23 20:33:06 +02001636}
1637
1638static void pci_bus_dump_resources(struct pci_bus *bus)
1639{
1640 struct pci_bus *b;
1641 struct pci_dev *dev;
1642
1643
1644 pci_bus_dump_res(bus);
1645
1646 list_for_each_entry(dev, &bus->devices, bus_list) {
1647 b = dev->subordinate;
1648 if (!b)
1649 continue;
1650
1651 pci_bus_dump_resources(b);
1652 }
1653}
1654
Yinghai Luff351472013-07-24 15:37:13 -06001655static int pci_bus_get_depth(struct pci_bus *bus)
Yinghai Luda7822e2011-05-12 17:11:37 -07001656{
1657 int depth = 0;
Wei Yangf2a230b2013-08-02 17:31:03 +08001658 struct pci_bus *child_bus;
Yinghai Luda7822e2011-05-12 17:11:37 -07001659
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001660 list_for_each_entry(child_bus, &bus->children, node) {
Yinghai Luda7822e2011-05-12 17:11:37 -07001661 int ret;
Yinghai Luda7822e2011-05-12 17:11:37 -07001662
Wei Yangf2a230b2013-08-02 17:31:03 +08001663 ret = pci_bus_get_depth(child_bus);
Yinghai Luda7822e2011-05-12 17:11:37 -07001664 if (ret + 1 > depth)
1665 depth = ret + 1;
1666 }
1667
1668 return depth;
1669}
Yinghai Luda7822e2011-05-12 17:11:37 -07001670
Yinghai Lub55438f2012-02-23 19:23:30 -08001671/*
1672 * -1: undefined, will auto detect later
1673 * 0: disabled by user
1674 * 1: disabled by auto detect
1675 * 2: enabled by user
1676 * 3: enabled by auto detect
1677 */
1678enum enable_type {
1679 undefined = -1,
1680 user_disabled,
1681 auto_disabled,
1682 user_enabled,
1683 auto_enabled,
1684};
1685
Yinghai Luff351472013-07-24 15:37:13 -06001686static enum enable_type pci_realloc_enable = undefined;
Yinghai Lub55438f2012-02-23 19:23:30 -08001687void __init pci_realloc_get_opt(char *str)
1688{
1689 if (!strncmp(str, "off", 3))
1690 pci_realloc_enable = user_disabled;
1691 else if (!strncmp(str, "on", 2))
1692 pci_realloc_enable = user_enabled;
1693}
Yinghai Luff351472013-07-24 15:37:13 -06001694static bool pci_realloc_enabled(enum enable_type enable)
Yinghai Lub55438f2012-02-23 19:23:30 -08001695{
Yinghai Lu967260c2013-07-22 14:37:15 -07001696 return enable >= user_enabled;
Yinghai Lub55438f2012-02-23 19:23:30 -08001697}
Ram Paif483d392011-07-07 11:19:10 -07001698
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001699#if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
Yinghai Luff351472013-07-24 15:37:13 -06001700static int iov_resources_unassigned(struct pci_dev *dev, void *data)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001701{
1702 int i;
1703 bool *unassigned = data;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001704
Yinghai Lu223d96f2013-07-22 14:37:13 -07001705 for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1706 struct resource *r = &dev->resource[i];
Yinghai Lufa216bf2013-07-22 14:37:14 -07001707 struct pci_bus_region region;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001708
Yinghai Lu223d96f2013-07-22 14:37:13 -07001709 /* Not assigned or rejected by kernel? */
Yinghai Lufa216bf2013-07-22 14:37:14 -07001710 if (!r->flags)
1711 continue;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001712
Yinghai Lufc279852013-12-09 22:54:40 -08001713 pcibios_resource_to_bus(dev->bus, &region, r);
Yinghai Lufa216bf2013-07-22 14:37:14 -07001714 if (!region.start) {
Yinghai Lu223d96f2013-07-22 14:37:13 -07001715 *unassigned = true;
1716 return 1; /* return early from pci_walk_bus() */
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001717 }
1718 }
Yinghai Lu223d96f2013-07-22 14:37:13 -07001719
1720 return 0;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001721}
1722
Yinghai Luff351472013-07-24 15:37:13 -06001723static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001724 enum enable_type enable_local)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001725{
1726 bool unassigned = false;
Yinghai Luda7822e2011-05-12 17:11:37 -07001727
Yinghai Lu967260c2013-07-22 14:37:15 -07001728 if (enable_local != undefined)
1729 return enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001730
Yinghai Lu967260c2013-07-22 14:37:15 -07001731 pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1732 if (unassigned)
1733 return auto_enabled;
1734
1735 return enable_local;
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001736}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001737#else
Yinghai Luff351472013-07-24 15:37:13 -06001738static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001739 enum enable_type enable_local)
1740{
1741 return enable_local;
1742}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001743#endif
Yinghai Luda7822e2011-05-12 17:11:37 -07001744
1745/*
1746 * first try will not touch pci bridge res
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001747 * second and later try will clear small leaf bridge res
1748 * will stop till to the max depth if can not find good one
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 */
Yinghai Lu39772032013-07-22 14:37:18 -07001750void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751{
Ram Paic8adf9a2011-02-14 17:43:20 -08001752 LIST_HEAD(realloc_head); /* list of resources that
Yinghai Luda7822e2011-05-12 17:11:37 -07001753 want additional resources */
1754 struct list_head *add_list = NULL;
1755 int tried_times = 0;
1756 enum release_type rel_type = leaf_only;
1757 LIST_HEAD(fail_head);
1758 struct pci_dev_resource *fail_res;
Yinghai Luda7822e2011-05-12 17:11:37 -07001759 int pci_try_num = 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001760 enum enable_type enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001761
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001762 /* don't realloc if asked to do so */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001763 enable_local = pci_realloc_detect(bus, pci_realloc_enable);
Yinghai Lu967260c2013-07-22 14:37:15 -07001764 if (pci_realloc_enabled(enable_local)) {
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001765 int max_depth = pci_bus_get_depth(bus);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001766
1767 pci_try_num = max_depth + 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001768 dev_printk(KERN_DEBUG, &bus->dev,
1769 "max bus depth: %d pci_try_num: %d\n",
1770 max_depth, pci_try_num);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001771 }
Yinghai Luda7822e2011-05-12 17:11:37 -07001772
1773again:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001774 /*
1775 * last try will use add_list, otherwise will try good to have as
1776 * must have, so can realloc parent bridge resource
1777 */
1778 if (tried_times + 1 == pci_try_num)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001779 add_list = &realloc_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 /* Depth first, calculate sizes and alignments of all
1781 subordinate buses. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001782 __pci_bus_size_bridges(bus, add_list);
Ram Paic8adf9a2011-02-14 17:43:20 -08001783
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 /* Depth last, allocate resources and update the hardware. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001785 __pci_bus_assign_resources(bus, add_list, &fail_head);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001786 if (add_list)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001787 BUG_ON(!list_empty(add_list));
Yinghai Luda7822e2011-05-12 17:11:37 -07001788 tried_times++;
1789
1790 /* any device complain? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001791 if (list_empty(&fail_head))
Yinghai Lu928bea92013-07-22 14:37:17 -07001792 goto dump;
Ram Paif483d392011-07-07 11:19:10 -07001793
Yinghai Lu0c5be0c2012-02-23 19:23:29 -08001794 if (tried_times >= pci_try_num) {
Yinghai Lu967260c2013-07-22 14:37:15 -07001795 if (enable_local == undefined)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001796 dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
Yinghai Lu967260c2013-07-22 14:37:15 -07001797 else if (enable_local == auto_enabled)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001798 dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
Yinghai Lueb572e72012-02-23 19:23:31 -08001799
Yinghai Lubffc56d2012-01-21 02:08:30 -08001800 free_list(&fail_head);
Yinghai Lu928bea92013-07-22 14:37:17 -07001801 goto dump;
Yinghai Luda7822e2011-05-12 17:11:37 -07001802 }
1803
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001804 dev_printk(KERN_DEBUG, &bus->dev,
1805 "No. %d try to assign unassigned res\n", tried_times + 1);
Yinghai Luda7822e2011-05-12 17:11:37 -07001806
1807 /* third times and later will not check if it is leaf */
1808 if ((tried_times + 1) > 2)
1809 rel_type = whole_subtree;
1810
1811 /*
1812 * Try to release leaf bridge's resources that doesn't fit resource of
1813 * child device under that bridge
1814 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001815 list_for_each_entry(fail_res, &fail_head, list)
1816 pci_bus_release_bridge_resources(fail_res->dev->bus,
Christian Königcb21bc92017-10-18 15:58:17 +02001817 fail_res->flags & PCI_RES_TYPE_MASK,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001818 rel_type);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001819
Yinghai Luda7822e2011-05-12 17:11:37 -07001820 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001821 list_for_each_entry(fail_res, &fail_head, list) {
1822 struct resource *res = fail_res->res;
Yinghai Luda7822e2011-05-12 17:11:37 -07001823
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001824 res->start = fail_res->start;
1825 res->end = fail_res->end;
1826 res->flags = fail_res->flags;
1827 if (fail_res->dev->subordinate)
Yinghai Luda7822e2011-05-12 17:11:37 -07001828 res->flags = 0;
Yinghai Luda7822e2011-05-12 17:11:37 -07001829 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08001830 free_list(&fail_head);
Yinghai Luda7822e2011-05-12 17:11:37 -07001831
1832 goto again;
1833
Yinghai Lu928bea92013-07-22 14:37:17 -07001834dump:
Yinghai Lu76fbc262008-06-23 20:33:06 +02001835 /* dump the resource on buses */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001836 pci_bus_dump_resources(bus);
1837}
1838
1839void __init pci_assign_unassigned_resources(void)
1840{
1841 struct pci_bus *root_bus;
1842
Rui Wang584c5c42016-08-17 16:00:34 +08001843 list_for_each_entry(root_bus, &pci_root_buses, node) {
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001844 pci_assign_unassigned_root_bus_resources(root_bus);
Rui Wangd9c149d2016-09-10 23:40:45 +08001845
1846 /* Make sure the root bridge has a companion ACPI device: */
1847 if (ACPI_HANDLE(root_bus->bridge))
1848 acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge));
Rui Wang584c5c42016-08-17 16:00:34 +08001849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850}
Yinghai Lu6841ec62010-01-22 01:02:25 -08001851
Mika Westerberg1a576772017-10-13 21:35:45 +03001852static void extend_bridge_window(struct pci_dev *bridge, struct resource *res,
1853 struct list_head *add_list, resource_size_t available)
1854{
1855 struct pci_dev_resource *dev_res;
1856
1857 if (res->parent)
1858 return;
1859
1860 if (resource_size(res) >= available)
1861 return;
1862
1863 dev_res = res_to_dev_res(add_list, res);
1864 if (!dev_res)
1865 return;
1866
1867 /* Is there room to extend the window? */
1868 if (available - resource_size(res) <= dev_res->add_size)
1869 return;
1870
1871 dev_res->add_size = available - resource_size(res);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001872 pci_dbg(bridge, "bridge window %pR extended by %pa\n", res,
Mika Westerberg1a576772017-10-13 21:35:45 +03001873 &dev_res->add_size);
1874}
1875
1876static void pci_bus_distribute_available_resources(struct pci_bus *bus,
1877 struct list_head *add_list, resource_size_t available_io,
1878 resource_size_t available_mmio, resource_size_t available_mmio_pref)
1879{
1880 resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref;
1881 unsigned int normal_bridges = 0, hotplug_bridges = 0;
1882 struct resource *io_res, *mmio_res, *mmio_pref_res;
1883 struct pci_dev *dev, *bridge = bus->self;
1884
1885 io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
1886 mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
1887 mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
1888
1889 /*
1890 * Update additional resource list (add_list) to fill all the
1891 * extra resource space available for this port except the space
1892 * calculated in __pci_bus_size_bridges() which covers all the
1893 * devices currently connected to the port and below.
1894 */
1895 extend_bridge_window(bridge, io_res, add_list, available_io);
1896 extend_bridge_window(bridge, mmio_res, add_list, available_mmio);
1897 extend_bridge_window(bridge, mmio_pref_res, add_list,
1898 available_mmio_pref);
1899
1900 /*
1901 * Calculate the total amount of extra resource space we can
1902 * pass to bridges below this one. This is basically the
1903 * extra space reduced by the minimal required space for the
1904 * non-hotplug bridges.
1905 */
1906 remaining_io = available_io;
1907 remaining_mmio = available_mmio;
1908 remaining_mmio_pref = available_mmio_pref;
1909
1910 /*
1911 * Calculate how many hotplug bridges and normal bridges there
1912 * are on this bus. We will distribute the additional available
1913 * resources between hotplug bridges.
1914 */
1915 for_each_pci_bridge(dev, bus) {
1916 if (dev->is_hotplug_bridge)
1917 hotplug_bridges++;
1918 else
1919 normal_bridges++;
1920 }
1921
1922 for_each_pci_bridge(dev, bus) {
1923 const struct resource *res;
1924
1925 if (dev->is_hotplug_bridge)
1926 continue;
1927
1928 /*
1929 * Reduce the available resource space by what the
1930 * bridge and devices below it occupy.
1931 */
1932 res = &dev->resource[PCI_BRIDGE_RESOURCES + 0];
1933 if (!res->parent && available_io > resource_size(res))
1934 remaining_io -= resource_size(res);
1935
1936 res = &dev->resource[PCI_BRIDGE_RESOURCES + 1];
1937 if (!res->parent && available_mmio > resource_size(res))
1938 remaining_mmio -= resource_size(res);
1939
1940 res = &dev->resource[PCI_BRIDGE_RESOURCES + 2];
1941 if (!res->parent && available_mmio_pref > resource_size(res))
1942 remaining_mmio_pref -= resource_size(res);
1943 }
1944
1945 /*
Mika Westerberg14fe5952018-05-28 15:47:55 +03001946 * There is only one bridge on the bus so it gets all available
1947 * resources which it can then distribute to the possible
1948 * hotplug bridges below.
1949 */
1950 if (hotplug_bridges + normal_bridges == 1) {
1951 dev = list_first_entry(&bus->devices, struct pci_dev, bus_list);
1952 if (dev->subordinate) {
1953 pci_bus_distribute_available_resources(dev->subordinate,
1954 add_list, available_io, available_mmio,
1955 available_mmio_pref);
1956 }
1957 return;
1958 }
1959
1960 /*
Mika Westerberg1a576772017-10-13 21:35:45 +03001961 * Go over devices on this bus and distribute the remaining
1962 * resource space between hotplug bridges.
1963 */
1964 for_each_pci_bridge(dev, bus) {
Mika Westerberg14fe5952018-05-28 15:47:55 +03001965 resource_size_t align, io, mmio, mmio_pref;
Mika Westerberg1a576772017-10-13 21:35:45 +03001966 struct pci_bus *b;
1967
1968 b = dev->subordinate;
Mika Westerberg14fe5952018-05-28 15:47:55 +03001969 if (!b || !dev->is_hotplug_bridge)
Mika Westerberg1a576772017-10-13 21:35:45 +03001970 continue;
1971
Mika Westerberg14fe5952018-05-28 15:47:55 +03001972 /*
1973 * Distribute available extra resources equally between
1974 * hotplug-capable downstream ports taking alignment into
1975 * account.
1976 *
1977 * Here hotplug_bridges is always != 0.
1978 */
1979 align = pci_resource_alignment(bridge, io_res);
1980 io = div64_ul(available_io, hotplug_bridges);
1981 io = min(ALIGN(io, align), remaining_io);
1982 remaining_io -= io;
Mika Westerberg1a576772017-10-13 21:35:45 +03001983
Mika Westerberg14fe5952018-05-28 15:47:55 +03001984 align = pci_resource_alignment(bridge, mmio_res);
1985 mmio = div64_ul(available_mmio, hotplug_bridges);
1986 mmio = min(ALIGN(mmio, align), remaining_mmio);
1987 remaining_mmio -= mmio;
Mika Westerberg1a576772017-10-13 21:35:45 +03001988
Mika Westerberg14fe5952018-05-28 15:47:55 +03001989 align = pci_resource_alignment(bridge, mmio_pref_res);
1990 mmio_pref = div64_ul(available_mmio_pref, hotplug_bridges);
1991 mmio_pref = min(ALIGN(mmio_pref, align), remaining_mmio_pref);
1992 remaining_mmio_pref -= mmio_pref;
Mika Westerberg1a576772017-10-13 21:35:45 +03001993
Mika Westerberg14fe5952018-05-28 15:47:55 +03001994 pci_bus_distribute_available_resources(b, add_list, io, mmio,
1995 mmio_pref);
Mika Westerberg1a576772017-10-13 21:35:45 +03001996 }
1997}
1998
1999static void
2000pci_bridge_distribute_available_resources(struct pci_dev *bridge,
2001 struct list_head *add_list)
2002{
2003 resource_size_t available_io, available_mmio, available_mmio_pref;
2004 const struct resource *res;
2005
2006 if (!bridge->is_hotplug_bridge)
2007 return;
2008
2009 /* Take the initial extra resources from the hotplug port */
2010 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
2011 available_io = resource_size(res);
2012 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
2013 available_mmio = resource_size(res);
2014 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
2015 available_mmio_pref = resource_size(res);
2016
2017 pci_bus_distribute_available_resources(bridge->subordinate,
2018 add_list, available_io, available_mmio, available_mmio_pref);
2019}
2020
Yinghai Lu6841ec62010-01-22 01:02:25 -08002021void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
2022{
2023 struct pci_bus *parent = bridge->subordinate;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08002024 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu8424d752012-01-21 02:08:21 -08002025 want additional resources */
Yinghai Lu32180e42010-01-22 01:02:27 -08002026 int tried_times = 0;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08002027 LIST_HEAD(fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -08002028 struct pci_dev_resource *fail_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -08002029 int retval;
2030
Yinghai Lu32180e42010-01-22 01:02:27 -08002031again:
Yinghai Lu8424d752012-01-21 02:08:21 -08002032 __pci_bus_size_bridges(parent, &add_list);
Mika Westerberg1a576772017-10-13 21:35:45 +03002033
2034 /*
2035 * Distribute remaining resources (if any) equally between
2036 * hotplug bridges below. This makes it possible to extend the
2037 * hierarchy later without running out of resources.
2038 */
2039 pci_bridge_distribute_available_resources(bridge, &add_list);
2040
Yinghai Lubdc4abe2012-01-21 02:08:27 -08002041 __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
2042 BUG_ON(!list_empty(&add_list));
Yinghai Lu32180e42010-01-22 01:02:27 -08002043 tried_times++;
2044
Yinghai Lubdc4abe2012-01-21 02:08:27 -08002045 if (list_empty(&fail_head))
Yinghai Lu3f579c32010-05-21 14:35:06 -07002046 goto enable_all;
Yinghai Lu32180e42010-01-22 01:02:27 -08002047
2048 if (tried_times >= 2) {
2049 /* still fail, don't need to try more */
Yinghai Lubffc56d2012-01-21 02:08:30 -08002050 free_list(&fail_head);
Yinghai Lu3f579c32010-05-21 14:35:06 -07002051 goto enable_all;
Yinghai Lu32180e42010-01-22 01:02:27 -08002052 }
2053
2054 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
2055 tried_times + 1);
2056
2057 /*
2058 * Try to release leaf bridge's resources that doesn't fit resource of
2059 * child device under that bridge
2060 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07002061 list_for_each_entry(fail_res, &fail_head, list)
2062 pci_bus_release_bridge_resources(fail_res->dev->bus,
Christian Königcb21bc92017-10-18 15:58:17 +02002063 fail_res->flags & PCI_RES_TYPE_MASK,
Yinghai Lu32180e42010-01-22 01:02:27 -08002064 whole_subtree);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07002065
Yinghai Lu32180e42010-01-22 01:02:27 -08002066 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08002067 list_for_each_entry(fail_res, &fail_head, list) {
2068 struct resource *res = fail_res->res;
Yinghai Lu32180e42010-01-22 01:02:27 -08002069
Yinghai Lub9b0bba2012-01-21 02:08:29 -08002070 res->start = fail_res->start;
2071 res->end = fail_res->end;
2072 res->flags = fail_res->flags;
2073 if (fail_res->dev->subordinate)
Yinghai Lu32180e42010-01-22 01:02:27 -08002074 res->flags = 0;
Yinghai Lu32180e42010-01-22 01:02:27 -08002075 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08002076 free_list(&fail_head);
Yinghai Lu32180e42010-01-22 01:02:27 -08002077
2078 goto again;
Yinghai Lu3f579c32010-05-21 14:35:06 -07002079
2080enable_all:
2081 retval = pci_reenable_device(bridge);
Bjorn Helgaas9fc9eea2013-04-12 11:35:40 -06002082 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002083 pci_err(bridge, "Error reenabling bridge (%d)\n", retval);
Yinghai Lu3f579c32010-05-21 14:35:06 -07002084 pci_set_master(bridge);
Yinghai Lu6841ec62010-01-22 01:02:25 -08002085}
2086EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
Yinghai Lu9b030882012-01-21 02:08:23 -08002087
Christian König8bb705e2017-10-24 14:40:26 -05002088int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type)
2089{
2090 struct pci_dev_resource *dev_res;
2091 struct pci_dev *next;
2092 LIST_HEAD(saved);
2093 LIST_HEAD(added);
2094 LIST_HEAD(failed);
2095 unsigned int i;
2096 int ret;
2097
2098 /* Walk to the root hub, releasing bridge BARs when possible */
2099 next = bridge;
2100 do {
2101 bridge = next;
2102 for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END;
2103 i++) {
2104 struct resource *res = &bridge->resource[i];
2105
2106 if ((res->flags ^ type) & PCI_RES_TYPE_MASK)
2107 continue;
2108
2109 /* Ignore BARs which are still in use */
2110 if (res->child)
2111 continue;
2112
2113 ret = add_to_list(&saved, bridge, res, 0, 0);
2114 if (ret)
2115 goto cleanup;
2116
Frederick Lawler7506dc72018-01-18 12:55:24 -06002117 pci_info(bridge, "BAR %d: releasing %pR\n",
Christian König8bb705e2017-10-24 14:40:26 -05002118 i, res);
2119
2120 if (res->parent)
2121 release_resource(res);
2122 res->start = 0;
2123 res->end = 0;
2124 break;
2125 }
2126 if (i == PCI_BRIDGE_RESOURCE_END)
2127 break;
2128
2129 next = bridge->bus ? bridge->bus->self : NULL;
2130 } while (next);
2131
2132 if (list_empty(&saved))
2133 return -ENOENT;
2134
2135 __pci_bus_size_bridges(bridge->subordinate, &added);
2136 __pci_bridge_assign_resources(bridge, &added, &failed);
2137 BUG_ON(!list_empty(&added));
2138
2139 if (!list_empty(&failed)) {
2140 ret = -ENOSPC;
2141 goto cleanup;
2142 }
2143
2144 list_for_each_entry(dev_res, &saved, list) {
2145 /* Skip the bridge we just assigned resources for. */
2146 if (bridge == dev_res->dev)
2147 continue;
2148
2149 bridge = dev_res->dev;
2150 pci_setup_bridge(bridge->subordinate);
2151 }
2152
2153 free_list(&saved);
2154 return 0;
2155
2156cleanup:
2157 /* restore size and flags */
2158 list_for_each_entry(dev_res, &failed, list) {
2159 struct resource *res = dev_res->res;
2160
2161 res->start = dev_res->start;
2162 res->end = dev_res->end;
2163 res->flags = dev_res->flags;
2164 }
2165 free_list(&failed);
2166
2167 /* Revert to the old configuration */
2168 list_for_each_entry(dev_res, &saved, list) {
2169 struct resource *res = dev_res->res;
2170
2171 bridge = dev_res->dev;
2172 i = res - bridge->resource;
2173
2174 res->start = dev_res->start;
2175 res->end = dev_res->end;
2176 res->flags = dev_res->flags;
2177
2178 pci_claim_resource(bridge, i);
2179 pci_setup_bridge(bridge->subordinate);
2180 }
2181 free_list(&saved);
2182
2183 return ret;
2184}
2185
Yinghai Lu17787942012-10-30 14:31:10 -06002186void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
Yinghai Lu9b030882012-01-21 02:08:23 -08002187{
Yinghai Lu9b030882012-01-21 02:08:23 -08002188 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08002189 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu9b030882012-01-21 02:08:23 -08002190 want additional resources */
2191
Yinghai Lu9b030882012-01-21 02:08:23 -08002192 down_read(&pci_bus_sem);
Andy Shevchenko24a0c652017-10-20 15:38:54 -05002193 for_each_pci_bridge(dev, bus)
2194 if (pci_has_subordinate(dev))
2195 __pci_bus_size_bridges(dev->subordinate, &add_list);
Yinghai Lu9b030882012-01-21 02:08:23 -08002196 up_read(&pci_bus_sem);
2197 __pci_bus_assign_resources(bus, &add_list, NULL);
Yinghai Lubdc4abe2012-01-21 02:08:27 -08002198 BUG_ON(!list_empty(&add_list));
Yinghai Lu17787942012-10-30 14:31:10 -06002199}
Ray Juie6b29de2015-04-08 11:21:33 -07002200EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);