Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008-2010 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * Zou Nan hai <nanhai.zou@intel.com> |
| 26 | * Xiang Hai hao<haihao.xiang@intel.com> |
| 27 | * |
| 28 | */ |
| 29 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/drmP.h> |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 32 | #include <drm/i915_drm.h> |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 33 | #include "i915_trace.h" |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 34 | #include "intel_drv.h" |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 35 | |
Oscar Mateo | 48d8238 | 2014-07-24 17:04:23 +0100 | [diff] [blame] | 36 | bool |
| 37 | intel_ring_initialized(struct intel_engine_cs *ring) |
| 38 | { |
| 39 | struct drm_device *dev = ring->dev; |
| 40 | |
| 41 | if (!dev) |
| 42 | return false; |
| 43 | |
| 44 | if (i915.enable_execlists) { |
| 45 | struct intel_context *dctx = ring->default_context; |
| 46 | struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf; |
| 47 | |
| 48 | return ringbuf->obj; |
| 49 | } else |
| 50 | return ring->buffer && ring->buffer->obj; |
| 51 | } |
| 52 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 53 | int __intel_ring_space(int head, int tail, int size) |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 54 | { |
| 55 | int space = head - (tail + I915_RING_FREE_SPACE); |
| 56 | if (space < 0) |
| 57 | space += size; |
| 58 | return space; |
| 59 | } |
| 60 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 61 | int intel_ring_space(struct intel_ringbuffer *ringbuf) |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 62 | { |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 63 | return __intel_ring_space(ringbuf->head & HEAD_ADDR, |
| 64 | ringbuf->tail, ringbuf->size); |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 65 | } |
| 66 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 67 | bool intel_ring_stopped(struct intel_engine_cs *ring) |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 68 | { |
| 69 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 70 | return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring); |
| 71 | } |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 72 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 73 | void __intel_ring_advance(struct intel_engine_cs *ring) |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 74 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 75 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 76 | ringbuf->tail &= ringbuf->size - 1; |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 77 | if (intel_ring_stopped(ring)) |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 78 | return; |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 79 | ring->write_tail(ring, ringbuf->tail); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 80 | } |
| 81 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 82 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 83 | gen2_render_ring_flush(struct intel_engine_cs *ring, |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 84 | u32 invalidate_domains, |
| 85 | u32 flush_domains) |
| 86 | { |
| 87 | u32 cmd; |
| 88 | int ret; |
| 89 | |
| 90 | cmd = MI_FLUSH; |
Daniel Vetter | 31b14c9 | 2012-04-19 16:45:22 +0200 | [diff] [blame] | 91 | if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0) |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 92 | cmd |= MI_NO_WRITE_FLUSH; |
| 93 | |
| 94 | if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER) |
| 95 | cmd |= MI_READ_FLUSH; |
| 96 | |
| 97 | ret = intel_ring_begin(ring, 2); |
| 98 | if (ret) |
| 99 | return ret; |
| 100 | |
| 101 | intel_ring_emit(ring, cmd); |
| 102 | intel_ring_emit(ring, MI_NOOP); |
| 103 | intel_ring_advance(ring); |
| 104 | |
| 105 | return 0; |
| 106 | } |
| 107 | |
| 108 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 109 | gen4_render_ring_flush(struct intel_engine_cs *ring, |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 110 | u32 invalidate_domains, |
| 111 | u32 flush_domains) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 112 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 113 | struct drm_device *dev = ring->dev; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 114 | u32 cmd; |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 115 | int ret; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 116 | |
Chris Wilson | 36d527d | 2011-03-19 22:26:49 +0000 | [diff] [blame] | 117 | /* |
| 118 | * read/write caches: |
| 119 | * |
| 120 | * I915_GEM_DOMAIN_RENDER is always invalidated, but is |
| 121 | * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is |
| 122 | * also flushed at 2d versus 3d pipeline switches. |
| 123 | * |
| 124 | * read-only caches: |
| 125 | * |
| 126 | * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if |
| 127 | * MI_READ_FLUSH is set, and is always flushed on 965. |
| 128 | * |
| 129 | * I915_GEM_DOMAIN_COMMAND may not exist? |
| 130 | * |
| 131 | * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is |
| 132 | * invalidated when MI_EXE_FLUSH is set. |
| 133 | * |
| 134 | * I915_GEM_DOMAIN_VERTEX, which exists on 965, is |
| 135 | * invalidated with every MI_FLUSH. |
| 136 | * |
| 137 | * TLBs: |
| 138 | * |
| 139 | * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND |
| 140 | * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and |
| 141 | * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER |
| 142 | * are flushed at any MI_FLUSH. |
| 143 | */ |
| 144 | |
| 145 | cmd = MI_FLUSH | MI_NO_WRITE_FLUSH; |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 146 | if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) |
Chris Wilson | 36d527d | 2011-03-19 22:26:49 +0000 | [diff] [blame] | 147 | cmd &= ~MI_NO_WRITE_FLUSH; |
Chris Wilson | 36d527d | 2011-03-19 22:26:49 +0000 | [diff] [blame] | 148 | if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION) |
| 149 | cmd |= MI_EXE_FLUSH; |
| 150 | |
| 151 | if (invalidate_domains & I915_GEM_DOMAIN_COMMAND && |
| 152 | (IS_G4X(dev) || IS_GEN5(dev))) |
| 153 | cmd |= MI_INVALIDATE_ISP; |
| 154 | |
| 155 | ret = intel_ring_begin(ring, 2); |
| 156 | if (ret) |
| 157 | return ret; |
| 158 | |
| 159 | intel_ring_emit(ring, cmd); |
| 160 | intel_ring_emit(ring, MI_NOOP); |
| 161 | intel_ring_advance(ring); |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 162 | |
| 163 | return 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 164 | } |
| 165 | |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 166 | /** |
| 167 | * Emits a PIPE_CONTROL with a non-zero post-sync operation, for |
| 168 | * implementing two workarounds on gen6. From section 1.4.7.1 |
| 169 | * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1: |
| 170 | * |
| 171 | * [DevSNB-C+{W/A}] Before any depth stall flush (including those |
| 172 | * produced by non-pipelined state commands), software needs to first |
| 173 | * send a PIPE_CONTROL with no bits set except Post-Sync Operation != |
| 174 | * 0. |
| 175 | * |
| 176 | * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable |
| 177 | * =1, a PIPE_CONTROL with any non-zero post-sync-op is required. |
| 178 | * |
| 179 | * And the workaround for these two requires this workaround first: |
| 180 | * |
| 181 | * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent |
| 182 | * BEFORE the pipe-control with a post-sync op and no write-cache |
| 183 | * flushes. |
| 184 | * |
| 185 | * And this last workaround is tricky because of the requirements on |
| 186 | * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM |
| 187 | * volume 2 part 1: |
| 188 | * |
| 189 | * "1 of the following must also be set: |
| 190 | * - Render Target Cache Flush Enable ([12] of DW1) |
| 191 | * - Depth Cache Flush Enable ([0] of DW1) |
| 192 | * - Stall at Pixel Scoreboard ([1] of DW1) |
| 193 | * - Depth Stall ([13] of DW1) |
| 194 | * - Post-Sync Operation ([13] of DW1) |
| 195 | * - Notify Enable ([8] of DW1)" |
| 196 | * |
| 197 | * The cache flushes require the workaround flush that triggered this |
| 198 | * one, so we can't use it. Depth stall would trigger the same. |
| 199 | * Post-sync nonzero is what triggered this second workaround, so we |
| 200 | * can't use that one either. Notify enable is IRQs, which aren't |
| 201 | * really our business. That leaves only stall at scoreboard. |
| 202 | */ |
| 203 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 204 | intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring) |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 205 | { |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 206 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 207 | int ret; |
| 208 | |
| 209 | |
| 210 | ret = intel_ring_begin(ring, 6); |
| 211 | if (ret) |
| 212 | return ret; |
| 213 | |
| 214 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5)); |
| 215 | intel_ring_emit(ring, PIPE_CONTROL_CS_STALL | |
| 216 | PIPE_CONTROL_STALL_AT_SCOREBOARD); |
| 217 | intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */ |
| 218 | intel_ring_emit(ring, 0); /* low dword */ |
| 219 | intel_ring_emit(ring, 0); /* high dword */ |
| 220 | intel_ring_emit(ring, MI_NOOP); |
| 221 | intel_ring_advance(ring); |
| 222 | |
| 223 | ret = intel_ring_begin(ring, 6); |
| 224 | if (ret) |
| 225 | return ret; |
| 226 | |
| 227 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5)); |
| 228 | intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE); |
| 229 | intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */ |
| 230 | intel_ring_emit(ring, 0); |
| 231 | intel_ring_emit(ring, 0); |
| 232 | intel_ring_emit(ring, MI_NOOP); |
| 233 | intel_ring_advance(ring); |
| 234 | |
| 235 | return 0; |
| 236 | } |
| 237 | |
| 238 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 239 | gen6_render_ring_flush(struct intel_engine_cs *ring, |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 240 | u32 invalidate_domains, u32 flush_domains) |
| 241 | { |
| 242 | u32 flags = 0; |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 243 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 244 | int ret; |
| 245 | |
Paulo Zanoni | b311150 | 2012-08-17 18:35:42 -0300 | [diff] [blame] | 246 | /* Force SNB workarounds for PIPE_CONTROL flushes */ |
| 247 | ret = intel_emit_post_sync_nonzero_flush(ring); |
| 248 | if (ret) |
| 249 | return ret; |
| 250 | |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 251 | /* Just flush everything. Experiments have shown that reducing the |
| 252 | * number of bits based on the write domains has little performance |
| 253 | * impact. |
| 254 | */ |
Chris Wilson | 7d54a90 | 2012-08-10 10:18:10 +0100 | [diff] [blame] | 255 | if (flush_domains) { |
| 256 | flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH; |
| 257 | flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH; |
| 258 | /* |
| 259 | * Ensure that any following seqno writes only happen |
| 260 | * when the render cache is indeed flushed. |
| 261 | */ |
Daniel Vetter | 97f209b | 2012-06-28 09:48:42 +0200 | [diff] [blame] | 262 | flags |= PIPE_CONTROL_CS_STALL; |
Chris Wilson | 7d54a90 | 2012-08-10 10:18:10 +0100 | [diff] [blame] | 263 | } |
| 264 | if (invalidate_domains) { |
| 265 | flags |= PIPE_CONTROL_TLB_INVALIDATE; |
| 266 | flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE; |
| 267 | flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE; |
| 268 | flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE; |
| 269 | flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE; |
| 270 | flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE; |
| 271 | /* |
| 272 | * TLB invalidate requires a post-sync write. |
| 273 | */ |
Jesse Barnes | 3ac7831 | 2012-10-25 12:15:47 -0700 | [diff] [blame] | 274 | flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL; |
Chris Wilson | 7d54a90 | 2012-08-10 10:18:10 +0100 | [diff] [blame] | 275 | } |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 276 | |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 277 | ret = intel_ring_begin(ring, 4); |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 278 | if (ret) |
| 279 | return ret; |
| 280 | |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 281 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4)); |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 282 | intel_ring_emit(ring, flags); |
| 283 | intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 284 | intel_ring_emit(ring, 0); |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 285 | intel_ring_advance(ring); |
| 286 | |
| 287 | return 0; |
| 288 | } |
| 289 | |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 290 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 291 | gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring) |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 292 | { |
| 293 | int ret; |
| 294 | |
| 295 | ret = intel_ring_begin(ring, 4); |
| 296 | if (ret) |
| 297 | return ret; |
| 298 | |
| 299 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4)); |
| 300 | intel_ring_emit(ring, PIPE_CONTROL_CS_STALL | |
| 301 | PIPE_CONTROL_STALL_AT_SCOREBOARD); |
| 302 | intel_ring_emit(ring, 0); |
| 303 | intel_ring_emit(ring, 0); |
| 304 | intel_ring_advance(ring); |
| 305 | |
| 306 | return 0; |
| 307 | } |
| 308 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 309 | static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value) |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 310 | { |
| 311 | int ret; |
| 312 | |
| 313 | if (!ring->fbc_dirty) |
| 314 | return 0; |
| 315 | |
Ville Syrjälä | 37c1d94 | 2013-11-06 23:02:20 +0200 | [diff] [blame] | 316 | ret = intel_ring_begin(ring, 6); |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 317 | if (ret) |
| 318 | return ret; |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 319 | /* WaFbcNukeOn3DBlt:ivb/hsw */ |
| 320 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 321 | intel_ring_emit(ring, MSG_FBC_REND_STATE); |
| 322 | intel_ring_emit(ring, value); |
Ville Syrjälä | 37c1d94 | 2013-11-06 23:02:20 +0200 | [diff] [blame] | 323 | intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT); |
| 324 | intel_ring_emit(ring, MSG_FBC_REND_STATE); |
| 325 | intel_ring_emit(ring, ring->scratch.gtt_offset + 256); |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 326 | intel_ring_advance(ring); |
| 327 | |
| 328 | ring->fbc_dirty = false; |
| 329 | return 0; |
| 330 | } |
| 331 | |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 332 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 333 | gen7_render_ring_flush(struct intel_engine_cs *ring, |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 334 | u32 invalidate_domains, u32 flush_domains) |
| 335 | { |
| 336 | u32 flags = 0; |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 337 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 338 | int ret; |
| 339 | |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 340 | /* |
| 341 | * Ensure that any following seqno writes only happen when the render |
| 342 | * cache is indeed flushed. |
| 343 | * |
| 344 | * Workaround: 4th PIPE_CONTROL command (except the ones with only |
| 345 | * read-cache invalidate bits set) must have the CS_STALL bit set. We |
| 346 | * don't try to be clever and just set it unconditionally. |
| 347 | */ |
| 348 | flags |= PIPE_CONTROL_CS_STALL; |
| 349 | |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 350 | /* Just flush everything. Experiments have shown that reducing the |
| 351 | * number of bits based on the write domains has little performance |
| 352 | * impact. |
| 353 | */ |
| 354 | if (flush_domains) { |
| 355 | flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH; |
| 356 | flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH; |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 357 | } |
| 358 | if (invalidate_domains) { |
| 359 | flags |= PIPE_CONTROL_TLB_INVALIDATE; |
| 360 | flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE; |
| 361 | flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE; |
| 362 | flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE; |
| 363 | flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE; |
| 364 | flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE; |
| 365 | /* |
| 366 | * TLB invalidate requires a post-sync write. |
| 367 | */ |
| 368 | flags |= PIPE_CONTROL_QW_WRITE; |
Ville Syrjälä | b9e1faa | 2013-02-14 21:53:51 +0200 | [diff] [blame] | 369 | flags |= PIPE_CONTROL_GLOBAL_GTT_IVB; |
Paulo Zanoni | f398763 | 2012-08-17 18:35:43 -0300 | [diff] [blame] | 370 | |
| 371 | /* Workaround: we must issue a pipe_control with CS-stall bit |
| 372 | * set before a pipe_control command that has the state cache |
| 373 | * invalidate bit set. */ |
| 374 | gen7_render_ring_cs_stall_wa(ring); |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | ret = intel_ring_begin(ring, 4); |
| 378 | if (ret) |
| 379 | return ret; |
| 380 | |
| 381 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4)); |
| 382 | intel_ring_emit(ring, flags); |
Ville Syrjälä | b9e1faa | 2013-02-14 21:53:51 +0200 | [diff] [blame] | 383 | intel_ring_emit(ring, scratch_addr); |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 384 | intel_ring_emit(ring, 0); |
| 385 | intel_ring_advance(ring); |
| 386 | |
Ville Syrjälä | 9688eca | 2013-11-06 23:02:19 +0200 | [diff] [blame] | 387 | if (!invalidate_domains && flush_domains) |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 388 | return gen7_ring_fbc_flush(ring, FBC_REND_NUKE); |
| 389 | |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 390 | return 0; |
| 391 | } |
| 392 | |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 393 | static int |
Kenneth Graunke | 884ceac | 2014-06-28 02:04:20 +0300 | [diff] [blame] | 394 | gen8_emit_pipe_control(struct intel_engine_cs *ring, |
| 395 | u32 flags, u32 scratch_addr) |
| 396 | { |
| 397 | int ret; |
| 398 | |
| 399 | ret = intel_ring_begin(ring, 6); |
| 400 | if (ret) |
| 401 | return ret; |
| 402 | |
| 403 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6)); |
| 404 | intel_ring_emit(ring, flags); |
| 405 | intel_ring_emit(ring, scratch_addr); |
| 406 | intel_ring_emit(ring, 0); |
| 407 | intel_ring_emit(ring, 0); |
| 408 | intel_ring_emit(ring, 0); |
| 409 | intel_ring_advance(ring); |
| 410 | |
| 411 | return 0; |
| 412 | } |
| 413 | |
| 414 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 415 | gen8_render_ring_flush(struct intel_engine_cs *ring, |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 416 | u32 invalidate_domains, u32 flush_domains) |
| 417 | { |
| 418 | u32 flags = 0; |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 419 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Kenneth Graunke | 02c9f7e | 2014-01-27 14:20:16 -0800 | [diff] [blame] | 420 | int ret; |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 421 | |
| 422 | flags |= PIPE_CONTROL_CS_STALL; |
| 423 | |
| 424 | if (flush_domains) { |
| 425 | flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH; |
| 426 | flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH; |
| 427 | } |
| 428 | if (invalidate_domains) { |
| 429 | flags |= PIPE_CONTROL_TLB_INVALIDATE; |
| 430 | flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE; |
| 431 | flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE; |
| 432 | flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE; |
| 433 | flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE; |
| 434 | flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE; |
| 435 | flags |= PIPE_CONTROL_QW_WRITE; |
| 436 | flags |= PIPE_CONTROL_GLOBAL_GTT_IVB; |
Kenneth Graunke | 02c9f7e | 2014-01-27 14:20:16 -0800 | [diff] [blame] | 437 | |
| 438 | /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */ |
| 439 | ret = gen8_emit_pipe_control(ring, |
| 440 | PIPE_CONTROL_CS_STALL | |
| 441 | PIPE_CONTROL_STALL_AT_SCOREBOARD, |
| 442 | 0); |
| 443 | if (ret) |
| 444 | return ret; |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 445 | } |
| 446 | |
Rodrigo Vivi | c5ad011 | 2014-08-04 03:51:38 -0700 | [diff] [blame] | 447 | ret = gen8_emit_pipe_control(ring, flags, scratch_addr); |
| 448 | if (ret) |
| 449 | return ret; |
| 450 | |
| 451 | if (!invalidate_domains && flush_domains) |
| 452 | return gen7_ring_fbc_flush(ring, FBC_REND_NUKE); |
| 453 | |
| 454 | return 0; |
Ben Widawsky | a5f3d68 | 2013-11-02 21:07:27 -0700 | [diff] [blame] | 455 | } |
| 456 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 457 | static void ring_write_tail(struct intel_engine_cs *ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 458 | u32 value) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 459 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 460 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 461 | I915_WRITE_TAIL(ring, value); |
Xiang, Haihao | d46eefa | 2010-09-16 10:43:12 +0800 | [diff] [blame] | 462 | } |
| 463 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 464 | u64 intel_ring_get_active_head(struct intel_engine_cs *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 465 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 466 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 467 | u64 acthd; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 468 | |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 469 | if (INTEL_INFO(ring->dev)->gen >= 8) |
| 470 | acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base), |
| 471 | RING_ACTHD_UDW(ring->mmio_base)); |
| 472 | else if (INTEL_INFO(ring->dev)->gen >= 4) |
| 473 | acthd = I915_READ(RING_ACTHD(ring->mmio_base)); |
| 474 | else |
| 475 | acthd = I915_READ(ACTHD); |
| 476 | |
| 477 | return acthd; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 478 | } |
| 479 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 480 | static void ring_setup_phys_status_page(struct intel_engine_cs *ring) |
Daniel Vetter | 035dc1e | 2013-07-03 12:56:54 +0200 | [diff] [blame] | 481 | { |
| 482 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 483 | u32 addr; |
| 484 | |
| 485 | addr = dev_priv->status_page_dmah->busaddr; |
| 486 | if (INTEL_INFO(ring->dev)->gen >= 4) |
| 487 | addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0; |
| 488 | I915_WRITE(HWS_PGA, addr); |
| 489 | } |
| 490 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 491 | static bool stop_ring(struct intel_engine_cs *ring) |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 492 | { |
| 493 | struct drm_i915_private *dev_priv = to_i915(ring->dev); |
| 494 | |
| 495 | if (!IS_GEN2(ring->dev)) { |
| 496 | I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING)); |
Daniel Vetter | 403bdd1 | 2014-08-07 16:05:39 +0200 | [diff] [blame] | 497 | if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) { |
| 498 | DRM_ERROR("%s : timed out trying to stop ring\n", ring->name); |
Chris Wilson | 9bec9b1 | 2014-08-11 09:21:35 +0100 | [diff] [blame] | 499 | /* Sometimes we observe that the idle flag is not |
| 500 | * set even though the ring is empty. So double |
| 501 | * check before giving up. |
| 502 | */ |
| 503 | if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring)) |
| 504 | return false; |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 505 | } |
| 506 | } |
| 507 | |
| 508 | I915_WRITE_CTL(ring, 0); |
| 509 | I915_WRITE_HEAD(ring, 0); |
| 510 | ring->write_tail(ring, 0); |
| 511 | |
| 512 | if (!IS_GEN2(ring->dev)) { |
| 513 | (void)I915_READ_CTL(ring); |
| 514 | I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING)); |
| 515 | } |
| 516 | |
| 517 | return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0; |
| 518 | } |
| 519 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 520 | static int init_ring_common(struct intel_engine_cs *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 521 | { |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 522 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 523 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 524 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 525 | struct drm_i915_gem_object *obj = ringbuf->obj; |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 526 | int ret = 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 527 | |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 528 | gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL); |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 529 | |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 530 | if (!stop_ring(ring)) { |
| 531 | /* G45 ring initialization often fails to reset head to zero */ |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 532 | DRM_DEBUG_KMS("%s head not reset to zero " |
| 533 | "ctl %08x head %08x tail %08x start %08x\n", |
| 534 | ring->name, |
| 535 | I915_READ_CTL(ring), |
| 536 | I915_READ_HEAD(ring), |
| 537 | I915_READ_TAIL(ring), |
| 538 | I915_READ_START(ring)); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 539 | |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 540 | if (!stop_ring(ring)) { |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 541 | DRM_ERROR("failed to set %s head to zero " |
| 542 | "ctl %08x head %08x tail %08x start %08x\n", |
| 543 | ring->name, |
| 544 | I915_READ_CTL(ring), |
| 545 | I915_READ_HEAD(ring), |
| 546 | I915_READ_TAIL(ring), |
| 547 | I915_READ_START(ring)); |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 548 | ret = -EIO; |
| 549 | goto out; |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 550 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 551 | } |
| 552 | |
Chris Wilson | 9991ae7 | 2014-04-02 16:36:07 +0100 | [diff] [blame] | 553 | if (I915_NEED_GFX_HWS(dev)) |
| 554 | intel_ring_setup_status_page(ring); |
| 555 | else |
| 556 | ring_setup_phys_status_page(ring); |
| 557 | |
Jiri Kosina | ece4a17 | 2014-08-07 16:29:53 +0200 | [diff] [blame] | 558 | /* Enforce ordering by reading HEAD register back */ |
| 559 | I915_READ_HEAD(ring); |
| 560 | |
Daniel Vetter | 0d8957c | 2012-08-07 09:54:14 +0200 | [diff] [blame] | 561 | /* Initialize the ring. This must happen _after_ we've cleared the ring |
| 562 | * registers with the above sequence (the readback of the HEAD registers |
| 563 | * also enforces ordering), otherwise the hw might lose the new ring |
| 564 | * register values. */ |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 565 | I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj)); |
Chris Wilson | 9546889 | 2014-08-07 15:39:54 +0100 | [diff] [blame] | 566 | |
| 567 | /* WaClearRingBufHeadRegAtInit:ctg,elk */ |
| 568 | if (I915_READ_HEAD(ring)) |
| 569 | DRM_DEBUG("%s initialization failed [head=%08x], fudging\n", |
| 570 | ring->name, I915_READ_HEAD(ring)); |
| 571 | I915_WRITE_HEAD(ring, 0); |
| 572 | (void)I915_READ_HEAD(ring); |
| 573 | |
Daniel Vetter | 7f2ab69 | 2010-08-02 17:06:59 +0200 | [diff] [blame] | 574 | I915_WRITE_CTL(ring, |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 575 | ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) |
Chris Wilson | 5d031e5 | 2012-02-08 13:34:13 +0000 | [diff] [blame] | 576 | | RING_VALID); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 577 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 578 | /* If the head is still not zero, the ring is dead */ |
Sean Paul | f01db98 | 2012-03-16 12:43:22 -0400 | [diff] [blame] | 579 | if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 && |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 580 | I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) && |
Sean Paul | f01db98 | 2012-03-16 12:43:22 -0400 | [diff] [blame] | 581 | (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) { |
Chris Wilson | e74cfed | 2010-11-09 10:16:56 +0000 | [diff] [blame] | 582 | DRM_ERROR("%s initialization failed " |
Chris Wilson | 48e48a0 | 2014-04-09 09:19:44 +0100 | [diff] [blame] | 583 | "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n", |
| 584 | ring->name, |
| 585 | I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID, |
| 586 | I915_READ_HEAD(ring), I915_READ_TAIL(ring), |
| 587 | I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj)); |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 588 | ret = -EIO; |
| 589 | goto out; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 590 | } |
| 591 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 592 | if (!drm_core_check_feature(ring->dev, DRIVER_MODESET)) |
| 593 | i915_kernel_lost_context(ring->dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 594 | else { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 595 | ringbuf->head = I915_READ_HEAD(ring); |
| 596 | ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR; |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 597 | ringbuf->space = intel_ring_space(ringbuf); |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 598 | ringbuf->last_retired_head = -1; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 599 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 600 | |
Chris Wilson | 50f018d | 2013-06-10 11:20:19 +0100 | [diff] [blame] | 601 | memset(&ring->hangcheck, 0, sizeof(ring->hangcheck)); |
| 602 | |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 603 | out: |
Deepak S | c8d9a59 | 2013-11-23 14:55:42 +0530 | [diff] [blame] | 604 | gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL); |
Daniel Vetter | b7884eb | 2012-06-04 11:18:15 +0200 | [diff] [blame] | 605 | |
| 606 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 607 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 608 | |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 609 | void |
| 610 | intel_fini_pipe_control(struct intel_engine_cs *ring) |
| 611 | { |
| 612 | struct drm_device *dev = ring->dev; |
| 613 | |
| 614 | if (ring->scratch.obj == NULL) |
| 615 | return; |
| 616 | |
| 617 | if (INTEL_INFO(dev)->gen >= 5) { |
| 618 | kunmap(sg_page(ring->scratch.obj->pages->sgl)); |
| 619 | i915_gem_object_ggtt_unpin(ring->scratch.obj); |
| 620 | } |
| 621 | |
| 622 | drm_gem_object_unreference(&ring->scratch.obj->base); |
| 623 | ring->scratch.obj = NULL; |
| 624 | } |
| 625 | |
| 626 | int |
| 627 | intel_init_pipe_control(struct intel_engine_cs *ring) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 628 | { |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 629 | int ret; |
| 630 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 631 | if (ring->scratch.obj) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 632 | return 0; |
| 633 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 634 | ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096); |
| 635 | if (ring->scratch.obj == NULL) { |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 636 | DRM_ERROR("Failed to allocate seqno page\n"); |
| 637 | ret = -ENOMEM; |
| 638 | goto err; |
| 639 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 640 | |
Daniel Vetter | a9cc726 | 2014-02-14 14:01:13 +0100 | [diff] [blame] | 641 | ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC); |
| 642 | if (ret) |
| 643 | goto err_unref; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 644 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 645 | ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 646 | if (ret) |
| 647 | goto err_unref; |
| 648 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 649 | ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj); |
| 650 | ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl)); |
| 651 | if (ring->scratch.cpu_page == NULL) { |
Wei Yongjun | 56b085a | 2013-05-28 17:51:44 +0800 | [diff] [blame] | 652 | ret = -ENOMEM; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 653 | goto err_unpin; |
Wei Yongjun | 56b085a | 2013-05-28 17:51:44 +0800 | [diff] [blame] | 654 | } |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 655 | |
Ville Syrjälä | 2b1086c | 2013-02-12 22:01:38 +0200 | [diff] [blame] | 656 | DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n", |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 657 | ring->name, ring->scratch.gtt_offset); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 658 | return 0; |
| 659 | |
| 660 | err_unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 661 | i915_gem_object_ggtt_unpin(ring->scratch.obj); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 662 | err_unref: |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 663 | drm_gem_object_unreference(&ring->scratch.obj->base); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 664 | err: |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 665 | return ret; |
| 666 | } |
| 667 | |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 668 | static inline void intel_ring_emit_wa(struct intel_engine_cs *ring, |
| 669 | u32 addr, u32 value) |
| 670 | { |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 671 | struct drm_device *dev = ring->dev; |
| 672 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 673 | |
Damien Lespiau | 04ad2dc | 2014-08-30 16:51:01 +0100 | [diff] [blame] | 674 | if (WARN_ON(dev_priv->num_wa_regs >= I915_MAX_WA_REGS)) |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 675 | return; |
| 676 | |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 677 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 678 | intel_ring_emit(ring, addr); |
| 679 | intel_ring_emit(ring, value); |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 680 | |
| 681 | dev_priv->intel_wa_regs[dev_priv->num_wa_regs].addr = addr; |
Damien Lespiau | b07ba1d | 2014-08-30 16:51:02 +0100 | [diff] [blame] | 682 | dev_priv->intel_wa_regs[dev_priv->num_wa_regs].mask = value & 0xFFFF; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 683 | /* value is updated with the status of remaining bits of this |
| 684 | * register when it is read from debugfs file |
| 685 | */ |
| 686 | dev_priv->intel_wa_regs[dev_priv->num_wa_regs].value = value; |
| 687 | dev_priv->num_wa_regs++; |
| 688 | |
| 689 | return; |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 690 | } |
| 691 | |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 692 | static int bdw_init_workarounds(struct intel_engine_cs *ring) |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 693 | { |
| 694 | int ret; |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 695 | struct drm_device *dev = ring->dev; |
| 696 | struct drm_i915_private *dev_priv = dev->dev_private; |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 697 | |
| 698 | /* |
| 699 | * workarounds applied in this fn are part of register state context, |
| 700 | * they need to be re-initialized followed by gpu reset, suspend/resume, |
| 701 | * module reload. |
| 702 | */ |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 703 | dev_priv->num_wa_regs = 0; |
| 704 | memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs)); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 705 | |
| 706 | /* |
| 707 | * update the number of dwords required based on the |
| 708 | * actual number of workarounds applied |
| 709 | */ |
| 710 | ret = intel_ring_begin(ring, 24); |
| 711 | if (ret) |
| 712 | return ret; |
| 713 | |
| 714 | /* WaDisablePartialInstShootdown:bdw */ |
| 715 | /* WaDisableThreadStallDopClockGating:bdw */ |
| 716 | /* FIXME: Unclear whether we really need this on production bdw. */ |
| 717 | intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN, |
| 718 | _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
| 719 | | STALL_DOP_GATING_DISABLE)); |
| 720 | |
| 721 | /* WaDisableDopClockGating:bdw May not be needed for production */ |
| 722 | intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2, |
| 723 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 724 | |
| 725 | /* |
| 726 | * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for |
| 727 | * pre-production hardware |
| 728 | */ |
| 729 | intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3, |
| 730 | _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS |
| 731 | | GEN8_SAMPLER_POWER_BYPASS_DIS)); |
| 732 | |
| 733 | intel_ring_emit_wa(ring, GEN7_HALF_SLICE_CHICKEN1, |
| 734 | _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE)); |
| 735 | |
| 736 | intel_ring_emit_wa(ring, COMMON_SLICE_CHICKEN2, |
| 737 | _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE)); |
| 738 | |
| 739 | /* Use Force Non-Coherent whenever executing a 3D context. This is a |
| 740 | * workaround for for a possible hang in the unlikely event a TLB |
| 741 | * invalidation occurs during a PSD flush. |
| 742 | */ |
| 743 | intel_ring_emit_wa(ring, HDC_CHICKEN0, |
| 744 | _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT)); |
| 745 | |
| 746 | /* Wa4x4STCOptimizationDisable:bdw */ |
| 747 | intel_ring_emit_wa(ring, CACHE_MODE_1, |
| 748 | _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE)); |
| 749 | |
| 750 | /* |
| 751 | * BSpec recommends 8x4 when MSAA is used, |
| 752 | * however in practice 16x4 seems fastest. |
| 753 | * |
| 754 | * Note that PS/WM thread counts depend on the WIZ hashing |
| 755 | * disable bit, which we don't touch here, but it's good |
| 756 | * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM). |
| 757 | */ |
| 758 | intel_ring_emit_wa(ring, GEN7_GT_MODE, |
| 759 | GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4); |
| 760 | |
| 761 | intel_ring_advance(ring); |
| 762 | |
Arun Siluvery | 888b599 | 2014-08-26 14:44:51 +0100 | [diff] [blame] | 763 | DRM_DEBUG_DRIVER("Number of Workarounds applied: %d\n", |
| 764 | dev_priv->num_wa_regs); |
| 765 | |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 766 | return 0; |
| 767 | } |
| 768 | |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 769 | static int chv_init_workarounds(struct intel_engine_cs *ring) |
| 770 | { |
| 771 | int ret; |
| 772 | struct drm_device *dev = ring->dev; |
| 773 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 774 | |
| 775 | /* |
| 776 | * workarounds applied in this fn are part of register state context, |
| 777 | * they need to be re-initialized followed by gpu reset, suspend/resume, |
| 778 | * module reload. |
| 779 | */ |
| 780 | dev_priv->num_wa_regs = 0; |
| 781 | memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs)); |
| 782 | |
| 783 | ret = intel_ring_begin(ring, 12); |
| 784 | if (ret) |
| 785 | return ret; |
| 786 | |
| 787 | /* WaDisablePartialInstShootdown:chv */ |
| 788 | intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN, |
| 789 | _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE)); |
| 790 | |
| 791 | /* WaDisableThreadStallDopClockGating:chv */ |
| 792 | intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN, |
| 793 | _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE)); |
| 794 | |
| 795 | /* WaDisableDopClockGating:chv (pre-production hw) */ |
| 796 | intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2, |
| 797 | _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE)); |
| 798 | |
| 799 | /* WaDisableSamplerPowerBypass:chv (pre-production hw) */ |
| 800 | intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3, |
| 801 | _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS)); |
| 802 | |
| 803 | intel_ring_advance(ring); |
| 804 | |
| 805 | return 0; |
| 806 | } |
| 807 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 808 | static int init_render_ring(struct intel_engine_cs *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 809 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 810 | struct drm_device *dev = ring->dev; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 811 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 812 | int ret = init_ring_common(ring); |
Konrad Zapalowicz | 9c33baa | 2014-06-19 19:07:15 +0200 | [diff] [blame] | 813 | if (ret) |
| 814 | return ret; |
Zhenyu Wang | a69ffdb | 2010-08-30 16:12:42 +0800 | [diff] [blame] | 815 | |
Akash Goel | 61a563a | 2014-03-25 18:01:50 +0530 | [diff] [blame] | 816 | /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */ |
| 817 | if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 818 | I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH)); |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 819 | |
| 820 | /* We need to disable the AsyncFlip performance optimisations in order |
| 821 | * to use MI_WAIT_FOR_EVENT within the CS. It should already be |
| 822 | * programmed to '1' on all products. |
Damien Lespiau | 8693a82 | 2013-05-03 18:48:11 +0100 | [diff] [blame] | 823 | * |
Ville Syrjälä | b3f797a | 2014-04-28 14:31:09 +0300 | [diff] [blame] | 824 | * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 825 | */ |
| 826 | if (INTEL_INFO(dev)->gen >= 6) |
| 827 | I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE)); |
| 828 | |
Chris Wilson | f05bb0c | 2013-01-20 16:33:32 +0000 | [diff] [blame] | 829 | /* Required for the hardware to program scanline values for waiting */ |
Akash Goel | 01fa030 | 2014-03-24 23:00:04 +0530 | [diff] [blame] | 830 | /* WaEnableFlushTlbInvalidationMode:snb */ |
Chris Wilson | f05bb0c | 2013-01-20 16:33:32 +0000 | [diff] [blame] | 831 | if (INTEL_INFO(dev)->gen == 6) |
| 832 | I915_WRITE(GFX_MODE, |
Chris Wilson | aa83e30 | 2014-03-21 17:18:54 +0000 | [diff] [blame] | 833 | _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT)); |
Chris Wilson | f05bb0c | 2013-01-20 16:33:32 +0000 | [diff] [blame] | 834 | |
Akash Goel | 01fa030 | 2014-03-24 23:00:04 +0530 | [diff] [blame] | 835 | /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */ |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 836 | if (IS_GEN7(dev)) |
| 837 | I915_WRITE(GFX_MODE_GEN7, |
Akash Goel | 01fa030 | 2014-03-24 23:00:04 +0530 | [diff] [blame] | 838 | _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) | |
Chris Wilson | 1c8c38c | 2013-01-20 16:11:20 +0000 | [diff] [blame] | 839 | _MASKED_BIT_ENABLE(GFX_REPLAY_MODE)); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 840 | |
Jesse Barnes | 8d31528 | 2011-10-16 10:23:31 +0200 | [diff] [blame] | 841 | if (INTEL_INFO(dev)->gen >= 5) { |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 842 | ret = intel_init_pipe_control(ring); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 843 | if (ret) |
| 844 | return ret; |
| 845 | } |
| 846 | |
Daniel Vetter | 5e13a0c | 2012-05-08 13:39:59 +0200 | [diff] [blame] | 847 | if (IS_GEN6(dev)) { |
Kenneth Graunke | 3a69ddd | 2012-04-27 12:44:41 -0700 | [diff] [blame] | 848 | /* From the Sandybridge PRM, volume 1 part 3, page 24: |
| 849 | * "If this bit is set, STCunit will have LRA as replacement |
| 850 | * policy. [...] This bit must be reset. LRA replacement |
| 851 | * policy is not supported." |
| 852 | */ |
| 853 | I915_WRITE(CACHE_MODE_0, |
Daniel Vetter | 5e13a0c | 2012-05-08 13:39:59 +0200 | [diff] [blame] | 854 | _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB)); |
Ben Widawsky | 84f9f93 | 2011-12-12 19:21:58 -0800 | [diff] [blame] | 855 | } |
| 856 | |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 857 | if (INTEL_INFO(dev)->gen >= 6) |
| 858 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING)); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 859 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 860 | if (HAS_L3_DPF(dev)) |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 861 | I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev)); |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 862 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 863 | return ret; |
| 864 | } |
| 865 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 866 | static void render_ring_cleanup(struct intel_engine_cs *ring) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 867 | { |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 868 | struct drm_device *dev = ring->dev; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 869 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 870 | |
| 871 | if (dev_priv->semaphore_obj) { |
| 872 | i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj); |
| 873 | drm_gem_object_unreference(&dev_priv->semaphore_obj->base); |
| 874 | dev_priv->semaphore_obj = NULL; |
| 875 | } |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 876 | |
Oscar Mateo | 9b1136d | 2014-07-24 17:04:24 +0100 | [diff] [blame] | 877 | intel_fini_pipe_control(ring); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 878 | } |
| 879 | |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 880 | static int gen8_rcs_signal(struct intel_engine_cs *signaller, |
| 881 | unsigned int num_dwords) |
| 882 | { |
| 883 | #define MBOX_UPDATE_DWORDS 8 |
| 884 | struct drm_device *dev = signaller->dev; |
| 885 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 886 | struct intel_engine_cs *waiter; |
| 887 | int i, ret, num_rings; |
| 888 | |
| 889 | num_rings = hweight32(INTEL_INFO(dev)->ring_mask); |
| 890 | num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS; |
| 891 | #undef MBOX_UPDATE_DWORDS |
| 892 | |
| 893 | ret = intel_ring_begin(signaller, num_dwords); |
| 894 | if (ret) |
| 895 | return ret; |
| 896 | |
| 897 | for_each_ring(waiter, dev_priv, i) { |
| 898 | u64 gtt_offset = signaller->semaphore.signal_ggtt[i]; |
| 899 | if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID) |
| 900 | continue; |
| 901 | |
| 902 | intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6)); |
| 903 | intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB | |
| 904 | PIPE_CONTROL_QW_WRITE | |
| 905 | PIPE_CONTROL_FLUSH_ENABLE); |
| 906 | intel_ring_emit(signaller, lower_32_bits(gtt_offset)); |
| 907 | intel_ring_emit(signaller, upper_32_bits(gtt_offset)); |
| 908 | intel_ring_emit(signaller, signaller->outstanding_lazy_seqno); |
| 909 | intel_ring_emit(signaller, 0); |
| 910 | intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL | |
| 911 | MI_SEMAPHORE_TARGET(waiter->id)); |
| 912 | intel_ring_emit(signaller, 0); |
| 913 | } |
| 914 | |
| 915 | return 0; |
| 916 | } |
| 917 | |
| 918 | static int gen8_xcs_signal(struct intel_engine_cs *signaller, |
| 919 | unsigned int num_dwords) |
| 920 | { |
| 921 | #define MBOX_UPDATE_DWORDS 6 |
| 922 | struct drm_device *dev = signaller->dev; |
| 923 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 924 | struct intel_engine_cs *waiter; |
| 925 | int i, ret, num_rings; |
| 926 | |
| 927 | num_rings = hweight32(INTEL_INFO(dev)->ring_mask); |
| 928 | num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS; |
| 929 | #undef MBOX_UPDATE_DWORDS |
| 930 | |
| 931 | ret = intel_ring_begin(signaller, num_dwords); |
| 932 | if (ret) |
| 933 | return ret; |
| 934 | |
| 935 | for_each_ring(waiter, dev_priv, i) { |
| 936 | u64 gtt_offset = signaller->semaphore.signal_ggtt[i]; |
| 937 | if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID) |
| 938 | continue; |
| 939 | |
| 940 | intel_ring_emit(signaller, (MI_FLUSH_DW + 1) | |
| 941 | MI_FLUSH_DW_OP_STOREDW); |
| 942 | intel_ring_emit(signaller, lower_32_bits(gtt_offset) | |
| 943 | MI_FLUSH_DW_USE_GTT); |
| 944 | intel_ring_emit(signaller, upper_32_bits(gtt_offset)); |
| 945 | intel_ring_emit(signaller, signaller->outstanding_lazy_seqno); |
| 946 | intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL | |
| 947 | MI_SEMAPHORE_TARGET(waiter->id)); |
| 948 | intel_ring_emit(signaller, 0); |
| 949 | } |
| 950 | |
| 951 | return 0; |
| 952 | } |
| 953 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 954 | static int gen6_signal(struct intel_engine_cs *signaller, |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 955 | unsigned int num_dwords) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 956 | { |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 957 | struct drm_device *dev = signaller->dev; |
| 958 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 959 | struct intel_engine_cs *useless; |
Ben Widawsky | a1444b7 | 2014-06-30 09:53:35 -0700 | [diff] [blame] | 960 | int i, ret, num_rings; |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 961 | |
Ben Widawsky | a1444b7 | 2014-06-30 09:53:35 -0700 | [diff] [blame] | 962 | #define MBOX_UPDATE_DWORDS 3 |
| 963 | num_rings = hweight32(INTEL_INFO(dev)->ring_mask); |
| 964 | num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2); |
| 965 | #undef MBOX_UPDATE_DWORDS |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 966 | |
| 967 | ret = intel_ring_begin(signaller, num_dwords); |
| 968 | if (ret) |
| 969 | return ret; |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 970 | |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 971 | for_each_ring(useless, dev_priv, i) { |
| 972 | u32 mbox_reg = signaller->semaphore.mbox.signal[i]; |
| 973 | if (mbox_reg != GEN6_NOSYNC) { |
| 974 | intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1)); |
| 975 | intel_ring_emit(signaller, mbox_reg); |
| 976 | intel_ring_emit(signaller, signaller->outstanding_lazy_seqno); |
Ben Widawsky | 78325f2 | 2014-04-29 14:52:29 -0700 | [diff] [blame] | 977 | } |
| 978 | } |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 979 | |
Ben Widawsky | a1444b7 | 2014-06-30 09:53:35 -0700 | [diff] [blame] | 980 | /* If num_dwords was rounded, make sure the tail pointer is correct */ |
| 981 | if (num_rings % 2 == 0) |
| 982 | intel_ring_emit(signaller, MI_NOOP); |
| 983 | |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 984 | return 0; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 985 | } |
| 986 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 987 | /** |
| 988 | * gen6_add_request - Update the semaphore mailbox registers |
| 989 | * |
| 990 | * @ring - ring that is adding a request |
| 991 | * @seqno - return seqno stuck into the ring |
| 992 | * |
| 993 | * Update the mailbox registers in the *other* rings with the current seqno. |
| 994 | * This acts like a signal in the canonical semaphore. |
| 995 | */ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 996 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 997 | gen6_add_request(struct intel_engine_cs *ring) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 998 | { |
Ben Widawsky | 024a43e | 2014-04-29 14:52:30 -0700 | [diff] [blame] | 999 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1000 | |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 1001 | if (ring->semaphore.signal) |
| 1002 | ret = ring->semaphore.signal(ring, 4); |
| 1003 | else |
| 1004 | ret = intel_ring_begin(ring, 4); |
| 1005 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1006 | if (ret) |
| 1007 | return ret; |
| 1008 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1009 | intel_ring_emit(ring, MI_STORE_DWORD_INDEX); |
| 1010 | intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 1011 | intel_ring_emit(ring, ring->outstanding_lazy_seqno); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1012 | intel_ring_emit(ring, MI_USER_INTERRUPT); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 1013 | __intel_ring_advance(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1014 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1015 | return 0; |
| 1016 | } |
| 1017 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1018 | static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev, |
| 1019 | u32 seqno) |
| 1020 | { |
| 1021 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1022 | return dev_priv->last_seqno < seqno; |
| 1023 | } |
| 1024 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1025 | /** |
| 1026 | * intel_ring_sync - sync the waiter to the signaller on seqno |
| 1027 | * |
| 1028 | * @waiter - ring that is waiting |
| 1029 | * @signaller - ring which has, or will signal |
| 1030 | * @seqno - seqno which the waiter will block on |
| 1031 | */ |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 1032 | |
| 1033 | static int |
| 1034 | gen8_ring_sync(struct intel_engine_cs *waiter, |
| 1035 | struct intel_engine_cs *signaller, |
| 1036 | u32 seqno) |
| 1037 | { |
| 1038 | struct drm_i915_private *dev_priv = waiter->dev->dev_private; |
| 1039 | int ret; |
| 1040 | |
| 1041 | ret = intel_ring_begin(waiter, 4); |
| 1042 | if (ret) |
| 1043 | return ret; |
| 1044 | |
| 1045 | intel_ring_emit(waiter, MI_SEMAPHORE_WAIT | |
| 1046 | MI_SEMAPHORE_GLOBAL_GTT | |
Ben Widawsky | bae4fcd | 2014-06-30 09:53:43 -0700 | [diff] [blame] | 1047 | MI_SEMAPHORE_POLL | |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 1048 | MI_SEMAPHORE_SAD_GTE_SDD); |
| 1049 | intel_ring_emit(waiter, seqno); |
| 1050 | intel_ring_emit(waiter, |
| 1051 | lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id))); |
| 1052 | intel_ring_emit(waiter, |
| 1053 | upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id))); |
| 1054 | intel_ring_advance(waiter); |
| 1055 | return 0; |
| 1056 | } |
| 1057 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1058 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1059 | gen6_ring_sync(struct intel_engine_cs *waiter, |
| 1060 | struct intel_engine_cs *signaller, |
Daniel Vetter | 686cb5f | 2012-04-11 22:12:52 +0200 | [diff] [blame] | 1061 | u32 seqno) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1062 | { |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1063 | u32 dw1 = MI_SEMAPHORE_MBOX | |
| 1064 | MI_SEMAPHORE_COMPARE | |
| 1065 | MI_SEMAPHORE_REGISTER; |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 1066 | u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id]; |
| 1067 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1068 | |
Ben Widawsky | 1500f7e | 2012-04-11 11:18:21 -0700 | [diff] [blame] | 1069 | /* Throughout all of the GEM code, seqno passed implies our current |
| 1070 | * seqno is >= the last seqno executed. However for hardware the |
| 1071 | * comparison is strictly greater than. |
| 1072 | */ |
| 1073 | seqno -= 1; |
| 1074 | |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 1075 | WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID); |
Daniel Vetter | 686cb5f | 2012-04-11 22:12:52 +0200 | [diff] [blame] | 1076 | |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1077 | ret = intel_ring_begin(waiter, 4); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1078 | if (ret) |
| 1079 | return ret; |
| 1080 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1081 | /* If seqno wrap happened, omit the wait with no-ops */ |
| 1082 | if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) { |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 1083 | intel_ring_emit(waiter, dw1 | wait_mbox); |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 1084 | intel_ring_emit(waiter, seqno); |
| 1085 | intel_ring_emit(waiter, 0); |
| 1086 | intel_ring_emit(waiter, MI_NOOP); |
| 1087 | } else { |
| 1088 | intel_ring_emit(waiter, MI_NOOP); |
| 1089 | intel_ring_emit(waiter, MI_NOOP); |
| 1090 | intel_ring_emit(waiter, MI_NOOP); |
| 1091 | intel_ring_emit(waiter, MI_NOOP); |
| 1092 | } |
Ben Widawsky | c8c99b0 | 2011-09-14 20:32:47 -0700 | [diff] [blame] | 1093 | intel_ring_advance(waiter); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1094 | |
| 1095 | return 0; |
| 1096 | } |
| 1097 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1098 | #define PIPE_CONTROL_FLUSH(ring__, addr__) \ |
| 1099 | do { \ |
Kenneth Graunke | fcbc34e | 2011-10-11 23:41:08 +0200 | [diff] [blame] | 1100 | intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \ |
| 1101 | PIPE_CONTROL_DEPTH_STALL); \ |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1102 | intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \ |
| 1103 | intel_ring_emit(ring__, 0); \ |
| 1104 | intel_ring_emit(ring__, 0); \ |
| 1105 | } while (0) |
| 1106 | |
| 1107 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1108 | pc_render_add_request(struct intel_engine_cs *ring) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1109 | { |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1110 | u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1111 | int ret; |
| 1112 | |
| 1113 | /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently |
| 1114 | * incoherent with writes to memory, i.e. completely fubar, |
| 1115 | * so we need to use PIPE_NOTIFY instead. |
| 1116 | * |
| 1117 | * However, we also need to workaround the qword write |
| 1118 | * incoherence by flushing the 6 PIPE_NOTIFY buffers out to |
| 1119 | * memory before requesting an interrupt. |
| 1120 | */ |
| 1121 | ret = intel_ring_begin(ring, 32); |
| 1122 | if (ret) |
| 1123 | return ret; |
| 1124 | |
Kenneth Graunke | fcbc34e | 2011-10-11 23:41:08 +0200 | [diff] [blame] | 1125 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | |
Kenneth Graunke | 9d971b3 | 2011-10-11 23:41:09 +0200 | [diff] [blame] | 1126 | PIPE_CONTROL_WRITE_FLUSH | |
| 1127 | PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE); |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1128 | intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT); |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 1129 | intel_ring_emit(ring, ring->outstanding_lazy_seqno); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1130 | intel_ring_emit(ring, 0); |
| 1131 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1132 | scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */ |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1133 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1134 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1135 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1136 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1137 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1138 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1139 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 1140 | scratch_addr += 2 * CACHELINE_BYTES; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1141 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1142 | |
Kenneth Graunke | fcbc34e | 2011-10-11 23:41:08 +0200 | [diff] [blame] | 1143 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | |
Kenneth Graunke | 9d971b3 | 2011-10-11 23:41:09 +0200 | [diff] [blame] | 1144 | PIPE_CONTROL_WRITE_FLUSH | |
| 1145 | PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1146 | PIPE_CONTROL_NOTIFY); |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1147 | intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT); |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 1148 | intel_ring_emit(ring, ring->outstanding_lazy_seqno); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1149 | intel_ring_emit(ring, 0); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 1150 | __intel_ring_advance(ring); |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1151 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1152 | return 0; |
| 1153 | } |
| 1154 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1155 | static u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1156 | gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency) |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 1157 | { |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 1158 | /* Workaround to force correct ordering between irq and seqno writes on |
| 1159 | * ivb (and maybe also on snb) by reading from a CS register (like |
| 1160 | * ACTHD) before reading the status page. */ |
Chris Wilson | 5087744 | 2014-03-21 12:41:53 +0000 | [diff] [blame] | 1161 | if (!lazy_coherency) { |
| 1162 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 1163 | POSTING_READ(RING_ACTHD(ring->mmio_base)); |
| 1164 | } |
| 1165 | |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 1166 | return intel_read_status_page(ring, I915_GEM_HWS_INDEX); |
| 1167 | } |
| 1168 | |
| 1169 | static u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1170 | ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1171 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1172 | return intel_read_status_page(ring, I915_GEM_HWS_INDEX); |
| 1173 | } |
| 1174 | |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1175 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1176 | ring_set_seqno(struct intel_engine_cs *ring, u32 seqno) |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1177 | { |
| 1178 | intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno); |
| 1179 | } |
| 1180 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1181 | static u32 |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1182 | pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency) |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1183 | { |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1184 | return ring->scratch.cpu_page[0]; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1185 | } |
| 1186 | |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1187 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1188 | pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno) |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1189 | { |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 1190 | ring->scratch.cpu_page[0] = seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 1191 | } |
| 1192 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1193 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1194 | gen5_ring_get_irq(struct intel_engine_cs *ring) |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1195 | { |
| 1196 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1197 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1198 | unsigned long flags; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1199 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1200 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1201 | return false; |
| 1202 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1203 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Paulo Zanoni | 43eaea1 | 2013-08-06 18:57:12 -0300 | [diff] [blame] | 1204 | if (ring->irq_refcount++ == 0) |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1205 | gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1206 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1207 | |
| 1208 | return true; |
| 1209 | } |
| 1210 | |
| 1211 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1212 | gen5_ring_put_irq(struct intel_engine_cs *ring) |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1213 | { |
| 1214 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1215 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1216 | unsigned long flags; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1217 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1218 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Paulo Zanoni | 43eaea1 | 2013-08-06 18:57:12 -0300 | [diff] [blame] | 1219 | if (--ring->irq_refcount == 0) |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1220 | gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1221 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 1222 | } |
| 1223 | |
| 1224 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1225 | i9xx_ring_get_irq(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1226 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1227 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1228 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1229 | unsigned long flags; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1230 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1231 | if (!intel_irqs_enabled(dev_priv)) |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1232 | return false; |
| 1233 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1234 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1235 | if (ring->irq_refcount++ == 0) { |
Daniel Vetter | f637fde | 2012-04-11 22:12:59 +0200 | [diff] [blame] | 1236 | dev_priv->irq_mask &= ~ring->irq_enable_mask; |
| 1237 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 1238 | POSTING_READ(IMR); |
| 1239 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1240 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1241 | |
| 1242 | return true; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1243 | } |
| 1244 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1245 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1246 | i9xx_ring_put_irq(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1247 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1248 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1249 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1250 | unsigned long flags; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1251 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1252 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1253 | if (--ring->irq_refcount == 0) { |
Daniel Vetter | f637fde | 2012-04-11 22:12:59 +0200 | [diff] [blame] | 1254 | dev_priv->irq_mask |= ring->irq_enable_mask; |
| 1255 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 1256 | POSTING_READ(IMR); |
| 1257 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1258 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1259 | } |
| 1260 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1261 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1262 | i8xx_ring_get_irq(struct intel_engine_cs *ring) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1263 | { |
| 1264 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1265 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1266 | unsigned long flags; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1267 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1268 | if (!intel_irqs_enabled(dev_priv)) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1269 | return false; |
| 1270 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1271 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1272 | if (ring->irq_refcount++ == 0) { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1273 | dev_priv->irq_mask &= ~ring->irq_enable_mask; |
| 1274 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 1275 | POSTING_READ16(IMR); |
| 1276 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1277 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1278 | |
| 1279 | return true; |
| 1280 | } |
| 1281 | |
| 1282 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1283 | i8xx_ring_put_irq(struct intel_engine_cs *ring) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1284 | { |
| 1285 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1286 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1287 | unsigned long flags; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1288 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1289 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1290 | if (--ring->irq_refcount == 0) { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1291 | dev_priv->irq_mask |= ring->irq_enable_mask; |
| 1292 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 1293 | POSTING_READ16(IMR); |
| 1294 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1295 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 1296 | } |
| 1297 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1298 | void intel_ring_setup_status_page(struct intel_engine_cs *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1299 | { |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 1300 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1301 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 1302 | u32 mmio = 0; |
| 1303 | |
| 1304 | /* The ring status page addresses are no longer next to the rest of |
| 1305 | * the ring registers as of gen7. |
| 1306 | */ |
| 1307 | if (IS_GEN7(dev)) { |
| 1308 | switch (ring->id) { |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 1309 | case RCS: |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 1310 | mmio = RENDER_HWS_PGA_GEN7; |
| 1311 | break; |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 1312 | case BCS: |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 1313 | mmio = BLT_HWS_PGA_GEN7; |
| 1314 | break; |
Zhao Yakui | 77fe2ff | 2014-04-17 10:37:39 +0800 | [diff] [blame] | 1315 | /* |
| 1316 | * VCS2 actually doesn't exist on Gen7. Only shut up |
| 1317 | * gcc switch check warning |
| 1318 | */ |
| 1319 | case VCS2: |
Daniel Vetter | 96154f2 | 2011-12-14 13:57:00 +0100 | [diff] [blame] | 1320 | case VCS: |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 1321 | mmio = BSD_HWS_PGA_GEN7; |
| 1322 | break; |
Ben Widawsky | 4a3dd19 | 2013-05-28 19:22:19 -0700 | [diff] [blame] | 1323 | case VECS: |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 1324 | mmio = VEBOX_HWS_PGA_GEN7; |
| 1325 | break; |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 1326 | } |
| 1327 | } else if (IS_GEN6(ring->dev)) { |
| 1328 | mmio = RING_HWS_PGA_GEN6(ring->mmio_base); |
| 1329 | } else { |
Ben Widawsky | eb0d4b75 | 2013-11-07 21:40:50 -0800 | [diff] [blame] | 1330 | /* XXX: gen8 returns to sanity */ |
Eric Anholt | 4593010 | 2011-05-06 17:12:35 -0700 | [diff] [blame] | 1331 | mmio = RING_HWS_PGA(ring->mmio_base); |
| 1332 | } |
| 1333 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1334 | I915_WRITE(mmio, (u32)ring->status_page.gfx_addr); |
| 1335 | POSTING_READ(mmio); |
Chris Wilson | 884020b | 2013-08-06 19:01:14 +0100 | [diff] [blame] | 1336 | |
Damien Lespiau | dc616b8 | 2014-03-13 01:40:28 +0000 | [diff] [blame] | 1337 | /* |
| 1338 | * Flush the TLB for this page |
| 1339 | * |
| 1340 | * FIXME: These two bits have disappeared on gen8, so a question |
| 1341 | * arises: do we still need this and if so how should we go about |
| 1342 | * invalidating the TLB? |
| 1343 | */ |
| 1344 | if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) { |
Chris Wilson | 884020b | 2013-08-06 19:01:14 +0100 | [diff] [blame] | 1345 | u32 reg = RING_INSTPM(ring->mmio_base); |
Naresh Kumar Kachhi | 02f6a1e | 2014-03-12 16:39:42 +0530 | [diff] [blame] | 1346 | |
| 1347 | /* ring should be idle before issuing a sync flush*/ |
| 1348 | WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0); |
| 1349 | |
Chris Wilson | 884020b | 2013-08-06 19:01:14 +0100 | [diff] [blame] | 1350 | I915_WRITE(reg, |
| 1351 | _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE | |
| 1352 | INSTPM_SYNC_FLUSH)); |
| 1353 | if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0, |
| 1354 | 1000)) |
| 1355 | DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n", |
| 1356 | ring->name); |
| 1357 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1358 | } |
| 1359 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1360 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1361 | bsd_ring_flush(struct intel_engine_cs *ring, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1362 | u32 invalidate_domains, |
| 1363 | u32 flush_domains) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1364 | { |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1365 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1366 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1367 | ret = intel_ring_begin(ring, 2); |
| 1368 | if (ret) |
| 1369 | return ret; |
| 1370 | |
| 1371 | intel_ring_emit(ring, MI_FLUSH); |
| 1372 | intel_ring_emit(ring, MI_NOOP); |
| 1373 | intel_ring_advance(ring); |
| 1374 | return 0; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1375 | } |
| 1376 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1377 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1378 | i9xx_add_request(struct intel_engine_cs *ring) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1379 | { |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1380 | int ret; |
| 1381 | |
| 1382 | ret = intel_ring_begin(ring, 4); |
| 1383 | if (ret) |
| 1384 | return ret; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 1385 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1386 | intel_ring_emit(ring, MI_STORE_DWORD_INDEX); |
| 1387 | intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 1388 | intel_ring_emit(ring, ring->outstanding_lazy_seqno); |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1389 | intel_ring_emit(ring, MI_USER_INTERRUPT); |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 1390 | __intel_ring_advance(ring); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1391 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 1392 | return 0; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1393 | } |
| 1394 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1395 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1396 | gen6_ring_get_irq(struct intel_engine_cs *ring) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1397 | { |
| 1398 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1399 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1400 | unsigned long flags; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1401 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1402 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
| 1403 | return false; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1404 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1405 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1406 | if (ring->irq_refcount++ == 0) { |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 1407 | if (HAS_L3_DPF(dev) && ring->id == RCS) |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 1408 | I915_WRITE_IMR(ring, |
| 1409 | ~(ring->irq_enable_mask | |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1410 | GT_PARITY_ERROR(dev))); |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1411 | else |
| 1412 | I915_WRITE_IMR(ring, ~ring->irq_enable_mask); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1413 | gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1414 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1415 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1416 | |
| 1417 | return true; |
| 1418 | } |
| 1419 | |
| 1420 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1421 | gen6_ring_put_irq(struct intel_engine_cs *ring) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1422 | { |
| 1423 | struct drm_device *dev = ring->dev; |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 1424 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1425 | unsigned long flags; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1426 | |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1427 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1428 | if (--ring->irq_refcount == 0) { |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 1429 | if (HAS_L3_DPF(dev) && ring->id == RCS) |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 1430 | I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev)); |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1431 | else |
| 1432 | I915_WRITE_IMR(ring, ~0); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1433 | gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1434 | } |
Chris Wilson | 7338aef | 2012-04-24 21:48:47 +0100 | [diff] [blame] | 1435 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1436 | } |
| 1437 | |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1438 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1439 | hsw_vebox_get_irq(struct intel_engine_cs *ring) |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1440 | { |
| 1441 | struct drm_device *dev = ring->dev; |
| 1442 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1443 | unsigned long flags; |
| 1444 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1445 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1446 | return false; |
| 1447 | |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1448 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1449 | if (ring->irq_refcount++ == 0) { |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1450 | I915_WRITE_IMR(ring, ~ring->irq_enable_mask); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1451 | gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1452 | } |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1453 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1454 | |
| 1455 | return true; |
| 1456 | } |
| 1457 | |
| 1458 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1459 | hsw_vebox_put_irq(struct intel_engine_cs *ring) |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1460 | { |
| 1461 | struct drm_device *dev = ring->dev; |
| 1462 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1463 | unsigned long flags; |
| 1464 | |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1465 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
Daniel Vetter | c7113cc | 2013-07-04 23:35:29 +0200 | [diff] [blame] | 1466 | if (--ring->irq_refcount == 0) { |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1467 | I915_WRITE_IMR(ring, ~0); |
Daniel Vetter | 480c803 | 2014-07-16 09:49:40 +0200 | [diff] [blame] | 1468 | gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1469 | } |
Daniel Vetter | 59cdb63 | 2013-07-04 23:35:28 +0200 | [diff] [blame] | 1470 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
Ben Widawsky | a19d293 | 2013-05-28 19:22:30 -0700 | [diff] [blame] | 1471 | } |
| 1472 | |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1473 | static bool |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1474 | gen8_ring_get_irq(struct intel_engine_cs *ring) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1475 | { |
| 1476 | struct drm_device *dev = ring->dev; |
| 1477 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1478 | unsigned long flags; |
| 1479 | |
Daniel Vetter | 7cd512f | 2014-09-15 11:38:57 +0200 | [diff] [blame] | 1480 | if (WARN_ON(!intel_irqs_enabled(dev_priv))) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1481 | return false; |
| 1482 | |
| 1483 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 1484 | if (ring->irq_refcount++ == 0) { |
| 1485 | if (HAS_L3_DPF(dev) && ring->id == RCS) { |
| 1486 | I915_WRITE_IMR(ring, |
| 1487 | ~(ring->irq_enable_mask | |
| 1488 | GT_RENDER_L3_PARITY_ERROR_INTERRUPT)); |
| 1489 | } else { |
| 1490 | I915_WRITE_IMR(ring, ~ring->irq_enable_mask); |
| 1491 | } |
| 1492 | POSTING_READ(RING_IMR(ring->mmio_base)); |
| 1493 | } |
| 1494 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 1495 | |
| 1496 | return true; |
| 1497 | } |
| 1498 | |
| 1499 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1500 | gen8_ring_put_irq(struct intel_engine_cs *ring) |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 1501 | { |
| 1502 | struct drm_device *dev = ring->dev; |
| 1503 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1504 | unsigned long flags; |
| 1505 | |
| 1506 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 1507 | if (--ring->irq_refcount == 0) { |
| 1508 | if (HAS_L3_DPF(dev) && ring->id == RCS) { |
| 1509 | I915_WRITE_IMR(ring, |
| 1510 | ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT); |
| 1511 | } else { |
| 1512 | I915_WRITE_IMR(ring, ~0); |
| 1513 | } |
| 1514 | POSTING_READ(RING_IMR(ring->mmio_base)); |
| 1515 | } |
| 1516 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 1517 | } |
| 1518 | |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1519 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1520 | i965_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 1521 | u64 offset, u32 length, |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1522 | unsigned flags) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1523 | { |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1524 | int ret; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1525 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1526 | ret = intel_ring_begin(ring, 2); |
| 1527 | if (ret) |
| 1528 | return ret; |
| 1529 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1530 | intel_ring_emit(ring, |
Chris Wilson | 65f5687 | 2012-04-17 16:38:12 +0100 | [diff] [blame] | 1531 | MI_BATCH_BUFFER_START | |
| 1532 | MI_BATCH_GTT | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1533 | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965)); |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1534 | intel_ring_emit(ring, offset); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1535 | intel_ring_advance(ring); |
| 1536 | |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1537 | return 0; |
| 1538 | } |
| 1539 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1540 | /* Just userspace ABI convention to limit the wa batch bo to a resonable size */ |
| 1541 | #define I830_BATCH_LIMIT (256*1024) |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1542 | #define I830_TLB_ENTRIES (2) |
| 1543 | #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1544 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1545 | i830_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 1546 | u64 offset, u32 len, |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1547 | unsigned flags) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1548 | { |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1549 | u32 cs_offset = ring->scratch.gtt_offset; |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1550 | int ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1551 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1552 | ret = intel_ring_begin(ring, 6); |
| 1553 | if (ret) |
| 1554 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1555 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1556 | /* Evict the invalid PTE TLBs */ |
| 1557 | intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA); |
| 1558 | intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096); |
| 1559 | intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */ |
| 1560 | intel_ring_emit(ring, cs_offset); |
| 1561 | intel_ring_emit(ring, 0xdeadbeef); |
| 1562 | intel_ring_emit(ring, MI_NOOP); |
| 1563 | intel_ring_advance(ring); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1564 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1565 | if ((flags & I915_DISPATCH_PINNED) == 0) { |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1566 | if (len > I830_BATCH_LIMIT) |
| 1567 | return -ENOSPC; |
| 1568 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1569 | ret = intel_ring_begin(ring, 6 + 2); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1570 | if (ret) |
| 1571 | return ret; |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1572 | |
| 1573 | /* Blit the batch (which has now all relocs applied) to the |
| 1574 | * stable batch scratch bo area (so that the CS never |
| 1575 | * stumbles over its tlb invalidation bug) ... |
| 1576 | */ |
| 1577 | intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA); |
| 1578 | intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096); |
| 1579 | intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 1024); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1580 | intel_ring_emit(ring, cs_offset); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1581 | intel_ring_emit(ring, 4096); |
| 1582 | intel_ring_emit(ring, offset); |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1583 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1584 | intel_ring_emit(ring, MI_FLUSH); |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1585 | intel_ring_emit(ring, MI_NOOP); |
| 1586 | intel_ring_advance(ring); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1587 | |
| 1588 | /* ... and execute it. */ |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1589 | offset = cs_offset; |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1590 | } |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1591 | |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 1592 | ret = intel_ring_begin(ring, 4); |
| 1593 | if (ret) |
| 1594 | return ret; |
| 1595 | |
| 1596 | intel_ring_emit(ring, MI_BATCH_BUFFER); |
| 1597 | intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE)); |
| 1598 | intel_ring_emit(ring, offset + len - 8); |
| 1599 | intel_ring_emit(ring, MI_NOOP); |
| 1600 | intel_ring_advance(ring); |
| 1601 | |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 1602 | return 0; |
| 1603 | } |
| 1604 | |
| 1605 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1606 | i915_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 1607 | u64 offset, u32 len, |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1608 | unsigned flags) |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 1609 | { |
| 1610 | int ret; |
| 1611 | |
| 1612 | ret = intel_ring_begin(ring, 2); |
| 1613 | if (ret) |
| 1614 | return ret; |
| 1615 | |
Chris Wilson | 65f5687 | 2012-04-17 16:38:12 +0100 | [diff] [blame] | 1616 | intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT); |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1617 | intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE)); |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1618 | intel_ring_advance(ring); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1619 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1620 | return 0; |
| 1621 | } |
| 1622 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1623 | static void cleanup_status_page(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1624 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1625 | struct drm_i915_gem_object *obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1626 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1627 | obj = ring->status_page.obj; |
| 1628 | if (obj == NULL) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1629 | return; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1630 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1631 | kunmap(sg_page(obj->pages->sgl)); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 1632 | i915_gem_object_ggtt_unpin(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1633 | drm_gem_object_unreference(&obj->base); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1634 | ring->status_page.obj = NULL; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1635 | } |
| 1636 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1637 | static int init_status_page(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1638 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1639 | struct drm_i915_gem_object *obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1640 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1641 | if ((obj = ring->status_page.obj) == NULL) { |
Chris Wilson | 1f767e0 | 2014-07-03 17:33:03 -0400 | [diff] [blame] | 1642 | unsigned flags; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1643 | int ret; |
| 1644 | |
| 1645 | obj = i915_gem_alloc_object(ring->dev, 4096); |
| 1646 | if (obj == NULL) { |
| 1647 | DRM_ERROR("Failed to allocate status page\n"); |
| 1648 | return -ENOMEM; |
| 1649 | } |
| 1650 | |
| 1651 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC); |
| 1652 | if (ret) |
| 1653 | goto err_unref; |
| 1654 | |
Chris Wilson | 1f767e0 | 2014-07-03 17:33:03 -0400 | [diff] [blame] | 1655 | flags = 0; |
| 1656 | if (!HAS_LLC(ring->dev)) |
| 1657 | /* On g33, we cannot place HWS above 256MiB, so |
| 1658 | * restrict its pinning to the low mappable arena. |
| 1659 | * Though this restriction is not documented for |
| 1660 | * gen4, gen5, or byt, they also behave similarly |
| 1661 | * and hang if the HWS is placed at the top of the |
| 1662 | * GTT. To generalise, it appears that all !llc |
| 1663 | * platforms have issues with us placing the HWS |
| 1664 | * above the mappable region (even though we never |
| 1665 | * actualy map it). |
| 1666 | */ |
| 1667 | flags |= PIN_MAPPABLE; |
| 1668 | ret = i915_gem_obj_ggtt_pin(obj, 4096, flags); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1669 | if (ret) { |
| 1670 | err_unref: |
| 1671 | drm_gem_object_unreference(&obj->base); |
| 1672 | return ret; |
| 1673 | } |
| 1674 | |
| 1675 | ring->status_page.obj = obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1676 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 1677 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1678 | ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1679 | ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl)); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1680 | memset(ring->status_page.page_addr, 0, PAGE_SIZE); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1681 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1682 | DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n", |
| 1683 | ring->name, ring->status_page.gfx_addr); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1684 | |
| 1685 | return 0; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1686 | } |
| 1687 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1688 | static int init_phys_status_page(struct intel_engine_cs *ring) |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1689 | { |
| 1690 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1691 | |
| 1692 | if (!dev_priv->status_page_dmah) { |
| 1693 | dev_priv->status_page_dmah = |
| 1694 | drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE); |
| 1695 | if (!dev_priv->status_page_dmah) |
| 1696 | return -ENOMEM; |
| 1697 | } |
| 1698 | |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1699 | ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr; |
| 1700 | memset(ring->status_page.page_addr, 0, PAGE_SIZE); |
| 1701 | |
| 1702 | return 0; |
| 1703 | } |
| 1704 | |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 1705 | void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf) |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1706 | { |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 1707 | if (!ringbuf->obj) |
| 1708 | return; |
| 1709 | |
| 1710 | iounmap(ringbuf->virtual_start); |
| 1711 | i915_gem_object_ggtt_unpin(ringbuf->obj); |
| 1712 | drm_gem_object_unreference(&ringbuf->obj->base); |
| 1713 | ringbuf->obj = NULL; |
| 1714 | } |
| 1715 | |
Oscar Mateo | 84c2377 | 2014-07-24 17:04:15 +0100 | [diff] [blame] | 1716 | int intel_alloc_ringbuffer_obj(struct drm_device *dev, |
| 1717 | struct intel_ringbuffer *ringbuf) |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 1718 | { |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1719 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1720 | struct drm_i915_gem_object *obj; |
| 1721 | int ret; |
| 1722 | |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 1723 | if (ringbuf->obj) |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1724 | return 0; |
| 1725 | |
| 1726 | obj = NULL; |
| 1727 | if (!HAS_LLC(dev)) |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1728 | obj = i915_gem_object_create_stolen(dev, ringbuf->size); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1729 | if (obj == NULL) |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1730 | obj = i915_gem_alloc_object(dev, ringbuf->size); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1731 | if (obj == NULL) |
| 1732 | return -ENOMEM; |
| 1733 | |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 1734 | /* mark ring buffers as read-only from GPU side by default */ |
| 1735 | obj->gt_ro = 1; |
| 1736 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1737 | ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE); |
| 1738 | if (ret) |
| 1739 | goto err_unref; |
| 1740 | |
| 1741 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 1742 | if (ret) |
| 1743 | goto err_unpin; |
| 1744 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1745 | ringbuf->virtual_start = |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1746 | ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj), |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1747 | ringbuf->size); |
| 1748 | if (ringbuf->virtual_start == NULL) { |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1749 | ret = -EINVAL; |
| 1750 | goto err_unpin; |
| 1751 | } |
| 1752 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1753 | ringbuf->obj = obj; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1754 | return 0; |
| 1755 | |
| 1756 | err_unpin: |
| 1757 | i915_gem_object_ggtt_unpin(obj); |
| 1758 | err_unref: |
| 1759 | drm_gem_object_unreference(&obj->base); |
| 1760 | return ret; |
| 1761 | } |
| 1762 | |
Ben Widawsky | c43b563 | 2012-04-16 14:07:40 -0700 | [diff] [blame] | 1763 | static int intel_init_ring_buffer(struct drm_device *dev, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1764 | struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1765 | { |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1766 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 1767 | int ret; |
| 1768 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1769 | if (ringbuf == NULL) { |
| 1770 | ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL); |
| 1771 | if (!ringbuf) |
| 1772 | return -ENOMEM; |
| 1773 | ring->buffer = ringbuf; |
| 1774 | } |
| 1775 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1776 | ring->dev = dev; |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 1777 | INIT_LIST_HEAD(&ring->active_list); |
| 1778 | INIT_LIST_HEAD(&ring->request_list); |
Oscar Mateo | cc9130b | 2014-07-24 17:04:42 +0100 | [diff] [blame] | 1779 | INIT_LIST_HEAD(&ring->execlist_queue); |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1780 | ringbuf->size = 32 * PAGE_SIZE; |
Daniel Vetter | 0c7dd53 | 2014-08-11 16:17:44 +0200 | [diff] [blame] | 1781 | ringbuf->ring = ring; |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 1782 | memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno)); |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 1783 | |
Chris Wilson | b259f67 | 2011-03-29 13:19:09 +0100 | [diff] [blame] | 1784 | init_waitqueue_head(&ring->irq_queue); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1785 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1786 | if (I915_NEED_GFX_HWS(dev)) { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1787 | ret = init_status_page(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1788 | if (ret) |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1789 | goto error; |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1790 | } else { |
| 1791 | BUG_ON(ring->id != RCS); |
Daniel Vetter | 035dc1e | 2013-07-03 12:56:54 +0200 | [diff] [blame] | 1792 | ret = init_phys_status_page(ring); |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 1793 | if (ret) |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1794 | goto error; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1795 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1796 | |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 1797 | ret = intel_alloc_ringbuffer_obj(dev, ringbuf); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1798 | if (ret) { |
| 1799 | DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret); |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1800 | goto error; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1801 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1802 | |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 1803 | /* Workaround an erratum on the i830 which causes a hang if |
| 1804 | * the TAIL pointer points to within the last 2 cachelines |
| 1805 | * of the buffer. |
| 1806 | */ |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1807 | ringbuf->effective_size = ringbuf->size; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1808 | if (IS_I830(dev) || IS_845G(dev)) |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1809 | ringbuf->effective_size -= 2 * CACHELINE_BYTES; |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 1810 | |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 1811 | ret = i915_cmd_parser_init_ring(ring); |
| 1812 | if (ret) |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1813 | goto error; |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1814 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1815 | ret = ring->init(ring); |
| 1816 | if (ret) |
| 1817 | goto error; |
| 1818 | |
| 1819 | return 0; |
| 1820 | |
| 1821 | error: |
| 1822 | kfree(ringbuf); |
| 1823 | ring->buffer = NULL; |
| 1824 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1825 | } |
| 1826 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1827 | void intel_cleanup_ring_buffer(struct intel_engine_cs *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1828 | { |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1829 | struct drm_i915_private *dev_priv = to_i915(ring->dev); |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1830 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Chris Wilson | 33626e6 | 2010-10-29 16:18:36 +0100 | [diff] [blame] | 1831 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1832 | if (!intel_ring_initialized(ring)) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1833 | return; |
| 1834 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 1835 | intel_stop_ring_buffer(ring); |
Ville Syrjälä | de8f0a5 | 2014-05-28 19:12:13 +0300 | [diff] [blame] | 1836 | WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0); |
Chris Wilson | 33626e6 | 2010-10-29 16:18:36 +0100 | [diff] [blame] | 1837 | |
Oscar Mateo | 2919d29 | 2014-07-03 16:28:02 +0100 | [diff] [blame] | 1838 | intel_destroy_ringbuffer_obj(ringbuf); |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 1839 | ring->preallocated_lazy_request = NULL; |
| 1840 | ring->outstanding_lazy_seqno = 0; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1841 | |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1842 | if (ring->cleanup) |
| 1843 | ring->cleanup(ring); |
| 1844 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1845 | cleanup_status_page(ring); |
Brad Volkin | 44e895a | 2014-05-10 14:10:43 -0700 | [diff] [blame] | 1846 | |
| 1847 | i915_cmd_parser_fini_ring(ring); |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1848 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1849 | kfree(ringbuf); |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 1850 | ring->buffer = NULL; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1851 | } |
| 1852 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1853 | static int intel_ring_wait_request(struct intel_engine_cs *ring, int n) |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1854 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1855 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1856 | struct drm_i915_gem_request *request; |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 1857 | u32 seqno = 0; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1858 | int ret; |
| 1859 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1860 | if (ringbuf->last_retired_head != -1) { |
| 1861 | ringbuf->head = ringbuf->last_retired_head; |
| 1862 | ringbuf->last_retired_head = -1; |
Chris Wilson | 1f70999 | 2014-01-27 22:43:07 +0000 | [diff] [blame] | 1863 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 1864 | ringbuf->space = intel_ring_space(ringbuf); |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1865 | if (ringbuf->space >= n) |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1866 | return 0; |
| 1867 | } |
| 1868 | |
| 1869 | list_for_each_entry(request, &ring->request_list, list) { |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 1870 | if (__intel_ring_space(request->tail, ringbuf->tail, |
| 1871 | ringbuf->size) >= n) { |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1872 | seqno = request->seqno; |
| 1873 | break; |
| 1874 | } |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1875 | } |
| 1876 | |
| 1877 | if (seqno == 0) |
| 1878 | return -ENOSPC; |
| 1879 | |
Chris Wilson | 1f70999 | 2014-01-27 22:43:07 +0000 | [diff] [blame] | 1880 | ret = i915_wait_seqno(ring, seqno); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1881 | if (ret) |
| 1882 | return ret; |
| 1883 | |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 1884 | i915_gem_retire_requests_ring(ring); |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1885 | ringbuf->head = ringbuf->last_retired_head; |
| 1886 | ringbuf->last_retired_head = -1; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1887 | |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 1888 | ringbuf->space = intel_ring_space(ringbuf); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1889 | return 0; |
| 1890 | } |
| 1891 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1892 | static int ring_wait_for_space(struct intel_engine_cs *ring, int n) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1893 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1894 | struct drm_device *dev = ring->dev; |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 1895 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1896 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1897 | unsigned long end; |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1898 | int ret; |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 1899 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 1900 | ret = intel_ring_wait_request(ring, n); |
| 1901 | if (ret != -ENOSPC) |
| 1902 | return ret; |
| 1903 | |
Chris Wilson | 0924673 | 2013-08-10 22:16:32 +0100 | [diff] [blame] | 1904 | /* force the tail write in case we have been skipping them */ |
| 1905 | __intel_ring_advance(ring); |
| 1906 | |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 1907 | /* With GEM the hangcheck timer should kick us out of the loop, |
| 1908 | * leaving it early runs the risk of corrupting GEM state (due |
| 1909 | * to running on almost untested codepaths). But on resume |
| 1910 | * timers don't work yet, so prevent a complete hang in that |
| 1911 | * case by choosing an insanely large timeout. */ |
| 1912 | end = jiffies + 60 * HZ; |
Daniel Vetter | e6bfaf8 | 2011-12-14 13:56:59 +0100 | [diff] [blame] | 1913 | |
Chris Wilson | dcfe050 | 2014-05-05 09:07:32 +0100 | [diff] [blame] | 1914 | trace_i915_ring_wait_begin(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1915 | do { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1916 | ringbuf->head = I915_READ_HEAD(ring); |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 1917 | ringbuf->space = intel_ring_space(ringbuf); |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1918 | if (ringbuf->space >= n) { |
Chris Wilson | dcfe050 | 2014-05-05 09:07:32 +0100 | [diff] [blame] | 1919 | ret = 0; |
| 1920 | break; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1921 | } |
| 1922 | |
Daniel Vetter | fb19e2a | 2014-02-12 23:44:34 +0100 | [diff] [blame] | 1923 | if (!drm_core_check_feature(dev, DRIVER_MODESET) && |
| 1924 | dev->primary->master) { |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1925 | struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; |
| 1926 | if (master_priv->sarea_priv) |
| 1927 | master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; |
| 1928 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1929 | |
Chris Wilson | e60a0b1 | 2010-10-13 10:09:14 +0100 | [diff] [blame] | 1930 | msleep(1); |
Daniel Vetter | d6b2c79 | 2012-07-04 22:54:13 +0200 | [diff] [blame] | 1931 | |
Chris Wilson | dcfe050 | 2014-05-05 09:07:32 +0100 | [diff] [blame] | 1932 | if (dev_priv->mm.interruptible && signal_pending(current)) { |
| 1933 | ret = -ERESTARTSYS; |
| 1934 | break; |
| 1935 | } |
| 1936 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1937 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, |
| 1938 | dev_priv->mm.interruptible); |
Daniel Vetter | d6b2c79 | 2012-07-04 22:54:13 +0200 | [diff] [blame] | 1939 | if (ret) |
Chris Wilson | dcfe050 | 2014-05-05 09:07:32 +0100 | [diff] [blame] | 1940 | break; |
| 1941 | |
| 1942 | if (time_after(jiffies, end)) { |
| 1943 | ret = -EBUSY; |
| 1944 | break; |
| 1945 | } |
| 1946 | } while (1); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1947 | trace_i915_ring_wait_end(ring); |
Chris Wilson | dcfe050 | 2014-05-05 09:07:32 +0100 | [diff] [blame] | 1948 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1949 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1950 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1951 | static int intel_wrap_ring_buffer(struct intel_engine_cs *ring) |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 1952 | { |
| 1953 | uint32_t __iomem *virt; |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1954 | struct intel_ringbuffer *ringbuf = ring->buffer; |
| 1955 | int rem = ringbuf->size - ringbuf->tail; |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 1956 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1957 | if (ringbuf->space < rem) { |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 1958 | int ret = ring_wait_for_space(ring, rem); |
| 1959 | if (ret) |
| 1960 | return ret; |
| 1961 | } |
| 1962 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1963 | virt = ringbuf->virtual_start + ringbuf->tail; |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 1964 | rem /= 4; |
| 1965 | while (rem--) |
| 1966 | iowrite32(MI_NOOP, virt++); |
| 1967 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 1968 | ringbuf->tail = 0; |
Oscar Mateo | 82e104c | 2014-07-24 17:04:26 +0100 | [diff] [blame] | 1969 | ringbuf->space = intel_ring_space(ringbuf); |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 1970 | |
| 1971 | return 0; |
| 1972 | } |
| 1973 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1974 | int intel_ring_idle(struct intel_engine_cs *ring) |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 1975 | { |
| 1976 | u32 seqno; |
| 1977 | int ret; |
| 1978 | |
| 1979 | /* We need to add any requests required to flush the objects and ring */ |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 1980 | if (ring->outstanding_lazy_seqno) { |
Mika Kuoppala | 0025c07 | 2013-06-12 12:35:30 +0300 | [diff] [blame] | 1981 | ret = i915_add_request(ring, NULL); |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 1982 | if (ret) |
| 1983 | return ret; |
| 1984 | } |
| 1985 | |
| 1986 | /* Wait upon the last request to be completed */ |
| 1987 | if (list_empty(&ring->request_list)) |
| 1988 | return 0; |
| 1989 | |
| 1990 | seqno = list_entry(ring->request_list.prev, |
| 1991 | struct drm_i915_gem_request, |
| 1992 | list)->seqno; |
| 1993 | |
| 1994 | return i915_wait_seqno(ring, seqno); |
| 1995 | } |
| 1996 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1997 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1998 | intel_ring_alloc_seqno(struct intel_engine_cs *ring) |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 1999 | { |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 2000 | if (ring->outstanding_lazy_seqno) |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2001 | return 0; |
| 2002 | |
Chris Wilson | 3c0e234 | 2013-09-04 10:45:52 +0100 | [diff] [blame] | 2003 | if (ring->preallocated_lazy_request == NULL) { |
| 2004 | struct drm_i915_gem_request *request; |
| 2005 | |
| 2006 | request = kmalloc(sizeof(*request), GFP_KERNEL); |
| 2007 | if (request == NULL) |
| 2008 | return -ENOMEM; |
| 2009 | |
| 2010 | ring->preallocated_lazy_request = request; |
| 2011 | } |
| 2012 | |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 2013 | return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno); |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2014 | } |
| 2015 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2016 | static int __intel_ring_prepare(struct intel_engine_cs *ring, |
Chris Wilson | 304d695 | 2014-01-02 14:32:35 +0000 | [diff] [blame] | 2017 | int bytes) |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2018 | { |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2019 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2020 | int ret; |
| 2021 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2022 | if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) { |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2023 | ret = intel_wrap_ring_buffer(ring); |
| 2024 | if (unlikely(ret)) |
| 2025 | return ret; |
| 2026 | } |
| 2027 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2028 | if (unlikely(ringbuf->space < bytes)) { |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2029 | ret = ring_wait_for_space(ring, bytes); |
| 2030 | if (unlikely(ret)) |
| 2031 | return ret; |
| 2032 | } |
| 2033 | |
Mika Kuoppala | cbcc80d | 2012-12-04 15:12:03 +0200 | [diff] [blame] | 2034 | return 0; |
| 2035 | } |
| 2036 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2037 | int intel_ring_begin(struct intel_engine_cs *ring, |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 2038 | int num_dwords) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2039 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2040 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 2041 | int ret; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2042 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 2043 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, |
| 2044 | dev_priv->mm.interruptible); |
Daniel Vetter | de2b998 | 2012-07-04 22:52:50 +0200 | [diff] [blame] | 2045 | if (ret) |
| 2046 | return ret; |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 2047 | |
Chris Wilson | 304d695 | 2014-01-02 14:32:35 +0000 | [diff] [blame] | 2048 | ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t)); |
| 2049 | if (ret) |
| 2050 | return ret; |
| 2051 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2052 | /* Preallocate the olr before touching the ring */ |
| 2053 | ret = intel_ring_alloc_seqno(ring); |
| 2054 | if (ret) |
| 2055 | return ret; |
| 2056 | |
Oscar Mateo | ee1b1e5 | 2014-05-22 14:13:35 +0100 | [diff] [blame] | 2057 | ring->buffer->space -= num_dwords * sizeof(uint32_t); |
Chris Wilson | 304d695 | 2014-01-02 14:32:35 +0000 | [diff] [blame] | 2058 | return 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 2059 | } |
| 2060 | |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2061 | /* Align the ring tail to a cacheline boundary */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2062 | int intel_ring_cacheline_align(struct intel_engine_cs *ring) |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2063 | { |
Oscar Mateo | ee1b1e5 | 2014-05-22 14:13:35 +0100 | [diff] [blame] | 2064 | int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t); |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2065 | int ret; |
| 2066 | |
| 2067 | if (num_dwords == 0) |
| 2068 | return 0; |
| 2069 | |
Chris Wilson | 18393f6 | 2014-04-09 09:19:40 +0100 | [diff] [blame] | 2070 | num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords; |
Ville Syrjälä | 753b1ad | 2014-02-11 19:52:05 +0200 | [diff] [blame] | 2071 | ret = intel_ring_begin(ring, num_dwords); |
| 2072 | if (ret) |
| 2073 | return ret; |
| 2074 | |
| 2075 | while (num_dwords--) |
| 2076 | intel_ring_emit(ring, MI_NOOP); |
| 2077 | |
| 2078 | intel_ring_advance(ring); |
| 2079 | |
| 2080 | return 0; |
| 2081 | } |
| 2082 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2083 | void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno) |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2084 | { |
Oscar Mateo | 3b2cc8a | 2014-06-11 16:17:16 +0100 | [diff] [blame] | 2085 | struct drm_device *dev = ring->dev; |
| 2086 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2087 | |
Chris Wilson | 1823521 | 2013-09-04 10:45:51 +0100 | [diff] [blame] | 2088 | BUG_ON(ring->outstanding_lazy_seqno); |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2089 | |
Oscar Mateo | 3b2cc8a | 2014-06-11 16:17:16 +0100 | [diff] [blame] | 2090 | if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) { |
Mika Kuoppala | f7e98ad | 2012-12-19 11:13:06 +0200 | [diff] [blame] | 2091 | I915_WRITE(RING_SYNC_0(ring->mmio_base), 0); |
| 2092 | I915_WRITE(RING_SYNC_1(ring->mmio_base), 0); |
Oscar Mateo | 3b2cc8a | 2014-06-11 16:17:16 +0100 | [diff] [blame] | 2093 | if (HAS_VEBOX(dev)) |
Ben Widawsky | 5020150 | 2013-08-12 16:53:03 -0700 | [diff] [blame] | 2094 | I915_WRITE(RING_SYNC_2(ring->mmio_base), 0); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 2095 | } |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 2096 | |
Mika Kuoppala | f7e98ad | 2012-12-19 11:13:06 +0200 | [diff] [blame] | 2097 | ring->set_seqno(ring, seqno); |
Mika Kuoppala | 92cab73 | 2013-05-24 17:16:07 +0300 | [diff] [blame] | 2098 | ring->hangcheck.seqno = seqno; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2099 | } |
| 2100 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2101 | static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring, |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 2102 | u32 value) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2103 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2104 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2105 | |
| 2106 | /* Every tail move must follow the sequence below */ |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2107 | |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2108 | /* Disable notification that the ring is IDLE. The GT |
| 2109 | * will then assume that it is busy and bring it out of rc6. |
| 2110 | */ |
| 2111 | I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL, |
| 2112 | _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE)); |
| 2113 | |
| 2114 | /* Clear the context id. Here be magic! */ |
| 2115 | I915_WRITE64(GEN6_BSD_RNCID, 0x0); |
| 2116 | |
| 2117 | /* Wait for the ring not to be idle, i.e. for it to wake up. */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2118 | if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) & |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2119 | GEN6_BSD_SLEEP_INDICATOR) == 0, |
| 2120 | 50)) |
| 2121 | DRM_ERROR("timed out waiting for the BSD ring to wake up\n"); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2122 | |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2123 | /* Now that the ring is fully powered up, update the tail */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2124 | I915_WRITE_TAIL(ring, value); |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2125 | POSTING_READ(RING_TAIL(ring->mmio_base)); |
| 2126 | |
| 2127 | /* Let the ring send IDLE messages to the GT again, |
| 2128 | * and so let it sleep to conserve power when idle. |
| 2129 | */ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2130 | I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL, |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 2131 | _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE)); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2132 | } |
| 2133 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2134 | static int gen6_bsd_ring_flush(struct intel_engine_cs *ring, |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2135 | u32 invalidate, u32 flush) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2136 | { |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2137 | uint32_t cmd; |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2138 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2139 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2140 | ret = intel_ring_begin(ring, 4); |
| 2141 | if (ret) |
| 2142 | return ret; |
| 2143 | |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2144 | cmd = MI_FLUSH_DW; |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2145 | if (INTEL_INFO(ring->dev)->gen >= 8) |
| 2146 | cmd += 1; |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2147 | /* |
| 2148 | * Bspec vol 1c.5 - video engine command streamer: |
| 2149 | * "If ENABLED, all TLBs will be invalidated once the flush |
| 2150 | * operation is complete. This bit is only valid when the |
| 2151 | * Post-Sync Operation field is a value of 1h or 3h." |
| 2152 | */ |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2153 | if (invalidate & I915_GEM_GPU_DOMAINS) |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2154 | cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD | |
| 2155 | MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW; |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2156 | intel_ring_emit(ring, cmd); |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2157 | intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT); |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2158 | if (INTEL_INFO(ring->dev)->gen >= 8) { |
| 2159 | intel_ring_emit(ring, 0); /* upper addr */ |
| 2160 | intel_ring_emit(ring, 0); /* value */ |
| 2161 | } else { |
| 2162 | intel_ring_emit(ring, 0); |
| 2163 | intel_ring_emit(ring, MI_NOOP); |
| 2164 | } |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2165 | intel_ring_advance(ring); |
| 2166 | return 0; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2167 | } |
| 2168 | |
| 2169 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2170 | gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 2171 | u64 offset, u32 len, |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2172 | unsigned flags) |
| 2173 | { |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 2174 | bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE); |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2175 | int ret; |
| 2176 | |
| 2177 | ret = intel_ring_begin(ring, 4); |
| 2178 | if (ret) |
| 2179 | return ret; |
| 2180 | |
| 2181 | /* FIXME(BDW): Address space and security selectors. */ |
Ben Widawsky | 28cf541 | 2013-11-02 21:07:26 -0700 | [diff] [blame] | 2182 | intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8)); |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 2183 | intel_ring_emit(ring, lower_32_bits(offset)); |
| 2184 | intel_ring_emit(ring, upper_32_bits(offset)); |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2185 | intel_ring_emit(ring, MI_NOOP); |
| 2186 | intel_ring_advance(ring); |
| 2187 | |
| 2188 | return 0; |
| 2189 | } |
| 2190 | |
| 2191 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2192 | hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 2193 | u64 offset, u32 len, |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2194 | unsigned flags) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2195 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2196 | int ret; |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 2197 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2198 | ret = intel_ring_begin(ring, 2); |
| 2199 | if (ret) |
| 2200 | return ret; |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 2201 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2202 | intel_ring_emit(ring, |
Chris Wilson | 7707225 | 2014-09-10 12:18:27 +0100 | [diff] [blame] | 2203 | MI_BATCH_BUFFER_START | |
| 2204 | (flags & I915_DISPATCH_SECURE ? |
| 2205 | 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW)); |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2206 | /* bit0-7 is the length on GEN6+ */ |
| 2207 | intel_ring_emit(ring, offset); |
| 2208 | intel_ring_advance(ring); |
| 2209 | |
| 2210 | return 0; |
| 2211 | } |
| 2212 | |
| 2213 | static int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2214 | gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring, |
Ben Widawsky | 9bcb144 | 2014-04-28 19:29:25 -0700 | [diff] [blame] | 2215 | u64 offset, u32 len, |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2216 | unsigned flags) |
| 2217 | { |
| 2218 | int ret; |
| 2219 | |
| 2220 | ret = intel_ring_begin(ring, 2); |
| 2221 | if (ret) |
| 2222 | return ret; |
| 2223 | |
| 2224 | intel_ring_emit(ring, |
| 2225 | MI_BATCH_BUFFER_START | |
| 2226 | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965)); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2227 | /* bit0-7 is the length on GEN6+ */ |
| 2228 | intel_ring_emit(ring, offset); |
| 2229 | intel_ring_advance(ring); |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 2230 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2231 | return 0; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 2232 | } |
| 2233 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2234 | /* Blitter support (SandyBridge+) */ |
| 2235 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2236 | static int gen6_ring_flush(struct intel_engine_cs *ring, |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2237 | u32 invalidate, u32 flush) |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 2238 | { |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 2239 | struct drm_device *dev = ring->dev; |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2240 | uint32_t cmd; |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2241 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2242 | |
Daniel Vetter | 6a233c7 | 2011-12-14 13:57:07 +0100 | [diff] [blame] | 2243 | ret = intel_ring_begin(ring, 4); |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2244 | if (ret) |
| 2245 | return ret; |
| 2246 | |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2247 | cmd = MI_FLUSH_DW; |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2248 | if (INTEL_INFO(ring->dev)->gen >= 8) |
| 2249 | cmd += 1; |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2250 | /* |
| 2251 | * Bspec vol 1c.3 - blitter engine command streamer: |
| 2252 | * "If ENABLED, all TLBs will be invalidated once the flush |
| 2253 | * operation is complete. This bit is only valid when the |
| 2254 | * Post-Sync Operation field is a value of 1h or 3h." |
| 2255 | */ |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2256 | if (invalidate & I915_GEM_DOMAIN_RENDER) |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2257 | cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX | |
Daniel Vetter | b3fcabb | 2012-11-04 12:24:47 +0100 | [diff] [blame] | 2258 | MI_FLUSH_DW_OP_STOREDW; |
Chris Wilson | 71a77e0 | 2011-02-02 12:13:49 +0000 | [diff] [blame] | 2259 | intel_ring_emit(ring, cmd); |
Jesse Barnes | 9a28977 | 2012-10-26 09:42:42 -0700 | [diff] [blame] | 2260 | intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT); |
Ben Widawsky | 075b3bb | 2013-11-02 21:07:13 -0700 | [diff] [blame] | 2261 | if (INTEL_INFO(ring->dev)->gen >= 8) { |
| 2262 | intel_ring_emit(ring, 0); /* upper addr */ |
| 2263 | intel_ring_emit(ring, 0); /* value */ |
| 2264 | } else { |
| 2265 | intel_ring_emit(ring, 0); |
| 2266 | intel_ring_emit(ring, MI_NOOP); |
| 2267 | } |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2268 | intel_ring_advance(ring); |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 2269 | |
Ville Syrjälä | 9688eca | 2013-11-06 23:02:19 +0200 | [diff] [blame] | 2270 | if (IS_GEN7(dev) && !invalidate && flush) |
Rodrigo Vivi | fd3da6c | 2013-06-06 16:58:16 -0300 | [diff] [blame] | 2271 | return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN); |
| 2272 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 2273 | return 0; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 2274 | } |
| 2275 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2276 | int intel_init_render_ring_buffer(struct drm_device *dev) |
| 2277 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2278 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2279 | struct intel_engine_cs *ring = &dev_priv->ring[RCS]; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2280 | struct drm_i915_gem_object *obj; |
| 2281 | int ret; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2282 | |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2283 | ring->name = "render ring"; |
| 2284 | ring->id = RCS; |
| 2285 | ring->mmio_base = RENDER_RING_BASE; |
| 2286 | |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2287 | if (INTEL_INFO(dev)->gen >= 8) { |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2288 | if (i915_semaphore_is_enabled(dev)) { |
| 2289 | obj = i915_gem_alloc_object(dev, 4096); |
| 2290 | if (obj == NULL) { |
| 2291 | DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n"); |
| 2292 | i915.semaphores = 0; |
| 2293 | } else { |
| 2294 | i915_gem_object_set_cache_level(obj, I915_CACHE_LLC); |
| 2295 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK); |
| 2296 | if (ret != 0) { |
| 2297 | drm_gem_object_unreference(&obj->base); |
| 2298 | DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n"); |
| 2299 | i915.semaphores = 0; |
| 2300 | } else |
| 2301 | dev_priv->semaphore_obj = obj; |
| 2302 | } |
| 2303 | } |
Ville Syrjälä | 00e1e62 | 2014-08-27 17:33:12 +0300 | [diff] [blame] | 2304 | if (IS_CHERRYVIEW(dev)) |
| 2305 | ring->init_context = chv_init_workarounds; |
| 2306 | else |
| 2307 | ring->init_context = bdw_init_workarounds; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2308 | ring->add_request = gen6_add_request; |
| 2309 | ring->flush = gen8_render_ring_flush; |
| 2310 | ring->irq_get = gen8_ring_get_irq; |
| 2311 | ring->irq_put = gen8_ring_put_irq; |
| 2312 | ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT; |
| 2313 | ring->get_seqno = gen6_ring_get_seqno; |
| 2314 | ring->set_seqno = ring_set_seqno; |
| 2315 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2316 | WARN_ON(!dev_priv->semaphore_obj); |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2317 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2318 | ring->semaphore.signal = gen8_rcs_signal; |
| 2319 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2320 | } |
| 2321 | } else if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2322 | ring->add_request = gen6_add_request; |
Paulo Zanoni | 4772eae | 2012-08-17 18:35:41 -0300 | [diff] [blame] | 2323 | ring->flush = gen7_render_ring_flush; |
Chris Wilson | 6c6cf5a | 2012-07-20 18:02:28 +0100 | [diff] [blame] | 2324 | if (INTEL_INFO(dev)->gen == 6) |
Paulo Zanoni | b311150 | 2012-08-17 18:35:42 -0300 | [diff] [blame] | 2325 | ring->flush = gen6_render_ring_flush; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2326 | ring->irq_get = gen6_ring_get_irq; |
| 2327 | ring->irq_put = gen6_ring_put_irq; |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2328 | ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT; |
Daniel Vetter | 4cd53c0 | 2012-12-14 16:01:25 +0100 | [diff] [blame] | 2329 | ring->get_seqno = gen6_ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2330 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2331 | if (i915_semaphore_is_enabled(dev)) { |
| 2332 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2333 | ring->semaphore.signal = gen6_signal; |
| 2334 | /* |
| 2335 | * The current semaphore is only applied on pre-gen8 |
| 2336 | * platform. And there is no VCS2 ring on the pre-gen8 |
| 2337 | * platform. So the semaphore between RCS and VCS2 is |
| 2338 | * initialized as INVALID. Gen8 will initialize the |
| 2339 | * sema between VCS2 and RCS later. |
| 2340 | */ |
| 2341 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2342 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV; |
| 2343 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB; |
| 2344 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE; |
| 2345 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2346 | ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC; |
| 2347 | ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC; |
| 2348 | ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC; |
| 2349 | ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC; |
| 2350 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2351 | } |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 2352 | } else if (IS_GEN5(dev)) { |
| 2353 | ring->add_request = pc_render_add_request; |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 2354 | ring->flush = gen4_render_ring_flush; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 2355 | ring->get_seqno = pc_render_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2356 | ring->set_seqno = pc_render_set_seqno; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2357 | ring->irq_get = gen5_ring_get_irq; |
| 2358 | ring->irq_put = gen5_ring_put_irq; |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2359 | ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT | |
| 2360 | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2361 | } else { |
Daniel Vetter | 8620a3a | 2012-04-11 22:12:57 +0200 | [diff] [blame] | 2362 | ring->add_request = i9xx_add_request; |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 2363 | if (INTEL_INFO(dev)->gen < 4) |
| 2364 | ring->flush = gen2_render_ring_flush; |
| 2365 | else |
| 2366 | ring->flush = gen4_render_ring_flush; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2367 | ring->get_seqno = ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2368 | ring->set_seqno = ring_set_seqno; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2369 | if (IS_GEN2(dev)) { |
| 2370 | ring->irq_get = i8xx_ring_get_irq; |
| 2371 | ring->irq_put = i8xx_ring_put_irq; |
| 2372 | } else { |
| 2373 | ring->irq_get = i9xx_ring_get_irq; |
| 2374 | ring->irq_put = i9xx_ring_put_irq; |
| 2375 | } |
Daniel Vetter | e367031 | 2012-04-11 22:12:53 +0200 | [diff] [blame] | 2376 | ring->irq_enable_mask = I915_USER_INTERRUPT; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2377 | } |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2378 | ring->write_tail = ring_write_tail; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2379 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2380 | if (IS_HASWELL(dev)) |
| 2381 | ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2382 | else if (IS_GEN8(dev)) |
| 2383 | ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 2384 | else if (INTEL_INFO(dev)->gen >= 6) |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 2385 | ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer; |
| 2386 | else if (INTEL_INFO(dev)->gen >= 4) |
| 2387 | ring->dispatch_execbuffer = i965_dispatch_execbuffer; |
| 2388 | else if (IS_I830(dev) || IS_845G(dev)) |
| 2389 | ring->dispatch_execbuffer = i830_dispatch_execbuffer; |
| 2390 | else |
| 2391 | ring->dispatch_execbuffer = i915_dispatch_execbuffer; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2392 | ring->init = init_render_ring; |
| 2393 | ring->cleanup = render_ring_cleanup; |
| 2394 | |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2395 | /* Workaround batchbuffer to combat CS tlb bug. */ |
| 2396 | if (HAS_BROKEN_CS_TLB(dev)) { |
Chris Wilson | c4d69da | 2014-09-08 14:25:41 +0100 | [diff] [blame] | 2397 | obj = i915_gem_alloc_object(dev, I830_WA_SIZE); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2398 | if (obj == NULL) { |
| 2399 | DRM_ERROR("Failed to allocate batch bo\n"); |
| 2400 | return -ENOMEM; |
| 2401 | } |
| 2402 | |
Daniel Vetter | be1fa12 | 2014-02-14 14:01:14 +0100 | [diff] [blame] | 2403 | ret = i915_gem_obj_ggtt_pin(obj, 0, 0); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2404 | if (ret != 0) { |
| 2405 | drm_gem_object_unreference(&obj->base); |
| 2406 | DRM_ERROR("Failed to ping batch bo\n"); |
| 2407 | return ret; |
| 2408 | } |
| 2409 | |
Chris Wilson | 0d1aaca | 2013-08-26 20:58:11 +0100 | [diff] [blame] | 2410 | ring->scratch.obj = obj; |
| 2411 | ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj); |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 2412 | } |
| 2413 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2414 | return intel_init_ring_buffer(dev, ring); |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2415 | } |
| 2416 | |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2417 | int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size) |
| 2418 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2419 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2420 | struct intel_engine_cs *ring = &dev_priv->ring[RCS]; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2421 | struct intel_ringbuffer *ringbuf = ring->buffer; |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 2422 | int ret; |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2423 | |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2424 | if (ringbuf == NULL) { |
| 2425 | ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL); |
| 2426 | if (!ringbuf) |
| 2427 | return -ENOMEM; |
| 2428 | ring->buffer = ringbuf; |
| 2429 | } |
| 2430 | |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2431 | ring->name = "render ring"; |
| 2432 | ring->id = RCS; |
| 2433 | ring->mmio_base = RENDER_RING_BASE; |
| 2434 | |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2435 | if (INTEL_INFO(dev)->gen >= 6) { |
Daniel Vetter | b4178f8 | 2012-04-11 22:12:51 +0200 | [diff] [blame] | 2436 | /* non-kms not supported on gen6+ */ |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2437 | ret = -ENODEV; |
| 2438 | goto err_ringbuf; |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2439 | } |
Daniel Vetter | 28f0cbf | 2012-04-11 22:12:58 +0200 | [diff] [blame] | 2440 | |
| 2441 | /* Note: gem is not supported on gen5/ilk without kms (the corresponding |
| 2442 | * gem_init ioctl returns with -ENODEV). Hence we do not need to set up |
| 2443 | * the special gen5 functions. */ |
| 2444 | ring->add_request = i9xx_add_request; |
Chris Wilson | 46f0f8d | 2012-04-18 11:12:11 +0100 | [diff] [blame] | 2445 | if (INTEL_INFO(dev)->gen < 4) |
| 2446 | ring->flush = gen2_render_ring_flush; |
| 2447 | else |
| 2448 | ring->flush = gen4_render_ring_flush; |
Daniel Vetter | 28f0cbf | 2012-04-11 22:12:58 +0200 | [diff] [blame] | 2449 | ring->get_seqno = ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2450 | ring->set_seqno = ring_set_seqno; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2451 | if (IS_GEN2(dev)) { |
| 2452 | ring->irq_get = i8xx_ring_get_irq; |
| 2453 | ring->irq_put = i8xx_ring_put_irq; |
| 2454 | } else { |
| 2455 | ring->irq_get = i9xx_ring_get_irq; |
| 2456 | ring->irq_put = i9xx_ring_put_irq; |
| 2457 | } |
Daniel Vetter | 28f0cbf | 2012-04-11 22:12:58 +0200 | [diff] [blame] | 2458 | ring->irq_enable_mask = I915_USER_INTERRUPT; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2459 | ring->write_tail = ring_write_tail; |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 2460 | if (INTEL_INFO(dev)->gen >= 4) |
| 2461 | ring->dispatch_execbuffer = i965_dispatch_execbuffer; |
| 2462 | else if (IS_I830(dev) || IS_845G(dev)) |
| 2463 | ring->dispatch_execbuffer = i830_dispatch_execbuffer; |
| 2464 | else |
| 2465 | ring->dispatch_execbuffer = i915_dispatch_execbuffer; |
Daniel Vetter | 59465b5 | 2012-04-11 22:12:48 +0200 | [diff] [blame] | 2466 | ring->init = init_render_ring; |
| 2467 | ring->cleanup = render_ring_cleanup; |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2468 | |
| 2469 | ring->dev = dev; |
| 2470 | INIT_LIST_HEAD(&ring->active_list); |
| 2471 | INIT_LIST_HEAD(&ring->request_list); |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2472 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2473 | ringbuf->size = size; |
| 2474 | ringbuf->effective_size = ringbuf->size; |
Mika Kuoppala | 17f10fd | 2012-10-29 16:59:26 +0200 | [diff] [blame] | 2475 | if (IS_I830(ring->dev) || IS_845G(ring->dev)) |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2476 | ringbuf->effective_size -= 2 * CACHELINE_BYTES; |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2477 | |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2478 | ringbuf->virtual_start = ioremap_wc(start, size); |
| 2479 | if (ringbuf->virtual_start == NULL) { |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2480 | DRM_ERROR("can not ioremap virtual address for" |
| 2481 | " ring buffer\n"); |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2482 | ret = -ENOMEM; |
| 2483 | goto err_ringbuf; |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2484 | } |
| 2485 | |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 2486 | if (!I915_NEED_GFX_HWS(dev)) { |
Daniel Vetter | 035dc1e | 2013-07-03 12:56:54 +0200 | [diff] [blame] | 2487 | ret = init_phys_status_page(ring); |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 2488 | if (ret) |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2489 | goto err_vstart; |
Chris Wilson | 6b8294a | 2012-11-16 11:43:20 +0000 | [diff] [blame] | 2490 | } |
| 2491 | |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2492 | return 0; |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2493 | |
| 2494 | err_vstart: |
Oscar Mateo | 93b0a4e | 2014-05-22 14:13:36 +0100 | [diff] [blame] | 2495 | iounmap(ringbuf->virtual_start); |
Oscar Mateo | 8ee1497 | 2014-05-22 14:13:34 +0100 | [diff] [blame] | 2496 | err_ringbuf: |
| 2497 | kfree(ringbuf); |
| 2498 | ring->buffer = NULL; |
| 2499 | return ret; |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 2500 | } |
| 2501 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2502 | int intel_init_bsd_ring_buffer(struct drm_device *dev) |
| 2503 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2504 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2505 | struct intel_engine_cs *ring = &dev_priv->ring[VCS]; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2506 | |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2507 | ring->name = "bsd ring"; |
| 2508 | ring->id = VCS; |
| 2509 | |
Daniel Vetter | 0fd2c20 | 2012-04-11 22:12:55 +0200 | [diff] [blame] | 2510 | ring->write_tail = ring_write_tail; |
Ben Widawsky | 780f18c | 2013-11-02 21:07:28 -0700 | [diff] [blame] | 2511 | if (INTEL_INFO(dev)->gen >= 6) { |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2512 | ring->mmio_base = GEN6_BSD_RING_BASE; |
Daniel Vetter | 0fd2c20 | 2012-04-11 22:12:55 +0200 | [diff] [blame] | 2513 | /* gen6 bsd needs a special wa for tail updates */ |
| 2514 | if (IS_GEN6(dev)) |
| 2515 | ring->write_tail = gen6_bsd_ring_write_tail; |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2516 | ring->flush = gen6_bsd_ring_flush; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2517 | ring->add_request = gen6_add_request; |
| 2518 | ring->get_seqno = gen6_ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2519 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2520 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2521 | ring->irq_enable_mask = |
| 2522 | GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT; |
| 2523 | ring->irq_get = gen8_ring_get_irq; |
| 2524 | ring->irq_put = gen8_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2525 | ring->dispatch_execbuffer = |
| 2526 | gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2527 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2528 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2529 | ring->semaphore.signal = gen8_xcs_signal; |
| 2530 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2531 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2532 | } else { |
| 2533 | ring->irq_enable_mask = GT_BSD_USER_INTERRUPT; |
| 2534 | ring->irq_get = gen6_ring_get_irq; |
| 2535 | ring->irq_put = gen6_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2536 | ring->dispatch_execbuffer = |
| 2537 | gen6_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2538 | if (i915_semaphore_is_enabled(dev)) { |
| 2539 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2540 | ring->semaphore.signal = gen6_signal; |
| 2541 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR; |
| 2542 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2543 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB; |
| 2544 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE; |
| 2545 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2546 | ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC; |
| 2547 | ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC; |
| 2548 | ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC; |
| 2549 | ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC; |
| 2550 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2551 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2552 | } |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2553 | } else { |
| 2554 | ring->mmio_base = BSD_RING_BASE; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2555 | ring->flush = bsd_ring_flush; |
Daniel Vetter | 8620a3a | 2012-04-11 22:12:57 +0200 | [diff] [blame] | 2556 | ring->add_request = i9xx_add_request; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2557 | ring->get_seqno = ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2558 | ring->set_seqno = ring_set_seqno; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2559 | if (IS_GEN5(dev)) { |
Ben Widawsky | cc609d5 | 2013-05-28 19:22:29 -0700 | [diff] [blame] | 2560 | ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2561 | ring->irq_get = gen5_ring_get_irq; |
| 2562 | ring->irq_put = gen5_ring_put_irq; |
| 2563 | } else { |
Daniel Vetter | e367031 | 2012-04-11 22:12:53 +0200 | [diff] [blame] | 2564 | ring->irq_enable_mask = I915_BSD_USER_INTERRUPT; |
Daniel Vetter | e48d863 | 2012-04-11 22:12:54 +0200 | [diff] [blame] | 2565 | ring->irq_get = i9xx_ring_get_irq; |
| 2566 | ring->irq_put = i9xx_ring_put_irq; |
| 2567 | } |
Daniel Vetter | fb3256d | 2012-04-11 22:12:56 +0200 | [diff] [blame] | 2568 | ring->dispatch_execbuffer = i965_dispatch_execbuffer; |
Daniel Vetter | 58fa383 | 2012-04-11 22:12:49 +0200 | [diff] [blame] | 2569 | } |
| 2570 | ring->init = init_ring_common; |
| 2571 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2572 | return intel_init_ring_buffer(dev, ring); |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 2573 | } |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2574 | |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2575 | /** |
| 2576 | * Initialize the second BSD ring for Broadwell GT3. |
| 2577 | * It is noted that this only exists on Broadwell GT3. |
| 2578 | */ |
| 2579 | int intel_init_bsd2_ring_buffer(struct drm_device *dev) |
| 2580 | { |
| 2581 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2582 | struct intel_engine_cs *ring = &dev_priv->ring[VCS2]; |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2583 | |
| 2584 | if ((INTEL_INFO(dev)->gen != 8)) { |
| 2585 | DRM_ERROR("No dual-BSD ring on non-BDW machine\n"); |
| 2586 | return -EINVAL; |
| 2587 | } |
| 2588 | |
Rodrigo Vivi | f7b6423 | 2014-07-01 02:41:36 -0700 | [diff] [blame] | 2589 | ring->name = "bsd2 ring"; |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2590 | ring->id = VCS2; |
| 2591 | |
| 2592 | ring->write_tail = ring_write_tail; |
| 2593 | ring->mmio_base = GEN8_BSD2_RING_BASE; |
| 2594 | ring->flush = gen6_bsd_ring_flush; |
| 2595 | ring->add_request = gen6_add_request; |
| 2596 | ring->get_seqno = gen6_ring_get_seqno; |
| 2597 | ring->set_seqno = ring_set_seqno; |
| 2598 | ring->irq_enable_mask = |
| 2599 | GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT; |
| 2600 | ring->irq_get = gen8_ring_get_irq; |
| 2601 | ring->irq_put = gen8_ring_put_irq; |
| 2602 | ring->dispatch_execbuffer = |
| 2603 | gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2604 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2605 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2606 | ring->semaphore.signal = gen8_xcs_signal; |
| 2607 | GEN8_RING_SEMAPHORE_INIT; |
| 2608 | } |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 2609 | ring->init = init_ring_common; |
| 2610 | |
| 2611 | return intel_init_ring_buffer(dev, ring); |
| 2612 | } |
| 2613 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2614 | int intel_init_blt_ring_buffer(struct drm_device *dev) |
| 2615 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2616 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2617 | struct intel_engine_cs *ring = &dev_priv->ring[BCS]; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2618 | |
Daniel Vetter | 3535d9d | 2012-04-11 22:12:50 +0200 | [diff] [blame] | 2619 | ring->name = "blitter ring"; |
| 2620 | ring->id = BCS; |
| 2621 | |
| 2622 | ring->mmio_base = BLT_RING_BASE; |
| 2623 | ring->write_tail = ring_write_tail; |
Ben Widawsky | ea25132 | 2013-05-28 19:22:21 -0700 | [diff] [blame] | 2624 | ring->flush = gen6_ring_flush; |
Daniel Vetter | 3535d9d | 2012-04-11 22:12:50 +0200 | [diff] [blame] | 2625 | ring->add_request = gen6_add_request; |
| 2626 | ring->get_seqno = gen6_ring_get_seqno; |
Mika Kuoppala | b70ec5b | 2012-12-19 11:13:05 +0200 | [diff] [blame] | 2627 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2628 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2629 | ring->irq_enable_mask = |
| 2630 | GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT; |
| 2631 | ring->irq_get = gen8_ring_get_irq; |
| 2632 | ring->irq_put = gen8_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2633 | ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2634 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2635 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2636 | ring->semaphore.signal = gen8_xcs_signal; |
| 2637 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2638 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2639 | } else { |
| 2640 | ring->irq_enable_mask = GT_BLT_USER_INTERRUPT; |
| 2641 | ring->irq_get = gen6_ring_get_irq; |
| 2642 | ring->irq_put = gen6_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2643 | ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2644 | if (i915_semaphore_is_enabled(dev)) { |
| 2645 | ring->semaphore.signal = gen6_signal; |
| 2646 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2647 | /* |
| 2648 | * The current semaphore is only applied on pre-gen8 |
| 2649 | * platform. And there is no VCS2 ring on the pre-gen8 |
| 2650 | * platform. So the semaphore between BCS and VCS2 is |
| 2651 | * initialized as INVALID. Gen8 will initialize the |
| 2652 | * sema between BCS and VCS2 later. |
| 2653 | */ |
| 2654 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR; |
| 2655 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV; |
| 2656 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2657 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE; |
| 2658 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2659 | ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC; |
| 2660 | ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC; |
| 2661 | ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC; |
| 2662 | ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC; |
| 2663 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2664 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2665 | } |
Daniel Vetter | 3535d9d | 2012-04-11 22:12:50 +0200 | [diff] [blame] | 2666 | ring->init = init_ring_common; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2667 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2668 | return intel_init_ring_buffer(dev, ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 2669 | } |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2670 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 2671 | int intel_init_vebox_ring_buffer(struct drm_device *dev) |
| 2672 | { |
Jani Nikula | 4640c4f | 2014-03-31 14:27:19 +0300 | [diff] [blame] | 2673 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2674 | struct intel_engine_cs *ring = &dev_priv->ring[VECS]; |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 2675 | |
| 2676 | ring->name = "video enhancement ring"; |
| 2677 | ring->id = VECS; |
| 2678 | |
| 2679 | ring->mmio_base = VEBOX_RING_BASE; |
| 2680 | ring->write_tail = ring_write_tail; |
| 2681 | ring->flush = gen6_ring_flush; |
| 2682 | ring->add_request = gen6_add_request; |
| 2683 | ring->get_seqno = gen6_ring_get_seqno; |
| 2684 | ring->set_seqno = ring_set_seqno; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2685 | |
| 2686 | if (INTEL_INFO(dev)->gen >= 8) { |
| 2687 | ring->irq_enable_mask = |
Daniel Vetter | 40c499f | 2013-11-07 21:40:39 -0800 | [diff] [blame] | 2688 | GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT; |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2689 | ring->irq_get = gen8_ring_get_irq; |
| 2690 | ring->irq_put = gen8_ring_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2691 | ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2692 | if (i915_semaphore_is_enabled(dev)) { |
Ben Widawsky | 5ee426c | 2014-06-30 09:53:38 -0700 | [diff] [blame] | 2693 | ring->semaphore.sync_to = gen8_ring_sync; |
Ben Widawsky | 3e78998 | 2014-06-30 09:53:37 -0700 | [diff] [blame] | 2694 | ring->semaphore.signal = gen8_xcs_signal; |
| 2695 | GEN8_RING_SEMAPHORE_INIT; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2696 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2697 | } else { |
| 2698 | ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT; |
| 2699 | ring->irq_get = hsw_vebox_get_irq; |
| 2700 | ring->irq_put = hsw_vebox_put_irq; |
Ben Widawsky | 1c7a062 | 2013-11-02 21:07:12 -0700 | [diff] [blame] | 2701 | ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer; |
Ben Widawsky | 707d9cf | 2014-06-30 09:53:36 -0700 | [diff] [blame] | 2702 | if (i915_semaphore_is_enabled(dev)) { |
| 2703 | ring->semaphore.sync_to = gen6_ring_sync; |
| 2704 | ring->semaphore.signal = gen6_signal; |
| 2705 | ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER; |
| 2706 | ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV; |
| 2707 | ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB; |
| 2708 | ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID; |
| 2709 | ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID; |
| 2710 | ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC; |
| 2711 | ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC; |
| 2712 | ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC; |
| 2713 | ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC; |
| 2714 | ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC; |
| 2715 | } |
Ben Widawsky | abd58f0 | 2013-11-02 21:07:09 -0700 | [diff] [blame] | 2716 | } |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 2717 | ring->init = init_ring_common; |
| 2718 | |
| 2719 | return intel_init_ring_buffer(dev, ring); |
| 2720 | } |
| 2721 | |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2722 | int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2723 | intel_ring_flush_all_caches(struct intel_engine_cs *ring) |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2724 | { |
| 2725 | int ret; |
| 2726 | |
| 2727 | if (!ring->gpu_caches_dirty) |
| 2728 | return 0; |
| 2729 | |
| 2730 | ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS); |
| 2731 | if (ret) |
| 2732 | return ret; |
| 2733 | |
| 2734 | trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS); |
| 2735 | |
| 2736 | ring->gpu_caches_dirty = false; |
| 2737 | return 0; |
| 2738 | } |
| 2739 | |
| 2740 | int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2741 | intel_ring_invalidate_all_caches(struct intel_engine_cs *ring) |
Chris Wilson | a7b9761 | 2012-07-20 12:41:08 +0100 | [diff] [blame] | 2742 | { |
| 2743 | uint32_t flush_domains; |
| 2744 | int ret; |
| 2745 | |
| 2746 | flush_domains = 0; |
| 2747 | if (ring->gpu_caches_dirty) |
| 2748 | flush_domains = I915_GEM_GPU_DOMAINS; |
| 2749 | |
| 2750 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains); |
| 2751 | if (ret) |
| 2752 | return ret; |
| 2753 | |
| 2754 | trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains); |
| 2755 | |
| 2756 | ring->gpu_caches_dirty = false; |
| 2757 | return 0; |
| 2758 | } |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 2759 | |
| 2760 | void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2761 | intel_stop_ring_buffer(struct intel_engine_cs *ring) |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 2762 | { |
| 2763 | int ret; |
| 2764 | |
| 2765 | if (!intel_ring_initialized(ring)) |
| 2766 | return; |
| 2767 | |
| 2768 | ret = intel_ring_idle(ring); |
| 2769 | if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error)) |
| 2770 | DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n", |
| 2771 | ring->name, ret); |
| 2772 | |
| 2773 | stop_ring(ring); |
| 2774 | } |