blob: e0c3fcbaa02843586feed1db7dd10bc32d48b55f [file] [log] [blame]
Dylan Reid05e84872014-02-28 15:41:22 -08001/*
2 * Common functionality for the alsa driver code base for HD Audio.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 */
14
15#ifndef __SOUND_HDA_CONTROLLER_H
16#define __SOUND_HDA_CONTROLLER_H
17
Takashi Iwai89a93fe2015-02-19 18:04:17 +010018#include <linux/timecounter.h>
19#include <linux/interrupt.h>
Dylan Reid05e84872014-02-28 15:41:22 -080020#include <sound/core.h>
Takashi Iwai89a93fe2015-02-19 18:04:17 +010021#include <sound/pcm.h>
Dylan Reid05e84872014-02-28 15:41:22 -080022#include <sound/initval.h>
Pierre-Louis Bossartbe57bff2018-08-22 15:24:57 -050023#include <sound/hda_codec.h>
Takashi Iwai14752412015-04-14 12:15:47 +020024#include <sound/hda_register.h>
Takashi Iwai89a93fe2015-02-19 18:04:17 +010025
Takashi Iwai14752412015-04-14 12:15:47 +020026#define AZX_MAX_CODECS HDA_MAX_CODECS
Takashi Iwai89a93fe2015-02-19 18:04:17 +010027#define AZX_DEFAULT_CODECS 4
Takashi Iwai89a93fe2015-02-19 18:04:17 +010028
29/* driver quirks (capabilities) */
30/* bits 0-7 are used for indicating driver type */
31#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
32#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
33#define AZX_DCAPS_SNOOP_MASK (3 << 10) /* snoop type mask */
34#define AZX_DCAPS_SNOOP_OFF (1 << 12) /* snoop default off */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +020035#ifdef CONFIG_SND_HDA_I915
36#define AZX_DCAPS_I915_COMPONENT (1 << 13) /* bind with i915 gfx */
37#else
38#define AZX_DCAPS_I915_COMPONENT 0 /* NOP */
39#endif
Pierre-Louis Bossartc3371042018-12-15 14:07:22 -060040#define AZX_DCAPS_INTEL_SHARED (1 << 14) /* shared with ASoC */
Takashi Iwai89a93fe2015-02-19 18:04:17 +010041#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
42#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
Takashi Iwai26f05712015-12-17 08:29:53 +010043/* 17 unused */
Takashi Iwai89a93fe2015-02-19 18:04:17 +010044#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
45#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
46#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
47#define AZX_DCAPS_NO_ALIGN_BUFSIZE (1 << 21) /* no buffer size alignment */
48/* 22 unused */
49#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Takashi Iwaibcb337d2015-12-17 08:31:45 +010050/* 24 unused */
Takashi Iwai89a93fe2015-02-19 18:04:17 +010051#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
52#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
Takashi Iwaie454ff82018-12-09 09:57:37 +010053/* 27 unused */
Takashi Iwai89a93fe2015-02-19 18:04:17 +010054#define AZX_DCAPS_CORBRP_SELF_CLEAR (1 << 28) /* CORBRP clears itself after reset */
55#define AZX_DCAPS_NO_MSI64 (1 << 29) /* Stick to 32-bit MSIs */
56#define AZX_DCAPS_SEPARATE_STREAM_TAG (1 << 30) /* capture and playback use separate stream tag */
57
58enum {
59 AZX_SNOOP_TYPE_NONE,
60 AZX_SNOOP_TYPE_SCH,
61 AZX_SNOOP_TYPE_ATI,
62 AZX_SNOOP_TYPE_NVIDIA,
63};
64
Takashi Iwai89a93fe2015-02-19 18:04:17 +010065struct azx_dev {
Takashi Iwai7833c3f2015-04-14 18:13:13 +020066 struct hdac_stream core;
Takashi Iwai89a93fe2015-02-19 18:04:17 +010067
Takashi Iwai89a93fe2015-02-19 18:04:17 +010068 unsigned int irq_pending:1;
Takashi Iwai89a93fe2015-02-19 18:04:17 +010069 /*
70 * For VIA:
71 * A flag to ensure DMA position is 0
72 * when link position is not greater than FIFO size
73 */
74 unsigned int insufficient:1;
Takashi Iwai89a93fe2015-02-19 18:04:17 +010075};
76
Takashi Iwai7833c3f2015-04-14 18:13:13 +020077#define azx_stream(dev) (&(dev)->core)
78#define stream_to_azx_dev(s) container_of(s, struct azx_dev, core)
Takashi Iwai89a93fe2015-02-19 18:04:17 +010079
80struct azx;
81
82/* Functions to read/write to hda registers. */
83struct hda_controller_ops {
Takashi Iwai89a93fe2015-02-19 18:04:17 +010084 /* Disable msi if supported, PCI only */
85 int (*disable_msi_reset_irq)(struct azx *);
Takashi Iwai89a93fe2015-02-19 18:04:17 +010086 void (*pcm_mmap_prepare)(struct snd_pcm_substream *substream,
87 struct vm_area_struct *area);
88 /* Check if current position is acceptable */
89 int (*position_check)(struct azx *chip, struct azx_dev *azx_dev);
Mengdong Lin17eccb22015-04-29 17:43:29 +080090 /* enable/disable the link power */
91 int (*link_power)(struct azx *chip, bool enable);
Takashi Iwai89a93fe2015-02-19 18:04:17 +010092};
93
94struct azx_pcm {
95 struct azx *chip;
96 struct snd_pcm *pcm;
97 struct hda_codec *codec;
Takashi Iwai820cc6c2015-02-20 12:50:46 +010098 struct hda_pcm *info;
Takashi Iwai89a93fe2015-02-19 18:04:17 +010099 struct list_head list;
100};
101
102typedef unsigned int (*azx_get_pos_callback_t)(struct azx *, struct azx_dev *);
103typedef int (*azx_get_delay_callback_t)(struct azx *, struct azx_dev *, unsigned int pos);
104
105struct azx {
Takashi Iwaia41d1222015-04-14 22:13:18 +0200106 struct hda_bus bus;
107
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100108 struct snd_card *card;
109 struct pci_dev *pci;
110 int dev_index;
111
112 /* chip type specific */
113 int driver_type;
114 unsigned int driver_caps;
115 int playback_streams;
116 int playback_index_offset;
117 int capture_streams;
118 int capture_index_offset;
119 int num_streams;
Takashi Iwai3a182c82018-08-30 07:58:50 +0200120 int jackpoll_interval; /* jack poll interval in jiffies */
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100121
122 /* Register interaction. */
123 const struct hda_controller_ops *ops;
124
125 /* position adjustment callbacks */
126 azx_get_pos_callback_t get_position[2];
127 azx_get_delay_callback_t get_delay[2];
128
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100129 /* locks */
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100130 struct mutex open_mutex; /* Prevents concurrent open/close operations */
131
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100132 /* PCM */
133 struct list_head pcm_list; /* azx_pcm list */
134
135 /* HD codec */
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100136 int codec_probe_mask; /* copied from probe_mask option */
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100137 unsigned int beep_mode;
138
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100139#ifdef CONFIG_SND_HDA_PATCH_LOADER
140 const struct firmware *fw;
141#endif
142
143 /* flags */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100144 int bdl_pos_adj;
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100145 int poll_count;
146 unsigned int running:1;
Takashi Iwai41438f12017-01-12 17:13:21 +0100147 unsigned int fallback_to_single_cmd:1;
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100148 unsigned int single_cmd:1;
149 unsigned int polling_mode:1;
150 unsigned int msi:1;
151 unsigned int probing:1; /* codec probing phase */
152 unsigned int snoop:1;
Takashi Iwai78c9be62018-08-11 23:33:34 +0200153 unsigned int uc_buffer:1; /* non-cached pages for stream buffers */
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100154 unsigned int align_buffer_size:1;
155 unsigned int region_requested:1;
Lukas Wunner2b760d82015-09-04 20:49:36 +0200156 unsigned int disabled:1; /* disabled by vga_switcheroo */
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100157
Guneshwor Singh50279d92016-08-04 15:46:03 +0530158 /* GTS present */
159 unsigned int gts_present:1;
160
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100161#ifdef CONFIG_SND_HDA_DSP_LOADER
162 struct azx_dev saved_azx_dev;
163#endif
164};
165
Takashi Iwaia41d1222015-04-14 22:13:18 +0200166#define azx_bus(chip) (&(chip)->bus.core)
167#define bus_to_azx(_bus) container_of(_bus, struct azx, bus.core)
Takashi Iwaia43ff5b2015-04-14 17:26:00 +0200168
Anders Roxell5b03006d2018-09-11 16:18:36 +0200169static inline bool azx_snoop(struct azx *chip)
170{
171 return !IS_ENABLED(CONFIG_X86) || chip->snoop;
172}
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100173
174/*
175 * macros for easy use
176 */
177
178#define azx_writel(chip, reg, value) \
Takashi Iwaia41d1222015-04-14 22:13:18 +0200179 snd_hdac_chip_writel(azx_bus(chip), reg, value)
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100180#define azx_readl(chip, reg) \
Takashi Iwaia41d1222015-04-14 22:13:18 +0200181 snd_hdac_chip_readl(azx_bus(chip), reg)
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100182#define azx_writew(chip, reg, value) \
Takashi Iwaia41d1222015-04-14 22:13:18 +0200183 snd_hdac_chip_writew(azx_bus(chip), reg, value)
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100184#define azx_readw(chip, reg) \
Takashi Iwaia41d1222015-04-14 22:13:18 +0200185 snd_hdac_chip_readw(azx_bus(chip), reg)
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100186#define azx_writeb(chip, reg, value) \
Takashi Iwaia41d1222015-04-14 22:13:18 +0200187 snd_hdac_chip_writeb(azx_bus(chip), reg, value)
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100188#define azx_readb(chip, reg) \
Takashi Iwaia41d1222015-04-14 22:13:18 +0200189 snd_hdac_chip_readb(azx_bus(chip), reg)
Takashi Iwai89a93fe2015-02-19 18:04:17 +0100190
191#define azx_has_pm_runtime(chip) \
David Henningsson828fa8c2015-04-15 13:29:05 +0200192 ((chip)->driver_caps & AZX_DCAPS_PM_RUNTIME)
Dylan Reid05e84872014-02-28 15:41:22 -0800193
194/* PCM setup */
Dylan Reid05e84872014-02-28 15:41:22 -0800195static inline struct azx_dev *get_azx_dev(struct snd_pcm_substream *substream)
196{
197 return substream->runtime->private_data;
198}
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200199unsigned int azx_get_position(struct azx *chip, struct azx_dev *azx_dev);
200unsigned int azx_get_pos_lpib(struct azx *chip, struct azx_dev *azx_dev);
201unsigned int azx_get_pos_posbuf(struct azx *chip, struct azx_dev *azx_dev);
Dylan Reid05e84872014-02-28 15:41:22 -0800202
203/* Stream control. */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200204void azx_stop_all_streams(struct azx *chip);
Dylan Reid05e84872014-02-28 15:41:22 -0800205
Dylan Reid67908992014-02-28 15:41:23 -0800206/* Allocation functions. */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200207#define azx_alloc_stream_pages(chip) \
208 snd_hdac_bus_alloc_stream_pages(azx_bus(chip))
209#define azx_free_stream_pages(chip) \
210 snd_hdac_bus_free_stream_pages(azx_bus(chip))
Dylan Reid67908992014-02-28 15:41:23 -0800211
Dylan Reidf43923f2014-02-28 15:41:27 -0800212/* Low level azx interface */
Thierry Reding17c3ad02014-04-09 12:30:57 +0200213void azx_init_chip(struct azx *chip, bool full_reset);
Dylan Reidf43923f2014-02-28 15:41:27 -0800214void azx_stop_chip(struct azx *chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200215#define azx_enter_link_reset(chip) \
216 snd_hdac_bus_enter_link_reset(azx_bus(chip))
Dylan Reidf0b1df82014-02-28 15:41:29 -0800217irqreturn_t azx_interrupt(int irq, void *dev_id);
Dylan Reidf43923f2014-02-28 15:41:27 -0800218
Dylan Reid154867c2014-02-28 15:41:30 -0800219/* Codec interface */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200220int azx_bus_init(struct azx *chip, const char *model,
221 const struct hdac_io_ops *io_ops);
Takashi Iwai96d2bd62015-02-19 18:12:22 +0100222int azx_probe_codecs(struct azx *chip, unsigned int max_slots);
Dylan Reid154867c2014-02-28 15:41:30 -0800223int azx_codec_configure(struct azx *chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200224int azx_init_streams(struct azx *chip);
225void azx_free_streams(struct azx *chip);
Dylan Reid154867c2014-02-28 15:41:30 -0800226
Dylan Reid05e84872014-02-28 15:41:22 -0800227#endif /* __SOUND_HDA_CONTROLLER_H */