Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-at91/at91sam9rl.c |
| 3 | * |
| 4 | * Copyright (C) 2005 SAN People |
| 5 | * Copyright (C) 2007 Atmel Corporation |
| 6 | * |
| 7 | * This file is subject to the terms and conditions of the GNU General Public |
| 8 | * License. See the file COPYING in the main directory of this archive for |
| 9 | * more details. |
| 10 | */ |
| 11 | |
| 12 | #include <linux/module.h> |
Boris BREZILLON | 2edb90a | 2013-10-11 09:37:45 +0200 | [diff] [blame] | 13 | #include <linux/clk/at91_pmc.h> |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 14 | |
Nicolas Pitre | c9dfafb | 2011-08-02 10:21:36 -0400 | [diff] [blame] | 15 | #include <asm/proc-fns.h> |
Russell King | 80b02c1 | 2009-01-08 10:01:47 +0000 | [diff] [blame] | 16 | #include <asm/irq.h> |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 17 | #include <asm/mach/arch.h> |
| 18 | #include <asm/mach/map.h> |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 19 | #include <asm/system_misc.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 20 | #include <mach/cpu.h> |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 21 | #include <mach/at91_dbgu.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 22 | #include <mach/at91sam9rl.h> |
Uwe Kleine-König | ac11a1d | 2013-11-14 10:49:19 +0100 | [diff] [blame] | 23 | #include <mach/hardware.h> |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 24 | |
Jean-Christophe PLAGNIOL-VILLARD | a510b9b | 2012-10-30 06:41:28 +0800 | [diff] [blame] | 25 | #include "at91_aic.h" |
Jean-Christophe PLAGNIOL-VILLARD | f0995d0 | 2012-10-30 08:11:24 +0800 | [diff] [blame] | 26 | #include "at91_rstc.h" |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 27 | #include "soc.h" |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 28 | #include "generic.h" |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame] | 29 | #include "sam9_smc.h" |
Daniel Lezcano | 5ad945e | 2013-09-22 22:29:57 +0200 | [diff] [blame] | 30 | #include "pm.h" |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 31 | |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 32 | /* -------------------------------------------------------------------- |
| 33 | * Clocks |
| 34 | * -------------------------------------------------------------------- */ |
Alexandre Belloni | 72a3fe9 | 2014-03-12 10:43:42 +0100 | [diff] [blame] | 35 | #if defined(CONFIG_OLD_CLK_AT91) |
| 36 | #include "clock.h" |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 37 | |
| 38 | /* |
| 39 | * The peripheral clocks. |
| 40 | */ |
| 41 | static struct clk pioA_clk = { |
| 42 | .name = "pioA_clk", |
| 43 | .pmc_mask = 1 << AT91SAM9RL_ID_PIOA, |
| 44 | .type = CLK_TYPE_PERIPHERAL, |
| 45 | }; |
| 46 | static struct clk pioB_clk = { |
| 47 | .name = "pioB_clk", |
| 48 | .pmc_mask = 1 << AT91SAM9RL_ID_PIOB, |
| 49 | .type = CLK_TYPE_PERIPHERAL, |
| 50 | }; |
| 51 | static struct clk pioC_clk = { |
| 52 | .name = "pioC_clk", |
| 53 | .pmc_mask = 1 << AT91SAM9RL_ID_PIOC, |
| 54 | .type = CLK_TYPE_PERIPHERAL, |
| 55 | }; |
| 56 | static struct clk pioD_clk = { |
| 57 | .name = "pioD_clk", |
| 58 | .pmc_mask = 1 << AT91SAM9RL_ID_PIOD, |
| 59 | .type = CLK_TYPE_PERIPHERAL, |
| 60 | }; |
| 61 | static struct clk usart0_clk = { |
| 62 | .name = "usart0_clk", |
| 63 | .pmc_mask = 1 << AT91SAM9RL_ID_US0, |
| 64 | .type = CLK_TYPE_PERIPHERAL, |
| 65 | }; |
| 66 | static struct clk usart1_clk = { |
| 67 | .name = "usart1_clk", |
| 68 | .pmc_mask = 1 << AT91SAM9RL_ID_US1, |
| 69 | .type = CLK_TYPE_PERIPHERAL, |
| 70 | }; |
| 71 | static struct clk usart2_clk = { |
| 72 | .name = "usart2_clk", |
| 73 | .pmc_mask = 1 << AT91SAM9RL_ID_US2, |
| 74 | .type = CLK_TYPE_PERIPHERAL, |
| 75 | }; |
| 76 | static struct clk usart3_clk = { |
| 77 | .name = "usart3_clk", |
| 78 | .pmc_mask = 1 << AT91SAM9RL_ID_US3, |
| 79 | .type = CLK_TYPE_PERIPHERAL, |
| 80 | }; |
| 81 | static struct clk mmc_clk = { |
| 82 | .name = "mci_clk", |
| 83 | .pmc_mask = 1 << AT91SAM9RL_ID_MCI, |
| 84 | .type = CLK_TYPE_PERIPHERAL, |
| 85 | }; |
| 86 | static struct clk twi0_clk = { |
| 87 | .name = "twi0_clk", |
| 88 | .pmc_mask = 1 << AT91SAM9RL_ID_TWI0, |
| 89 | .type = CLK_TYPE_PERIPHERAL, |
| 90 | }; |
| 91 | static struct clk twi1_clk = { |
| 92 | .name = "twi1_clk", |
| 93 | .pmc_mask = 1 << AT91SAM9RL_ID_TWI1, |
| 94 | .type = CLK_TYPE_PERIPHERAL, |
| 95 | }; |
| 96 | static struct clk spi_clk = { |
| 97 | .name = "spi_clk", |
| 98 | .pmc_mask = 1 << AT91SAM9RL_ID_SPI, |
| 99 | .type = CLK_TYPE_PERIPHERAL, |
| 100 | }; |
| 101 | static struct clk ssc0_clk = { |
| 102 | .name = "ssc0_clk", |
| 103 | .pmc_mask = 1 << AT91SAM9RL_ID_SSC0, |
| 104 | .type = CLK_TYPE_PERIPHERAL, |
| 105 | }; |
| 106 | static struct clk ssc1_clk = { |
| 107 | .name = "ssc1_clk", |
| 108 | .pmc_mask = 1 << AT91SAM9RL_ID_SSC1, |
| 109 | .type = CLK_TYPE_PERIPHERAL, |
| 110 | }; |
| 111 | static struct clk tc0_clk = { |
| 112 | .name = "tc0_clk", |
| 113 | .pmc_mask = 1 << AT91SAM9RL_ID_TC0, |
| 114 | .type = CLK_TYPE_PERIPHERAL, |
| 115 | }; |
| 116 | static struct clk tc1_clk = { |
| 117 | .name = "tc1_clk", |
| 118 | .pmc_mask = 1 << AT91SAM9RL_ID_TC1, |
| 119 | .type = CLK_TYPE_PERIPHERAL, |
| 120 | }; |
| 121 | static struct clk tc2_clk = { |
| 122 | .name = "tc2_clk", |
| 123 | .pmc_mask = 1 << AT91SAM9RL_ID_TC2, |
| 124 | .type = CLK_TYPE_PERIPHERAL, |
| 125 | }; |
Andrew Victor | bb1ad68 | 2008-09-18 19:42:37 +0100 | [diff] [blame] | 126 | static struct clk pwm_clk = { |
| 127 | .name = "pwm_clk", |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 128 | .pmc_mask = 1 << AT91SAM9RL_ID_PWMC, |
| 129 | .type = CLK_TYPE_PERIPHERAL, |
| 130 | }; |
| 131 | static struct clk tsc_clk = { |
| 132 | .name = "tsc_clk", |
| 133 | .pmc_mask = 1 << AT91SAM9RL_ID_TSC, |
| 134 | .type = CLK_TYPE_PERIPHERAL, |
| 135 | }; |
| 136 | static struct clk dma_clk = { |
| 137 | .name = "dma_clk", |
| 138 | .pmc_mask = 1 << AT91SAM9RL_ID_DMA, |
| 139 | .type = CLK_TYPE_PERIPHERAL, |
| 140 | }; |
| 141 | static struct clk udphs_clk = { |
| 142 | .name = "udphs_clk", |
| 143 | .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS, |
| 144 | .type = CLK_TYPE_PERIPHERAL, |
| 145 | }; |
| 146 | static struct clk lcdc_clk = { |
| 147 | .name = "lcdc_clk", |
| 148 | .pmc_mask = 1 << AT91SAM9RL_ID_LCDC, |
| 149 | .type = CLK_TYPE_PERIPHERAL, |
| 150 | }; |
| 151 | static struct clk ac97_clk = { |
| 152 | .name = "ac97_clk", |
| 153 | .pmc_mask = 1 << AT91SAM9RL_ID_AC97C, |
| 154 | .type = CLK_TYPE_PERIPHERAL, |
| 155 | }; |
Alexandre Belloni | b8ba9a4 | 2014-04-15 12:28:03 +0200 | [diff] [blame] | 156 | static struct clk adc_op_clk = { |
| 157 | .name = "adc_op_clk", |
| 158 | .type = CLK_TYPE_PERIPHERAL, |
| 159 | .rate_hz = 1000000, |
| 160 | }; |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 161 | |
| 162 | static struct clk *periph_clocks[] __initdata = { |
| 163 | &pioA_clk, |
| 164 | &pioB_clk, |
| 165 | &pioC_clk, |
| 166 | &pioD_clk, |
| 167 | &usart0_clk, |
| 168 | &usart1_clk, |
| 169 | &usart2_clk, |
| 170 | &usart3_clk, |
| 171 | &mmc_clk, |
| 172 | &twi0_clk, |
| 173 | &twi1_clk, |
| 174 | &spi_clk, |
| 175 | &ssc0_clk, |
| 176 | &ssc1_clk, |
| 177 | &tc0_clk, |
| 178 | &tc1_clk, |
| 179 | &tc2_clk, |
Andrew Victor | bb1ad68 | 2008-09-18 19:42:37 +0100 | [diff] [blame] | 180 | &pwm_clk, |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 181 | &tsc_clk, |
| 182 | &dma_clk, |
| 183 | &udphs_clk, |
| 184 | &lcdc_clk, |
| 185 | &ac97_clk, |
Alexandre Belloni | b8ba9a4 | 2014-04-15 12:28:03 +0200 | [diff] [blame] | 186 | &adc_op_clk, |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 187 | // irq0 |
| 188 | }; |
| 189 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 190 | static struct clk_lookup periph_clocks_lookups[] = { |
Johan Hovold | bbd44f6b | 2013-02-07 16:31:58 +0100 | [diff] [blame] | 191 | CLKDEV_CON_DEV_ID("hclk", "at91sam9rl-lcdfb.0", &lcdc_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 9d87159 | 2011-06-21 14:24:33 +0800 | [diff] [blame] | 192 | CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk), |
| 193 | CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk), |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 194 | CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk), |
| 195 | CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk), |
| 196 | CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk), |
Bo Shen | 636036d2 | 2012-11-06 13:57:51 +0800 | [diff] [blame] | 197 | CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk), |
| 198 | CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk), |
Bo Shen | 099343c | 2012-11-07 11:41:41 +0800 | [diff] [blame] | 199 | CLKDEV_CON_DEV_ID("pclk", "fffc0000.ssc", &ssc0_clk), |
| 200 | CLKDEV_CON_DEV_ID("pclk", "fffc4000.ssc", &ssc1_clk), |
Nikolaus Voss | fac368a | 2011-11-08 11:49:46 +0100 | [diff] [blame] | 201 | CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi0_clk), |
| 202 | CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.1", &twi1_clk), |
Alexandre Belloni | 60c07f5 | 2014-05-29 01:20:08 +0200 | [diff] [blame] | 203 | CLKDEV_CON_DEV_ID(NULL, "at91sam9rl-pwm", &pwm_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 619d4a4 | 2011-11-13 13:00:58 +0800 | [diff] [blame] | 204 | CLKDEV_CON_ID("pioA", &pioA_clk), |
| 205 | CLKDEV_CON_ID("pioB", &pioB_clk), |
| 206 | CLKDEV_CON_ID("pioC", &pioC_clk), |
| 207 | CLKDEV_CON_ID("pioD", &pioD_clk), |
Alexandre Belloni | 09ab012 | 2014-03-12 10:43:37 +0100 | [diff] [blame] | 208 | /* more lookup table for DT entries */ |
| 209 | CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck), |
| 210 | CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk), |
| 211 | CLKDEV_CON_DEV_ID("usart", "ffffb400.serial", &usart1_clk), |
| 212 | CLKDEV_CON_DEV_ID("usart", "ffffb800.serial", &usart2_clk), |
| 213 | CLKDEV_CON_DEV_ID("usart", "ffffbc00.serial", &usart3_clk), |
| 214 | CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk), |
| 215 | CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk), |
| 216 | CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk), |
| 217 | CLKDEV_CON_DEV_ID("mci_clk", "fffa4000.mmc", &mmc_clk), |
| 218 | CLKDEV_CON_DEV_ID(NULL, "fffa8000.i2c", &twi0_clk), |
| 219 | CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi1_clk), |
Bo Shen | 050208d | 2013-12-19 11:59:16 +0800 | [diff] [blame] | 220 | CLKDEV_CON_DEV_ID(NULL, "fffc8000.pwm", &pwm_clk), |
Alexandre Belloni | 09ab012 | 2014-03-12 10:43:37 +0100 | [diff] [blame] | 221 | CLKDEV_CON_DEV_ID(NULL, "ffffc800.pwm", &pwm_clk), |
| 222 | CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk), |
| 223 | CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk), |
| 224 | CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk), |
| 225 | CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk), |
Alexandre Belloni | b8ba9a4 | 2014-04-15 12:28:03 +0200 | [diff] [blame] | 226 | CLKDEV_CON_ID("adc_clk", &tsc_clk), |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 227 | }; |
| 228 | |
| 229 | static struct clk_lookup usart_clocks_lookups[] = { |
| 230 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck), |
| 231 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk), |
| 232 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk), |
| 233 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk), |
| 234 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk), |
| 235 | }; |
| 236 | |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 237 | /* |
| 238 | * The two programmable clocks. |
| 239 | * You must configure pin multiplexing to bring these signals out. |
| 240 | */ |
| 241 | static struct clk pck0 = { |
| 242 | .name = "pck0", |
| 243 | .pmc_mask = AT91_PMC_PCK0, |
| 244 | .type = CLK_TYPE_PROGRAMMABLE, |
| 245 | .id = 0, |
| 246 | }; |
| 247 | static struct clk pck1 = { |
| 248 | .name = "pck1", |
| 249 | .pmc_mask = AT91_PMC_PCK1, |
| 250 | .type = CLK_TYPE_PROGRAMMABLE, |
| 251 | .id = 1, |
| 252 | }; |
| 253 | |
| 254 | static void __init at91sam9rl_register_clocks(void) |
| 255 | { |
| 256 | int i; |
| 257 | |
| 258 | for (i = 0; i < ARRAY_SIZE(periph_clocks); i++) |
| 259 | clk_register(periph_clocks[i]); |
| 260 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 261 | clkdev_add_table(periph_clocks_lookups, |
| 262 | ARRAY_SIZE(periph_clocks_lookups)); |
| 263 | clkdev_add_table(usart_clocks_lookups, |
| 264 | ARRAY_SIZE(usart_clocks_lookups)); |
| 265 | |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 266 | clk_register(&pck0); |
| 267 | clk_register(&pck1); |
| 268 | } |
Alexandre Belloni | 72a3fe9 | 2014-03-12 10:43:42 +0100 | [diff] [blame] | 269 | #endif |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 270 | |
| 271 | /* -------------------------------------------------------------------- |
| 272 | * GPIO |
| 273 | * -------------------------------------------------------------------- */ |
| 274 | |
Jean-Christophe PLAGNIOL-VILLARD | 1a2d915 | 2011-10-17 14:28:38 +0800 | [diff] [blame] | 275 | static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = { |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 276 | { |
| 277 | .id = AT91SAM9RL_ID_PIOA, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 278 | .regbase = AT91SAM9RL_BASE_PIOA, |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 279 | }, { |
| 280 | .id = AT91SAM9RL_ID_PIOB, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 281 | .regbase = AT91SAM9RL_BASE_PIOB, |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 282 | }, { |
| 283 | .id = AT91SAM9RL_ID_PIOC, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 284 | .regbase = AT91SAM9RL_BASE_PIOC, |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 285 | }, { |
| 286 | .id = AT91SAM9RL_ID_PIOD, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 287 | .regbase = AT91SAM9RL_BASE_PIOD, |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 288 | } |
| 289 | }; |
| 290 | |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 291 | /* -------------------------------------------------------------------- |
| 292 | * AT91SAM9RL processor initialization |
| 293 | * -------------------------------------------------------------------- */ |
| 294 | |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 295 | static void __init at91sam9rl_map_io(void) |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 296 | { |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 297 | unsigned long sram_size; |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 298 | |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 299 | switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) { |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 300 | case AT91_CIDR_SRAMSIZ_32K: |
| 301 | sram_size = 2 * SZ_16K; |
| 302 | break; |
| 303 | case AT91_CIDR_SRAMSIZ_16K: |
| 304 | default: |
| 305 | sram_size = SZ_16K; |
| 306 | } |
| 307 | |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 308 | /* Map SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | f0051d8 | 2011-05-10 03:20:09 +0800 | [diff] [blame] | 309 | at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size); |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 310 | } |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 311 | |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 312 | static void __init at91sam9rl_ioremap_registers(void) |
| 313 | { |
Jean-Christophe PLAGNIOL-VILLARD | f22deee | 2011-11-01 01:23:20 +0800 | [diff] [blame] | 314 | at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC); |
Jean-Christophe PLAGNIOL-VILLARD | e9f68b5 | 2011-11-18 01:25:52 +0800 | [diff] [blame] | 315 | at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC); |
Jean-Christophe PLAGNIOL-VILLARD | f363c40 | 2012-02-13 12:58:53 +0800 | [diff] [blame] | 316 | at91_ioremap_ramc(0, AT91SAM9RL_BASE_SDRAMC, 512); |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 317 | at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT); |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame] | 318 | at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC); |
Jean-Christophe PLAGNIOL-VILLARD | 4342d64 | 2011-11-27 23:15:50 +0800 | [diff] [blame] | 319 | at91_ioremap_matrix(AT91SAM9RL_BASE_MATRIX); |
Jean-Christophe PLAGNIOL-VILLARD | 6b62589 | 2013-10-16 16:24:57 +0200 | [diff] [blame] | 320 | at91_pm_set_standby(at91sam9_sdram_standby); |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 321 | } |
| 322 | |
Jean-Christophe PLAGNIOL-VILLARD | 4653937 | 2011-04-24 18:20:28 +0800 | [diff] [blame] | 323 | static void __init at91sam9rl_initialize(void) |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 324 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0d78171 | 2012-02-05 20:25:32 +0800 | [diff] [blame] | 325 | arm_pm_idle = at91sam9_idle; |
Russell King | 1b2073e | 2011-11-03 09:53:29 +0000 | [diff] [blame] | 326 | arm_pm_restart = at91sam9_alt_restart; |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 327 | |
Johan Hovold | 6de714c | 2013-10-16 11:56:14 +0200 | [diff] [blame] | 328 | at91_sysirq_mask_rtc(AT91SAM9RL_BASE_RTC); |
Johan Hovold | 94c4c79 | 2013-10-16 11:56:15 +0200 | [diff] [blame] | 329 | at91_sysirq_mask_rtt(AT91SAM9RL_BASE_RTT); |
Johan Hovold | 6de714c | 2013-10-16 11:56:14 +0200 | [diff] [blame] | 330 | |
Andrew Victor | 877d772 | 2007-05-11 20:49:56 +0100 | [diff] [blame] | 331 | /* Register GPIO subsystem */ |
| 332 | at91_gpio_init(at91sam9rl_gpio, 4); |
| 333 | } |
| 334 | |
| 335 | /* -------------------------------------------------------------------- |
| 336 | * Interrupt initialization |
| 337 | * -------------------------------------------------------------------- */ |
| 338 | |
| 339 | /* |
| 340 | * The default interrupt priority levels (0 = lowest, 7 = highest). |
| 341 | */ |
| 342 | static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = { |
| 343 | 7, /* Advanced Interrupt Controller */ |
| 344 | 7, /* System Peripherals */ |
| 345 | 1, /* Parallel IO Controller A */ |
| 346 | 1, /* Parallel IO Controller B */ |
| 347 | 1, /* Parallel IO Controller C */ |
| 348 | 1, /* Parallel IO Controller D */ |
| 349 | 5, /* USART 0 */ |
| 350 | 5, /* USART 1 */ |
| 351 | 5, /* USART 2 */ |
| 352 | 5, /* USART 3 */ |
| 353 | 0, /* Multimedia Card Interface */ |
| 354 | 6, /* Two-Wire Interface 0 */ |
| 355 | 6, /* Two-Wire Interface 1 */ |
| 356 | 5, /* Serial Peripheral Interface */ |
| 357 | 4, /* Serial Synchronous Controller 0 */ |
| 358 | 4, /* Serial Synchronous Controller 1 */ |
| 359 | 0, /* Timer Counter 0 */ |
| 360 | 0, /* Timer Counter 1 */ |
| 361 | 0, /* Timer Counter 2 */ |
| 362 | 0, |
| 363 | 0, /* Touch Screen Controller */ |
| 364 | 0, /* DMA Controller */ |
| 365 | 2, /* USB Device High speed port */ |
| 366 | 2, /* LCD Controller */ |
| 367 | 6, /* AC97 Controller */ |
| 368 | 0, |
| 369 | 0, |
| 370 | 0, |
| 371 | 0, |
| 372 | 0, |
| 373 | 0, |
| 374 | 0, /* Advanced Interrupt Controller */ |
| 375 | }; |
| 376 | |
Ludovic Desroches | 84ddb08 | 2013-03-22 13:24:09 +0000 | [diff] [blame] | 377 | AT91_SOC_START(at91sam9rl) |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 378 | .map_io = at91sam9rl_map_io, |
Jean-Christophe PLAGNIOL-VILLARD | 92100c1 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 379 | .default_irq_priority = at91sam9rl_default_irq_priority, |
Jean-Christophe PLAGNIOL-VILLARD | 546c830 | 2013-06-01 16:40:11 +0200 | [diff] [blame] | 380 | .extern_irq = (1 << AT91SAM9RL_ID_IRQ0), |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 381 | .ioremap_registers = at91sam9rl_ioremap_registers, |
Alexandre Belloni | 72a3fe9 | 2014-03-12 10:43:42 +0100 | [diff] [blame] | 382 | #if defined(CONFIG_OLD_CLK_AT91) |
Jean-Christophe PLAGNIOL-VILLARD | 51ddec7 | 2011-04-24 18:15:34 +0800 | [diff] [blame] | 383 | .register_clocks = at91sam9rl_register_clocks, |
Alexandre Belloni | 72a3fe9 | 2014-03-12 10:43:42 +0100 | [diff] [blame] | 384 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 385 | .init = at91sam9rl_initialize, |
Jean-Christophe PLAGNIOL-VILLARD | 8d39e0fd0 | 2012-08-16 17:36:55 +0800 | [diff] [blame] | 386 | AT91_SOC_END |