blob: 878d5015daab65973686666d0af41446ebc96caf [file] [log] [blame]
Andrew Victor877d7722007-05-11 20:49:56 +01001/*
2 * arch/arm/mach-at91/at91sam9rl.c
3 *
4 * Copyright (C) 2005 SAN People
5 * Copyright (C) 2007 Atmel Corporation
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 */
11
12#include <linux/module.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020013#include <linux/clk/at91_pmc.h>
Andrew Victor877d7722007-05-11 20:49:56 +010014
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040015#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victor877d7722007-05-11 20:49:56 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080021#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/at91sam9rl.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010023#include <mach/hardware.h>
Andrew Victor877d7722007-05-11 20:49:56 +010024
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080025#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARDf0995d02012-10-30 08:11:24 +080026#include "at91_rstc.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080027#include "soc.h"
Andrew Victor877d7722007-05-11 20:49:56 +010028#include "generic.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080029#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020030#include "pm.h"
Andrew Victor877d7722007-05-11 20:49:56 +010031
Andrew Victor877d7722007-05-11 20:49:56 +010032/* --------------------------------------------------------------------
33 * Clocks
34 * -------------------------------------------------------------------- */
Alexandre Belloni72a3fe92014-03-12 10:43:42 +010035#if defined(CONFIG_OLD_CLK_AT91)
36#include "clock.h"
Andrew Victor877d7722007-05-11 20:49:56 +010037
38/*
39 * The peripheral clocks.
40 */
41static struct clk pioA_clk = {
42 .name = "pioA_clk",
43 .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioB_clk = {
47 .name = "pioB_clk",
48 .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk pioC_clk = {
52 .name = "pioC_clk",
53 .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk pioD_clk = {
57 .name = "pioD_clk",
58 .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart0_clk = {
62 .name = "usart0_clk",
63 .pmc_mask = 1 << AT91SAM9RL_ID_US0,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart1_clk = {
67 .name = "usart1_clk",
68 .pmc_mask = 1 << AT91SAM9RL_ID_US1,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk usart2_clk = {
72 .name = "usart2_clk",
73 .pmc_mask = 1 << AT91SAM9RL_ID_US2,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk usart3_clk = {
77 .name = "usart3_clk",
78 .pmc_mask = 1 << AT91SAM9RL_ID_US3,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk mmc_clk = {
82 .name = "mci_clk",
83 .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk twi0_clk = {
87 .name = "twi0_clk",
88 .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk twi1_clk = {
92 .name = "twi1_clk",
93 .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
94 .type = CLK_TYPE_PERIPHERAL,
95};
96static struct clk spi_clk = {
97 .name = "spi_clk",
98 .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk ssc0_clk = {
102 .name = "ssc0_clk",
103 .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk ssc1_clk = {
107 .name = "ssc1_clk",
108 .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
109 .type = CLK_TYPE_PERIPHERAL,
110};
111static struct clk tc0_clk = {
112 .name = "tc0_clk",
113 .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
114 .type = CLK_TYPE_PERIPHERAL,
115};
116static struct clk tc1_clk = {
117 .name = "tc1_clk",
118 .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
119 .type = CLK_TYPE_PERIPHERAL,
120};
121static struct clk tc2_clk = {
122 .name = "tc2_clk",
123 .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
124 .type = CLK_TYPE_PERIPHERAL,
125};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100126static struct clk pwm_clk = {
127 .name = "pwm_clk",
Andrew Victor877d7722007-05-11 20:49:56 +0100128 .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk tsc_clk = {
132 .name = "tsc_clk",
133 .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk dma_clk = {
137 .name = "dma_clk",
138 .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk udphs_clk = {
142 .name = "udphs_clk",
143 .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk lcdc_clk = {
147 .name = "lcdc_clk",
148 .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151static struct clk ac97_clk = {
152 .name = "ac97_clk",
153 .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
154 .type = CLK_TYPE_PERIPHERAL,
155};
Alexandre Bellonib8ba9a42014-04-15 12:28:03 +0200156static struct clk adc_op_clk = {
157 .name = "adc_op_clk",
158 .type = CLK_TYPE_PERIPHERAL,
159 .rate_hz = 1000000,
160};
Andrew Victor877d7722007-05-11 20:49:56 +0100161
162static struct clk *periph_clocks[] __initdata = {
163 &pioA_clk,
164 &pioB_clk,
165 &pioC_clk,
166 &pioD_clk,
167 &usart0_clk,
168 &usart1_clk,
169 &usart2_clk,
170 &usart3_clk,
171 &mmc_clk,
172 &twi0_clk,
173 &twi1_clk,
174 &spi_clk,
175 &ssc0_clk,
176 &ssc1_clk,
177 &tc0_clk,
178 &tc1_clk,
179 &tc2_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100180 &pwm_clk,
Andrew Victor877d7722007-05-11 20:49:56 +0100181 &tsc_clk,
182 &dma_clk,
183 &udphs_clk,
184 &lcdc_clk,
185 &ac97_clk,
Alexandre Bellonib8ba9a42014-04-15 12:28:03 +0200186 &adc_op_clk,
Andrew Victor877d7722007-05-11 20:49:56 +0100187 // irq0
188};
189
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100190static struct clk_lookup periph_clocks_lookups[] = {
Johan Hovoldbbd44f6b2013-02-07 16:31:58 +0100191 CLKDEV_CON_DEV_ID("hclk", "at91sam9rl-lcdfb.0", &lcdc_clk),
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800192 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
193 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100194 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
195 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
196 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800197 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
198 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800199 CLKDEV_CON_DEV_ID("pclk", "fffc0000.ssc", &ssc0_clk),
200 CLKDEV_CON_DEV_ID("pclk", "fffc4000.ssc", &ssc1_clk),
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100201 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi0_clk),
202 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.1", &twi1_clk),
Alexandre Belloni60c07f52014-05-29 01:20:08 +0200203 CLKDEV_CON_DEV_ID(NULL, "at91sam9rl-pwm", &pwm_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800204 CLKDEV_CON_ID("pioA", &pioA_clk),
205 CLKDEV_CON_ID("pioB", &pioB_clk),
206 CLKDEV_CON_ID("pioC", &pioC_clk),
207 CLKDEV_CON_ID("pioD", &pioD_clk),
Alexandre Belloni09ab0122014-03-12 10:43:37 +0100208 /* more lookup table for DT entries */
209 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
210 CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
211 CLKDEV_CON_DEV_ID("usart", "ffffb400.serial", &usart1_clk),
212 CLKDEV_CON_DEV_ID("usart", "ffffb800.serial", &usart2_clk),
213 CLKDEV_CON_DEV_ID("usart", "ffffbc00.serial", &usart3_clk),
214 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
215 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
216 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
217 CLKDEV_CON_DEV_ID("mci_clk", "fffa4000.mmc", &mmc_clk),
218 CLKDEV_CON_DEV_ID(NULL, "fffa8000.i2c", &twi0_clk),
219 CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi1_clk),
Bo Shen050208d2013-12-19 11:59:16 +0800220 CLKDEV_CON_DEV_ID(NULL, "fffc8000.pwm", &pwm_clk),
Alexandre Belloni09ab0122014-03-12 10:43:37 +0100221 CLKDEV_CON_DEV_ID(NULL, "ffffc800.pwm", &pwm_clk),
222 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
223 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
224 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
225 CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
Alexandre Bellonib8ba9a42014-04-15 12:28:03 +0200226 CLKDEV_CON_ID("adc_clk", &tsc_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100227};
228
229static struct clk_lookup usart_clocks_lookups[] = {
230 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
231 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
232 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
233 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
234 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
235};
236
Andrew Victor877d7722007-05-11 20:49:56 +0100237/*
238 * The two programmable clocks.
239 * You must configure pin multiplexing to bring these signals out.
240 */
241static struct clk pck0 = {
242 .name = "pck0",
243 .pmc_mask = AT91_PMC_PCK0,
244 .type = CLK_TYPE_PROGRAMMABLE,
245 .id = 0,
246};
247static struct clk pck1 = {
248 .name = "pck1",
249 .pmc_mask = AT91_PMC_PCK1,
250 .type = CLK_TYPE_PROGRAMMABLE,
251 .id = 1,
252};
253
254static void __init at91sam9rl_register_clocks(void)
255{
256 int i;
257
258 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
259 clk_register(periph_clocks[i]);
260
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100261 clkdev_add_table(periph_clocks_lookups,
262 ARRAY_SIZE(periph_clocks_lookups));
263 clkdev_add_table(usart_clocks_lookups,
264 ARRAY_SIZE(usart_clocks_lookups));
265
Andrew Victor877d7722007-05-11 20:49:56 +0100266 clk_register(&pck0);
267 clk_register(&pck1);
268}
Alexandre Belloni72a3fe92014-03-12 10:43:42 +0100269#endif
Andrew Victor877d7722007-05-11 20:49:56 +0100270
271/* --------------------------------------------------------------------
272 * GPIO
273 * -------------------------------------------------------------------- */
274
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800275static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
Andrew Victor877d7722007-05-11 20:49:56 +0100276 {
277 .id = AT91SAM9RL_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800278 .regbase = AT91SAM9RL_BASE_PIOA,
Andrew Victor877d7722007-05-11 20:49:56 +0100279 }, {
280 .id = AT91SAM9RL_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800281 .regbase = AT91SAM9RL_BASE_PIOB,
Andrew Victor877d7722007-05-11 20:49:56 +0100282 }, {
283 .id = AT91SAM9RL_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800284 .regbase = AT91SAM9RL_BASE_PIOC,
Andrew Victor877d7722007-05-11 20:49:56 +0100285 }, {
286 .id = AT91SAM9RL_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800287 .regbase = AT91SAM9RL_BASE_PIOD,
Andrew Victor877d7722007-05-11 20:49:56 +0100288 }
289};
290
Andrew Victor877d7722007-05-11 20:49:56 +0100291/* --------------------------------------------------------------------
292 * AT91SAM9RL processor initialization
293 * -------------------------------------------------------------------- */
294
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800295static void __init at91sam9rl_map_io(void)
Andrew Victor877d7722007-05-11 20:49:56 +0100296{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800297 unsigned long sram_size;
Andrew Victor877d7722007-05-11 20:49:56 +0100298
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800299 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victor877d7722007-05-11 20:49:56 +0100300 case AT91_CIDR_SRAMSIZ_32K:
301 sram_size = 2 * SZ_16K;
302 break;
303 case AT91_CIDR_SRAMSIZ_16K:
304 default:
305 sram_size = SZ_16K;
306 }
307
Andrew Victor877d7722007-05-11 20:49:56 +0100308 /* Map SRAM */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800309 at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800310}
Andrew Victor877d7722007-05-11 20:49:56 +0100311
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800312static void __init at91sam9rl_ioremap_registers(void)
313{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800314 at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800315 at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800316 at91_ioremap_ramc(0, AT91SAM9RL_BASE_SDRAMC, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800317 at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800318 at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800319 at91_ioremap_matrix(AT91SAM9RL_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200320 at91_pm_set_standby(at91sam9_sdram_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800321}
322
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800323static void __init at91sam9rl_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800324{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800325 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000326 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor877d7722007-05-11 20:49:56 +0100327
Johan Hovold6de714c2013-10-16 11:56:14 +0200328 at91_sysirq_mask_rtc(AT91SAM9RL_BASE_RTC);
Johan Hovold94c4c792013-10-16 11:56:15 +0200329 at91_sysirq_mask_rtt(AT91SAM9RL_BASE_RTT);
Johan Hovold6de714c2013-10-16 11:56:14 +0200330
Andrew Victor877d7722007-05-11 20:49:56 +0100331 /* Register GPIO subsystem */
332 at91_gpio_init(at91sam9rl_gpio, 4);
333}
334
335/* --------------------------------------------------------------------
336 * Interrupt initialization
337 * -------------------------------------------------------------------- */
338
339/*
340 * The default interrupt priority levels (0 = lowest, 7 = highest).
341 */
342static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
343 7, /* Advanced Interrupt Controller */
344 7, /* System Peripherals */
345 1, /* Parallel IO Controller A */
346 1, /* Parallel IO Controller B */
347 1, /* Parallel IO Controller C */
348 1, /* Parallel IO Controller D */
349 5, /* USART 0 */
350 5, /* USART 1 */
351 5, /* USART 2 */
352 5, /* USART 3 */
353 0, /* Multimedia Card Interface */
354 6, /* Two-Wire Interface 0 */
355 6, /* Two-Wire Interface 1 */
356 5, /* Serial Peripheral Interface */
357 4, /* Serial Synchronous Controller 0 */
358 4, /* Serial Synchronous Controller 1 */
359 0, /* Timer Counter 0 */
360 0, /* Timer Counter 1 */
361 0, /* Timer Counter 2 */
362 0,
363 0, /* Touch Screen Controller */
364 0, /* DMA Controller */
365 2, /* USB Device High speed port */
366 2, /* LCD Controller */
367 6, /* AC97 Controller */
368 0,
369 0,
370 0,
371 0,
372 0,
373 0,
374 0, /* Advanced Interrupt Controller */
375};
376
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000377AT91_SOC_START(at91sam9rl)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800378 .map_io = at91sam9rl_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800379 .default_irq_priority = at91sam9rl_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200380 .extern_irq = (1 << AT91SAM9RL_ID_IRQ0),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800381 .ioremap_registers = at91sam9rl_ioremap_registers,
Alexandre Belloni72a3fe92014-03-12 10:43:42 +0100382#if defined(CONFIG_OLD_CLK_AT91)
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800383 .register_clocks = at91sam9rl_register_clocks,
Alexandre Belloni72a3fe92014-03-12 10:43:42 +0100384#endif
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800385 .init = at91sam9rl_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800386AT91_SOC_END