blob: 8609faced83e518b3fd5a6a4307248e7d136b461 [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
23#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000024#include <kvm/iodev.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050025
Marc Zyngier50926d82016-05-28 11:27:11 +010026#define VGIC_V3_MAX_CPUS 255
27#define VGIC_V2_MAX_CPUS 8
28#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050029#define VGIC_NR_SGIS 16
30#define VGIC_NR_PPIS 16
31#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010032#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
33#define VGIC_MAX_SPI 1019
34#define VGIC_MAX_RESERVED 1023
35#define VGIC_MIN_LPI 8192
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010036
Marc Zyngier1a9b1302013-06-21 11:57:56 +010037enum vgic_type {
38 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010039 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010040};
41
Marc Zyngier50926d82016-05-28 11:27:11 +010042/* same for all guests, as depending only on the _host's_ GIC model */
43struct vgic_global {
44 /* type of the host GIC */
45 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010046
Marc Zyngierca85f622013-06-18 19:17:28 +010047 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010048 phys_addr_t vcpu_base;
49
50 /* virtual control interface mapping */
51 void __iomem *vctrl_base;
52
53 /* Number of implemented list registers */
54 int nr_lr;
55
56 /* Maintenance IRQ number */
57 unsigned int maint_irq;
58
59 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
60 int max_gic_vcpus;
61
Andre Przywarab5d84ff62014-06-03 10:26:03 +020062 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010063 bool can_emulate_gicv2;
Marc Zyngierca85f622013-06-18 19:17:28 +010064};
65
Marc Zyngier50926d82016-05-28 11:27:11 +010066extern struct vgic_global kvm_vgic_global_state;
67
68#define VGIC_V2_MAX_LRS (1 << 6)
69#define VGIC_V3_MAX_LRS 16
70#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
71
72enum vgic_irq_config {
73 VGIC_CONFIG_EDGE = 0,
74 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020075};
76
Marc Zyngier50926d82016-05-28 11:27:11 +010077struct vgic_irq {
78 spinlock_t irq_lock; /* Protects the content of the struct */
79 struct list_head ap_list;
80
81 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
82 * SPIs and LPIs: The VCPU whose ap_list
83 * this is queued on.
84 */
85
86 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
87 * be sent to, as a result of the
88 * targets reg (v2) or the
89 * affinity reg (v3).
90 */
91
92 u32 intid; /* Guest visible INTID */
93 bool pending;
94 bool line_level; /* Level only */
95 bool soft_pending; /* Level only */
96 bool active; /* not used for LPIs */
97 bool enabled;
98 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +010099 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100100 u32 hwintid; /* HW INTID number */
101 union {
102 u8 targets; /* GICv2 target VCPUs mask */
103 u32 mpidr; /* GICv3 target VCPU */
104 };
105 u8 source; /* GICv2 SGIs only */
106 u8 priority;
107 enum vgic_irq_config config; /* Level or edge */
108};
109
110struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100111struct vgic_its;
112
113enum iodev_type {
114 IODEV_CPUIF,
115 IODEV_DIST,
116 IODEV_REDIST,
117 IODEV_ITS
118};
Marc Zyngier50926d82016-05-28 11:27:11 +0100119
Andre Przywara6777f772015-03-26 14:39:34 +0000120struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100121 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100122 union {
123 struct kvm_vcpu *redist_vcpu;
124 struct vgic_its *its;
125 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100126 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100127 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100128 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000129 struct kvm_io_device dev;
130};
131
Andre Przywara59c5ab42016-07-15 12:43:30 +0100132struct vgic_its {
133 /* The base address of the ITS control register frame */
134 gpa_t vgic_its_base;
135
136 bool enabled;
Andre Przywara1085fdc2016-07-15 12:43:31 +0100137 bool initialized;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100138 struct vgic_io_device iodev;
139};
140
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500141struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100142 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500143 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100144 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500145
Andre Przywara598921362014-06-03 09:33:10 +0200146 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
147 u32 vgic_model;
148
Marc Zyngier50926d82016-05-28 11:27:11 +0100149 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100150
Marc Zyngier50926d82016-05-28 11:27:11 +0100151 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500152 /* Virtual control interface mapping */
153 void __iomem *vctrl_base;
154
Marc Zyngier50926d82016-05-28 11:27:11 +0100155 /* base addresses in guest physical address space: */
156 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200157 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100158 /* either a GICv2 CPU interface */
159 gpa_t vgic_cpu_base;
160 /* or a number of GICv3 redistributor regions */
161 gpa_t vgic_redist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200162 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500163
Marc Zyngier50926d82016-05-28 11:27:11 +0100164 /* distributor enabled */
165 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500166
Marc Zyngier50926d82016-05-28 11:27:11 +0100167 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500168
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000169 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100170
Andre Przywara1085fdc2016-07-15 12:43:31 +0100171 bool has_its;
172
Andre Przywara0aa1de52016-07-15 12:43:29 +0100173 /*
174 * Contains the attributes and gpa of the LPI configuration table.
175 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
176 * one address across all redistributors.
177 * GICv3 spec: 6.1.2 "LPI Configuration tables"
178 */
179 u64 propbaser;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500180};
181
Marc Zyngiereede8212013-05-30 10:20:36 +0100182struct vgic_v2_cpu_if {
183 u32 vgic_hcr;
184 u32 vgic_vmcr;
185 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200186 u64 vgic_eisr; /* Saved only */
187 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100188 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000189 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100190};
191
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100192struct vgic_v3_cpu_if {
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100193#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100194 u32 vgic_hcr;
195 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200196 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100197 u32 vgic_misr; /* Saved only */
198 u32 vgic_eisr; /* Saved only */
199 u32 vgic_elrsr; /* Saved only */
200 u32 vgic_ap0r[4];
201 u32 vgic_ap1r[4];
202 u64 vgic_lr[VGIC_V3_MAX_LRS];
203#endif
204};
205
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500206struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500207 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100208 union {
209 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100210 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100211 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100212
Marc Zyngier50926d82016-05-28 11:27:11 +0100213 unsigned int used_lrs;
214 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000215
Marc Zyngier50926d82016-05-28 11:27:11 +0100216 spinlock_t ap_list_lock; /* Protects the ap_list */
217
218 /*
219 * List of IRQs that this VCPU should consider because they are either
220 * Active or Pending (hence the name; AP list), or because they recently
221 * were one of the two and need to be migrated off this list to another
222 * VCPU.
223 */
224 struct list_head ap_list_head;
225
226 u64 live_lrs;
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100227
228 /*
229 * Members below are used with GICv3 emulation only and represent
230 * parts of the redistributor.
231 */
232 struct vgic_io_device rd_iodev;
233 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100234
235 /* Contains the attributes and gpa of the LPI pending tables. */
236 u64 pendbaser;
237
238 bool lpis_enabled;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500239};
240
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700241int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100242void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200243int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100244void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100245void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100246void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100247int kvm_vgic_map_resources(struct kvm *kvm);
248int kvm_vgic_hyp_init(void);
249
250int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500251 bool level);
Marc Zyngier50926d82016-05-28 11:27:11 +0100252int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
253 bool level);
254int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100255int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100256bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500257
Marc Zyngier50926d82016-05-28 11:27:11 +0100258int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
259
Marc Zyngierf982cf42014-05-15 10:03:25 +0100260#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100261#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100262#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700263#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100264 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500265
Marc Zyngier50926d82016-05-28 11:27:11 +0100266bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
267void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
268void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
269
Jean-Philippe Brucker4f64cb62015-10-01 13:47:19 +0100270#ifdef CONFIG_KVM_ARM_VGIC_V3
Marc Zyngier50926d82016-05-28 11:27:11 +0100271void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100272#else
Marc Zyngier50926d82016-05-28 11:27:11 +0100273static inline void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg)
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100274{
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100275}
276#endif
Marc Zyngier8f186d52014-02-04 18:13:03 +0000277
Marc Zyngier50926d82016-05-28 11:27:11 +0100278/**
279 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
280 *
281 * The host's GIC naturally limits the maximum amount of VCPUs a guest
282 * can use.
283 */
284static inline int kvm_vgic_get_max_vcpus(void)
285{
286 return kvm_vgic_global_state.max_gic_vcpus;
287}
288
289#endif /* __KVM_ARM_VGIC_H */