blob: dc42571e6fdc8619bd2a01016c33c51f621bc37d [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
Paul Gortmakeref3e7102016-03-27 11:44:46 -04004 * Author: Baruch Siach <baruch@tkos.co.il>
5 *
Baruch Siach1e9c2852009-06-18 16:48:58 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
11 *
12 * Data sheet: ARM DDI 0190B, September 2000
13 */
14#include <linux/spinlock.h>
15#include <linux/errno.h>
Paul Gortmakeref3e7102016-03-27 11:44:46 -040016#include <linux/init.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070017#include <linux/io.h>
18#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000019#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000021#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070022#include <linux/bitops.h>
Linus Walleijdcc6cee2018-05-24 14:30:26 +020023#include <linux/gpio/driver.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070024#include <linux/device.h>
25#include <linux/amba/bus.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080027#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053028#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070029
30#define GPIODIR 0x400
31#define GPIOIS 0x404
32#define GPIOIBE 0x408
33#define GPIOIEV 0x40C
34#define GPIOIE 0x410
35#define GPIORIS 0x414
36#define GPIOMIS 0x418
37#define GPIOIC 0x41C
38
39#define PL061_GPIO_NR 8
40
Deepak Sikrie198a8de2011-11-18 15:20:12 +053041#ifdef CONFIG_PM
42struct pl061_context_save_regs {
43 u8 gpio_data;
44 u8 gpio_dir;
45 u8 gpio_is;
46 u8 gpio_ibe;
47 u8 gpio_iev;
48 u8 gpio_ie;
49};
50#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070051
Linus Walleij538f76c2016-11-25 10:43:15 +010052struct pl061 {
Julia Cartwright99b9b452017-03-09 10:21:56 -060053 raw_spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070054
55 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070056 struct gpio_chip gc;
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +053057 struct irq_chip irq_chip;
Linus Walleij9c18be82016-11-25 10:41:37 +010058 int parent_irq;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053059
60#ifdef CONFIG_PM
61 struct pl061_context_save_regs csave_regs;
62#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070063};
64
Linus Walleij3484f1b2016-04-28 13:18:59 +020065static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
66{
Linus Walleij27963252016-11-25 10:48:40 +010067 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij3484f1b2016-04-28 13:18:59 +020068
Linus Walleij27963252016-11-25 10:48:40 +010069 return !(readb(pl061->base + GPIODIR) & BIT(offset));
Linus Walleij3484f1b2016-04-28 13:18:59 +020070}
71
Baruch Siach1e9c2852009-06-18 16:48:58 -070072static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
73{
Linus Walleij27963252016-11-25 10:48:40 +010074 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070075 unsigned long flags;
76 unsigned char gpiodir;
77
Julia Cartwright99b9b452017-03-09 10:21:56 -060078 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010079 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020080 gpiodir &= ~(BIT(offset));
Linus Walleij27963252016-11-25 10:48:40 +010081 writeb(gpiodir, pl061->base + GPIODIR);
Julia Cartwright99b9b452017-03-09 10:21:56 -060082 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -070083
84 return 0;
85}
86
87static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
88 int value)
89{
Linus Walleij27963252016-11-25 10:48:40 +010090 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070091 unsigned long flags;
92 unsigned char gpiodir;
93
Julia Cartwright99b9b452017-03-09 10:21:56 -060094 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010095 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
96 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020097 gpiodir |= BIT(offset);
Linus Walleij27963252016-11-25 10:48:40 +010098 writeb(gpiodir, pl061->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +010099
100 /*
101 * gpio value is set again, because pl061 doesn't allow to set value of
102 * a gpio pin before configuring it in OUT mode.
103 */
Linus Walleij27963252016-11-25 10:48:40 +0100104 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Julia Cartwright99b9b452017-03-09 10:21:56 -0600105 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700106
107 return 0;
108}
109
110static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
111{
Linus Walleij27963252016-11-25 10:48:40 +0100112 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700113
Linus Walleij27963252016-11-25 10:48:40 +0100114 return !!readb(pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700115}
116
117static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
118{
Linus Walleij27963252016-11-25 10:48:40 +0100119 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700120
Linus Walleij27963252016-11-25 10:48:40 +0100121 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700122}
123
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800124static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700125{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100126 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100127 struct pl061 *pl061 = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800128 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700129 unsigned long flags;
130 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100131 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700132
Axel Linc1cc9b92010-05-26 14:42:19 -0700133 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700134 return -EINVAL;
135
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200136 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
137 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
138 {
Linus Walleij58383c782015-11-04 09:56:26 +0100139 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200140 "trying to configure line %d for both level and edge "
141 "detection, choose one!\n",
142 offset);
143 return -EINVAL;
144 }
145
Dan Carpenter21d4de12015-10-08 10:12:01 +0300146
Julia Cartwright99b9b452017-03-09 10:21:56 -0600147 raw_spin_lock_irqsave(&pl061->lock, flags);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300148
Linus Walleij27963252016-11-25 10:48:40 +0100149 gpioiev = readb(pl061->base + GPIOIEV);
150 gpiois = readb(pl061->base + GPIOIS);
151 gpioibe = readb(pl061->base + GPIOIBE);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300152
Linus Walleij438a2c92013-11-26 12:59:51 +0100153 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200154 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
155
156 /* Disable edge detection */
157 gpioibe &= ~bit;
158 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100159 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200160 /* Select polarity */
161 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100162 gpioiev |= bit;
163 else
164 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700165 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100166 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200167 offset,
168 polarity ? "HIGH" : "LOW");
169 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
170 /* Disable level detection */
171 gpiois &= ~bit;
172 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100173 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700174 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100175 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200176 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
177 (trigger & IRQ_TYPE_EDGE_FALLING)) {
178 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
179
180 /* Disable level detection */
181 gpiois &= ~bit;
182 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100183 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200184 /* Select edge */
185 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100186 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200187 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100188 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700189 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100190 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200191 offset,
192 rising ? "RISING" : "FALLING");
193 } else {
194 /* No trigger: disable everything */
195 gpiois &= ~bit;
196 gpioibe &= ~bit;
197 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700198 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100199 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200200 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100201 }
202
Linus Walleij27963252016-11-25 10:48:40 +0100203 writeb(gpiois, pl061->base + GPIOIS);
204 writeb(gpioibe, pl061->base + GPIOIBE);
205 writeb(gpioiev, pl061->base + GPIOIEV);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700206
Julia Cartwright99b9b452017-03-09 10:21:56 -0600207 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700208
209 return 0;
210}
211
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200212static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700213{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600214 unsigned long pending;
215 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100216 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleij27963252016-11-25 10:48:40 +0100217 struct pl061 *pl061 = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600218 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700219
Rob Herringdece9042011-12-09 14:12:53 -0600220 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700221
Linus Walleij27963252016-11-25 10:48:40 +0100222 pending = readb(pl061->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600223 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800224 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100225 generic_handle_irq(irq_find_mapping(gc->irq.domain,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100226 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700227 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600228
Rob Herringdece9042011-12-09 14:12:53 -0600229 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700230}
231
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800232static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500233{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100234 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100235 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200236 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800237 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500238
Julia Cartwright99b9b452017-03-09 10:21:56 -0600239 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100240 gpioie = readb(pl061->base + GPIOIE) & ~mask;
241 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600242 raw_spin_unlock(&pl061->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700243}
244
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800245static void pl061_irq_unmask(struct irq_data *d)
246{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100247 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100248 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200249 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800250 u8 gpioie;
251
Julia Cartwright99b9b452017-03-09 10:21:56 -0600252 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100253 gpioie = readb(pl061->base + GPIOIE) | mask;
254 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600255 raw_spin_unlock(&pl061->lock);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800256}
257
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700258/**
259 * pl061_irq_ack() - ACK an edge IRQ
260 * @d: IRQ data for this IRQ
261 *
262 * This gets called from the edge IRQ handler to ACK the edge IRQ
263 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
264 * not needed: these go away when the level signal goes away.
265 */
266static void pl061_irq_ack(struct irq_data *d)
267{
268 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100269 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700270 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
271
Julia Cartwright99b9b452017-03-09 10:21:56 -0600272 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100273 writeb(mask, pl061->base + GPIOIC);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600274 raw_spin_unlock(&pl061->lock);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700275}
276
Sudeep Holla2f462052015-11-27 17:19:15 +0000277static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
278{
279 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100280 struct pl061 *pl061 = gpiochip_get_data(gc);
Sudeep Holla2f462052015-11-27 17:19:15 +0000281
Linus Walleij27963252016-11-25 10:48:40 +0100282 return irq_set_irq_wake(pl061->parent_irq, state);
Sudeep Holla2f462052015-11-27 17:19:15 +0000283}
284
Tobias Klauser8944df72012-10-05 11:45:28 +0200285static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700286{
Tobias Klauser8944df72012-10-05 11:45:28 +0200287 struct device *dev = &adev->dev;
Linus Walleij27963252016-11-25 10:48:40 +0100288 struct pl061 *pl061;
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100289 int ret, irq;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700290
Linus Walleij27963252016-11-25 10:48:40 +0100291 pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
292 if (pl061 == NULL)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700293 return -ENOMEM;
294
Linus Walleij27963252016-11-25 10:48:40 +0100295 pl061->base = devm_ioremap_resource(dev, &adev->res);
296 if (IS_ERR(pl061->base))
297 return PTR_ERR(pl061->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700298
Julia Cartwright99b9b452017-03-09 10:21:56 -0600299 raw_spin_lock_init(&pl061->lock);
Jonas Gorski31831f42015-10-11 17:34:18 +0200300 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
Linus Walleij27963252016-11-25 10:48:40 +0100301 pl061->gc.request = gpiochip_generic_request;
302 pl061->gc.free = gpiochip_generic_free;
Jonas Gorski31831f42015-10-11 17:34:18 +0200303 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700304
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100305 pl061->gc.base = -1;
Linus Walleij27963252016-11-25 10:48:40 +0100306 pl061->gc.get_direction = pl061_get_direction;
307 pl061->gc.direction_input = pl061_direction_input;
308 pl061->gc.direction_output = pl061_direction_output;
309 pl061->gc.get = pl061_get_value;
310 pl061->gc.set = pl061_set_value;
311 pl061->gc.ngpio = PL061_GPIO_NR;
312 pl061->gc.label = dev_name(dev);
313 pl061->gc.parent = dev;
314 pl061->gc.owner = THIS_MODULE;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700315
Linus Walleij27963252016-11-25 10:48:40 +0100316 ret = gpiochip_add_data(&pl061->gc, pl061);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700317 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200318 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700319
320 /*
321 * irq_chip support
322 */
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +0530323 pl061->irq_chip.name = dev_name(dev);
324 pl061->irq_chip.irq_ack = pl061_irq_ack;
325 pl061->irq_chip.irq_mask = pl061_irq_mask;
326 pl061->irq_chip.irq_unmask = pl061_irq_unmask;
327 pl061->irq_chip.irq_set_type = pl061_irq_type;
328 pl061->irq_chip.irq_set_wake = pl061_irq_set_wake;
329
Linus Walleij27963252016-11-25 10:48:40 +0100330 writeb(0, pl061->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200331 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100332 if (irq < 0) {
333 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200334 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100335 }
Linus Walleij27963252016-11-25 10:48:40 +0100336 pl061->parent_irq = irq;
Tobias Klauser8944df72012-10-05 11:45:28 +0200337
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +0530338 ret = gpiochip_irqchip_add(&pl061->gc, &pl061->irq_chip,
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100339 0, handle_bad_irq,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100340 IRQ_TYPE_NONE);
341 if (ret) {
342 dev_info(&adev->dev, "could not add irqchip\n");
343 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100344 }
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +0530345 gpiochip_set_chained_irqchip(&pl061->gc, &pl061->irq_chip,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100346 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100347
Linus Walleij27963252016-11-25 10:48:40 +0100348 amba_set_drvdata(adev, pl061);
Fabio Estevam76b36272014-02-26 08:12:37 -0300349 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
350 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530351
Baruch Siach1e9c2852009-06-18 16:48:58 -0700352 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700353}
354
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530355#ifdef CONFIG_PM
356static int pl061_suspend(struct device *dev)
357{
Linus Walleij27963252016-11-25 10:48:40 +0100358 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530359 int offset;
360
Linus Walleij27963252016-11-25 10:48:40 +0100361 pl061->csave_regs.gpio_data = 0;
362 pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
363 pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
364 pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
365 pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
366 pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530367
368 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100369 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
370 pl061->csave_regs.gpio_data |=
371 pl061_get_value(&pl061->gc, offset) << offset;
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530372 }
373
374 return 0;
375}
376
377static int pl061_resume(struct device *dev)
378{
Linus Walleij27963252016-11-25 10:48:40 +0100379 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530380 int offset;
381
382 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100383 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
384 pl061_direction_output(&pl061->gc, offset,
385 pl061->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200386 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530387 else
Linus Walleij27963252016-11-25 10:48:40 +0100388 pl061_direction_input(&pl061->gc, offset);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530389 }
390
Linus Walleij27963252016-11-25 10:48:40 +0100391 writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
392 writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
393 writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
394 writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530395
396 return 0;
397}
398
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530399static const struct dev_pm_ops pl061_dev_pm_ops = {
400 .suspend = pl061_suspend,
401 .resume = pl061_resume,
402 .freeze = pl061_suspend,
403 .restore = pl061_resume,
404};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530405#endif
406
Arvind Yadav72c7c782017-08-23 21:45:09 +0530407static const struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700408 {
409 .id = 0x00041061,
410 .mask = 0x000fffff,
411 },
412 { 0, 0 },
413};
414
Baruch Siach1e9c2852009-06-18 16:48:58 -0700415static struct amba_driver pl061_gpio_driver = {
416 .drv = {
417 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530418#ifdef CONFIG_PM
419 .pm = &pl061_dev_pm_ops,
420#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700421 },
422 .id_table = pl061_ids,
423 .probe = pl061_probe,
424};
425
426static int __init pl061_gpio_init(void)
427{
428 return amba_driver_register(&pl061_gpio_driver);
429}
Paul Gortmakeref3e7102016-03-27 11:44:46 -0400430device_initcall(pl061_gpio_init);