blob: 31335779396887df6e565cae392e192b84923fc2 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030049#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030051#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<1) /* Register operand. */
53#define DstMem (3<<1) /* Memory operand. */
54#define DstAcc (4<<1) /* Destination Accumulator */
55#define DstDI (5<<1) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<1) /* 64bit memory operand */
Wei Yongjun943858e2010-08-06 11:36:51 +080057#define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
Avi Kivityab85b12b2010-07-29 15:11:49 +030058#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080059/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020060#define SrcNone (0<<4) /* No source operand. */
61#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
62#define SrcReg (1<<4) /* Register operand. */
63#define SrcMem (2<<4) /* Memory operand. */
64#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
65#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
66#define SrcImm (5<<4) /* Immediate operand. */
67#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010068#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030069#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030070#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020071#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030072#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
73#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080074#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030075#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080076/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030077#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080078/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030079#define Mov (1<<9)
80#define BitOp (1<<10)
81#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020082#define String (1<<12) /* String instruction (rep capable) */
83#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020084#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
85#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Avi Kivity5a506b12010-08-01 15:10:29 +030087#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +030088#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +030089#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020090#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020091#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030092#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010093/* Source 2 operand type */
94#define Src2None (0<<29)
95#define Src2CL (1<<29)
96#define Src2ImmByte (2<<29)
97#define Src2One (3<<29)
98#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080099
Avi Kivityd0e53322010-07-29 15:11:54 +0300100#define X2(x...) x, x
101#define X3(x...) X2(x), x
102#define X4(x...) X2(x), X2(x)
103#define X5(x...) X4(x), x
104#define X6(x...) X4(x), X2(x)
105#define X7(x...) X4(x), X3(x)
106#define X8(x...) X4(x), X4(x)
107#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300108
Avi Kivityd65b1de2010-07-29 15:11:35 +0300109struct opcode {
110 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300111 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300112 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300113 struct opcode *group;
114 struct group_dual *gdual;
115 } u;
116};
117
118struct group_dual {
119 struct opcode mod012[8];
120 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300121};
122
Avi Kivity6aa8b732006-12-10 02:21:36 -0800123/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200124#define EFLG_ID (1<<21)
125#define EFLG_VIP (1<<20)
126#define EFLG_VIF (1<<19)
127#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200128#define EFLG_VM (1<<17)
129#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200130#define EFLG_IOPL (3<<12)
131#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800132#define EFLG_OF (1<<11)
133#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200134#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200135#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800136#define EFLG_SF (1<<7)
137#define EFLG_ZF (1<<6)
138#define EFLG_AF (1<<4)
139#define EFLG_PF (1<<2)
140#define EFLG_CF (1<<0)
141
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300142#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
143#define EFLG_RESERVED_ONE_MASK 2
144
Avi Kivity6aa8b732006-12-10 02:21:36 -0800145/*
146 * Instruction emulation:
147 * Most instructions are emulated directly via a fragment of inline assembly
148 * code. This allows us to save/restore EFLAGS and thus very easily pick up
149 * any modified flags.
150 */
151
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800152#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800153#define _LO32 "k" /* force 32-bit operand */
154#define _STK "%%rsp" /* stack pointer */
155#elif defined(__i386__)
156#define _LO32 "" /* force 32-bit operand */
157#define _STK "%%esp" /* stack pointer */
158#endif
159
160/*
161 * These EFLAGS bits are restored from saved value during emulation, and
162 * any changes are written back to the saved value after emulation.
163 */
164#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
165
166/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200167#define _PRE_EFLAGS(_sav, _msk, _tmp) \
168 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
169 "movl %"_sav",%"_LO32 _tmp"; " \
170 "push %"_tmp"; " \
171 "push %"_tmp"; " \
172 "movl %"_msk",%"_LO32 _tmp"; " \
173 "andl %"_LO32 _tmp",("_STK"); " \
174 "pushf; " \
175 "notl %"_LO32 _tmp"; " \
176 "andl %"_LO32 _tmp",("_STK"); " \
177 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
178 "pop %"_tmp"; " \
179 "orl %"_LO32 _tmp",("_STK"); " \
180 "popf; " \
181 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182
183/* After executing instruction: write-back necessary bits in EFLAGS. */
184#define _POST_EFLAGS(_sav, _msk, _tmp) \
185 /* _sav |= EFLAGS & _msk; */ \
186 "pushf; " \
187 "pop %"_tmp"; " \
188 "andl %"_msk",%"_LO32 _tmp"; " \
189 "orl %"_LO32 _tmp",%"_sav"; "
190
Avi Kivitydda96d82008-11-26 15:14:10 +0200191#ifdef CONFIG_X86_64
192#define ON64(x) x
193#else
194#define ON64(x)
195#endif
196
Avi Kivityb3b3d252010-08-16 17:49:52 +0300197#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200198 do { \
199 __asm__ __volatile__ ( \
200 _PRE_EFLAGS("0", "4", "2") \
201 _op _suffix " %"_x"3,%1; " \
202 _POST_EFLAGS("0", "4", "2") \
Avi Kivityfb2c2642010-08-16 17:50:56 +0300203 : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200204 "=&r" (_tmp) \
205 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200206 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200207
208
Avi Kivity6aa8b732006-12-10 02:21:36 -0800209/* Raw emulation: instruction has two explicit operands. */
210#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200211 do { \
212 unsigned long _tmp; \
213 \
214 switch ((_dst).bytes) { \
215 case 2: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300216 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200217 break; \
218 case 4: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300219 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200220 break; \
221 case 8: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300222 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200223 break; \
224 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800225 } while (0)
226
227#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
228 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200229 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400230 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800231 case 1: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300232 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800233 break; \
234 default: \
235 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
236 _wx, _wy, _lx, _ly, _qx, _qy); \
237 break; \
238 } \
239 } while (0)
240
241/* Source operand is byte-sized and may be restricted to just %cl. */
242#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
243 __emulate_2op(_op, _src, _dst, _eflags, \
244 "b", "c", "b", "c", "b", "c", "b", "c")
245
246/* Source operand is byte, word, long or quad sized. */
247#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
248 __emulate_2op(_op, _src, _dst, _eflags, \
249 "b", "q", "w", "r", _LO32, "r", "", "r")
250
251/* Source operand is word, long or quad sized. */
252#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
253 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
254 "w", "r", _LO32, "r", "", "r")
255
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100256/* Instruction has three operands and one operand is stored in ECX register */
257#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
258 do { \
259 unsigned long _tmp; \
260 _type _clv = (_cl).val; \
261 _type _srcv = (_src).val; \
262 _type _dstv = (_dst).val; \
263 \
264 __asm__ __volatile__ ( \
265 _PRE_EFLAGS("0", "5", "2") \
266 _op _suffix " %4,%1 \n" \
267 _POST_EFLAGS("0", "5", "2") \
268 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
269 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
270 ); \
271 \
272 (_cl).val = (unsigned long) _clv; \
273 (_src).val = (unsigned long) _srcv; \
274 (_dst).val = (unsigned long) _dstv; \
275 } while (0)
276
277#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
278 do { \
279 switch ((_dst).bytes) { \
280 case 2: \
281 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
282 "w", unsigned short); \
283 break; \
284 case 4: \
285 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
286 "l", unsigned int); \
287 break; \
288 case 8: \
289 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
290 "q", unsigned long)); \
291 break; \
292 } \
293 } while (0)
294
Avi Kivitydda96d82008-11-26 15:14:10 +0200295#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800296 do { \
297 unsigned long _tmp; \
298 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200299 __asm__ __volatile__ ( \
300 _PRE_EFLAGS("0", "3", "2") \
301 _op _suffix " %1; " \
302 _POST_EFLAGS("0", "3", "2") \
303 : "=m" (_eflags), "+m" ((_dst).val), \
304 "=&r" (_tmp) \
305 : "i" (EFLAGS_MASK)); \
306 } while (0)
307
308/* Instruction has only one explicit operand (no source operand). */
309#define emulate_1op(_op, _dst, _eflags) \
310 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400311 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200312 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
313 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
314 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
315 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800316 } \
317 } while (0)
318
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300319#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
320 do { \
321 unsigned long _tmp; \
322 \
323 __asm__ __volatile__ ( \
324 _PRE_EFLAGS("0", "4", "1") \
325 _op _suffix " %5; " \
326 _POST_EFLAGS("0", "4", "1") \
327 : "=m" (_eflags), "=&r" (_tmp), \
328 "+a" (_rax), "+d" (_rdx) \
329 : "i" (EFLAGS_MASK), "m" ((_src).val), \
330 "a" (_rax), "d" (_rdx)); \
331 } while (0)
332
333/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
334#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
335 do { \
336 switch((_src).bytes) { \
337 case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
338 case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
339 case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
340 case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
341 } \
342 } while (0)
343
Avi Kivity6aa8b732006-12-10 02:21:36 -0800344/* Fetch next part of the instruction being emulated. */
345#define insn_fetch(_type, _size, _eip) \
346({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200347 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200348 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349 goto done; \
350 (_eip) += (_size); \
351 (_type)_x; \
352})
353
Gleb Natapov414e6272010-04-28 19:15:26 +0300354#define insn_fetch_arr(_arr, _size, _eip) \
355({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
356 if (rc != X86EMUL_CONTINUE) \
357 goto done; \
358 (_eip) += (_size); \
359})
360
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800361static inline unsigned long ad_mask(struct decode_cache *c)
362{
363 return (1UL << (c->ad_bytes << 3)) - 1;
364}
365
Avi Kivity6aa8b732006-12-10 02:21:36 -0800366/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800367static inline unsigned long
368address_mask(struct decode_cache *c, unsigned long reg)
369{
370 if (c->ad_bytes == sizeof(unsigned long))
371 return reg;
372 else
373 return reg & ad_mask(c);
374}
375
376static inline unsigned long
377register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
378{
379 return base + address_mask(c, reg);
380}
381
Harvey Harrison7a9572752008-02-19 07:40:41 -0800382static inline void
383register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
384{
385 if (c->ad_bytes == sizeof(unsigned long))
386 *reg += inc;
387 else
388 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
389}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800390
Harvey Harrison7a9572752008-02-19 07:40:41 -0800391static inline void jmp_rel(struct decode_cache *c, int rel)
392{
393 register_address_increment(c, &c->eip, rel);
394}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300395
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300396static void set_seg_override(struct decode_cache *c, int seg)
397{
398 c->has_seg_override = true;
399 c->seg_override = seg;
400}
401
Gleb Natapov79168fd2010-04-28 19:15:30 +0300402static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
403 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300404{
405 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
406 return 0;
407
Gleb Natapov79168fd2010-04-28 19:15:30 +0300408 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300409}
410
411static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300412 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300413 struct decode_cache *c)
414{
415 if (!c->has_seg_override)
416 return 0;
417
Gleb Natapov79168fd2010-04-28 19:15:30 +0300418 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300419}
420
Gleb Natapov79168fd2010-04-28 19:15:30 +0300421static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
422 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300423{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300424 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300425}
426
Gleb Natapov79168fd2010-04-28 19:15:30 +0300427static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
428 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300429{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300430 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300431}
432
Gleb Natapov54b84862010-04-28 19:15:44 +0300433static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
434 u32 error, bool valid)
435{
436 ctxt->exception = vec;
437 ctxt->error_code = error;
438 ctxt->error_code_valid = valid;
439 ctxt->restart = false;
440}
441
442static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
443{
444 emulate_exception(ctxt, GP_VECTOR, err, true);
445}
446
447static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
448 int err)
449{
450 ctxt->cr2 = addr;
451 emulate_exception(ctxt, PF_VECTOR, err, true);
452}
453
454static void emulate_ud(struct x86_emulate_ctxt *ctxt)
455{
456 emulate_exception(ctxt, UD_VECTOR, 0, false);
457}
458
459static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
460{
461 emulate_exception(ctxt, TS_VECTOR, err, true);
462}
463
Avi Kivity62266862007-11-20 13:15:52 +0200464static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
465 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300466 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200467{
468 struct fetch_cache *fc = &ctxt->decode.fetch;
469 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300470 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200471
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300472 if (eip == fc->end) {
473 cur_size = fc->end - fc->start;
474 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
475 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
476 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900477 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200478 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300479 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200480 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300481 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900482 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200483}
484
485static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
486 struct x86_emulate_ops *ops,
487 unsigned long eip, void *dest, unsigned size)
488{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900489 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200490
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200491 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200492 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200493 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200494 while (size--) {
495 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900496 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200497 return rc;
498 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900499 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200500}
501
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000502/*
503 * Given the 'reg' portion of a ModRM byte, and a register block, return a
504 * pointer into the block that addresses the relevant register.
505 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
506 */
507static void *decode_register(u8 modrm_reg, unsigned long *regs,
508 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800509{
510 void *p;
511
512 p = &regs[modrm_reg];
513 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
514 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
515 return p;
516}
517
518static int read_descriptor(struct x86_emulate_ctxt *ctxt,
519 struct x86_emulate_ops *ops,
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300520 ulong addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800521 u16 *size, unsigned long *address, int op_bytes)
522{
523 int rc;
524
525 if (op_bytes == 2)
526 op_bytes = 3;
527 *address = 0;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300528 rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900529 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800530 return rc;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300531 rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800532 return rc;
533}
534
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300535static int test_cc(unsigned int condition, unsigned int flags)
536{
537 int rc = 0;
538
539 switch ((condition & 15) >> 1) {
540 case 0: /* o */
541 rc |= (flags & EFLG_OF);
542 break;
543 case 1: /* b/c/nae */
544 rc |= (flags & EFLG_CF);
545 break;
546 case 2: /* z/e */
547 rc |= (flags & EFLG_ZF);
548 break;
549 case 3: /* be/na */
550 rc |= (flags & (EFLG_CF|EFLG_ZF));
551 break;
552 case 4: /* s */
553 rc |= (flags & EFLG_SF);
554 break;
555 case 5: /* p/pe */
556 rc |= (flags & EFLG_PF);
557 break;
558 case 7: /* le/ng */
559 rc |= (flags & EFLG_ZF);
560 /* fall through */
561 case 6: /* l/nge */
562 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
563 break;
564 }
565
566 /* Odd condition identifiers (lsb == 1) have inverted sense. */
567 return (!!rc ^ (condition & 1));
568}
569
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300570static void fetch_register_operand(struct operand *op)
571{
572 switch (op->bytes) {
573 case 1:
574 op->val = *(u8 *)op->addr.reg;
575 break;
576 case 2:
577 op->val = *(u16 *)op->addr.reg;
578 break;
579 case 4:
580 op->val = *(u32 *)op->addr.reg;
581 break;
582 case 8:
583 op->val = *(u64 *)op->addr.reg;
584 break;
585 }
586}
587
Avi Kivity3c118e22007-10-31 10:27:04 +0200588static void decode_register_operand(struct operand *op,
589 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200590 int inhibit_bytereg)
591{
Avi Kivity33615aa2007-10-31 11:15:56 +0200592 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200593 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200594
595 if (!(c->d & ModRM))
596 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200597 op->type = OP_REG;
598 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300599 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200600 op->bytes = 1;
601 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300602 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200603 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200604 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300605 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200606 op->orig_val = op->val;
607}
608
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200609static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300610 struct x86_emulate_ops *ops,
611 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200612{
613 struct decode_cache *c = &ctxt->decode;
614 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700615 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900616 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300617 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200618
619 if (c->rex_prefix) {
620 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
621 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
622 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
623 }
624
625 c->modrm = insn_fetch(u8, 1, c->eip);
626 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
627 c->modrm_reg |= (c->modrm & 0x38) >> 3;
628 c->modrm_rm |= (c->modrm & 0x07);
Avi Kivity09ee57c2010-08-01 12:07:29 +0300629 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200630
631 if (c->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300632 op->type = OP_REG;
633 op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
634 op->addr.reg = decode_register(c->modrm_rm,
Avi Kivity107d6d22008-05-05 14:58:26 +0300635 c->regs, c->d & ByteOp);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300636 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200637 return rc;
638 }
639
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300640 op->type = OP_MEM;
641
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200642 if (c->ad_bytes == 2) {
643 unsigned bx = c->regs[VCPU_REGS_RBX];
644 unsigned bp = c->regs[VCPU_REGS_RBP];
645 unsigned si = c->regs[VCPU_REGS_RSI];
646 unsigned di = c->regs[VCPU_REGS_RDI];
647
648 /* 16-bit ModR/M decode. */
649 switch (c->modrm_mod) {
650 case 0:
651 if (c->modrm_rm == 6)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300652 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200653 break;
654 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300655 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200656 break;
657 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300658 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200659 break;
660 }
661 switch (c->modrm_rm) {
662 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300663 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200664 break;
665 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300666 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200667 break;
668 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300669 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200670 break;
671 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300672 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200673 break;
674 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300675 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200676 break;
677 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300678 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200679 break;
680 case 6:
681 if (c->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300682 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200683 break;
684 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300685 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200686 break;
687 }
688 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
689 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300690 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300691 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200692 } else {
693 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700694 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200695 sib = insn_fetch(u8, 1, c->eip);
696 index_reg |= (sib >> 3) & 7;
697 base_reg |= sib & 7;
698 scale = sib >> 6;
699
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700700 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300701 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700702 else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300703 modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700704 if (index_reg != 4)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300705 modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700706 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
707 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700708 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700709 } else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300710 modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200711 switch (c->modrm_mod) {
712 case 0:
713 if (c->modrm_rm == 5)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300714 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200715 break;
716 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300717 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200718 break;
719 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300720 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200721 break;
722 }
723 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300724 op->addr.mem = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200725done:
726 return rc;
727}
728
729static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300730 struct x86_emulate_ops *ops,
731 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200732{
733 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900734 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200735
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300736 op->type = OP_MEM;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200737 switch (c->ad_bytes) {
738 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300739 op->addr.mem = insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200740 break;
741 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300742 op->addr.mem = insn_fetch(u32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200743 break;
744 case 8:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300745 op->addr.mem = insn_fetch(u64, 8, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200746 break;
747 }
748done:
749 return rc;
750}
751
Wei Yongjun35c843c2010-08-09 11:34:56 +0800752static void fetch_bit_operand(struct decode_cache *c)
753{
754 long sv, mask;
755
Wei Yongjun3885f182010-08-09 11:37:37 +0800756 if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
Wei Yongjun35c843c2010-08-09 11:34:56 +0800757 mask = ~(c->dst.bytes * 8 - 1);
758
759 if (c->src.bytes == 2)
760 sv = (s16)c->src.val & (s16)mask;
761 else if (c->src.bytes == 4)
762 sv = (s32)c->src.val & (s32)mask;
763
764 c->dst.addr.mem += (sv >> 3);
765 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +0800766
767 /* only subword offset */
768 c->src.val &= (c->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +0800769}
770
Gleb Natapov9de41572010-04-28 19:15:22 +0300771static int read_emulated(struct x86_emulate_ctxt *ctxt,
772 struct x86_emulate_ops *ops,
773 unsigned long addr, void *dest, unsigned size)
774{
775 int rc;
776 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300777 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +0300778
779 while (size) {
780 int n = min(size, 8u);
781 size -= n;
782 if (mc->pos < mc->end)
783 goto read_cached;
784
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300785 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
786 ctxt->vcpu);
787 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300788 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +0300789 if (rc != X86EMUL_CONTINUE)
790 return rc;
791 mc->end += n;
792
793 read_cached:
794 memcpy(dest, mc->data + mc->pos, n);
795 mc->pos += n;
796 dest += n;
797 addr += n;
798 }
799 return X86EMUL_CONTINUE;
800}
801
Gleb Natapov7b262e92010-03-18 15:20:27 +0200802static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
803 struct x86_emulate_ops *ops,
804 unsigned int size, unsigned short port,
805 void *dest)
806{
807 struct read_cache *rc = &ctxt->decode.io_read;
808
809 if (rc->pos == rc->end) { /* refill pio read ahead */
810 struct decode_cache *c = &ctxt->decode;
811 unsigned int in_page, n;
812 unsigned int count = c->rep_prefix ?
813 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
814 in_page = (ctxt->eflags & EFLG_DF) ?
815 offset_in_page(c->regs[VCPU_REGS_RDI]) :
816 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
817 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
818 count);
819 if (n == 0)
820 n = 1;
821 rc->pos = rc->end = 0;
822 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
823 return 0;
824 rc->end = n * size;
825 }
826
827 memcpy(dest, rc->data + rc->pos, size);
828 rc->pos += size;
829 return 1;
830}
831
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200832static u32 desc_limit_scaled(struct desc_struct *desc)
833{
834 u32 limit = get_desc_limit(desc);
835
836 return desc->g ? (limit << 12) | 0xfff : limit;
837}
838
839static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
840 struct x86_emulate_ops *ops,
841 u16 selector, struct desc_ptr *dt)
842{
843 if (selector & 1 << 2) {
844 struct desc_struct desc;
845 memset (dt, 0, sizeof *dt);
846 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
847 return;
848
849 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
850 dt->address = get_desc_base(&desc);
851 } else
852 ops->get_gdt(dt, ctxt->vcpu);
853}
854
855/* allowed just for 8 bytes segments */
856static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
857 struct x86_emulate_ops *ops,
858 u16 selector, struct desc_struct *desc)
859{
860 struct desc_ptr dt;
861 u16 index = selector >> 3;
862 int ret;
863 u32 err;
864 ulong addr;
865
866 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
867
868 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300869 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200870 return X86EMUL_PROPAGATE_FAULT;
871 }
872 addr = dt.address + index * 8;
873 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
874 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300875 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200876
877 return ret;
878}
879
880/* allowed just for 8 bytes segments */
881static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
882 struct x86_emulate_ops *ops,
883 u16 selector, struct desc_struct *desc)
884{
885 struct desc_ptr dt;
886 u16 index = selector >> 3;
887 u32 err;
888 ulong addr;
889 int ret;
890
891 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
892
893 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300894 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200895 return X86EMUL_PROPAGATE_FAULT;
896 }
897
898 addr = dt.address + index * 8;
899 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
900 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300901 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200902
903 return ret;
904}
905
906static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
907 struct x86_emulate_ops *ops,
908 u16 selector, int seg)
909{
910 struct desc_struct seg_desc;
911 u8 dpl, rpl, cpl;
912 unsigned err_vec = GP_VECTOR;
913 u32 err_code = 0;
914 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
915 int ret;
916
917 memset(&seg_desc, 0, sizeof seg_desc);
918
919 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
920 || ctxt->mode == X86EMUL_MODE_REAL) {
921 /* set real mode segment descriptor */
922 set_desc_base(&seg_desc, selector << 4);
923 set_desc_limit(&seg_desc, 0xffff);
924 seg_desc.type = 3;
925 seg_desc.p = 1;
926 seg_desc.s = 1;
927 goto load;
928 }
929
930 /* NULL selector is not valid for TR, CS and SS */
931 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
932 && null_selector)
933 goto exception;
934
935 /* TR should be in GDT only */
936 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
937 goto exception;
938
939 if (null_selector) /* for NULL selector skip all following checks */
940 goto load;
941
942 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
943 if (ret != X86EMUL_CONTINUE)
944 return ret;
945
946 err_code = selector & 0xfffc;
947 err_vec = GP_VECTOR;
948
949 /* can't load system descriptor into segment selecor */
950 if (seg <= VCPU_SREG_GS && !seg_desc.s)
951 goto exception;
952
953 if (!seg_desc.p) {
954 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
955 goto exception;
956 }
957
958 rpl = selector & 3;
959 dpl = seg_desc.dpl;
960 cpl = ops->cpl(ctxt->vcpu);
961
962 switch (seg) {
963 case VCPU_SREG_SS:
964 /*
965 * segment is not a writable data segment or segment
966 * selector's RPL != CPL or segment selector's RPL != CPL
967 */
968 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
969 goto exception;
970 break;
971 case VCPU_SREG_CS:
972 if (!(seg_desc.type & 8))
973 goto exception;
974
975 if (seg_desc.type & 4) {
976 /* conforming */
977 if (dpl > cpl)
978 goto exception;
979 } else {
980 /* nonconforming */
981 if (rpl > cpl || dpl != cpl)
982 goto exception;
983 }
984 /* CS(RPL) <- CPL */
985 selector = (selector & 0xfffc) | cpl;
986 break;
987 case VCPU_SREG_TR:
988 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
989 goto exception;
990 break;
991 case VCPU_SREG_LDTR:
992 if (seg_desc.s || seg_desc.type != 2)
993 goto exception;
994 break;
995 default: /* DS, ES, FS, or GS */
996 /*
997 * segment is not a data or readable code segment or
998 * ((segment is a data or nonconforming code segment)
999 * and (both RPL and CPL > DPL))
1000 */
1001 if ((seg_desc.type & 0xa) == 0x8 ||
1002 (((seg_desc.type & 0xc) != 0xc) &&
1003 (rpl > dpl && cpl > dpl)))
1004 goto exception;
1005 break;
1006 }
1007
1008 if (seg_desc.s) {
1009 /* mark segment as accessed */
1010 seg_desc.type |= 1;
1011 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1012 if (ret != X86EMUL_CONTINUE)
1013 return ret;
1014 }
1015load:
1016 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1017 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1018 return X86EMUL_CONTINUE;
1019exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001020 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001021 return X86EMUL_PROPAGATE_FAULT;
1022}
1023
Wei Yongjun31be40b2010-08-17 09:17:30 +08001024static void write_register_operand(struct operand *op)
1025{
1026 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1027 switch (op->bytes) {
1028 case 1:
1029 *(u8 *)op->addr.reg = (u8)op->val;
1030 break;
1031 case 2:
1032 *(u16 *)op->addr.reg = (u16)op->val;
1033 break;
1034 case 4:
1035 *op->addr.reg = (u32)op->val;
1036 break; /* 64b: zero-extend */
1037 case 8:
1038 *op->addr.reg = op->val;
1039 break;
1040 }
1041}
1042
Wei Yongjunc37eda12010-06-15 09:03:33 +08001043static inline int writeback(struct x86_emulate_ctxt *ctxt,
1044 struct x86_emulate_ops *ops)
1045{
1046 int rc;
1047 struct decode_cache *c = &ctxt->decode;
1048 u32 err;
1049
1050 switch (c->dst.type) {
1051 case OP_REG:
Wei Yongjun31be40b2010-08-17 09:17:30 +08001052 write_register_operand(&c->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001053 break;
1054 case OP_MEM:
1055 if (c->lock_prefix)
1056 rc = ops->cmpxchg_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001057 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001058 &c->dst.orig_val,
1059 &c->dst.val,
1060 c->dst.bytes,
1061 &err,
1062 ctxt->vcpu);
1063 else
1064 rc = ops->write_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001065 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001066 &c->dst.val,
1067 c->dst.bytes,
1068 &err,
1069 ctxt->vcpu);
1070 if (rc == X86EMUL_PROPAGATE_FAULT)
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001071 emulate_pf(ctxt, c->dst.addr.mem, err);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001072 if (rc != X86EMUL_CONTINUE)
1073 return rc;
1074 break;
1075 case OP_NONE:
1076 /* no writeback */
1077 break;
1078 default:
1079 break;
1080 }
1081 return X86EMUL_CONTINUE;
1082}
1083
Gleb Natapov79168fd2010-04-28 19:15:30 +03001084static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1085 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001086{
1087 struct decode_cache *c = &ctxt->decode;
1088
1089 c->dst.type = OP_MEM;
1090 c->dst.bytes = c->op_bytes;
1091 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001092 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001093 c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
1094 c->regs[VCPU_REGS_RSP]);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001095}
1096
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001097static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001098 struct x86_emulate_ops *ops,
1099 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001100{
1101 struct decode_cache *c = &ctxt->decode;
1102 int rc;
1103
Gleb Natapov79168fd2010-04-28 19:15:30 +03001104 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001105 c->regs[VCPU_REGS_RSP]),
1106 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001107 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001108 return rc;
1109
Avi Kivity350f69d2009-01-05 11:12:40 +02001110 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001111 return rc;
1112}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001113
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001114static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1115 struct x86_emulate_ops *ops,
1116 void *dest, int len)
1117{
1118 int rc;
1119 unsigned long val, change_mask;
1120 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001121 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001122
1123 rc = emulate_pop(ctxt, ops, &val, len);
1124 if (rc != X86EMUL_CONTINUE)
1125 return rc;
1126
1127 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1128 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1129
1130 switch(ctxt->mode) {
1131 case X86EMUL_MODE_PROT64:
1132 case X86EMUL_MODE_PROT32:
1133 case X86EMUL_MODE_PROT16:
1134 if (cpl == 0)
1135 change_mask |= EFLG_IOPL;
1136 if (cpl <= iopl)
1137 change_mask |= EFLG_IF;
1138 break;
1139 case X86EMUL_MODE_VM86:
1140 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001141 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001142 return X86EMUL_PROPAGATE_FAULT;
1143 }
1144 change_mask |= EFLG_IF;
1145 break;
1146 default: /* real mode */
1147 change_mask |= (EFLG_IOPL | EFLG_IF);
1148 break;
1149 }
1150
1151 *(unsigned long *)dest =
1152 (ctxt->eflags & ~change_mask) | (val & change_mask);
1153
1154 return rc;
1155}
1156
Gleb Natapov79168fd2010-04-28 19:15:30 +03001157static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1158 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001159{
1160 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001161
Gleb Natapov79168fd2010-04-28 19:15:30 +03001162 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001163
Gleb Natapov79168fd2010-04-28 19:15:30 +03001164 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001165}
1166
1167static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1168 struct x86_emulate_ops *ops, int seg)
1169{
1170 struct decode_cache *c = &ctxt->decode;
1171 unsigned long selector;
1172 int rc;
1173
1174 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001175 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001176 return rc;
1177
Gleb Natapov2e873022010-03-18 15:20:18 +02001178 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001179 return rc;
1180}
1181
Wei Yongjunc37eda12010-06-15 09:03:33 +08001182static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001183 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001184{
1185 struct decode_cache *c = &ctxt->decode;
1186 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001187 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001188 int reg = VCPU_REGS_RAX;
1189
1190 while (reg <= VCPU_REGS_RDI) {
1191 (reg == VCPU_REGS_RSP) ?
1192 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1193
Gleb Natapov79168fd2010-04-28 19:15:30 +03001194 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001195
1196 rc = writeback(ctxt, ops);
1197 if (rc != X86EMUL_CONTINUE)
1198 return rc;
1199
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001200 ++reg;
1201 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001202
1203 /* Disable writeback. */
1204 c->dst.type = OP_NONE;
1205
1206 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001207}
1208
1209static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1210 struct x86_emulate_ops *ops)
1211{
1212 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001213 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001214 int reg = VCPU_REGS_RDI;
1215
1216 while (reg >= VCPU_REGS_RAX) {
1217 if (reg == VCPU_REGS_RSP) {
1218 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1219 c->op_bytes);
1220 --reg;
1221 }
1222
1223 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001224 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001225 break;
1226 --reg;
1227 }
1228 return rc;
1229}
1230
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001231int emulate_int_real(struct x86_emulate_ctxt *ctxt,
1232 struct x86_emulate_ops *ops, int irq)
1233{
1234 struct decode_cache *c = &ctxt->decode;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001235 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001236 struct desc_ptr dt;
1237 gva_t cs_addr;
1238 gva_t eip_addr;
1239 u16 cs, eip;
1240 u32 err;
1241
1242 /* TODO: Add limit checks */
1243 c->src.val = ctxt->eflags;
1244 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001245 rc = writeback(ctxt, ops);
1246 if (rc != X86EMUL_CONTINUE)
1247 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001248
1249 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1250
1251 c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1252 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001253 rc = writeback(ctxt, ops);
1254 if (rc != X86EMUL_CONTINUE)
1255 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001256
1257 c->src.val = c->eip;
1258 emulate_push(ctxt, ops);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001259 rc = writeback(ctxt, ops);
1260 if (rc != X86EMUL_CONTINUE)
1261 return rc;
1262
1263 c->dst.type = OP_NONE;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001264
1265 ops->get_idt(&dt, ctxt->vcpu);
1266
1267 eip_addr = dt.address + (irq << 2);
1268 cs_addr = dt.address + (irq << 2) + 2;
1269
1270 rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
1271 if (rc != X86EMUL_CONTINUE)
1272 return rc;
1273
1274 rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
1275 if (rc != X86EMUL_CONTINUE)
1276 return rc;
1277
1278 rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
1279 if (rc != X86EMUL_CONTINUE)
1280 return rc;
1281
1282 c->eip = eip;
1283
1284 return rc;
1285}
1286
1287static int emulate_int(struct x86_emulate_ctxt *ctxt,
1288 struct x86_emulate_ops *ops, int irq)
1289{
1290 switch(ctxt->mode) {
1291 case X86EMUL_MODE_REAL:
1292 return emulate_int_real(ctxt, ops, irq);
1293 case X86EMUL_MODE_VM86:
1294 case X86EMUL_MODE_PROT16:
1295 case X86EMUL_MODE_PROT32:
1296 case X86EMUL_MODE_PROT64:
1297 default:
1298 /* Protected mode interrupts unimplemented yet */
1299 return X86EMUL_UNHANDLEABLE;
1300 }
1301}
1302
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001303static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1304 struct x86_emulate_ops *ops)
1305{
1306 struct decode_cache *c = &ctxt->decode;
1307 int rc = X86EMUL_CONTINUE;
1308 unsigned long temp_eip = 0;
1309 unsigned long temp_eflags = 0;
1310 unsigned long cs = 0;
1311 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1312 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1313 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1314 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1315
1316 /* TODO: Add stack limit check */
1317
1318 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1319
1320 if (rc != X86EMUL_CONTINUE)
1321 return rc;
1322
1323 if (temp_eip & ~0xffff) {
1324 emulate_gp(ctxt, 0);
1325 return X86EMUL_PROPAGATE_FAULT;
1326 }
1327
1328 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1329
1330 if (rc != X86EMUL_CONTINUE)
1331 return rc;
1332
1333 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1334
1335 if (rc != X86EMUL_CONTINUE)
1336 return rc;
1337
1338 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1339
1340 if (rc != X86EMUL_CONTINUE)
1341 return rc;
1342
1343 c->eip = temp_eip;
1344
1345
1346 if (c->op_bytes == 4)
1347 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1348 else if (c->op_bytes == 2) {
1349 ctxt->eflags &= ~0xffff;
1350 ctxt->eflags |= temp_eflags;
1351 }
1352
1353 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1354 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1355
1356 return rc;
1357}
1358
1359static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1360 struct x86_emulate_ops* ops)
1361{
1362 switch(ctxt->mode) {
1363 case X86EMUL_MODE_REAL:
1364 return emulate_iret_real(ctxt, ops);
1365 case X86EMUL_MODE_VM86:
1366 case X86EMUL_MODE_PROT16:
1367 case X86EMUL_MODE_PROT32:
1368 case X86EMUL_MODE_PROT64:
1369 default:
1370 /* iret from protected mode unimplemented yet */
1371 return X86EMUL_UNHANDLEABLE;
1372 }
1373}
1374
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001375static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1376 struct x86_emulate_ops *ops)
1377{
1378 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001379
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001380 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001381}
1382
Laurent Vivier05f086f2007-09-24 11:10:55 +02001383static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001384{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001385 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001386 switch (c->modrm_reg) {
1387 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001388 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001389 break;
1390 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001391 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001392 break;
1393 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001394 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001395 break;
1396 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001397 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001398 break;
1399 case 4: /* sal/shl */
1400 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001401 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001402 break;
1403 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001404 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001405 break;
1406 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001407 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001408 break;
1409 }
1410}
1411
1412static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001413 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001414{
1415 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001416 unsigned long *rax = &c->regs[VCPU_REGS_RAX];
1417 unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001418
1419 switch (c->modrm_reg) {
1420 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001421 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001422 break;
1423 case 2: /* not */
1424 c->dst.val = ~c->dst.val;
1425 break;
1426 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001427 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001428 break;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001429 case 4: /* mul */
1430 emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
1431 break;
1432 case 5: /* imul */
1433 emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
1434 break;
1435 case 6: /* div */
1436 emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
1437 break;
1438 case 7: /* idiv */
1439 emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
1440 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001441 default:
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001442 return X86EMUL_UNHANDLEABLE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001443 }
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001444 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001445}
1446
1447static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001448 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001449{
1450 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001451
1452 switch (c->modrm_reg) {
1453 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001454 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001455 break;
1456 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001457 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001458 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001459 case 2: /* call near abs */ {
1460 long int old_eip;
1461 old_eip = c->eip;
1462 c->eip = c->src.val;
1463 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001464 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001465 break;
1466 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001467 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001468 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001469 break;
1470 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001471 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001472 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001473 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001474 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001475}
1476
1477static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001478 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001479{
1480 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001481 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001482
1483 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1484 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001485 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1486 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001487 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001488 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001489 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1490 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001491
Laurent Vivier05f086f2007-09-24 11:10:55 +02001492 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001493 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001494 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001495}
1496
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001497static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1498 struct x86_emulate_ops *ops)
1499{
1500 struct decode_cache *c = &ctxt->decode;
1501 int rc;
1502 unsigned long cs;
1503
1504 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001505 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001506 return rc;
1507 if (c->op_bytes == 4)
1508 c->eip = (u32)c->eip;
1509 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001510 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001511 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001512 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001513 return rc;
1514}
1515
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001516static inline void
1517setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001518 struct x86_emulate_ops *ops, struct desc_struct *cs,
1519 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001520{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001521 memset(cs, 0, sizeof(struct desc_struct));
1522 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1523 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001524
1525 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001526 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001527 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001528 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001529 cs->type = 0x0b; /* Read, Execute, Accessed */
1530 cs->s = 1;
1531 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001532 cs->p = 1;
1533 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001534
Gleb Natapov79168fd2010-04-28 19:15:30 +03001535 set_desc_base(ss, 0); /* flat segment */
1536 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001537 ss->g = 1; /* 4kb granularity */
1538 ss->s = 1;
1539 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001540 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001541 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001542 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001543}
1544
1545static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001546emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001547{
1548 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001549 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001550 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001551 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001552
1553 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001554 if (ctxt->mode == X86EMUL_MODE_REAL ||
1555 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001556 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001557 return X86EMUL_PROPAGATE_FAULT;
1558 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001559
Gleb Natapov79168fd2010-04-28 19:15:30 +03001560 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001561
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001562 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001563 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001564 cs_sel = (u16)(msr_data & 0xfffc);
1565 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001566
1567 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001568 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001569 cs.l = 1;
1570 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001571 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1572 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1573 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1574 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001575
1576 c->regs[VCPU_REGS_RCX] = c->eip;
1577 if (is_long_mode(ctxt->vcpu)) {
1578#ifdef CONFIG_X86_64
1579 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1580
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001581 ops->get_msr(ctxt->vcpu,
1582 ctxt->mode == X86EMUL_MODE_PROT64 ?
1583 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001584 c->eip = msr_data;
1585
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001586 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001587 ctxt->eflags &= ~(msr_data | EFLG_RF);
1588#endif
1589 } else {
1590 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001591 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001592 c->eip = (u32)msr_data;
1593
1594 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1595 }
1596
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001597 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001598}
1599
Andre Przywara8c604352009-06-18 12:56:01 +02001600static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001601emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001602{
1603 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001604 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001605 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001606 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001607
Gleb Natapova0044752010-02-10 14:21:31 +02001608 /* inject #GP if in real mode */
1609 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001610 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001611 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001612 }
1613
1614 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1615 * Therefore, we inject an #UD.
1616 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001617 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001618 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001619 return X86EMUL_PROPAGATE_FAULT;
1620 }
Andre Przywara8c604352009-06-18 12:56:01 +02001621
Gleb Natapov79168fd2010-04-28 19:15:30 +03001622 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001623
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001624 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001625 switch (ctxt->mode) {
1626 case X86EMUL_MODE_PROT32:
1627 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001628 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001629 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001630 }
1631 break;
1632 case X86EMUL_MODE_PROT64:
1633 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001634 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001635 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001636 }
1637 break;
1638 }
1639
1640 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001641 cs_sel = (u16)msr_data;
1642 cs_sel &= ~SELECTOR_RPL_MASK;
1643 ss_sel = cs_sel + 8;
1644 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001645 if (ctxt->mode == X86EMUL_MODE_PROT64
1646 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001647 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001648 cs.l = 1;
1649 }
1650
Gleb Natapov79168fd2010-04-28 19:15:30 +03001651 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1652 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1653 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1654 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001655
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001656 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001657 c->eip = msr_data;
1658
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001659 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001660 c->regs[VCPU_REGS_RSP] = msr_data;
1661
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001662 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001663}
1664
Andre Przywara4668f052009-06-18 12:56:02 +02001665static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001666emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001667{
1668 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001669 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001670 u64 msr_data;
1671 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001672 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001673
Gleb Natapova0044752010-02-10 14:21:31 +02001674 /* inject #GP if in real mode or Virtual 8086 mode */
1675 if (ctxt->mode == X86EMUL_MODE_REAL ||
1676 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001677 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001678 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001679 }
1680
Gleb Natapov79168fd2010-04-28 19:15:30 +03001681 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001682
1683 if ((c->rex_prefix & 0x8) != 0x0)
1684 usermode = X86EMUL_MODE_PROT64;
1685 else
1686 usermode = X86EMUL_MODE_PROT32;
1687
1688 cs.dpl = 3;
1689 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001690 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001691 switch (usermode) {
1692 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001693 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02001694 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001695 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001696 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001697 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001698 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001699 break;
1700 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001701 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02001702 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001703 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001704 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001705 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001706 ss_sel = cs_sel + 8;
1707 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001708 cs.l = 1;
1709 break;
1710 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001711 cs_sel |= SELECTOR_RPL_MASK;
1712 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001713
Gleb Natapov79168fd2010-04-28 19:15:30 +03001714 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1715 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1716 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1717 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02001718
Gleb Natapovbdb475a2010-04-28 19:15:41 +03001719 c->eip = c->regs[VCPU_REGS_RDX];
1720 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02001721
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001722 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02001723}
1724
Gleb Natapov9c537242010-03-18 15:20:05 +02001725static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
1726 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001727{
1728 int iopl;
1729 if (ctxt->mode == X86EMUL_MODE_REAL)
1730 return false;
1731 if (ctxt->mode == X86EMUL_MODE_VM86)
1732 return true;
1733 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001734 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001735}
1736
1737static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
1738 struct x86_emulate_ops *ops,
1739 u16 port, u16 len)
1740{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001741 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001742 int r;
1743 u16 io_bitmap_ptr;
1744 u8 perm, bit_idx = port & 0x7;
1745 unsigned mask = (1 << len) - 1;
1746
Gleb Natapov79168fd2010-04-28 19:15:30 +03001747 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
1748 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001749 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001750 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001751 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001752 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
1753 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001754 if (r != X86EMUL_CONTINUE)
1755 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001756 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001757 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001758 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
1759 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001760 if (r != X86EMUL_CONTINUE)
1761 return false;
1762 if ((perm >> bit_idx) & mask)
1763 return false;
1764 return true;
1765}
1766
1767static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
1768 struct x86_emulate_ops *ops,
1769 u16 port, u16 len)
1770{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001771 if (ctxt->perm_ok)
1772 return true;
1773
Gleb Natapov9c537242010-03-18 15:20:05 +02001774 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001775 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
1776 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001777
1778 ctxt->perm_ok = true;
1779
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001780 return true;
1781}
1782
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001783static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
1784 struct x86_emulate_ops *ops,
1785 struct tss_segment_16 *tss)
1786{
1787 struct decode_cache *c = &ctxt->decode;
1788
1789 tss->ip = c->eip;
1790 tss->flag = ctxt->eflags;
1791 tss->ax = c->regs[VCPU_REGS_RAX];
1792 tss->cx = c->regs[VCPU_REGS_RCX];
1793 tss->dx = c->regs[VCPU_REGS_RDX];
1794 tss->bx = c->regs[VCPU_REGS_RBX];
1795 tss->sp = c->regs[VCPU_REGS_RSP];
1796 tss->bp = c->regs[VCPU_REGS_RBP];
1797 tss->si = c->regs[VCPU_REGS_RSI];
1798 tss->di = c->regs[VCPU_REGS_RDI];
1799
1800 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1801 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1802 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1803 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1804 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1805}
1806
1807static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
1808 struct x86_emulate_ops *ops,
1809 struct tss_segment_16 *tss)
1810{
1811 struct decode_cache *c = &ctxt->decode;
1812 int ret;
1813
1814 c->eip = tss->ip;
1815 ctxt->eflags = tss->flag | 2;
1816 c->regs[VCPU_REGS_RAX] = tss->ax;
1817 c->regs[VCPU_REGS_RCX] = tss->cx;
1818 c->regs[VCPU_REGS_RDX] = tss->dx;
1819 c->regs[VCPU_REGS_RBX] = tss->bx;
1820 c->regs[VCPU_REGS_RSP] = tss->sp;
1821 c->regs[VCPU_REGS_RBP] = tss->bp;
1822 c->regs[VCPU_REGS_RSI] = tss->si;
1823 c->regs[VCPU_REGS_RDI] = tss->di;
1824
1825 /*
1826 * SDM says that segment selectors are loaded before segment
1827 * descriptors
1828 */
1829 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
1830 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1831 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1832 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1833 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1834
1835 /*
1836 * Now load segment descriptors. If fault happenes at this stage
1837 * it is handled in a context of new task
1838 */
1839 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
1840 if (ret != X86EMUL_CONTINUE)
1841 return ret;
1842 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1843 if (ret != X86EMUL_CONTINUE)
1844 return ret;
1845 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1846 if (ret != X86EMUL_CONTINUE)
1847 return ret;
1848 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1849 if (ret != X86EMUL_CONTINUE)
1850 return ret;
1851 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1852 if (ret != X86EMUL_CONTINUE)
1853 return ret;
1854
1855 return X86EMUL_CONTINUE;
1856}
1857
1858static int task_switch_16(struct x86_emulate_ctxt *ctxt,
1859 struct x86_emulate_ops *ops,
1860 u16 tss_selector, u16 old_tss_sel,
1861 ulong old_tss_base, struct desc_struct *new_desc)
1862{
1863 struct tss_segment_16 tss_seg;
1864 int ret;
1865 u32 err, new_tss_base = get_desc_base(new_desc);
1866
1867 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1868 &err);
1869 if (ret == X86EMUL_PROPAGATE_FAULT) {
1870 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001871 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001872 return ret;
1873 }
1874
1875 save_state_to_tss16(ctxt, ops, &tss_seg);
1876
1877 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1878 &err);
1879 if (ret == X86EMUL_PROPAGATE_FAULT) {
1880 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001881 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001882 return ret;
1883 }
1884
1885 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1886 &err);
1887 if (ret == X86EMUL_PROPAGATE_FAULT) {
1888 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001889 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001890 return ret;
1891 }
1892
1893 if (old_tss_sel != 0xffff) {
1894 tss_seg.prev_task_link = old_tss_sel;
1895
1896 ret = ops->write_std(new_tss_base,
1897 &tss_seg.prev_task_link,
1898 sizeof tss_seg.prev_task_link,
1899 ctxt->vcpu, &err);
1900 if (ret == X86EMUL_PROPAGATE_FAULT) {
1901 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001902 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001903 return ret;
1904 }
1905 }
1906
1907 return load_state_from_tss16(ctxt, ops, &tss_seg);
1908}
1909
1910static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
1911 struct x86_emulate_ops *ops,
1912 struct tss_segment_32 *tss)
1913{
1914 struct decode_cache *c = &ctxt->decode;
1915
1916 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
1917 tss->eip = c->eip;
1918 tss->eflags = ctxt->eflags;
1919 tss->eax = c->regs[VCPU_REGS_RAX];
1920 tss->ecx = c->regs[VCPU_REGS_RCX];
1921 tss->edx = c->regs[VCPU_REGS_RDX];
1922 tss->ebx = c->regs[VCPU_REGS_RBX];
1923 tss->esp = c->regs[VCPU_REGS_RSP];
1924 tss->ebp = c->regs[VCPU_REGS_RBP];
1925 tss->esi = c->regs[VCPU_REGS_RSI];
1926 tss->edi = c->regs[VCPU_REGS_RDI];
1927
1928 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1929 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1930 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1931 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1932 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
1933 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
1934 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1935}
1936
1937static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
1938 struct x86_emulate_ops *ops,
1939 struct tss_segment_32 *tss)
1940{
1941 struct decode_cache *c = &ctxt->decode;
1942 int ret;
1943
Gleb Natapov0f122442010-04-28 19:15:31 +03001944 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001945 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03001946 return X86EMUL_PROPAGATE_FAULT;
1947 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001948 c->eip = tss->eip;
1949 ctxt->eflags = tss->eflags | 2;
1950 c->regs[VCPU_REGS_RAX] = tss->eax;
1951 c->regs[VCPU_REGS_RCX] = tss->ecx;
1952 c->regs[VCPU_REGS_RDX] = tss->edx;
1953 c->regs[VCPU_REGS_RBX] = tss->ebx;
1954 c->regs[VCPU_REGS_RSP] = tss->esp;
1955 c->regs[VCPU_REGS_RBP] = tss->ebp;
1956 c->regs[VCPU_REGS_RSI] = tss->esi;
1957 c->regs[VCPU_REGS_RDI] = tss->edi;
1958
1959 /*
1960 * SDM says that segment selectors are loaded before segment
1961 * descriptors
1962 */
1963 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
1964 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1965 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1966 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1967 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1968 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
1969 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
1970
1971 /*
1972 * Now load segment descriptors. If fault happenes at this stage
1973 * it is handled in a context of new task
1974 */
1975 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
1976 if (ret != X86EMUL_CONTINUE)
1977 return ret;
1978 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1979 if (ret != X86EMUL_CONTINUE)
1980 return ret;
1981 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1982 if (ret != X86EMUL_CONTINUE)
1983 return ret;
1984 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1985 if (ret != X86EMUL_CONTINUE)
1986 return ret;
1987 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1988 if (ret != X86EMUL_CONTINUE)
1989 return ret;
1990 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
1991 if (ret != X86EMUL_CONTINUE)
1992 return ret;
1993 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
1994 if (ret != X86EMUL_CONTINUE)
1995 return ret;
1996
1997 return X86EMUL_CONTINUE;
1998}
1999
2000static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2001 struct x86_emulate_ops *ops,
2002 u16 tss_selector, u16 old_tss_sel,
2003 ulong old_tss_base, struct desc_struct *new_desc)
2004{
2005 struct tss_segment_32 tss_seg;
2006 int ret;
2007 u32 err, new_tss_base = get_desc_base(new_desc);
2008
2009 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2010 &err);
2011 if (ret == X86EMUL_PROPAGATE_FAULT) {
2012 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002013 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002014 return ret;
2015 }
2016
2017 save_state_to_tss32(ctxt, ops, &tss_seg);
2018
2019 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2020 &err);
2021 if (ret == X86EMUL_PROPAGATE_FAULT) {
2022 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002023 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002024 return ret;
2025 }
2026
2027 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2028 &err);
2029 if (ret == X86EMUL_PROPAGATE_FAULT) {
2030 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002031 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002032 return ret;
2033 }
2034
2035 if (old_tss_sel != 0xffff) {
2036 tss_seg.prev_task_link = old_tss_sel;
2037
2038 ret = ops->write_std(new_tss_base,
2039 &tss_seg.prev_task_link,
2040 sizeof tss_seg.prev_task_link,
2041 ctxt->vcpu, &err);
2042 if (ret == X86EMUL_PROPAGATE_FAULT) {
2043 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002044 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002045 return ret;
2046 }
2047 }
2048
2049 return load_state_from_tss32(ctxt, ops, &tss_seg);
2050}
2051
2052static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002053 struct x86_emulate_ops *ops,
2054 u16 tss_selector, int reason,
2055 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002056{
2057 struct desc_struct curr_tss_desc, next_tss_desc;
2058 int ret;
2059 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2060 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002061 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002062 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002063
2064 /* FIXME: old_tss_base == ~0 ? */
2065
2066 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2067 if (ret != X86EMUL_CONTINUE)
2068 return ret;
2069 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2070 if (ret != X86EMUL_CONTINUE)
2071 return ret;
2072
2073 /* FIXME: check that next_tss_desc is tss */
2074
2075 if (reason != TASK_SWITCH_IRET) {
2076 if ((tss_selector & 3) > next_tss_desc.dpl ||
2077 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002078 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002079 return X86EMUL_PROPAGATE_FAULT;
2080 }
2081 }
2082
Gleb Natapovceffb452010-03-18 15:20:19 +02002083 desc_limit = desc_limit_scaled(&next_tss_desc);
2084 if (!next_tss_desc.p ||
2085 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2086 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002087 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002088 return X86EMUL_PROPAGATE_FAULT;
2089 }
2090
2091 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2092 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2093 write_segment_descriptor(ctxt, ops, old_tss_sel,
2094 &curr_tss_desc);
2095 }
2096
2097 if (reason == TASK_SWITCH_IRET)
2098 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2099
2100 /* set back link to prev task only if NT bit is set in eflags
2101 note that old_tss_sel is not used afetr this point */
2102 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2103 old_tss_sel = 0xffff;
2104
2105 if (next_tss_desc.type & 8)
2106 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2107 old_tss_base, &next_tss_desc);
2108 else
2109 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2110 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002111 if (ret != X86EMUL_CONTINUE)
2112 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002113
2114 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2115 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2116
2117 if (reason != TASK_SWITCH_IRET) {
2118 next_tss_desc.type |= (1 << 1); /* set busy flag */
2119 write_segment_descriptor(ctxt, ops, tss_selector,
2120 &next_tss_desc);
2121 }
2122
2123 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2124 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2125 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2126
Jan Kiszkae269fb22010-04-14 15:51:09 +02002127 if (has_error_code) {
2128 struct decode_cache *c = &ctxt->decode;
2129
2130 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2131 c->lock_prefix = 0;
2132 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002133 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002134 }
2135
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002136 return ret;
2137}
2138
2139int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002140 u16 tss_selector, int reason,
2141 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002142{
Avi Kivity9aabc88f2010-07-29 15:11:50 +03002143 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002144 struct decode_cache *c = &ctxt->decode;
2145 int rc;
2146
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002147 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002148 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002149
Jan Kiszkae269fb22010-04-14 15:51:09 +02002150 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2151 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002152
2153 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002154 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002155 if (rc == X86EMUL_CONTINUE)
2156 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002157 }
2158
Gleb Natapov19d04432010-04-15 12:29:50 +03002159 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002160}
2161
Gleb Natapova682e352010-03-18 15:20:21 +02002162static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002163 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002164{
2165 struct decode_cache *c = &ctxt->decode;
2166 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2167
Gleb Natapovd9271122010-03-18 15:20:22 +02002168 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002169 op->addr.mem = register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002170}
2171
Avi Kivity63540382010-07-29 15:11:55 +03002172static int em_push(struct x86_emulate_ctxt *ctxt)
2173{
2174 emulate_push(ctxt, ctxt->ops);
2175 return X86EMUL_CONTINUE;
2176}
2177
Avi Kivity7af04fc2010-08-18 14:16:35 +03002178static int em_das(struct x86_emulate_ctxt *ctxt)
2179{
2180 struct decode_cache *c = &ctxt->decode;
2181 u8 al, old_al;
2182 bool af, cf, old_cf;
2183
2184 cf = ctxt->eflags & X86_EFLAGS_CF;
2185 al = c->dst.val;
2186
2187 old_al = al;
2188 old_cf = cf;
2189 cf = false;
2190 af = ctxt->eflags & X86_EFLAGS_AF;
2191 if ((al & 0x0f) > 9 || af) {
2192 al -= 6;
2193 cf = old_cf | (al >= 250);
2194 af = true;
2195 } else {
2196 af = false;
2197 }
2198 if (old_al > 0x99 || old_cf) {
2199 al -= 0x60;
2200 cf = true;
2201 }
2202
2203 c->dst.val = al;
2204 /* Set PF, ZF, SF */
2205 c->src.type = OP_IMM;
2206 c->src.val = 0;
2207 c->src.bytes = 1;
2208 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
2209 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2210 if (cf)
2211 ctxt->eflags |= X86_EFLAGS_CF;
2212 if (af)
2213 ctxt->eflags |= X86_EFLAGS_AF;
2214 return X86EMUL_CONTINUE;
2215}
2216
Avi Kivity0ef753b2010-08-18 14:51:45 +03002217static int em_call_far(struct x86_emulate_ctxt *ctxt)
2218{
2219 struct decode_cache *c = &ctxt->decode;
2220 u16 sel, old_cs;
2221 ulong old_eip;
2222 int rc;
2223
2224 old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2225 old_eip = c->eip;
2226
2227 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2228 if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
2229 return X86EMUL_CONTINUE;
2230
2231 c->eip = 0;
2232 memcpy(&c->eip, c->src.valptr, c->op_bytes);
2233
2234 c->src.val = old_cs;
2235 emulate_push(ctxt, ctxt->ops);
2236 rc = writeback(ctxt, ctxt->ops);
2237 if (rc != X86EMUL_CONTINUE)
2238 return rc;
2239
2240 c->src.val = old_eip;
2241 emulate_push(ctxt, ctxt->ops);
2242 rc = writeback(ctxt, ctxt->ops);
2243 if (rc != X86EMUL_CONTINUE)
2244 return rc;
2245
2246 c->dst.type = OP_NONE;
2247
2248 return X86EMUL_CONTINUE;
2249}
2250
Avi Kivity73fba5f2010-07-29 15:11:53 +03002251#define D(_y) { .flags = (_y) }
2252#define N D(0)
2253#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2254#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2255#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2256
2257static struct opcode group1[] = {
2258 X7(D(Lock)), N
2259};
2260
2261static struct opcode group1A[] = {
2262 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2263};
2264
2265static struct opcode group3[] = {
2266 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2267 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03002268 X4(D(SrcMem | ModRM)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002269};
2270
2271static struct opcode group4[] = {
2272 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2273 N, N, N, N, N, N,
2274};
2275
2276static struct opcode group5[] = {
2277 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Avi Kivity0ef753b2010-08-18 14:51:45 +03002278 D(SrcMem | ModRM | Stack),
2279 I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002280 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2281 D(SrcMem | ModRM | Stack), N,
2282};
2283
2284static struct group_dual group7 = { {
2285 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
2286 D(SrcNone | ModRM | DstMem | Mov), N,
Avi Kivity5a506b12010-08-01 15:10:29 +03002287 D(SrcMem16 | ModRM | Mov | Priv),
2288 D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002289}, {
2290 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
2291 D(SrcNone | ModRM | DstMem | Mov), N,
2292 D(SrcMem16 | ModRM | Mov | Priv), N,
2293} };
2294
2295static struct opcode group8[] = {
2296 N, N, N, N,
2297 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2298 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2299};
2300
2301static struct group_dual group9 = { {
2302 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2303}, {
2304 N, N, N, N, N, N, N, N,
2305} };
2306
2307static struct opcode opcode_table[256] = {
2308 /* 0x00 - 0x07 */
2309 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2310 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2311 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2312 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2313 /* 0x08 - 0x0F */
2314 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2315 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2316 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2317 D(ImplicitOps | Stack | No64), N,
2318 /* 0x10 - 0x17 */
2319 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2320 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2321 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2322 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2323 /* 0x18 - 0x1F */
2324 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2325 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2326 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2327 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2328 /* 0x20 - 0x27 */
2329 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2330 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2331 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2332 /* 0x28 - 0x2F */
2333 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2334 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
Avi Kivity7af04fc2010-08-18 14:16:35 +03002335 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm),
2336 N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002337 /* 0x30 - 0x37 */
2338 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2339 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2340 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2341 /* 0x38 - 0x3F */
2342 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2343 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2344 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2345 N, N,
2346 /* 0x40 - 0x4F */
2347 X16(D(DstReg)),
2348 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002349 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002350 /* 0x58 - 0x5F */
2351 X8(D(DstReg | Stack)),
2352 /* 0x60 - 0x67 */
2353 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2354 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2355 N, N, N, N,
2356 /* 0x68 - 0x6F */
Avi Kivity63540382010-07-29 15:11:55 +03002357 I(SrcImm | Mov | Stack, em_push), N,
2358 I(SrcImmByte | Mov | Stack, em_push), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002359 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
2360 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
2361 /* 0x70 - 0x7F */
2362 X16(D(SrcImmByte)),
2363 /* 0x80 - 0x87 */
2364 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2365 G(DstMem | SrcImm | ModRM | Group, group1),
2366 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2367 G(DstMem | SrcImmByte | ModRM | Group, group1),
2368 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2369 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2370 /* 0x88 - 0x8F */
2371 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
2372 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
Avi Kivity342fc632010-08-01 15:13:22 +03002373 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002374 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2375 /* 0x90 - 0x97 */
Avi Kivity3d9e77d2010-08-01 12:41:59 +03002376 X8(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002377 /* 0x98 - 0x9F */
Wei Yongjune8b6fa72010-08-18 16:43:13 +08002378 D(DstAcc | SrcNone), N, D(SrcImmFAddr | No64), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002379 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
2380 /* 0xA0 - 0xA7 */
2381 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
2382 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
2383 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
2384 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
2385 /* 0xA8 - 0xAF */
Wei Yongjun06cb7042010-08-04 15:36:53 +08002386 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
2387 D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002388 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
Avi Kivityf6b33fc2010-08-17 11:20:37 +03002389 D(ByteOp | SrcAcc | DstDI | String), D(SrcAcc | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002390 /* 0xB0 - 0xB7 */
2391 X8(D(ByteOp | DstReg | SrcImm | Mov)),
2392 /* 0xB8 - 0xBF */
2393 X8(D(DstReg | SrcImm | Mov)),
2394 /* 0xC0 - 0xC7 */
2395 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
2396 N, D(ImplicitOps | Stack), N, N,
2397 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
2398 /* 0xC8 - 0xCF */
2399 N, N, N, D(ImplicitOps | Stack),
2400 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
2401 /* 0xD0 - 0xD7 */
Wei Yongjunc034da82010-08-04 15:38:59 +08002402 D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002403 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
2404 N, N, N, N,
2405 /* 0xD8 - 0xDF */
2406 N, N, N, N, N, N, N, N,
2407 /* 0xE0 - 0xE7 */
Wei Yongjunf2f31842010-08-18 16:38:21 +08002408 X3(D(SrcImmByte)), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002409 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
Wei Yongjun41167be2010-08-06 11:45:12 +08002410 D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002411 /* 0xE8 - 0xEF */
2412 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2413 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2414 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
Wei Yongjun41167be2010-08-06 11:45:12 +08002415 D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002416 /* 0xF0 - 0xF7 */
2417 N, N, N, N,
2418 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
2419 /* 0xF8 - 0xFF */
Mohammed Gamal8744aa92010-08-05 15:42:49 +03002420 D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002421 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2422};
2423
2424static struct opcode twobyte_table[256] = {
2425 /* 0x00 - 0x0F */
2426 N, GD(0, &group7), N, N,
2427 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
2428 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
2429 N, D(ImplicitOps | ModRM), N, N,
2430 /* 0x10 - 0x1F */
2431 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
2432 /* 0x20 - 0x2F */
Avi Kivityb27f3852010-08-01 14:25:22 +03002433 D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
2434 D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002435 N, N, N, N,
2436 N, N, N, N, N, N, N, N,
2437 /* 0x30 - 0x3F */
2438 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
2439 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
2440 N, N, N, N, N, N, N, N,
2441 /* 0x40 - 0x4F */
2442 X16(D(DstReg | SrcMem | ModRM | Mov)),
2443 /* 0x50 - 0x5F */
2444 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2445 /* 0x60 - 0x6F */
2446 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2447 /* 0x70 - 0x7F */
2448 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2449 /* 0x80 - 0x8F */
2450 X16(D(SrcImm)),
2451 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08002452 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002453 /* 0xA0 - 0xA7 */
2454 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2455 N, D(DstMem | SrcReg | ModRM | BitOp),
2456 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2457 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
2458 /* 0xA8 - 0xAF */
2459 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2460 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2461 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2462 D(DstMem | SrcReg | Src2CL | ModRM),
2463 D(ModRM), N,
2464 /* 0xB0 - 0xB7 */
2465 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2466 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2467 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
2468 D(DstReg | SrcMem16 | ModRM | Mov),
2469 /* 0xB8 - 0xBF */
2470 N, N,
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08002471 G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Wei Yongjund9574a22010-08-10 13:48:22 +08002472 D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2473 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002474 /* 0xC0 - 0xCF */
Wei Yongjun92f738a52010-08-17 09:19:34 +08002475 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2476 N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002477 N, N, N, GD(0, &group9),
2478 N, N, N, N, N, N, N, N,
2479 /* 0xD0 - 0xDF */
2480 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2481 /* 0xE0 - 0xEF */
2482 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2483 /* 0xF0 - 0xFF */
2484 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
2485};
2486
2487#undef D
2488#undef N
2489#undef G
2490#undef GD
2491#undef I
2492
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002493int
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002494x86_decode_insn(struct x86_emulate_ctxt *ctxt)
2495{
2496 struct x86_emulate_ops *ops = ctxt->ops;
2497 struct decode_cache *c = &ctxt->decode;
2498 int rc = X86EMUL_CONTINUE;
2499 int mode = ctxt->mode;
2500 int def_op_bytes, def_ad_bytes, dual, goffset;
2501 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002502 struct operand memop = { .type = OP_NONE };
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002503
2504 /* we cannot decode insn before we complete previous rep insn */
2505 WARN_ON(ctxt->restart);
2506
2507 c->eip = ctxt->eip;
2508 c->fetch.start = c->fetch.end = c->eip;
2509 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
2510
2511 switch (mode) {
2512 case X86EMUL_MODE_REAL:
2513 case X86EMUL_MODE_VM86:
2514 case X86EMUL_MODE_PROT16:
2515 def_op_bytes = def_ad_bytes = 2;
2516 break;
2517 case X86EMUL_MODE_PROT32:
2518 def_op_bytes = def_ad_bytes = 4;
2519 break;
2520#ifdef CONFIG_X86_64
2521 case X86EMUL_MODE_PROT64:
2522 def_op_bytes = 4;
2523 def_ad_bytes = 8;
2524 break;
2525#endif
2526 default:
2527 return -1;
2528 }
2529
2530 c->op_bytes = def_op_bytes;
2531 c->ad_bytes = def_ad_bytes;
2532
2533 /* Legacy prefixes. */
2534 for (;;) {
2535 switch (c->b = insn_fetch(u8, 1, c->eip)) {
2536 case 0x66: /* operand-size override */
2537 /* switch between 2/4 bytes */
2538 c->op_bytes = def_op_bytes ^ 6;
2539 break;
2540 case 0x67: /* address-size override */
2541 if (mode == X86EMUL_MODE_PROT64)
2542 /* switch between 4/8 bytes */
2543 c->ad_bytes = def_ad_bytes ^ 12;
2544 else
2545 /* switch between 2/4 bytes */
2546 c->ad_bytes = def_ad_bytes ^ 6;
2547 break;
2548 case 0x26: /* ES override */
2549 case 0x2e: /* CS override */
2550 case 0x36: /* SS override */
2551 case 0x3e: /* DS override */
2552 set_seg_override(c, (c->b >> 3) & 3);
2553 break;
2554 case 0x64: /* FS override */
2555 case 0x65: /* GS override */
2556 set_seg_override(c, c->b & 7);
2557 break;
2558 case 0x40 ... 0x4f: /* REX */
2559 if (mode != X86EMUL_MODE_PROT64)
2560 goto done_prefixes;
2561 c->rex_prefix = c->b;
2562 continue;
2563 case 0xf0: /* LOCK */
2564 c->lock_prefix = 1;
2565 break;
2566 case 0xf2: /* REPNE/REPNZ */
2567 c->rep_prefix = REPNE_PREFIX;
2568 break;
2569 case 0xf3: /* REP/REPE/REPZ */
2570 c->rep_prefix = REPE_PREFIX;
2571 break;
2572 default:
2573 goto done_prefixes;
2574 }
2575
2576 /* Any legacy prefix after a REX prefix nullifies its effect. */
2577
2578 c->rex_prefix = 0;
2579 }
2580
2581done_prefixes:
2582
2583 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03002584 if (c->rex_prefix & 8)
2585 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002586
2587 /* Opcode byte(s). */
2588 opcode = opcode_table[c->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08002589 /* Two-byte opcode? */
2590 if (c->b == 0x0f) {
2591 c->twobyte = 1;
2592 c->b = insn_fetch(u8, 1, c->eip);
2593 opcode = twobyte_table[c->b];
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002594 }
2595 c->d = opcode.flags;
2596
2597 if (c->d & Group) {
2598 dual = c->d & GroupDual;
2599 c->modrm = insn_fetch(u8, 1, c->eip);
2600 --c->eip;
2601
2602 if (c->d & GroupDual) {
2603 g_mod012 = opcode.u.gdual->mod012;
2604 g_mod3 = opcode.u.gdual->mod3;
2605 } else
2606 g_mod012 = g_mod3 = opcode.u.group;
2607
2608 c->d &= ~(Group | GroupDual);
2609
2610 goffset = (c->modrm >> 3) & 7;
2611
2612 if ((c->modrm >> 6) == 3)
2613 opcode = g_mod3[goffset];
2614 else
2615 opcode = g_mod012[goffset];
2616 c->d |= opcode.flags;
2617 }
2618
2619 c->execute = opcode.u.execute;
2620
2621 /* Unrecognised? */
2622 if (c->d == 0 || (c->d & Undefined)) {
2623 DPRINTF("Cannot emulate %02x\n", c->b);
2624 return -1;
2625 }
2626
2627 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
2628 c->op_bytes = 8;
2629
Avi Kivity7f9b4b72010-08-01 14:46:54 +03002630 if (c->d & Op3264) {
2631 if (mode == X86EMUL_MODE_PROT64)
2632 c->op_bytes = 8;
2633 else
2634 c->op_bytes = 4;
2635 }
2636
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002637 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03002638 if (c->d & ModRM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002639 rc = decode_modrm(ctxt, ops, &memop);
Avi Kivity09ee57c2010-08-01 12:07:29 +03002640 if (!c->has_seg_override)
2641 set_seg_override(c, c->modrm_seg);
2642 } else if (c->d & MemAbs)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002643 rc = decode_abs(ctxt, ops, &memop);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002644 if (rc != X86EMUL_CONTINUE)
2645 goto done;
2646
2647 if (!c->has_seg_override)
2648 set_seg_override(c, VCPU_SREG_DS);
2649
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002650 if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
2651 memop.addr.mem += seg_override_base(ctxt, ops, c);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002652
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002653 if (memop.type == OP_MEM && c->ad_bytes != 8)
2654 memop.addr.mem = (u32)memop.addr.mem;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002655
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002656 if (memop.type == OP_MEM && c->rip_relative)
2657 memop.addr.mem += c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002658
2659 /*
2660 * Decode and fetch the source operand: register, memory
2661 * or immediate.
2662 */
2663 switch (c->d & SrcMask) {
2664 case SrcNone:
2665 break;
2666 case SrcReg:
2667 decode_register_operand(&c->src, c, 0);
2668 break;
2669 case SrcMem16:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002670 memop.bytes = 2;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002671 goto srcmem_common;
2672 case SrcMem32:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002673 memop.bytes = 4;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002674 goto srcmem_common;
2675 case SrcMem:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002676 memop.bytes = (c->d & ByteOp) ? 1 :
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002677 c->op_bytes;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002678 srcmem_common:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002679 c->src = memop;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002680 break;
2681 case SrcImm:
2682 case SrcImmU:
2683 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002684 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002685 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2686 if (c->src.bytes == 8)
2687 c->src.bytes = 4;
2688 /* NB. Immediates are sign-extended as necessary. */
2689 switch (c->src.bytes) {
2690 case 1:
2691 c->src.val = insn_fetch(s8, 1, c->eip);
2692 break;
2693 case 2:
2694 c->src.val = insn_fetch(s16, 2, c->eip);
2695 break;
2696 case 4:
2697 c->src.val = insn_fetch(s32, 4, c->eip);
2698 break;
2699 }
2700 if ((c->d & SrcMask) == SrcImmU) {
2701 switch (c->src.bytes) {
2702 case 1:
2703 c->src.val &= 0xff;
2704 break;
2705 case 2:
2706 c->src.val &= 0xffff;
2707 break;
2708 case 4:
2709 c->src.val &= 0xffffffff;
2710 break;
2711 }
2712 }
2713 break;
2714 case SrcImmByte:
2715 case SrcImmUByte:
2716 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002717 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002718 c->src.bytes = 1;
2719 if ((c->d & SrcMask) == SrcImmByte)
2720 c->src.val = insn_fetch(s8, 1, c->eip);
2721 else
2722 c->src.val = insn_fetch(u8, 1, c->eip);
2723 break;
2724 case SrcAcc:
2725 c->src.type = OP_REG;
2726 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002727 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002728 fetch_register_operand(&c->src);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002729 break;
2730 case SrcOne:
2731 c->src.bytes = 1;
2732 c->src.val = 1;
2733 break;
2734 case SrcSI:
2735 c->src.type = OP_MEM;
2736 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002737 c->src.addr.mem =
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002738 register_address(c, seg_override_base(ctxt, ops, c),
2739 c->regs[VCPU_REGS_RSI]);
2740 c->src.val = 0;
2741 break;
2742 case SrcImmFAddr:
2743 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002744 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002745 c->src.bytes = c->op_bytes + 2;
2746 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
2747 break;
2748 case SrcMemFAddr:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002749 memop.bytes = c->op_bytes + 2;
2750 goto srcmem_common;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002751 break;
2752 }
2753
2754 /*
2755 * Decode and fetch the second source operand: register, memory
2756 * or immediate.
2757 */
2758 switch (c->d & Src2Mask) {
2759 case Src2None:
2760 break;
2761 case Src2CL:
2762 c->src2.bytes = 1;
2763 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
2764 break;
2765 case Src2ImmByte:
2766 c->src2.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002767 c->src2.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002768 c->src2.bytes = 1;
2769 c->src2.val = insn_fetch(u8, 1, c->eip);
2770 break;
2771 case Src2One:
2772 c->src2.bytes = 1;
2773 c->src2.val = 1;
2774 break;
2775 }
2776
2777 /* Decode and fetch the destination operand: register or memory. */
2778 switch (c->d & DstMask) {
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002779 case DstReg:
2780 decode_register_operand(&c->dst, c,
2781 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
2782 break;
Wei Yongjun943858e2010-08-06 11:36:51 +08002783 case DstImmUByte:
2784 c->dst.type = OP_IMM;
2785 c->dst.addr.mem = c->eip;
2786 c->dst.bytes = 1;
2787 c->dst.val = insn_fetch(u8, 1, c->eip);
2788 break;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002789 case DstMem:
2790 case DstMem64:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002791 c->dst = memop;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002792 if ((c->d & DstMask) == DstMem64)
2793 c->dst.bytes = 8;
2794 else
2795 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Wei Yongjun35c843c2010-08-09 11:34:56 +08002796 if (c->d & BitOp)
2797 fetch_bit_operand(c);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002798 c->dst.orig_val = c->dst.val;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002799 break;
2800 case DstAcc:
2801 c->dst.type = OP_REG;
2802 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002803 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002804 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002805 c->dst.orig_val = c->dst.val;
2806 break;
2807 case DstDI:
2808 c->dst.type = OP_MEM;
2809 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002810 c->dst.addr.mem =
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002811 register_address(c, es_base(ctxt, ops),
2812 c->regs[VCPU_REGS_RDI]);
2813 c->dst.val = 0;
2814 break;
Wei Yongjun36089fe2010-08-04 15:38:18 +08002815 case ImplicitOps:
2816 /* Special instructions do their own operand decoding. */
2817 default:
2818 c->dst.type = OP_NONE; /* Disable writeback. */
2819 return 0;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002820 }
2821
2822done:
2823 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2824}
2825
2826int
Avi Kivity9aabc88f2010-07-29 15:11:50 +03002827x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002828{
Avi Kivity9aabc88f2010-07-29 15:11:50 +03002829 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002830 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002831 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002832 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002833 int saved_dst_type = c->dst.type;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002834 int irq; /* Used for int 3, int, and into */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002835
Gleb Natapov9de41572010-04-28 19:15:22 +03002836 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002837
Gleb Natapov11616242010-02-11 14:43:14 +02002838 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002839 emulate_ud(ctxt);
Gleb Natapov11616242010-02-11 14:43:14 +02002840 goto done;
2841 }
2842
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002843 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002844 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002845 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002846 goto done;
2847 }
2848
Gleb Natapove92805a2010-02-10 14:21:35 +02002849 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002850 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002851 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002852 goto done;
2853 }
2854
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002855 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002856 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002857 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002858 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002859 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002860 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002861 goto done;
2862 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002863 }
2864
Wei Yongjunc483c022010-08-06 15:36:36 +08002865 if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002866 rc = read_emulated(ctxt, ops, c->src.addr.mem,
Gleb Natapov414e6272010-04-28 19:15:26 +03002867 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002868 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002869 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002870 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002871 }
2872
Gleb Natapove35b7b92010-02-25 16:36:42 +02002873 if (c->src2.type == OP_MEM) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002874 rc = read_emulated(ctxt, ops, c->src2.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002875 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002876 if (rc != X86EMUL_CONTINUE)
2877 goto done;
2878 }
2879
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002880 if ((c->d & DstMask) == ImplicitOps)
2881 goto special_insn;
2882
2883
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002884 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2885 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002886 rc = read_emulated(ctxt, ops, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002887 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002888 if (rc != X86EMUL_CONTINUE)
2889 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002890 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002891 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002892
Avi Kivity018a98d2007-11-27 19:30:56 +02002893special_insn:
2894
Avi Kivityef65c882010-07-29 15:11:51 +03002895 if (c->execute) {
2896 rc = c->execute(ctxt);
2897 if (rc != X86EMUL_CONTINUE)
2898 goto done;
2899 goto writeback;
2900 }
2901
Laurent Viviere4e03de2007-09-18 11:52:50 +02002902 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002903 goto twobyte_insn;
2904
Laurent Viviere4e03de2007-09-18 11:52:50 +02002905 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002906 case 0x00 ... 0x05:
2907 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002908 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002910 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002911 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002912 break;
2913 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002914 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002915 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002916 goto done;
2917 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002918 case 0x08 ... 0x0d:
2919 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002920 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002921 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002922 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002923 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002924 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002925 case 0x10 ... 0x15:
2926 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002927 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002928 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002929 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002930 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002931 break;
2932 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002933 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002934 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002935 goto done;
2936 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002937 case 0x18 ... 0x1d:
2938 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002939 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002940 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002941 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002942 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002943 break;
2944 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002945 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002946 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002947 goto done;
2948 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002949 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002950 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002951 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002952 break;
2953 case 0x28 ... 0x2d:
2954 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002955 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002956 break;
2957 case 0x30 ... 0x35:
2958 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002959 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002960 break;
2961 case 0x38 ... 0x3d:
2962 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002963 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002965 case 0x40 ... 0x47: /* inc r16/r32 */
2966 emulate_1op("inc", c->dst, ctxt->eflags);
2967 break;
2968 case 0x48 ... 0x4f: /* dec r16/r32 */
2969 emulate_1op("dec", c->dst, ctxt->eflags);
2970 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002971 case 0x58 ... 0x5f: /* pop reg */
2972 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002973 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002974 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002975 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002976 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002977 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002978 rc = emulate_pusha(ctxt, ops);
2979 if (rc != X86EMUL_CONTINUE)
2980 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002981 break;
2982 case 0x61: /* popa */
2983 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002984 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002985 goto done;
2986 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002987 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002988 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002990 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002991 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002992 case 0x6c: /* insb */
2993 case 0x6d: /* insw/insd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08002994 c->src.val = c->regs[VCPU_REGS_RDX];
2995 goto do_io_in;
Avi Kivity018a98d2007-11-27 19:30:56 +02002996 case 0x6e: /* outsb */
2997 case 0x6f: /* outsw/outsd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08002998 c->dst.val = c->regs[VCPU_REGS_RDX];
2999 goto do_io_out;
Gleb Natapov79729952010-03-18 15:20:24 +02003000 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003001 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003002 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003003 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003004 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003005 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003006 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003007 case 0:
3008 goto add;
3009 case 1:
3010 goto or;
3011 case 2:
3012 goto adc;
3013 case 3:
3014 goto sbb;
3015 case 4:
3016 goto and;
3017 case 5:
3018 goto sub;
3019 case 6:
3020 goto xor;
3021 case 7:
3022 goto cmp;
3023 }
3024 break;
3025 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003026 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02003027 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028 break;
3029 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003030 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003031 /* Write back the register source. */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003032 c->src.val = c->dst.val;
3033 write_register_operand(&c->src);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034 /*
3035 * Write back the memory destination with implicit LOCK
3036 * prefix.
3037 */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003038 c->dst.val = c->src.orig_val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003039 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003041 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03003042 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003043 case 0x8c: /* mov r/m, sreg */
3044 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003045 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02003046 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003047 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03003048 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003049 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003050 case 0x8d: /* lea r16/r32, m */
Avi Kivity342fc632010-08-01 15:13:22 +03003051 c->dst.val = c->src.addr.mem;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003052 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003053 case 0x8e: { /* mov seg, r/m16 */
3054 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003055
3056 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003057
Gleb Natapovc6975182010-02-18 12:15:01 +02003058 if (c->modrm_reg == VCPU_SREG_CS ||
3059 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003060 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003061 goto done;
3062 }
3063
Glauber Costa310b5d32009-05-12 16:21:06 -04003064 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03003065 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04003066
Gleb Natapov2e873022010-03-18 15:20:18 +02003067 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003068
3069 c->dst.type = OP_NONE; /* Disable writeback. */
3070 break;
3071 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003072 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003073 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003074 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003075 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03003077 case 0x90 ... 0x97: /* nop / xchg reg, rax */
3078 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03003079 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003080 goto xchg;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08003081 case 0x98: /* cbw/cwde/cdqe */
3082 switch (c->op_bytes) {
3083 case 2: c->dst.val = (s8)c->dst.val; break;
3084 case 4: c->dst.val = (s16)c->dst.val; break;
3085 case 8: c->dst.val = (s32)c->dst.val; break;
3086 }
3087 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07003088 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003089 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003090 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003091 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03003092 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02003093 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003094 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02003095 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003096 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
3097 if (rc != X86EMUL_CONTINUE)
3098 goto done;
3099 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08003100 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02003102 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003103 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01003104 c->dst.type = OP_NONE; /* Disable writeback. */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003105 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
Gleb Natapova682e352010-03-18 15:20:21 +02003106 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003107 case 0xa8 ... 0xa9: /* test ax, imm */
3108 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003109 case 0xaa ... 0xab: /* stos */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003110 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02003111 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003112 case 0xae ... 0xaf: /* scas */
Avi Kivityf6b33fc2010-08-17 11:20:37 +03003113 goto cmp;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03003114 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02003115 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02003116 case 0xc0 ... 0xc1:
3117 emulate_grp2(ctxt);
3118 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003119 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003120 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003121 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003122 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02003123 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02003124 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
3125 mov:
3126 c->dst.val = c->src.val;
3127 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003128 case 0xcb: /* ret far */
3129 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003130 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003131 goto done;
3132 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003133 case 0xcc: /* int3 */
3134 irq = 3;
3135 goto do_interrupt;
3136 case 0xcd: /* int n */
3137 irq = c->src.val;
3138 do_interrupt:
3139 rc = emulate_int(ctxt, ops, irq);
3140 if (rc != X86EMUL_CONTINUE)
3141 goto done;
3142 break;
3143 case 0xce: /* into */
3144 if (ctxt->eflags & EFLG_OF) {
3145 irq = 4;
3146 goto do_interrupt;
3147 }
3148 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003149 case 0xcf: /* iret */
3150 rc = emulate_iret(ctxt, ops);
3151
3152 if (rc != X86EMUL_CONTINUE)
3153 goto done;
3154 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003155 case 0xd0 ... 0xd1: /* Grp2 */
Avi Kivity018a98d2007-11-27 19:30:56 +02003156 emulate_grp2(ctxt);
3157 break;
3158 case 0xd2 ... 0xd3: /* Grp2 */
3159 c->src.val = c->regs[VCPU_REGS_RCX];
3160 emulate_grp2(ctxt);
3161 break;
Wei Yongjunf2f31842010-08-18 16:38:21 +08003162 case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
3163 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3164 if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
3165 (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
3166 jmp_rel(c, c->src.val);
3167 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003168 case 0xe4: /* inb */
3169 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003170 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003171 case 0xe6: /* outb */
3172 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003173 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003174 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003175 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003176 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003177 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003178 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003179 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003180 }
3181 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003182 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003183 case 0xea: { /* jmp far */
3184 unsigned short sel;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003185 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003186 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3187
3188 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003189 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003190
Gleb Natapov414e6272010-04-28 19:15:26 +03003191 c->eip = 0;
3192 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003193 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003194 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003195 case 0xeb:
3196 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003197 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003198 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003199 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003200 case 0xec: /* in al,dx */
3201 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003202 c->src.val = c->regs[VCPU_REGS_RDX];
3203 do_io_in:
3204 c->dst.bytes = min(c->dst.bytes, 4u);
3205 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003206 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003207 goto done;
3208 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003209 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3210 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003211 goto done; /* IO is needed */
3212 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003213 case 0xee: /* out dx,al */
3214 case 0xef: /* out dx,(e/r)ax */
Wei Yongjun41167be2010-08-06 11:45:12 +08003215 c->dst.val = c->regs[VCPU_REGS_RDX];
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003216 do_io_out:
Wei Yongjun41167be2010-08-06 11:45:12 +08003217 c->src.bytes = min(c->src.bytes, 4u);
3218 if (!emulator_io_permited(ctxt, ops, c->dst.val,
3219 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003220 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003221 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003222 }
Wei Yongjun41167be2010-08-06 11:45:12 +08003223 ops->pio_out_emulated(c->src.bytes, c->dst.val,
3224 &c->src.val, 1, ctxt->vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003225 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003226 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003227 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003228 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003229 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003230 case 0xf5: /* cmc */
3231 /* complement carry flag from eflags reg */
3232 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003233 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003234 case 0xf6 ... 0xf7: /* Grp3 */
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03003235 if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
Gleb Natapovaca06a82010-03-18 15:20:15 +02003236 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003237 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003238 case 0xf8: /* clc */
3239 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003240 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03003241 case 0xf9: /* stc */
3242 ctxt->eflags |= EFLG_CF;
3243 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003244 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003245 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003246 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003247 goto done;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003248 } else
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003249 ctxt->eflags &= ~X86_EFLAGS_IF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003250 break;
3251 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003252 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003253 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003254 goto done;
3255 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003256 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003257 ctxt->eflags |= X86_EFLAGS_IF;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003258 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003259 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003260 case 0xfc: /* cld */
3261 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003262 break;
3263 case 0xfd: /* std */
3264 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003265 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003266 case 0xfe: /* Grp4 */
3267 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003268 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003269 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003270 goto done;
3271 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003272 case 0xff: /* Grp5 */
3273 if (c->modrm_reg == 5)
3274 goto jump_far;
3275 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003276 default:
3277 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003278 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003279
3280writeback:
3281 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003282 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003283 goto done;
3284
Gleb Natapov5cd21912010-03-18 15:20:26 +02003285 /*
3286 * restore dst type in case the decoding will be reused
3287 * (happens for string instruction )
3288 */
3289 c->dst.type = saved_dst_type;
3290
Gleb Natapova682e352010-03-18 15:20:21 +02003291 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003292 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3293 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003294
3295 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003296 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3297 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003298
Gleb Natapov5cd21912010-03-18 15:20:26 +02003299 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003300 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003301 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003302 /* The second termination condition only applies for REPE
3303 * and REPNE. Test if the repeat string operation prefix is
3304 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
3305 * corresponding termination condition according to:
3306 * - if REPE/REPZ and ZF = 0 then done
3307 * - if REPNE/REPNZ and ZF = 1 then done
3308 */
3309 if (((c->b == 0xa6) || (c->b == 0xa7) ||
3310 (c->b == 0xae) || (c->b == 0xaf))
3311 && (((c->rep_prefix == REPE_PREFIX) &&
3312 ((ctxt->eflags & EFLG_ZF) == 0))
3313 || ((c->rep_prefix == REPNE_PREFIX) &&
3314 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
3315 ctxt->restart = false;
Gleb Natapov7b262e92010-03-18 15:20:27 +02003316 /*
3317 * Re-enter guest when pio read ahead buffer is empty or,
3318 * if it is not used, after each 1024 iteration.
3319 */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003320 else if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3321 (rc->end != 0 && rc->end == rc->pos)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02003322 ctxt->restart = false;
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003323 c->eip = ctxt->eip;
3324 }
Gleb Natapov5cd21912010-03-18 15:20:26 +02003325 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003326 /*
3327 * reset read cache here in case string instruction is restared
3328 * without decoding
3329 */
3330 ctxt->decode.mem_read.end = 0;
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003331 if (!ctxt->restart)
3332 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003333
3334done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003335 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003336
3337twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003338 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003340 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003341 u16 size;
3342 unsigned long address;
3343
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003344 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003345 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003346 goto cannot_emulate;
3347
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003348 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003349 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003350 goto done;
3351
Avi Kivity33e38852008-05-21 15:34:25 +03003352 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003353 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003354 /* Disable writeback. */
3355 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003356 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357 case 2: /* lgdt */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003358 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003359 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003360 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003361 goto done;
3362 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003363 /* Disable writeback. */
3364 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003365 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003366 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003367 if (c->modrm_mod == 3) {
3368 switch (c->modrm_rm) {
3369 case 1:
3370 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003371 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003372 goto done;
3373 break;
3374 default:
3375 goto cannot_emulate;
3376 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003377 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003378 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003379 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003380 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003381 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003382 goto done;
3383 realmode_lidt(ctxt->vcpu, size, address);
3384 }
Avi Kivity16286d02008-04-14 14:40:50 +03003385 /* Disable writeback. */
3386 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003387 break;
3388 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003389 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003390 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391 break;
3392 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03003393 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02003394 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003395 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003396 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003397 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003398 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003399 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003400 case 7: /* invlpg*/
Avi Kivity1f6f0582010-08-01 15:19:22 +03003401 emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
Avi Kivity16286d02008-04-14 14:40:50 +03003402 /* Disable writeback. */
3403 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003404 break;
3405 default:
3406 goto cannot_emulate;
3407 }
3408 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003409 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003410 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003411 if (rc != X86EMUL_CONTINUE)
3412 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003413 else
3414 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003415 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003416 case 0x06:
3417 emulate_clts(ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003418 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003419 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003420 kvm_emulate_wbinvd(ctxt->vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003421 break;
3422 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003423 case 0x0d: /* GrpP (prefetch) */
3424 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003425 break;
3426 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003427 switch (c->modrm_reg) {
3428 case 1:
3429 case 5 ... 7:
3430 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003431 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003432 goto done;
3433 }
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003434 c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003435 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003436 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003437 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3438 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003439 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003440 goto done;
3441 }
Avi Kivityb27f3852010-08-01 14:25:22 +03003442 ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003444 case 0x22: /* mov reg, cr */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003445 if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003446 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003447 goto done;
3448 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003449 c->dst.type = OP_NONE;
3450 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003452 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3453 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003454 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003455 goto done;
3456 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003457
Avi Kivityb27f3852010-08-01 14:25:22 +03003458 if (ops->set_dr(c->modrm_reg, c->src.val &
Gleb Natapov338dbc92010-04-28 19:15:32 +03003459 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3460 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3461 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003462 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003463 goto done;
3464 }
3465
Laurent Viviera01af5e2007-09-24 11:10:56 +02003466 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003467 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003468 case 0x30:
3469 /* wrmsr */
3470 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3471 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003472 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003473 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003474 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003475 }
3476 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02003477 break;
3478 case 0x32:
3479 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003480 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003481 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003482 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003483 } else {
3484 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3485 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3486 }
3487 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02003488 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003489 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003490 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003491 if (rc != X86EMUL_CONTINUE)
3492 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003493 else
3494 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003495 break;
3496 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003497 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003498 if (rc != X86EMUL_CONTINUE)
3499 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003500 else
3501 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003502 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003503 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003504 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003505 if (!test_cc(c->b, ctxt->eflags))
3506 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003507 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003508 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003509 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003510 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003511 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08003512 case 0x90 ... 0x9f: /* setcc r/m8 */
3513 c->dst.val = test_cc(c->b, ctxt->eflags);
3514 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003515 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003516 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003517 break;
3518 case 0xa1: /* pop fs */
3519 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003520 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003521 goto done;
3522 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003523 case 0xa3:
3524 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003525 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003526 /* only subword offset */
3527 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003528 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003529 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003530 case 0xa4: /* shld imm8, r, r/m */
3531 case 0xa5: /* shld cl, r, r/m */
3532 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3533 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003534 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003535 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003536 break;
3537 case 0xa9: /* pop gs */
3538 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003539 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003540 goto done;
3541 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003542 case 0xab:
3543 bts: /* bts */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003544 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003545 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003546 case 0xac: /* shrd imm8, r, r/m */
3547 case 0xad: /* shrd cl, r, r/m */
3548 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3549 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003550 case 0xae: /* clflush */
3551 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003552 case 0xb0 ... 0xb1: /* cmpxchg */
3553 /*
3554 * Save real source value, then compare EAX against
3555 * destination.
3556 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003557 c->src.orig_val = c->src.val;
3558 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003559 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3560 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003561 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003562 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563 } else {
3564 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003565 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003566 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003567 }
3568 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003569 case 0xb3:
3570 btr: /* btr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003571 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003572 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003573 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003574 c->dst.bytes = c->op_bytes;
3575 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3576 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003577 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003578 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003579 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580 case 0:
3581 goto bt;
3582 case 1:
3583 goto bts;
3584 case 2:
3585 goto btr;
3586 case 3:
3587 goto btc;
3588 }
3589 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003590 case 0xbb:
3591 btc: /* btc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003592 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003593 break;
Wei Yongjund9574a22010-08-10 13:48:22 +08003594 case 0xbc: { /* bsf */
3595 u8 zf;
3596 __asm__ ("bsf %2, %0; setz %1"
3597 : "=r"(c->dst.val), "=q"(zf)
3598 : "r"(c->src.val));
3599 ctxt->eflags &= ~X86_EFLAGS_ZF;
3600 if (zf) {
3601 ctxt->eflags |= X86_EFLAGS_ZF;
3602 c->dst.type = OP_NONE; /* Disable writeback. */
3603 }
3604 break;
3605 }
3606 case 0xbd: { /* bsr */
3607 u8 zf;
3608 __asm__ ("bsr %2, %0; setz %1"
3609 : "=r"(c->dst.val), "=q"(zf)
3610 : "r"(c->src.val));
3611 ctxt->eflags &= ~X86_EFLAGS_ZF;
3612 if (zf) {
3613 ctxt->eflags |= X86_EFLAGS_ZF;
3614 c->dst.type = OP_NONE; /* Disable writeback. */
3615 }
3616 break;
3617 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003618 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003619 c->dst.bytes = c->op_bytes;
3620 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3621 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003622 break;
Wei Yongjun92f738a52010-08-17 09:19:34 +08003623 case 0xc0 ... 0xc1: /* xadd */
3624 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
3625 /* Write back the register source. */
3626 c->src.val = c->dst.orig_val;
3627 write_register_operand(&c->src);
3628 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003629 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003630 c->dst.bytes = c->op_bytes;
3631 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3632 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003633 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003635 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003636 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003637 goto done;
3638 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003639 default:
3640 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003641 }
3642 goto writeback;
3643
3644cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003645 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003646 return -1;
3647}