blob: abce25f27f5723a7afe9e8af50c6322905c37503 [file] [log] [blame]
Sam Bradshaw88523a62011-08-30 08:34:26 -06001/*
2 * mtip32xx.h - Header file for the P320 SSD Block Driver
3 * Copyright (C) 2011 Micron Technology, Inc.
4 *
5 * Portions of this code were derived from works subjected to the
6 * following copyright:
7 * Copyright (C) 2009 Integrated Device Technology, Inc.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 */
20
21#ifndef __MTIP32XX_H__
22#define __MTIP32XX_H__
23
24#include <linux/spinlock.h>
25#include <linux/rwsem.h>
26#include <linux/ata.h>
27#include <linux/interrupt.h>
28#include <linux/genhd.h>
Sam Bradshaw88523a62011-08-30 08:34:26 -060029
30/* Offset of Subsystem Device ID in pci confoguration space */
31#define PCI_SUBSYSTEM_DEVICEID 0x2E
32
33/* offset of Device Control register in PCIe extended capabilites space */
34#define PCIE_CONFIG_EXT_DEVICE_CONTROL_OFFSET 0x48
35
Selvan Mani4453bc82012-09-27 14:36:43 +020036/* check for erase mode support during secure erase */
Selvan Mani4b9e8842012-11-07 06:03:56 -070037#define MTIP_SEC_ERASE_MODE 0x2
Selvan Mani4453bc82012-09-27 14:36:43 +020038
Asai Thambi S Pc74b0f52012-04-09 08:35:39 +020039/* # of times to retry timed out/failed IOs */
40#define MTIP_MAX_RETRIES 2
Sam Bradshaw88523a62011-08-30 08:34:26 -060041
42/* Various timeout values in ms */
Asai Thambi S P9b204fb2014-05-20 10:48:56 -070043#define MTIP_NCQ_CMD_TIMEOUT_MS 15000
44#define MTIP_IOCTL_CMD_TIMEOUT_MS 5000
45#define MTIP_INT_CMD_TIMEOUT_MS 5000
46#define MTIP_QUIESCE_IO_TIMEOUT_MS (MTIP_NCQ_CMD_TIMEOUT_MS * \
47 (MTIP_MAX_RETRIES + 1))
Sam Bradshaw88523a62011-08-30 08:34:26 -060048
49/* check for timeouts every 500ms */
50#define MTIP_TIMEOUT_CHECK_PERIOD 500
51
52/* ftl rebuild */
53#define MTIP_FTL_REBUILD_OFFSET 142
Asai Thambi S P60ec0ee2011-11-23 08:29:24 +010054#define MTIP_FTL_REBUILD_MAGIC 0xED51
Sam Bradshaw88523a62011-08-30 08:34:26 -060055#define MTIP_FTL_REBUILD_TIMEOUT_MS 2400000
56
Asai Thambi S P2077d942013-04-29 21:19:49 +020057/* unaligned IO handling */
Asai Thambi S P5a982682014-02-18 14:49:17 -080058#define MTIP_MAX_UNALIGNED_SLOTS 2
Asai Thambi S P2077d942013-04-29 21:19:49 +020059
Sam Bradshaw88523a62011-08-30 08:34:26 -060060/* Macro to extract the tag bit number from a tag value. */
Asai Thambi S P60ec0ee2011-11-23 08:29:24 +010061#define MTIP_TAG_BIT(tag) (tag & 0x1F)
Sam Bradshaw88523a62011-08-30 08:34:26 -060062
63/*
64 * Macro to extract the tag index from a tag value. The index
65 * is used to access the correct s_active/Command Issue register based
66 * on the tag value.
67 */
68#define MTIP_TAG_INDEX(tag) (tag >> 5)
69
70/*
71 * Maximum number of scatter gather entries
72 * a single command may have.
73 */
Sam Bradshaw188b9f42014-01-15 10:14:57 -080074#define MTIP_MAX_SG 504
Sam Bradshaw88523a62011-08-30 08:34:26 -060075
76/*
77 * Maximum number of slot groups (Command Issue & s_active registers)
78 * NOTE: This is the driver maximum; check dd->slot_groups for actual value.
79 */
80#define MTIP_MAX_SLOT_GROUPS 8
81
82/* Internal command tag. */
83#define MTIP_TAG_INTERNAL 0
84
85/* Micron Vendor ID & P320x SSD Device ID */
86#define PCI_VENDOR_ID_MICRON 0x1344
Asai Thambi S P1a131452012-09-05 22:00:38 +053087#define P320H_DEVICE_ID 0x5150
88#define P320M_DEVICE_ID 0x5151
89#define P320S_DEVICE_ID 0x5152
90#define P325M_DEVICE_ID 0x5153
91#define P420H_DEVICE_ID 0x5160
92#define P420M_DEVICE_ID 0x5161
93#define P425M_DEVICE_ID 0x5163
Sam Bradshaw88523a62011-08-30 08:34:26 -060094
95/* Driver name and version strings */
96#define MTIP_DRV_NAME "mtip32xx"
Sam Bradshaw5eb92912014-03-13 14:33:30 -070097#define MTIP_DRV_VERSION "1.3.1"
Sam Bradshaw88523a62011-08-30 08:34:26 -060098
99/* Maximum number of minor device numbers per device. */
100#define MTIP_MAX_MINORS 16
101
102/* Maximum number of supported command slots. */
103#define MTIP_MAX_COMMAND_SLOTS (MTIP_MAX_SLOT_GROUPS * 32)
104
105/*
106 * Per-tag bitfield size in longs.
107 * Linux bit manipulation functions
108 * (i.e. test_and_set_bit, find_next_zero_bit)
109 * manipulate memory in longs, so we try to make the math work.
110 * take the slot groups and find the number of longs, rounding up.
111 * Careful! i386 and x86_64 use different size longs!
112 */
113#define U32_PER_LONG (sizeof(long) / sizeof(u32))
114#define SLOTBITS_IN_LONGS ((MTIP_MAX_SLOT_GROUPS + \
115 (U32_PER_LONG-1))/U32_PER_LONG)
116
117/* BAR number used to access the HBA registers. */
118#define MTIP_ABAR 5
119
Sam Bradshaw88523a62011-08-30 08:34:26 -0600120#ifdef DEBUG
121 #define dbg_printk(format, arg...) \
122 printk(pr_fmt(format), ##arg);
123#else
124 #define dbg_printk(format, arg...)
125#endif
126
Asai Thambi S P7b421d22012-06-04 12:44:02 -0700127#define MTIP_DFS_MAX_BUF_SIZE 1024
128
Asai Thambi S P8ce80092012-05-29 18:44:27 -0700129enum {
130 /* below are bit numbers in 'flags' defined in mtip_port */
131 MTIP_PF_IC_ACTIVE_BIT = 0, /* pio/ioctl */
132 MTIP_PF_EH_ACTIVE_BIT = 1, /* error handling */
133 MTIP_PF_SE_ACTIVE_BIT = 2, /* secure erase */
134 MTIP_PF_DM_ACTIVE_BIT = 3, /* download microcde */
Asai Thambi SPabb0ccd2016-02-24 21:21:13 -0800135 MTIP_PF_TO_ACTIVE_BIT = 9, /* timeout handling */
Asai Thambi S P0caff002013-04-03 19:56:21 +0530136 MTIP_PF_PAUSE_IO = ((1 << MTIP_PF_IC_ACTIVE_BIT) |
137 (1 << MTIP_PF_EH_ACTIVE_BIT) |
138 (1 << MTIP_PF_SE_ACTIVE_BIT) |
Asai Thambi SPabb0ccd2016-02-24 21:21:13 -0800139 (1 << MTIP_PF_DM_ACTIVE_BIT) |
140 (1 << MTIP_PF_TO_ACTIVE_BIT)),
Ming Lei8a05aa42017-07-05 12:14:27 +0800141 MTIP_PF_HOST_CAP_64 = 10, /* cache HOST_CAP_64 */
Asai Thambi S Pc74b0f52012-04-09 08:35:39 +0200142
Asai Thambi S P8ce80092012-05-29 18:44:27 -0700143 MTIP_PF_SVC_THD_ACTIVE_BIT = 4,
144 MTIP_PF_ISSUE_CMDS_BIT = 5,
145 MTIP_PF_REBUILD_BIT = 6,
146 MTIP_PF_SVC_THD_STOP_BIT = 8,
Asai Thambi S P60ec0ee2011-11-23 08:29:24 +0100147
Asai Thambi SPcfc05bd2016-02-24 21:16:00 -0800148 MTIP_PF_SVC_THD_WORK = ((1 << MTIP_PF_EH_ACTIVE_BIT) |
149 (1 << MTIP_PF_ISSUE_CMDS_BIT) |
150 (1 << MTIP_PF_REBUILD_BIT) |
Asai Thambi SPabb0ccd2016-02-24 21:21:13 -0800151 (1 << MTIP_PF_SVC_THD_STOP_BIT) |
152 (1 << MTIP_PF_TO_ACTIVE_BIT)),
Asai Thambi SPcfc05bd2016-02-24 21:16:00 -0800153
Asai Thambi S P8ce80092012-05-29 18:44:27 -0700154 /* below are bit numbers in 'dd_flag' defined in driver_data */
Asai Thambi S P12a166c2012-09-05 22:01:36 +0530155 MTIP_DDF_SEC_LOCK_BIT = 0,
Asai Thambi S P8ce80092012-05-29 18:44:27 -0700156 MTIP_DDF_REMOVE_PENDING_BIT = 1,
157 MTIP_DDF_OVER_TEMP_BIT = 2,
158 MTIP_DDF_WRITE_PROTECT_BIT = 3,
Asai Thambi S P8ce80092012-05-29 18:44:27 -0700159 MTIP_DDF_CLEANUP_BIT = 5,
160 MTIP_DDF_RESUME_BIT = 6,
161 MTIP_DDF_INIT_DONE_BIT = 7,
162 MTIP_DDF_REBUILD_FAILED_BIT = 8,
Asai Thambi SP51c65702016-02-24 21:18:10 -0800163 MTIP_DDF_REMOVAL_BIT = 9,
Asai Thambi S P8f8b8992013-09-11 13:14:42 -0600164
165 MTIP_DDF_STOP_IO = ((1 << MTIP_DDF_REMOVE_PENDING_BIT) |
166 (1 << MTIP_DDF_SEC_LOCK_BIT) |
167 (1 << MTIP_DDF_OVER_TEMP_BIT) |
168 (1 << MTIP_DDF_WRITE_PROTECT_BIT) |
169 (1 << MTIP_DDF_REBUILD_FAILED_BIT)),
170
Asai Thambi S P8ce80092012-05-29 18:44:27 -0700171};
Asai Thambi S Pf6587212012-04-09 08:35:38 +0200172
Selvan Mani836413e2012-11-14 06:16:35 -0700173struct smart_attr {
Asai Thambi S Pf6587212012-04-09 08:35:38 +0200174 u8 attr_id;
Christoph Hellwig643b5f62018-11-09 14:48:58 +0100175 __le16 flags;
Asai Thambi S Pf6587212012-04-09 08:35:38 +0200176 u8 cur;
177 u8 worst;
Christoph Hellwig643b5f62018-11-09 14:48:58 +0100178 __le32 data;
Asai Thambi S Pf6587212012-04-09 08:35:38 +0200179 u8 res[3];
Selvan Mani836413e2012-11-14 06:16:35 -0700180} __packed;
Asai Thambi S Pf6587212012-04-09 08:35:38 +0200181
Asai Thambi S P16c906e52012-12-20 07:46:25 -0800182struct mtip_work {
183 struct work_struct work;
184 void *port;
185 int cpu_binding;
186 u32 completed;
187} ____cacheline_aligned_in_smp;
188
189#define DEFINE_HANDLER(group) \
190 void mtip_workq_sdbf##group(struct work_struct *work) \
191 { \
192 struct mtip_work *w = (struct mtip_work *) work; \
193 mtip_workq_sdbfx(w->port, group, w->completed); \
194 }
195
Asai Thambi S P15283462013-01-11 14:41:34 +0100196#define MTIP_TRIM_TIMEOUT_MS 240000
197#define MTIP_MAX_TRIM_ENTRIES 8
Asai Thambi S P0caff002013-04-03 19:56:21 +0530198#define MTIP_MAX_TRIM_ENTRY_LEN 0xfff8
Asai Thambi S P15283462013-01-11 14:41:34 +0100199
200struct mtip_trim_entry {
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100201 __le32 lba; /* starting lba of region */
202 __le16 rsvd; /* unused */
203 __le16 range; /* # of 512b blocks to trim */
Asai Thambi S P15283462013-01-11 14:41:34 +0100204} __packed;
205
206struct mtip_trim {
207 /* Array of regions to trim */
208 struct mtip_trim_entry entry[MTIP_MAX_TRIM_ENTRIES];
209} __packed;
210
Sam Bradshaw88523a62011-08-30 08:34:26 -0600211/* Register Frame Information Structure (FIS), host to device. */
212struct host_to_dev_fis {
213 /*
214 * FIS type.
215 * - 27h Register FIS, host to device.
216 * - 34h Register FIS, device to host.
217 * - 39h DMA Activate FIS, device to host.
218 * - 41h DMA Setup FIS, bi-directional.
219 * - 46h Data FIS, bi-directional.
220 * - 58h BIST Activate FIS, bi-directional.
221 * - 5Fh PIO Setup FIS, device to host.
222 * - A1h Set Device Bits FIS, device to host.
223 */
224 unsigned char type;
225 unsigned char opts;
226 unsigned char command;
227 unsigned char features;
228
229 union {
230 unsigned char lba_low;
231 unsigned char sector;
232 };
233 union {
234 unsigned char lba_mid;
235 unsigned char cyl_low;
236 };
237 union {
238 unsigned char lba_hi;
239 unsigned char cyl_hi;
240 };
241 union {
242 unsigned char device;
243 unsigned char head;
244 };
245
246 union {
247 unsigned char lba_low_ex;
248 unsigned char sector_ex;
249 };
250 union {
251 unsigned char lba_mid_ex;
252 unsigned char cyl_low_ex;
253 };
254 union {
255 unsigned char lba_hi_ex;
256 unsigned char cyl_hi_ex;
257 };
258 unsigned char features_ex;
259
260 unsigned char sect_count;
261 unsigned char sect_cnt_ex;
262 unsigned char res2;
263 unsigned char control;
264
265 unsigned int res3;
266};
267
268/* Command header structure. */
269struct mtip_cmd_hdr {
270 /*
271 * Command options.
272 * - Bits 31:16 Number of PRD entries.
273 * - Bits 15:8 Unused in this implementation.
274 * - Bit 7 Prefetch bit, informs the drive to prefetch PRD entries.
275 * - Bit 6 Write bit, should be set when writing data to the device.
276 * - Bit 5 Unused in this implementation.
277 * - Bits 4:0 Length of the command FIS in DWords (DWord = 4 bytes).
278 */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100279 __le32 opts;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600280 /* This field is unsed when using NCQ. */
281 union {
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100282 __le32 byte_count;
283 __le32 status;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600284 };
285 /*
286 * Lower 32 bits of the command table address associated with this
287 * header. The command table addresses must be 128 byte aligned.
288 */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100289 __le32 ctba;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600290 /*
291 * If 64 bit addressing is used this field is the upper 32 bits
292 * of the command table address associated with this command.
293 */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100294 __le32 ctbau;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600295 /* Reserved and unused. */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100296 u32 res[4];
Sam Bradshaw88523a62011-08-30 08:34:26 -0600297};
298
299/* Command scatter gather structure (PRD). */
300struct mtip_cmd_sg {
301 /*
302 * Low 32 bits of the data buffer address. For P320 this
303 * address must be 8 byte aligned signified by bits 2:0 being
304 * set to 0.
305 */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100306 __le32 dba;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600307 /*
308 * When 64 bit addressing is used this field is the upper
309 * 32 bits of the data buffer address.
310 */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100311 __le32 dba_upper;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600312 /* Unused. */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100313 __le32 reserved;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600314 /*
315 * Bit 31: interrupt when this data block has been transferred.
316 * Bits 30..22: reserved
317 * Bits 21..0: byte count (minus 1). For P320 the byte count must be
318 * 8 byte aligned signified by bits 2:0 being set to 1.
319 */
Christoph Hellwig449a15d2018-11-09 14:48:57 +0100320 __le32 info;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600321};
322struct mtip_port;
323
Christoph Hellwigd85cb202018-11-09 14:49:01 +0100324struct mtip_int_cmd;
325
Sam Bradshaw88523a62011-08-30 08:34:26 -0600326/* Structure used to describe a command. */
327struct mtip_cmd {
Sam Bradshaw88523a62011-08-30 08:34:26 -0600328 void *command; /* ptr to command table entry */
329
330 dma_addr_t command_dma; /* corresponding physical address */
331
Sam Bradshaw88523a62011-08-30 08:34:26 -0600332 int scatter_ents; /* Number of scatter list entries used */
333
Asai Thambi S P2077d942013-04-29 21:19:49 +0200334 int unaligned; /* command is unaligned on 4k boundary */
335
Christoph Hellwigd85cb202018-11-09 14:49:01 +0100336 union {
337 struct scatterlist sg[MTIP_MAX_SG]; /* Scatter list entries */
338 struct mtip_int_cmd *icmd;
339 };
Sam Bradshaw88523a62011-08-30 08:34:26 -0600340
341 int retries; /* The number of retries left for this command. */
342
343 int direction; /* Data transfer direction */
Christoph Hellwig2a842ac2017-06-03 09:38:04 +0200344 blk_status_t status;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600345};
346
347/* Structure used to describe a port. */
348struct mtip_port {
349 /* Pointer back to the driver data for this port. */
350 struct driver_data *dd;
351 /*
352 * Used to determine if the data pointed to by the
353 * identify field is valid.
354 */
355 unsigned long identify_valid;
356 /* Base address of the memory mapped IO for the port. */
357 void __iomem *mmio;
358 /* Array of pointers to the memory mapped s_active registers. */
359 void __iomem *s_active[MTIP_MAX_SLOT_GROUPS];
Asai Thambi S P60ec0ee2011-11-23 08:29:24 +0100360 /* Array of pointers to the memory mapped completed registers. */
Sam Bradshaw88523a62011-08-30 08:34:26 -0600361 void __iomem *completed[MTIP_MAX_SLOT_GROUPS];
362 /* Array of pointers to the memory mapped Command Issue registers. */
363 void __iomem *cmd_issue[MTIP_MAX_SLOT_GROUPS];
364 /*
365 * Pointer to the beginning of the command header memory as used
366 * by the driver.
367 */
368 void *command_list;
369 /*
370 * Pointer to the beginning of the command header memory as used
371 * by the DMA.
372 */
373 dma_addr_t command_list_dma;
374 /*
375 * Pointer to the beginning of the RX FIS memory as used
376 * by the driver.
377 */
378 void *rxfis;
379 /*
380 * Pointer to the beginning of the RX FIS memory as used
381 * by the DMA.
382 */
383 dma_addr_t rxfis_dma;
384 /*
Sam Bradshaw188b9f42014-01-15 10:14:57 -0800385 * Pointer to the DMA region for RX Fis, Identify, RLE10, and SMART
Sam Bradshaw88523a62011-08-30 08:34:26 -0600386 */
Sam Bradshaw188b9f42014-01-15 10:14:57 -0800387 void *block1;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600388 /*
Sam Bradshaw188b9f42014-01-15 10:14:57 -0800389 * DMA address of region for RX Fis, Identify, RLE10, and SMART
Sam Bradshaw88523a62011-08-30 08:34:26 -0600390 */
Sam Bradshaw188b9f42014-01-15 10:14:57 -0800391 dma_addr_t block1_dma;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600392 /*
393 * Pointer to the beginning of the identify data memory as used
394 * by the driver.
395 */
396 u16 *identify;
397 /*
398 * Pointer to the beginning of the identify data memory as used
399 * by the DMA.
400 */
401 dma_addr_t identify_dma;
402 /*
403 * Pointer to the beginning of a sector buffer that is used
404 * by the driver when issuing internal commands.
405 */
406 u16 *sector_buffer;
407 /*
408 * Pointer to the beginning of a sector buffer that is used
409 * by the DMA when the driver issues internal commands.
410 */
411 dma_addr_t sector_buffer_dma;
Asai Thambi SPa7806fa2015-05-11 15:49:28 -0700412
Asai Thambi S Pf6587212012-04-09 08:35:38 +0200413 u16 *log_buf;
414 dma_addr_t log_buf_dma;
415
416 u8 *smart_buf;
417 dma_addr_t smart_buf_dma;
418
Sam Bradshaw88523a62011-08-30 08:34:26 -0600419 /*
Asai Thambi S P60ec0ee2011-11-23 08:29:24 +0100420 * used to queue commands when an internal command is in progress
421 * or error handling is active
422 */
423 unsigned long cmds_to_issue[SLOTBITS_IN_LONGS];
Asai Thambi S P60ec0ee2011-11-23 08:29:24 +0100424 /* Used by mtip_service_thread to wait for an event */
425 wait_queue_head_t svc_wait;
426 /*
427 * indicates the state of the port. Also, helps the service thread
428 * to determine its action on wake up.
429 */
430 unsigned long flags;
Sam Bradshaw88523a62011-08-30 08:34:26 -0600431 /*
432 * Timer used to complete commands that have been active for too long.
433 */
Asai Thambi S Pc74b0f52012-04-09 08:35:39 +0200434 unsigned long ic_pause_timer;
Asai Thambi S P2077d942013-04-29 21:19:49 +0200435
Arnd Bergmanne4025e42018-12-10 22:34:39 +0100436 /* Counter to control queue depth of unaligned IOs */
437 atomic_t cmd_slot_unal;
Asai Thambi S P2077d942013-04-29 21:19:49 +0200438
Sam Bradshaw88523a62011-08-30 08:34:26 -0600439 /* Spinlock for working around command-issue bug. */
Asai Thambi S P16c906e52012-12-20 07:46:25 -0800440 spinlock_t cmd_issue_lock[MTIP_MAX_SLOT_GROUPS];
Sam Bradshaw88523a62011-08-30 08:34:26 -0600441};
442
443/*
444 * Driver private data structure.
445 *
446 * One structure is allocated per probed device.
447 */
448struct driver_data {
449 void __iomem *mmio; /* Base address of the HBA registers. */
450
451 int major; /* Major device number. */
452
453 int instance; /* Instance number. First device probed is 0, ... */
454
Sam Bradshaw88523a62011-08-30 08:34:26 -0600455 struct gendisk *disk; /* Pointer to our gendisk structure. */
456
457 struct pci_dev *pdev; /* Pointer to the PCI device structure. */
458
459 struct request_queue *queue; /* Our request queue. */
Sam Bradshaw88523a62011-08-30 08:34:26 -0600460
Jens Axboeffc771b2014-05-09 09:42:02 -0600461 struct blk_mq_tag_set tags; /* blk_mq tags */
462
Sam Bradshaw88523a62011-08-30 08:34:26 -0600463 struct mtip_port *port; /* Pointer to the port data structure. */
464
Sam Bradshaw88523a62011-08-30 08:34:26 -0600465 unsigned product_type; /* magic value declaring the product type */
466
467 unsigned slot_groups; /* number of slot groups the product supports */
468
Sam Bradshaw88523a62011-08-30 08:34:26 -0600469 unsigned long index; /* Index to determine the disk name */
470
Asai Thambi S P45038362012-04-09 08:35:38 +0200471 unsigned long dd_flag; /* NOTE: use atomic bit operations on this */
Sam Bradshaw88523a62011-08-30 08:34:26 -0600472
Asai Thambi S P60ec0ee2011-11-23 08:29:24 +0100473 struct task_struct *mtip_svc_handler; /* task_struct of svc thd */
Asai Thambi S P7b421d22012-06-04 12:44:02 -0700474
475 struct dentry *dfs_node;
Asai Thambi S P16c906e52012-12-20 07:46:25 -0800476
Asai Thambi S P15283462013-01-11 14:41:34 +0100477 bool trim_supp; /* flag indicating trim support */
478
Asai Thambi S P8f8b8992013-09-11 13:14:42 -0600479 bool sr;
480
Asai Thambi S P16c906e52012-12-20 07:46:25 -0800481 int numa_node; /* NUMA support */
482
483 char workq_name[32];
484
485 struct workqueue_struct *isr_workq;
486
Asai Thambi S P16c906e52012-12-20 07:46:25 -0800487 atomic_t irq_workers_active;
488
Sam Bradshawf45c40a2014-06-06 13:28:48 -0600489 struct mtip_work work[MTIP_MAX_SLOT_GROUPS];
490
Asai Thambi S P16c906e52012-12-20 07:46:25 -0800491 int isr_binding;
Asai Thambi S P0caff002013-04-03 19:56:21 +0530492
Asai Thambi S P8f8b8992013-09-11 13:14:42 -0600493 struct block_device *bdev;
494
Asai Thambi S P0caff002013-04-03 19:56:21 +0530495 struct list_head online_list; /* linkage for online list */
496
497 struct list_head remove_list; /* linkage for removing list */
Sam Bradshawf45c40a2014-06-06 13:28:48 -0600498
499 int unal_qdepth; /* qdepth of unaligned IO queue */
Sam Bradshaw88523a62011-08-30 08:34:26 -0600500};
501
Sam Bradshaw88523a62011-08-30 08:34:26 -0600502#endif