blob: fe99206de8802b549dc099b65f3daa62a53f5768 [file] [log] [blame]
Andrew Victorb2c65612007-02-08 09:42:40 +01001/*
2 * arch/arm/mach-at91/at91sam9263_devices.c
3 *
4 * Copyright (C) 2007 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12#include <asm/mach/arch.h>
13#include <asm/mach/map.h>
14
Andrew Victorc6686ff2008-01-23 09:13:53 +010015#include <linux/dma-mapping.h>
Russell King2f8163b2011-07-26 10:53:52 +010016#include <linux/gpio.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010017#include <linux/platform_device.h>
Andrew Victorf230d3f2007-11-19 13:47:20 +010018#include <linux/i2c-gpio.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010019
Andrew Victorf230d3f2007-11-19 13:47:20 +010020#include <linux/fb.h>
Jan Altenbergb8b786092007-08-03 12:14:34 +010021#include <video/atmel_lcdc.h>
22
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/at91sam9263.h>
25#include <mach/at91sam9263_matrix.h>
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +080026#include <mach/at91_matrix.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/at91sam9_smc.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010028
29#include "generic.h"
30
Andrew Victorb2c65612007-02-08 09:42:40 +010031
32/* --------------------------------------------------------------------
33 * USB Host
34 * -------------------------------------------------------------------- */
35
36#if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +010037static u64 ohci_dmamask = DMA_BIT_MASK(32);
Andrew Victorb2c65612007-02-08 09:42:40 +010038static struct at91_usbh_data usbh_data;
39
40static struct resource usbh_resources[] = {
41 [0] = {
42 .start = AT91SAM9263_UHP_BASE,
43 .end = AT91SAM9263_UHP_BASE + SZ_1M - 1,
44 .flags = IORESOURCE_MEM,
45 },
46 [1] = {
47 .start = AT91SAM9263_ID_UHP,
48 .end = AT91SAM9263_ID_UHP,
49 .flags = IORESOURCE_IRQ,
50 },
51};
52
53static struct platform_device at91_usbh_device = {
54 .name = "at91_ohci",
55 .id = -1,
56 .dev = {
57 .dma_mask = &ohci_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +010058 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victorb2c65612007-02-08 09:42:40 +010059 .platform_data = &usbh_data,
60 },
61 .resource = usbh_resources,
62 .num_resources = ARRAY_SIZE(usbh_resources),
63};
64
65void __init at91_add_device_usbh(struct at91_usbh_data *data)
66{
67 int i;
68
69 if (!data)
70 return;
71
72 /* Enable VBus control for UHP ports */
73 for (i = 0; i < data->ports; i++) {
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +080074 if (gpio_is_valid(data->vbus_pin[i]))
Nicolas Ferrecca03552012-03-28 11:56:28 +020075 at91_set_gpio_output(data->vbus_pin[i],
76 data->vbus_pin_active_low[i]);
Andrew Victorb2c65612007-02-08 09:42:40 +010077 }
78
Thomas Petazzoni1fcaea72011-07-13 11:29:18 +020079 /* Enable overcurrent notification */
80 for (i = 0; i < data->ports; i++) {
81 if (data->overcurrent_pin[i])
82 at91_set_gpio_input(data->overcurrent_pin[i], 1);
83 }
84
Andrew Victorb2c65612007-02-08 09:42:40 +010085 usbh_data = *data;
86 platform_device_register(&at91_usbh_device);
87}
88#else
89void __init at91_add_device_usbh(struct at91_usbh_data *data) {}
90#endif
91
92
93/* --------------------------------------------------------------------
94 * USB Device (Gadget)
95 * -------------------------------------------------------------------- */
96
Nicolas Ferree8c9dc92012-01-27 11:14:44 +010097#if defined(CONFIG_USB_AT91) || defined(CONFIG_USB_AT91_MODULE)
Andrew Victorb2c65612007-02-08 09:42:40 +010098static struct at91_udc_data udc_data;
99
100static struct resource udc_resources[] = {
101 [0] = {
102 .start = AT91SAM9263_BASE_UDP,
103 .end = AT91SAM9263_BASE_UDP + SZ_16K - 1,
104 .flags = IORESOURCE_MEM,
105 },
106 [1] = {
107 .start = AT91SAM9263_ID_UDP,
108 .end = AT91SAM9263_ID_UDP,
109 .flags = IORESOURCE_IRQ,
110 },
111};
112
113static struct platform_device at91_udc_device = {
114 .name = "at91_udc",
115 .id = -1,
116 .dev = {
117 .platform_data = &udc_data,
118 },
119 .resource = udc_resources,
120 .num_resources = ARRAY_SIZE(udc_resources),
121};
122
123void __init at91_add_device_udc(struct at91_udc_data *data)
124{
125 if (!data)
126 return;
127
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800128 if (gpio_is_valid(data->vbus_pin)) {
Andrew Victorb2c65612007-02-08 09:42:40 +0100129 at91_set_gpio_input(data->vbus_pin, 0);
130 at91_set_deglitch(data->vbus_pin, 1);
131 }
132
133 /* Pullup pin is handled internally by USB device peripheral */
134
135 udc_data = *data;
136 platform_device_register(&at91_udc_device);
137}
138#else
139void __init at91_add_device_udc(struct at91_udc_data *data) {}
140#endif
141
142
143/* --------------------------------------------------------------------
144 * Ethernet
145 * -------------------------------------------------------------------- */
146
147#if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100148static u64 eth_dmamask = DMA_BIT_MASK(32);
Jamie Iles84e0cdb2011-03-08 20:17:06 +0000149static struct macb_platform_data eth_data;
Andrew Victorb2c65612007-02-08 09:42:40 +0100150
151static struct resource eth_resources[] = {
152 [0] = {
153 .start = AT91SAM9263_BASE_EMAC,
154 .end = AT91SAM9263_BASE_EMAC + SZ_16K - 1,
155 .flags = IORESOURCE_MEM,
156 },
157 [1] = {
158 .start = AT91SAM9263_ID_EMAC,
159 .end = AT91SAM9263_ID_EMAC,
160 .flags = IORESOURCE_IRQ,
161 },
162};
163
164static struct platform_device at91sam9263_eth_device = {
165 .name = "macb",
166 .id = -1,
167 .dev = {
168 .dma_mask = &eth_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100169 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victorb2c65612007-02-08 09:42:40 +0100170 .platform_data = &eth_data,
171 },
172 .resource = eth_resources,
173 .num_resources = ARRAY_SIZE(eth_resources),
174};
175
Jamie Iles84e0cdb2011-03-08 20:17:06 +0000176void __init at91_add_device_eth(struct macb_platform_data *data)
Andrew Victorb2c65612007-02-08 09:42:40 +0100177{
178 if (!data)
179 return;
180
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800181 if (gpio_is_valid(data->phy_irq_pin)) {
Andrew Victorb2c65612007-02-08 09:42:40 +0100182 at91_set_gpio_input(data->phy_irq_pin, 0);
183 at91_set_deglitch(data->phy_irq_pin, 1);
184 }
185
186 /* Pins used for MII and RMII */
187 at91_set_A_periph(AT91_PIN_PE21, 0); /* ETXCK_EREFCK */
188 at91_set_B_periph(AT91_PIN_PC25, 0); /* ERXDV */
189 at91_set_A_periph(AT91_PIN_PE25, 0); /* ERX0 */
190 at91_set_A_periph(AT91_PIN_PE26, 0); /* ERX1 */
191 at91_set_A_periph(AT91_PIN_PE27, 0); /* ERXER */
192 at91_set_A_periph(AT91_PIN_PE28, 0); /* ETXEN */
193 at91_set_A_periph(AT91_PIN_PE23, 0); /* ETX0 */
194 at91_set_A_periph(AT91_PIN_PE24, 0); /* ETX1 */
195 at91_set_A_periph(AT91_PIN_PE30, 0); /* EMDIO */
196 at91_set_A_periph(AT91_PIN_PE29, 0); /* EMDC */
197
198 if (!data->is_rmii) {
199 at91_set_A_periph(AT91_PIN_PE22, 0); /* ECRS */
200 at91_set_B_periph(AT91_PIN_PC26, 0); /* ECOL */
201 at91_set_B_periph(AT91_PIN_PC22, 0); /* ERX2 */
202 at91_set_B_periph(AT91_PIN_PC23, 0); /* ERX3 */
203 at91_set_B_periph(AT91_PIN_PC27, 0); /* ERXCK */
204 at91_set_B_periph(AT91_PIN_PC20, 0); /* ETX2 */
205 at91_set_B_periph(AT91_PIN_PC21, 0); /* ETX3 */
206 at91_set_B_periph(AT91_PIN_PC24, 0); /* ETXER */
207 }
208
209 eth_data = *data;
210 platform_device_register(&at91sam9263_eth_device);
211}
212#else
Jamie Iles84e0cdb2011-03-08 20:17:06 +0000213void __init at91_add_device_eth(struct macb_platform_data *data) {}
Andrew Victorb2c65612007-02-08 09:42:40 +0100214#endif
215
216
217/* --------------------------------------------------------------------
218 * MMC / SD
219 * -------------------------------------------------------------------- */
220
221#if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100222static u64 mmc_dmamask = DMA_BIT_MASK(32);
Andrew Victorb2c65612007-02-08 09:42:40 +0100223static struct at91_mmc_data mmc0_data, mmc1_data;
224
225static struct resource mmc0_resources[] = {
226 [0] = {
227 .start = AT91SAM9263_BASE_MCI0,
228 .end = AT91SAM9263_BASE_MCI0 + SZ_16K - 1,
229 .flags = IORESOURCE_MEM,
230 },
231 [1] = {
232 .start = AT91SAM9263_ID_MCI0,
233 .end = AT91SAM9263_ID_MCI0,
234 .flags = IORESOURCE_IRQ,
235 },
236};
237
238static struct platform_device at91sam9263_mmc0_device = {
239 .name = "at91_mci",
240 .id = 0,
241 .dev = {
242 .dma_mask = &mmc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100243 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victorb2c65612007-02-08 09:42:40 +0100244 .platform_data = &mmc0_data,
245 },
246 .resource = mmc0_resources,
247 .num_resources = ARRAY_SIZE(mmc0_resources),
248};
249
250static struct resource mmc1_resources[] = {
251 [0] = {
252 .start = AT91SAM9263_BASE_MCI1,
253 .end = AT91SAM9263_BASE_MCI1 + SZ_16K - 1,
254 .flags = IORESOURCE_MEM,
255 },
256 [1] = {
257 .start = AT91SAM9263_ID_MCI1,
258 .end = AT91SAM9263_ID_MCI1,
259 .flags = IORESOURCE_IRQ,
260 },
261};
262
263static struct platform_device at91sam9263_mmc1_device = {
264 .name = "at91_mci",
265 .id = 1,
266 .dev = {
267 .dma_mask = &mmc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100268 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victorb2c65612007-02-08 09:42:40 +0100269 .platform_data = &mmc1_data,
270 },
271 .resource = mmc1_resources,
272 .num_resources = ARRAY_SIZE(mmc1_resources),
273};
274
275void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
276{
277 if (!data)
278 return;
279
280 /* input/irq */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800281 if (gpio_is_valid(data->det_pin)) {
Andrew Victorb2c65612007-02-08 09:42:40 +0100282 at91_set_gpio_input(data->det_pin, 1);
283 at91_set_deglitch(data->det_pin, 1);
284 }
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800285 if (gpio_is_valid(data->wp_pin))
Andrew Victorb2c65612007-02-08 09:42:40 +0100286 at91_set_gpio_input(data->wp_pin, 1);
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800287 if (gpio_is_valid(data->vcc_pin))
Andrew Victorb2c65612007-02-08 09:42:40 +0100288 at91_set_gpio_output(data->vcc_pin, 0);
289
290 if (mmc_id == 0) { /* MCI0 */
291 /* CLK */
292 at91_set_A_periph(AT91_PIN_PA12, 0);
293
294 if (data->slot_b) {
295 /* CMD */
296 at91_set_A_periph(AT91_PIN_PA16, 1);
297
298 /* DAT0, maybe DAT1..DAT3 */
299 at91_set_A_periph(AT91_PIN_PA17, 1);
300 if (data->wire4) {
301 at91_set_A_periph(AT91_PIN_PA18, 1);
302 at91_set_A_periph(AT91_PIN_PA19, 1);
303 at91_set_A_periph(AT91_PIN_PA20, 1);
304 }
305 } else {
306 /* CMD */
307 at91_set_A_periph(AT91_PIN_PA1, 1);
308
309 /* DAT0, maybe DAT1..DAT3 */
310 at91_set_A_periph(AT91_PIN_PA0, 1);
311 if (data->wire4) {
312 at91_set_A_periph(AT91_PIN_PA3, 1);
313 at91_set_A_periph(AT91_PIN_PA4, 1);
314 at91_set_A_periph(AT91_PIN_PA5, 1);
315 }
316 }
317
318 mmc0_data = *data;
Andrew Victorb2c65612007-02-08 09:42:40 +0100319 platform_device_register(&at91sam9263_mmc0_device);
320 } else { /* MCI1 */
321 /* CLK */
322 at91_set_A_periph(AT91_PIN_PA6, 0);
323
324 if (data->slot_b) {
325 /* CMD */
326 at91_set_A_periph(AT91_PIN_PA21, 1);
327
328 /* DAT0, maybe DAT1..DAT3 */
329 at91_set_A_periph(AT91_PIN_PA22, 1);
330 if (data->wire4) {
331 at91_set_A_periph(AT91_PIN_PA23, 1);
332 at91_set_A_periph(AT91_PIN_PA24, 1);
333 at91_set_A_periph(AT91_PIN_PA25, 1);
334 }
335 } else {
336 /* CMD */
337 at91_set_A_periph(AT91_PIN_PA7, 1);
338
339 /* DAT0, maybe DAT1..DAT3 */
340 at91_set_A_periph(AT91_PIN_PA8, 1);
341 if (data->wire4) {
342 at91_set_A_periph(AT91_PIN_PA9, 1);
343 at91_set_A_periph(AT91_PIN_PA10, 1);
344 at91_set_A_periph(AT91_PIN_PA11, 1);
345 }
346 }
347
348 mmc1_data = *data;
Andrew Victorb2c65612007-02-08 09:42:40 +0100349 platform_device_register(&at91sam9263_mmc1_device);
350 }
351}
352#else
353void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
354#endif
355
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100356/* --------------------------------------------------------------------
357 * Compact Flash (PCMCIA or IDE)
358 * -------------------------------------------------------------------- */
359
Jean-Christophe PLAGNIOL-VILLARDcf844752011-12-15 21:24:03 +0800360#if defined(CONFIG_PATA_AT91) || defined(CONFIG_PATA_AT91_MODULE) || \
361 defined(CONFIG_AT91_CF) || defined(CONFIG_AT91_CF_MODULE)
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100362
363static struct at91_cf_data cf0_data;
364
365static struct resource cf0_resources[] = {
366 [0] = {
367 .start = AT91_CHIPSELECT_4,
368 .end = AT91_CHIPSELECT_4 + SZ_256M - 1,
369 .flags = IORESOURCE_MEM | IORESOURCE_MEM_8AND16BIT,
370 }
371};
372
373static struct platform_device cf0_device = {
374 .id = 0,
375 .dev = {
376 .platform_data = &cf0_data,
377 },
378 .resource = cf0_resources,
379 .num_resources = ARRAY_SIZE(cf0_resources),
380};
381
382static struct at91_cf_data cf1_data;
383
384static struct resource cf1_resources[] = {
385 [0] = {
386 .start = AT91_CHIPSELECT_5,
387 .end = AT91_CHIPSELECT_5 + SZ_256M - 1,
388 .flags = IORESOURCE_MEM | IORESOURCE_MEM_8AND16BIT,
389 }
390};
391
392static struct platform_device cf1_device = {
393 .id = 1,
394 .dev = {
395 .platform_data = &cf1_data,
396 },
397 .resource = cf1_resources,
398 .num_resources = ARRAY_SIZE(cf1_resources),
399};
400
401void __init at91_add_device_cf(struct at91_cf_data *data)
402{
403 unsigned long ebi0_csa;
404 struct platform_device *pdev;
405
406 if (!data)
407 return;
408
409 /*
410 * assign CS4 or CS5 to SMC with Compact Flash logic support,
411 * we assume SMC timings are configured by board code,
412 * except True IDE where timings are controlled by driver
413 */
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800414 ebi0_csa = at91_matrix_read(AT91_MATRIX_EBI0CSA);
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100415 switch (data->chipselect) {
416 case 4:
417 at91_set_A_periph(AT91_PIN_PD6, 0); /* EBI0_NCS4/CFCS0 */
418 ebi0_csa |= AT91_MATRIX_EBI0_CS4A_SMC_CF1;
419 cf0_data = *data;
420 pdev = &cf0_device;
421 break;
422 case 5:
423 at91_set_A_periph(AT91_PIN_PD7, 0); /* EBI0_NCS5/CFCS1 */
424 ebi0_csa |= AT91_MATRIX_EBI0_CS5A_SMC_CF2;
425 cf1_data = *data;
426 pdev = &cf1_device;
427 break;
428 default:
429 printk(KERN_ERR "AT91 CF: bad chip-select requested (%u)\n",
430 data->chipselect);
431 return;
432 }
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800433 at91_matrix_write(AT91_MATRIX_EBI0CSA, ebi0_csa);
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100434
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800435 if (gpio_is_valid(data->det_pin)) {
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100436 at91_set_gpio_input(data->det_pin, 1);
437 at91_set_deglitch(data->det_pin, 1);
438 }
439
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800440 if (gpio_is_valid(data->irq_pin)) {
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100441 at91_set_gpio_input(data->irq_pin, 1);
442 at91_set_deglitch(data->irq_pin, 1);
443 }
444
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800445 if (gpio_is_valid(data->vcc_pin))
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100446 /* initially off */
447 at91_set_gpio_output(data->vcc_pin, 0);
448
449 /* enable EBI controlled pins */
450 at91_set_A_periph(AT91_PIN_PD5, 1); /* NWAIT */
451 at91_set_A_periph(AT91_PIN_PD8, 0); /* CFCE1 */
452 at91_set_A_periph(AT91_PIN_PD9, 0); /* CFCE2 */
453 at91_set_A_periph(AT91_PIN_PD14, 0); /* CFNRW */
454
Jean-Christophe PLAGNIOL-VILLARDcf844752011-12-15 21:24:03 +0800455 pdev->name = (data->flags & AT91_CF_TRUE_IDE) ? "pata_at91" : "at91_cf";
Stanislaw Gruszkae565f202009-03-05 16:10:58 +0100456 platform_device_register(pdev);
457}
458#else
459void __init at91_add_device_cf(struct at91_cf_data *data) {}
460#endif
Andrew Victorb2c65612007-02-08 09:42:40 +0100461
462/* --------------------------------------------------------------------
463 * NAND / SmartMedia
464 * -------------------------------------------------------------------- */
465
Pieter du Preezf6ed6f72008-08-01 10:06:40 +0100466#if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200467static struct atmel_nand_data nand_data;
Andrew Victorb2c65612007-02-08 09:42:40 +0100468
469#define NAND_BASE AT91_CHIPSELECT_3
470
471static struct resource nand_resources[] = {
Andrew Victord7a24152008-04-02 21:44:44 +0100472 [0] = {
Andrew Victorb2c65612007-02-08 09:42:40 +0100473 .start = NAND_BASE,
474 .end = NAND_BASE + SZ_256M - 1,
475 .flags = IORESOURCE_MEM,
Andrew Victord7a24152008-04-02 21:44:44 +0100476 },
477 [1] = {
Jean-Christophe PLAGNIOL-VILLARDd28edd12011-09-18 09:31:56 +0800478 .start = AT91SAM9263_BASE_ECC0,
479 .end = AT91SAM9263_BASE_ECC0 + SZ_512 - 1,
Andrew Victord7a24152008-04-02 21:44:44 +0100480 .flags = IORESOURCE_MEM,
Andrew Victorb2c65612007-02-08 09:42:40 +0100481 }
482};
483
484static struct platform_device at91sam9263_nand_device = {
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200485 .name = "atmel_nand",
Andrew Victorb2c65612007-02-08 09:42:40 +0100486 .id = -1,
487 .dev = {
488 .platform_data = &nand_data,
489 },
490 .resource = nand_resources,
491 .num_resources = ARRAY_SIZE(nand_resources),
492};
493
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200494void __init at91_add_device_nand(struct atmel_nand_data *data)
Andrew Victorb2c65612007-02-08 09:42:40 +0100495{
Andrew Victor461d3b42008-10-06 20:01:00 +0100496 unsigned long csa;
Andrew Victorb2c65612007-02-08 09:42:40 +0100497
498 if (!data)
499 return;
500
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800501 csa = at91_matrix_read(AT91_MATRIX_EBI0CSA);
502 at91_matrix_write(AT91_MATRIX_EBI0CSA, csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
Andrew Victorb2c65612007-02-08 09:42:40 +0100503
Andrew Victorb2c65612007-02-08 09:42:40 +0100504 /* enable pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800505 if (gpio_is_valid(data->enable_pin))
Andrew Victorb2c65612007-02-08 09:42:40 +0100506 at91_set_gpio_output(data->enable_pin, 1);
507
508 /* ready/busy pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800509 if (gpio_is_valid(data->rdy_pin))
Andrew Victorb2c65612007-02-08 09:42:40 +0100510 at91_set_gpio_input(data->rdy_pin, 1);
511
512 /* card detect pin */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800513 if (gpio_is_valid(data->det_pin))
Andrew Victorb2c65612007-02-08 09:42:40 +0100514 at91_set_gpio_input(data->det_pin, 1);
515
516 nand_data = *data;
517 platform_device_register(&at91sam9263_nand_device);
518}
519#else
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200520void __init at91_add_device_nand(struct atmel_nand_data *data) {}
Andrew Victorb2c65612007-02-08 09:42:40 +0100521#endif
522
523
524/* --------------------------------------------------------------------
525 * TWI (i2c)
526 * -------------------------------------------------------------------- */
527
Andrew Victorf230d3f2007-11-19 13:47:20 +0100528/*
529 * Prefer the GPIO code since the TWI controller isn't robust
530 * (gets overruns and underruns under load) and can only issue
531 * repeated STARTs in one scenario (the driver doesn't yet handle them).
532 */
533#if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
534
535static struct i2c_gpio_platform_data pdata = {
536 .sda_pin = AT91_PIN_PB4,
537 .sda_is_open_drain = 1,
538 .scl_pin = AT91_PIN_PB5,
539 .scl_is_open_drain = 1,
540 .udelay = 2, /* ~100 kHz */
541};
542
543static struct platform_device at91sam9263_twi_device = {
544 .name = "i2c-gpio",
545 .id = -1,
546 .dev.platform_data = &pdata,
547};
548
549void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
550{
551 at91_set_GPIO_periph(AT91_PIN_PB4, 1); /* TWD (SDA) */
552 at91_set_multi_drive(AT91_PIN_PB4, 1);
553
554 at91_set_GPIO_periph(AT91_PIN_PB5, 1); /* TWCK (SCL) */
555 at91_set_multi_drive(AT91_PIN_PB5, 1);
556
557 i2c_register_board_info(0, devices, nr_devices);
558 platform_device_register(&at91sam9263_twi_device);
559}
560
561#elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
Andrew Victorb2c65612007-02-08 09:42:40 +0100562
563static struct resource twi_resources[] = {
564 [0] = {
565 .start = AT91SAM9263_BASE_TWI,
566 .end = AT91SAM9263_BASE_TWI + SZ_16K - 1,
567 .flags = IORESOURCE_MEM,
568 },
569 [1] = {
570 .start = AT91SAM9263_ID_TWI,
571 .end = AT91SAM9263_ID_TWI,
572 .flags = IORESOURCE_IRQ,
573 },
574};
575
576static struct platform_device at91sam9263_twi_device = {
577 .name = "at91_i2c",
578 .id = -1,
579 .resource = twi_resources,
580 .num_resources = ARRAY_SIZE(twi_resources),
581};
582
Andrew Victorf230d3f2007-11-19 13:47:20 +0100583void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
Andrew Victorb2c65612007-02-08 09:42:40 +0100584{
585 /* pins used for TWI interface */
586 at91_set_A_periph(AT91_PIN_PB4, 0); /* TWD */
587 at91_set_multi_drive(AT91_PIN_PB4, 1);
588
589 at91_set_A_periph(AT91_PIN_PB5, 0); /* TWCK */
590 at91_set_multi_drive(AT91_PIN_PB5, 1);
591
Andrew Victorf230d3f2007-11-19 13:47:20 +0100592 i2c_register_board_info(0, devices, nr_devices);
Andrew Victorb2c65612007-02-08 09:42:40 +0100593 platform_device_register(&at91sam9263_twi_device);
594}
595#else
Andrew Victorf230d3f2007-11-19 13:47:20 +0100596void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
Andrew Victorb2c65612007-02-08 09:42:40 +0100597#endif
598
599
600/* --------------------------------------------------------------------
601 * SPI
602 * -------------------------------------------------------------------- */
603
604#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100605static u64 spi_dmamask = DMA_BIT_MASK(32);
Andrew Victorb2c65612007-02-08 09:42:40 +0100606
607static struct resource spi0_resources[] = {
608 [0] = {
609 .start = AT91SAM9263_BASE_SPI0,
610 .end = AT91SAM9263_BASE_SPI0 + SZ_16K - 1,
611 .flags = IORESOURCE_MEM,
612 },
613 [1] = {
614 .start = AT91SAM9263_ID_SPI0,
615 .end = AT91SAM9263_ID_SPI0,
616 .flags = IORESOURCE_IRQ,
617 },
618};
619
620static struct platform_device at91sam9263_spi0_device = {
621 .name = "atmel_spi",
622 .id = 0,
623 .dev = {
624 .dma_mask = &spi_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100625 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victorb2c65612007-02-08 09:42:40 +0100626 },
627 .resource = spi0_resources,
628 .num_resources = ARRAY_SIZE(spi0_resources),
629};
630
631static const unsigned spi0_standard_cs[4] = { AT91_PIN_PA5, AT91_PIN_PA3, AT91_PIN_PA4, AT91_PIN_PB11 };
632
633static struct resource spi1_resources[] = {
634 [0] = {
635 .start = AT91SAM9263_BASE_SPI1,
636 .end = AT91SAM9263_BASE_SPI1 + SZ_16K - 1,
637 .flags = IORESOURCE_MEM,
638 },
639 [1] = {
640 .start = AT91SAM9263_ID_SPI1,
641 .end = AT91SAM9263_ID_SPI1,
642 .flags = IORESOURCE_IRQ,
643 },
644};
645
646static struct platform_device at91sam9263_spi1_device = {
647 .name = "atmel_spi",
648 .id = 1,
649 .dev = {
650 .dma_mask = &spi_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100651 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victorb2c65612007-02-08 09:42:40 +0100652 },
653 .resource = spi1_resources,
654 .num_resources = ARRAY_SIZE(spi1_resources),
655};
656
657static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB15, AT91_PIN_PB16, AT91_PIN_PB17, AT91_PIN_PB18 };
658
659void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
660{
661 int i;
662 unsigned long cs_pin;
663 short enable_spi0 = 0;
664 short enable_spi1 = 0;
665
666 /* Choose SPI chip-selects */
667 for (i = 0; i < nr_devices; i++) {
668 if (devices[i].controller_data)
669 cs_pin = (unsigned long) devices[i].controller_data;
670 else if (devices[i].bus_num == 0)
671 cs_pin = spi0_standard_cs[devices[i].chip_select];
672 else
673 cs_pin = spi1_standard_cs[devices[i].chip_select];
674
Nicolas Ferre0c2c1f62012-03-28 11:58:58 +0200675 if (!gpio_is_valid(cs_pin))
676 continue;
677
Andrew Victorb2c65612007-02-08 09:42:40 +0100678 if (devices[i].bus_num == 0)
679 enable_spi0 = 1;
680 else
681 enable_spi1 = 1;
682
683 /* enable chip-select pin */
684 at91_set_gpio_output(cs_pin, 1);
685
686 /* pass chip-select pin to driver */
687 devices[i].controller_data = (void *) cs_pin;
688 }
689
690 spi_register_board_info(devices, nr_devices);
691
692 /* Configure SPI bus(es) */
693 if (enable_spi0) {
694 at91_set_B_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
695 at91_set_B_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
Andrew Victor7f6e2d92007-02-22 07:34:56 +0100696 at91_set_B_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
Andrew Victorb2c65612007-02-08 09:42:40 +0100697
Andrew Victorb2c65612007-02-08 09:42:40 +0100698 platform_device_register(&at91sam9263_spi0_device);
699 }
700 if (enable_spi1) {
701 at91_set_A_periph(AT91_PIN_PB12, 0); /* SPI1_MISO */
702 at91_set_A_periph(AT91_PIN_PB13, 0); /* SPI1_MOSI */
703 at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_SPCK */
704
Andrew Victorb2c65612007-02-08 09:42:40 +0100705 platform_device_register(&at91sam9263_spi1_device);
706 }
707}
708#else
709void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
710#endif
711
712
713/* --------------------------------------------------------------------
Andrew Victor7776a942007-05-02 17:46:49 +0100714 * AC97
715 * -------------------------------------------------------------------- */
716
sedji gaouaoud656f072009-08-06 15:20:22 +0100717#if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100718static u64 ac97_dmamask = DMA_BIT_MASK(32);
sedji gaouaoud656f072009-08-06 15:20:22 +0100719static struct ac97c_platform_data ac97_data;
Andrew Victor7776a942007-05-02 17:46:49 +0100720
721static struct resource ac97_resources[] = {
722 [0] = {
723 .start = AT91SAM9263_BASE_AC97C,
724 .end = AT91SAM9263_BASE_AC97C + SZ_16K - 1,
725 .flags = IORESOURCE_MEM,
726 },
727 [1] = {
728 .start = AT91SAM9263_ID_AC97C,
729 .end = AT91SAM9263_ID_AC97C,
730 .flags = IORESOURCE_IRQ,
731 },
732};
733
734static struct platform_device at91sam9263_ac97_device = {
sedji gaouaoud656f072009-08-06 15:20:22 +0100735 .name = "atmel_ac97c",
736 .id = 0,
Andrew Victor7776a942007-05-02 17:46:49 +0100737 .dev = {
738 .dma_mask = &ac97_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100739 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor7776a942007-05-02 17:46:49 +0100740 .platform_data = &ac97_data,
741 },
742 .resource = ac97_resources,
743 .num_resources = ARRAY_SIZE(ac97_resources),
744};
745
sedji gaouaoud656f072009-08-06 15:20:22 +0100746void __init at91_add_device_ac97(struct ac97c_platform_data *data)
Andrew Victor7776a942007-05-02 17:46:49 +0100747{
748 if (!data)
749 return;
750
751 at91_set_A_periph(AT91_PIN_PB0, 0); /* AC97FS */
752 at91_set_A_periph(AT91_PIN_PB1, 0); /* AC97CK */
753 at91_set_A_periph(AT91_PIN_PB2, 0); /* AC97TX */
754 at91_set_A_periph(AT91_PIN_PB3, 0); /* AC97RX */
755
756 /* reset */
Jean-Christophe PLAGNIOL-VILLARDcc9f9ae2011-09-19 15:28:25 +0800757 if (gpio_is_valid(data->reset_pin))
Andrew Victor7776a942007-05-02 17:46:49 +0100758 at91_set_gpio_output(data->reset_pin, 0);
759
sedji gaouaoud656f072009-08-06 15:20:22 +0100760 ac97_data = *data;
Andrew Victor7776a942007-05-02 17:46:49 +0100761 platform_device_register(&at91sam9263_ac97_device);
762}
763#else
sedji gaouaoud656f072009-08-06 15:20:22 +0100764void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
Andrew Victor7776a942007-05-02 17:46:49 +0100765#endif
766
Marc Kleine-Budde58a587d2009-09-16 23:37:32 +0000767/* --------------------------------------------------------------------
768 * CAN Controller
769 * -------------------------------------------------------------------- */
770
771#if defined(CONFIG_CAN_AT91) || defined(CONFIG_CAN_AT91_MODULE)
772static struct resource can_resources[] = {
773 [0] = {
774 .start = AT91SAM9263_BASE_CAN,
775 .end = AT91SAM9263_BASE_CAN + SZ_16K - 1,
776 .flags = IORESOURCE_MEM,
777 },
778 [1] = {
779 .start = AT91SAM9263_ID_CAN,
780 .end = AT91SAM9263_ID_CAN,
781 .flags = IORESOURCE_IRQ,
782 },
783};
784
785static struct platform_device at91sam9263_can_device = {
786 .name = "at91_can",
787 .id = -1,
788 .resource = can_resources,
789 .num_resources = ARRAY_SIZE(can_resources),
790};
791
792void __init at91_add_device_can(struct at91_can_data *data)
793{
794 at91_set_A_periph(AT91_PIN_PA13, 0); /* CANTX */
795 at91_set_A_periph(AT91_PIN_PA14, 0); /* CANRX */
796 at91sam9263_can_device.dev.platform_data = data;
797
798 platform_device_register(&at91sam9263_can_device);
799}
800#else
801void __init at91_add_device_can(struct at91_can_data *data) {}
802#endif
Andrew Victor7776a942007-05-02 17:46:49 +0100803
804/* --------------------------------------------------------------------
805 * LCD Controller
806 * -------------------------------------------------------------------- */
807
808#if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100809static u64 lcdc_dmamask = DMA_BIT_MASK(32);
Andrew Victor7776a942007-05-02 17:46:49 +0100810static struct atmel_lcdfb_info lcdc_data;
811
812static struct resource lcdc_resources[] = {
813 [0] = {
814 .start = AT91SAM9263_LCDC_BASE,
815 .end = AT91SAM9263_LCDC_BASE + SZ_4K - 1,
816 .flags = IORESOURCE_MEM,
817 },
818 [1] = {
819 .start = AT91SAM9263_ID_LCDC,
820 .end = AT91SAM9263_ID_LCDC,
821 .flags = IORESOURCE_IRQ,
822 },
823};
824
825static struct platform_device at91_lcdc_device = {
826 .name = "atmel_lcdfb",
827 .id = 0,
828 .dev = {
829 .dma_mask = &lcdc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100830 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor7776a942007-05-02 17:46:49 +0100831 .platform_data = &lcdc_data,
832 },
833 .resource = lcdc_resources,
834 .num_resources = ARRAY_SIZE(lcdc_resources),
835};
836
837void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
838{
839 if (!data)
840 return;
841
842 at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
843 at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
844 at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
845 at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
846 at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
847 at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
848 at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
849 at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
850 at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
851 at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
852 at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
853 at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
854 at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
855 at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
856 at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
857 at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
858 at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
859 at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
860 at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
861 at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
862 at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
863 at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
864
865 lcdc_data = *data;
866 platform_device_register(&at91_lcdc_device);
867}
868#else
869void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
870#endif
871
872
873/* --------------------------------------------------------------------
Andrew Victore2920802008-01-22 11:43:26 +0100874 * Image Sensor Interface
875 * -------------------------------------------------------------------- */
876
877#if defined(CONFIG_VIDEO_AT91_ISI) || defined(CONFIG_VIDEO_AT91_ISI_MODULE)
878
879struct resource isi_resources[] = {
880 [0] = {
881 .start = AT91SAM9263_BASE_ISI,
882 .end = AT91SAM9263_BASE_ISI + SZ_16K - 1,
883 .flags = IORESOURCE_MEM,
884 },
885 [1] = {
886 .start = AT91SAM9263_ID_ISI,
887 .end = AT91SAM9263_ID_ISI,
888 .flags = IORESOURCE_IRQ,
889 },
890};
891
892static struct platform_device at91sam9263_isi_device = {
893 .name = "at91_isi",
894 .id = -1,
895 .resource = isi_resources,
896 .num_resources = ARRAY_SIZE(isi_resources),
897};
898
Josh Wu45bb9e62011-10-22 15:17:39 +0800899void __init at91_add_device_isi(struct isi_platform_data *data,
900 bool use_pck_as_mck)
Andrew Victore2920802008-01-22 11:43:26 +0100901{
902 at91_set_A_periph(AT91_PIN_PE0, 0); /* ISI_D0 */
903 at91_set_A_periph(AT91_PIN_PE1, 0); /* ISI_D1 */
904 at91_set_A_periph(AT91_PIN_PE2, 0); /* ISI_D2 */
905 at91_set_A_periph(AT91_PIN_PE3, 0); /* ISI_D3 */
906 at91_set_A_periph(AT91_PIN_PE4, 0); /* ISI_D4 */
907 at91_set_A_periph(AT91_PIN_PE5, 0); /* ISI_D5 */
908 at91_set_A_periph(AT91_PIN_PE6, 0); /* ISI_D6 */
909 at91_set_A_periph(AT91_PIN_PE7, 0); /* ISI_D7 */
910 at91_set_A_periph(AT91_PIN_PE8, 0); /* ISI_PCK */
911 at91_set_A_periph(AT91_PIN_PE9, 0); /* ISI_HSYNC */
912 at91_set_A_periph(AT91_PIN_PE10, 0); /* ISI_VSYNC */
Andrew Victore2920802008-01-22 11:43:26 +0100913 at91_set_B_periph(AT91_PIN_PE12, 0); /* ISI_PD8 */
914 at91_set_B_periph(AT91_PIN_PE13, 0); /* ISI_PD9 */
915 at91_set_B_periph(AT91_PIN_PE14, 0); /* ISI_PD10 */
916 at91_set_B_periph(AT91_PIN_PE15, 0); /* ISI_PD11 */
Josh Wu45bb9e62011-10-22 15:17:39 +0800917
918 if (use_pck_as_mck) {
919 at91_set_B_periph(AT91_PIN_PE11, 0); /* ISI_MCK (PCK3) */
920
921 /* TODO: register the PCK for ISI_MCK and set its parent */
922 }
Andrew Victore2920802008-01-22 11:43:26 +0100923}
924#else
Josh Wu45bb9e62011-10-22 15:17:39 +0800925void __init at91_add_device_isi(struct isi_platform_data *data,
926 bool use_pck_as_mck) {}
Andrew Victore2920802008-01-22 11:43:26 +0100927#endif
928
929
930/* --------------------------------------------------------------------
Andrew Victore5f40bf2008-04-02 21:58:00 +0100931 * Timer/Counter block
932 * -------------------------------------------------------------------- */
933
934#ifdef CONFIG_ATMEL_TCLIB
935
936static struct resource tcb_resources[] = {
937 [0] = {
938 .start = AT91SAM9263_BASE_TCB0,
939 .end = AT91SAM9263_BASE_TCB0 + SZ_16K - 1,
940 .flags = IORESOURCE_MEM,
941 },
942 [1] = {
943 .start = AT91SAM9263_ID_TCB,
944 .end = AT91SAM9263_ID_TCB,
945 .flags = IORESOURCE_IRQ,
946 },
947};
948
949static struct platform_device at91sam9263_tcb_device = {
950 .name = "atmel_tcb",
951 .id = 0,
952 .resource = tcb_resources,
953 .num_resources = ARRAY_SIZE(tcb_resources),
954};
955
956static void __init at91_add_device_tc(void)
957{
Andrew Victore5f40bf2008-04-02 21:58:00 +0100958 platform_device_register(&at91sam9263_tcb_device);
959}
960#else
961static void __init at91_add_device_tc(void) { }
962#endif
963
964
965/* --------------------------------------------------------------------
Andrew Victor884f5a62008-01-23 09:11:13 +0100966 * RTT
967 * -------------------------------------------------------------------- */
968
969static struct resource rtt0_resources[] = {
970 {
Jean-Christophe PLAGNIOL-VILLARDeab5fd62011-09-18 10:12:00 +0800971 .start = AT91SAM9263_BASE_RTT0,
972 .end = AT91SAM9263_BASE_RTT0 + SZ_16 - 1,
Andrew Victor884f5a62008-01-23 09:11:13 +0100973 .flags = IORESOURCE_MEM,
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +0800974 }, {
975 .flags = IORESOURCE_MEM,
Andrew Victor884f5a62008-01-23 09:11:13 +0100976 }
977};
978
979static struct platform_device at91sam9263_rtt0_device = {
980 .name = "at91_rtt",
981 .id = 0,
982 .resource = rtt0_resources,
Andrew Victor884f5a62008-01-23 09:11:13 +0100983};
984
985static struct resource rtt1_resources[] = {
986 {
Jean-Christophe PLAGNIOL-VILLARDeab5fd62011-09-18 10:12:00 +0800987 .start = AT91SAM9263_BASE_RTT1,
988 .end = AT91SAM9263_BASE_RTT1 + SZ_16 - 1,
Andrew Victor884f5a62008-01-23 09:11:13 +0100989 .flags = IORESOURCE_MEM,
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +0800990 }, {
991 .flags = IORESOURCE_MEM,
Andrew Victor884f5a62008-01-23 09:11:13 +0100992 }
993};
994
995static struct platform_device at91sam9263_rtt1_device = {
996 .name = "at91_rtt",
997 .id = 1,
998 .resource = rtt1_resources,
Andrew Victor884f5a62008-01-23 09:11:13 +0100999};
1000
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001001#if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
1002static void __init at91_add_device_rtt_rtc(void)
1003{
1004 struct platform_device *pdev;
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001005 struct resource *r;
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001006
1007 switch (CONFIG_RTC_DRV_AT91SAM9_RTT) {
1008 case 0:
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001009 /*
1010 * The second resource is needed only for the chosen RTT:
1011 * GPBR will serve as the storage for RTC time offset
1012 */
1013 at91sam9263_rtt0_device.num_resources = 2;
1014 at91sam9263_rtt1_device.num_resources = 1;
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001015 pdev = &at91sam9263_rtt0_device;
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001016 r = rtt0_resources;
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001017 break;
1018 case 1:
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001019 at91sam9263_rtt0_device.num_resources = 1;
1020 at91sam9263_rtt1_device.num_resources = 2;
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001021 pdev = &at91sam9263_rtt1_device;
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001022 r = rtt1_resources;
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001023 break;
1024 default:
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001025 pr_err("at91sam9263: only supports 2 RTT (%d)\n",
1026 CONFIG_RTC_DRV_AT91SAM9_RTT);
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001027 return;
1028 }
1029
1030 pdev->name = "rtc-at91sam9";
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001031 r[1].start = AT91SAM9263_BASE_GPBR + 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
1032 r[1].end = r[1].start + 3;
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001033}
1034#else
Jean-Christophe PLAGNIOL-VILLARDb3af8b42012-02-15 21:24:46 +08001035static void __init at91_add_device_rtt_rtc(void)
1036{
1037 /* Only one resource is needed: RTT not used as RTC */
1038 at91sam9263_rtt0_device.num_resources = 1;
1039 at91sam9263_rtt1_device.num_resources = 1;
1040}
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001041#endif
1042
Andrew Victor884f5a62008-01-23 09:11:13 +01001043static void __init at91_add_device_rtt(void)
1044{
Jean-Christophe PLAGNIOL-VILLARD205056a2012-02-15 20:51:37 +08001045 at91_add_device_rtt_rtc();
Andrew Victor884f5a62008-01-23 09:11:13 +01001046 platform_device_register(&at91sam9263_rtt0_device);
1047 platform_device_register(&at91sam9263_rtt1_device);
1048}
1049
1050
1051/* --------------------------------------------------------------------
1052 * Watchdog
1053 * -------------------------------------------------------------------- */
1054
Andrew Victor2af29b72009-02-11 21:23:10 +01001055#if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +08001056static struct resource wdt_resources[] = {
1057 {
1058 .start = AT91SAM9263_BASE_WDT,
1059 .end = AT91SAM9263_BASE_WDT + SZ_16 - 1,
1060 .flags = IORESOURCE_MEM,
1061 }
1062};
1063
Andrew Victor884f5a62008-01-23 09:11:13 +01001064static struct platform_device at91sam9263_wdt_device = {
1065 .name = "at91_wdt",
1066 .id = -1,
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +08001067 .resource = wdt_resources,
1068 .num_resources = ARRAY_SIZE(wdt_resources),
Andrew Victor884f5a62008-01-23 09:11:13 +01001069};
1070
1071static void __init at91_add_device_watchdog(void)
1072{
1073 platform_device_register(&at91sam9263_wdt_device);
1074}
1075#else
1076static void __init at91_add_device_watchdog(void) {}
1077#endif
1078
1079
1080/* --------------------------------------------------------------------
Andrew Victorbb1ad682008-09-18 19:42:37 +01001081 * PWM
1082 * --------------------------------------------------------------------*/
1083
1084#if defined(CONFIG_ATMEL_PWM)
1085static u32 pwm_mask;
1086
1087static struct resource pwm_resources[] = {
1088 [0] = {
1089 .start = AT91SAM9263_BASE_PWMC,
1090 .end = AT91SAM9263_BASE_PWMC + SZ_16K - 1,
1091 .flags = IORESOURCE_MEM,
1092 },
1093 [1] = {
1094 .start = AT91SAM9263_ID_PWMC,
1095 .end = AT91SAM9263_ID_PWMC,
1096 .flags = IORESOURCE_IRQ,
1097 },
1098};
1099
1100static struct platform_device at91sam9263_pwm0_device = {
1101 .name = "atmel_pwm",
1102 .id = -1,
1103 .dev = {
1104 .platform_data = &pwm_mask,
1105 },
1106 .resource = pwm_resources,
1107 .num_resources = ARRAY_SIZE(pwm_resources),
1108};
1109
1110void __init at91_add_device_pwm(u32 mask)
1111{
1112 if (mask & (1 << AT91_PWM0))
1113 at91_set_B_periph(AT91_PIN_PB7, 1); /* enable PWM0 */
1114
1115 if (mask & (1 << AT91_PWM1))
1116 at91_set_B_periph(AT91_PIN_PB8, 1); /* enable PWM1 */
1117
1118 if (mask & (1 << AT91_PWM2))
1119 at91_set_B_periph(AT91_PIN_PC29, 1); /* enable PWM2 */
1120
1121 if (mask & (1 << AT91_PWM3))
1122 at91_set_B_periph(AT91_PIN_PB29, 1); /* enable PWM3 */
1123
1124 pwm_mask = mask;
1125
1126 platform_device_register(&at91sam9263_pwm0_device);
1127}
1128#else
1129void __init at91_add_device_pwm(u32 mask) {}
1130#endif
1131
1132
1133/* --------------------------------------------------------------------
Andrew Victorbfbc3262008-01-23 09:18:06 +01001134 * SSC -- Synchronous Serial Controller
1135 * -------------------------------------------------------------------- */
1136
1137#if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
1138static u64 ssc0_dmamask = DMA_BIT_MASK(32);
1139
1140static struct resource ssc0_resources[] = {
1141 [0] = {
1142 .start = AT91SAM9263_BASE_SSC0,
1143 .end = AT91SAM9263_BASE_SSC0 + SZ_16K - 1,
1144 .flags = IORESOURCE_MEM,
1145 },
1146 [1] = {
1147 .start = AT91SAM9263_ID_SSC0,
1148 .end = AT91SAM9263_ID_SSC0,
1149 .flags = IORESOURCE_IRQ,
1150 },
1151};
1152
1153static struct platform_device at91sam9263_ssc0_device = {
1154 .name = "ssc",
1155 .id = 0,
1156 .dev = {
1157 .dma_mask = &ssc0_dmamask,
1158 .coherent_dma_mask = DMA_BIT_MASK(32),
1159 },
1160 .resource = ssc0_resources,
1161 .num_resources = ARRAY_SIZE(ssc0_resources),
1162};
1163
1164static inline void configure_ssc0_pins(unsigned pins)
1165{
1166 if (pins & ATMEL_SSC_TF)
1167 at91_set_B_periph(AT91_PIN_PB0, 1);
1168 if (pins & ATMEL_SSC_TK)
1169 at91_set_B_periph(AT91_PIN_PB1, 1);
1170 if (pins & ATMEL_SSC_TD)
1171 at91_set_B_periph(AT91_PIN_PB2, 1);
1172 if (pins & ATMEL_SSC_RD)
1173 at91_set_B_periph(AT91_PIN_PB3, 1);
1174 if (pins & ATMEL_SSC_RK)
1175 at91_set_B_periph(AT91_PIN_PB4, 1);
1176 if (pins & ATMEL_SSC_RF)
1177 at91_set_B_periph(AT91_PIN_PB5, 1);
1178}
1179
1180static u64 ssc1_dmamask = DMA_BIT_MASK(32);
1181
1182static struct resource ssc1_resources[] = {
1183 [0] = {
1184 .start = AT91SAM9263_BASE_SSC1,
1185 .end = AT91SAM9263_BASE_SSC1 + SZ_16K - 1,
1186 .flags = IORESOURCE_MEM,
1187 },
1188 [1] = {
1189 .start = AT91SAM9263_ID_SSC1,
1190 .end = AT91SAM9263_ID_SSC1,
1191 .flags = IORESOURCE_IRQ,
1192 },
1193};
1194
1195static struct platform_device at91sam9263_ssc1_device = {
1196 .name = "ssc",
1197 .id = 1,
1198 .dev = {
1199 .dma_mask = &ssc1_dmamask,
1200 .coherent_dma_mask = DMA_BIT_MASK(32),
1201 },
1202 .resource = ssc1_resources,
1203 .num_resources = ARRAY_SIZE(ssc1_resources),
1204};
1205
1206static inline void configure_ssc1_pins(unsigned pins)
1207{
1208 if (pins & ATMEL_SSC_TF)
1209 at91_set_A_periph(AT91_PIN_PB6, 1);
1210 if (pins & ATMEL_SSC_TK)
1211 at91_set_A_periph(AT91_PIN_PB7, 1);
1212 if (pins & ATMEL_SSC_TD)
1213 at91_set_A_periph(AT91_PIN_PB8, 1);
1214 if (pins & ATMEL_SSC_RD)
1215 at91_set_A_periph(AT91_PIN_PB9, 1);
1216 if (pins & ATMEL_SSC_RK)
1217 at91_set_A_periph(AT91_PIN_PB10, 1);
1218 if (pins & ATMEL_SSC_RF)
1219 at91_set_A_periph(AT91_PIN_PB11, 1);
1220}
1221
1222/*
Andrew Victorbfbc3262008-01-23 09:18:06 +01001223 * SSC controllers are accessed through library code, instead of any
1224 * kind of all-singing/all-dancing driver. For example one could be
1225 * used by a particular I2S audio codec's driver, while another one
1226 * on the same system might be used by a custom data capture driver.
1227 */
1228void __init at91_add_device_ssc(unsigned id, unsigned pins)
1229{
1230 struct platform_device *pdev;
1231
1232 /*
1233 * NOTE: caller is responsible for passing information matching
1234 * "pins" to whatever will be using each particular controller.
1235 */
1236 switch (id) {
1237 case AT91SAM9263_ID_SSC0:
1238 pdev = &at91sam9263_ssc0_device;
1239 configure_ssc0_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +01001240 break;
1241 case AT91SAM9263_ID_SSC1:
1242 pdev = &at91sam9263_ssc1_device;
1243 configure_ssc1_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +01001244 break;
1245 default:
1246 return;
1247 }
1248
1249 platform_device_register(pdev);
1250}
1251
1252#else
1253void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
1254#endif
1255
1256
1257/* --------------------------------------------------------------------
Andrew Victorb2c65612007-02-08 09:42:40 +01001258 * UART
1259 * -------------------------------------------------------------------- */
1260
1261#if defined(CONFIG_SERIAL_ATMEL)
1262
1263static struct resource dbgu_resources[] = {
1264 [0] = {
Jean-Christophe PLAGNIOL-VILLARD13079a72011-11-02 01:43:31 +08001265 .start = AT91SAM9263_BASE_DBGU,
1266 .end = AT91SAM9263_BASE_DBGU + SZ_512 - 1,
Andrew Victorb2c65612007-02-08 09:42:40 +01001267 .flags = IORESOURCE_MEM,
1268 },
1269 [1] = {
1270 .start = AT91_ID_SYS,
1271 .end = AT91_ID_SYS,
1272 .flags = IORESOURCE_IRQ,
1273 },
1274};
1275
1276static struct atmel_uart_data dbgu_data = {
1277 .use_dma_tx = 0,
1278 .use_dma_rx = 0, /* DBGU not capable of receive DMA */
Andrew Victorb2c65612007-02-08 09:42:40 +01001279};
1280
Andrew Victorc6686ff2008-01-23 09:13:53 +01001281static u64 dbgu_dmamask = DMA_BIT_MASK(32);
1282
Andrew Victorb2c65612007-02-08 09:42:40 +01001283static struct platform_device at91sam9263_dbgu_device = {
1284 .name = "atmel_usart",
1285 .id = 0,
1286 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001287 .dma_mask = &dbgu_dmamask,
1288 .coherent_dma_mask = DMA_BIT_MASK(32),
1289 .platform_data = &dbgu_data,
Andrew Victorb2c65612007-02-08 09:42:40 +01001290 },
1291 .resource = dbgu_resources,
1292 .num_resources = ARRAY_SIZE(dbgu_resources),
1293};
1294
1295static inline void configure_dbgu_pins(void)
1296{
1297 at91_set_A_periph(AT91_PIN_PC30, 0); /* DRXD */
1298 at91_set_A_periph(AT91_PIN_PC31, 1); /* DTXD */
1299}
1300
1301static struct resource uart0_resources[] = {
1302 [0] = {
1303 .start = AT91SAM9263_BASE_US0,
1304 .end = AT91SAM9263_BASE_US0 + SZ_16K - 1,
1305 .flags = IORESOURCE_MEM,
1306 },
1307 [1] = {
1308 .start = AT91SAM9263_ID_US0,
1309 .end = AT91SAM9263_ID_US0,
1310 .flags = IORESOURCE_IRQ,
1311 },
1312};
1313
1314static struct atmel_uart_data uart0_data = {
1315 .use_dma_tx = 1,
1316 .use_dma_rx = 1,
1317};
1318
Andrew Victorc6686ff2008-01-23 09:13:53 +01001319static u64 uart0_dmamask = DMA_BIT_MASK(32);
1320
Andrew Victorb2c65612007-02-08 09:42:40 +01001321static struct platform_device at91sam9263_uart0_device = {
1322 .name = "atmel_usart",
1323 .id = 1,
1324 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001325 .dma_mask = &uart0_dmamask,
1326 .coherent_dma_mask = DMA_BIT_MASK(32),
1327 .platform_data = &uart0_data,
Andrew Victorb2c65612007-02-08 09:42:40 +01001328 },
1329 .resource = uart0_resources,
1330 .num_resources = ARRAY_SIZE(uart0_resources),
1331};
1332
Andrew Victorc8f385a2008-01-23 09:25:15 +01001333static inline void configure_usart0_pins(unsigned pins)
Andrew Victorb2c65612007-02-08 09:42:40 +01001334{
1335 at91_set_A_periph(AT91_PIN_PA26, 1); /* TXD0 */
1336 at91_set_A_periph(AT91_PIN_PA27, 0); /* RXD0 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001337
1338 if (pins & ATMEL_UART_RTS)
1339 at91_set_A_periph(AT91_PIN_PA28, 0); /* RTS0 */
1340 if (pins & ATMEL_UART_CTS)
1341 at91_set_A_periph(AT91_PIN_PA29, 0); /* CTS0 */
Andrew Victorb2c65612007-02-08 09:42:40 +01001342}
1343
1344static struct resource uart1_resources[] = {
1345 [0] = {
1346 .start = AT91SAM9263_BASE_US1,
1347 .end = AT91SAM9263_BASE_US1 + SZ_16K - 1,
1348 .flags = IORESOURCE_MEM,
1349 },
1350 [1] = {
1351 .start = AT91SAM9263_ID_US1,
1352 .end = AT91SAM9263_ID_US1,
1353 .flags = IORESOURCE_IRQ,
1354 },
1355};
1356
1357static struct atmel_uart_data uart1_data = {
1358 .use_dma_tx = 1,
1359 .use_dma_rx = 1,
1360};
1361
Andrew Victorc6686ff2008-01-23 09:13:53 +01001362static u64 uart1_dmamask = DMA_BIT_MASK(32);
1363
Andrew Victorb2c65612007-02-08 09:42:40 +01001364static struct platform_device at91sam9263_uart1_device = {
1365 .name = "atmel_usart",
1366 .id = 2,
1367 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001368 .dma_mask = &uart1_dmamask,
1369 .coherent_dma_mask = DMA_BIT_MASK(32),
1370 .platform_data = &uart1_data,
Andrew Victorb2c65612007-02-08 09:42:40 +01001371 },
1372 .resource = uart1_resources,
1373 .num_resources = ARRAY_SIZE(uart1_resources),
1374};
1375
Andrew Victorc8f385a2008-01-23 09:25:15 +01001376static inline void configure_usart1_pins(unsigned pins)
Andrew Victorb2c65612007-02-08 09:42:40 +01001377{
1378 at91_set_A_periph(AT91_PIN_PD0, 1); /* TXD1 */
1379 at91_set_A_periph(AT91_PIN_PD1, 0); /* RXD1 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001380
1381 if (pins & ATMEL_UART_RTS)
1382 at91_set_B_periph(AT91_PIN_PD7, 0); /* RTS1 */
1383 if (pins & ATMEL_UART_CTS)
1384 at91_set_B_periph(AT91_PIN_PD8, 0); /* CTS1 */
Andrew Victorb2c65612007-02-08 09:42:40 +01001385}
1386
1387static struct resource uart2_resources[] = {
1388 [0] = {
1389 .start = AT91SAM9263_BASE_US2,
1390 .end = AT91SAM9263_BASE_US2 + SZ_16K - 1,
1391 .flags = IORESOURCE_MEM,
1392 },
1393 [1] = {
1394 .start = AT91SAM9263_ID_US2,
1395 .end = AT91SAM9263_ID_US2,
1396 .flags = IORESOURCE_IRQ,
1397 },
1398};
1399
1400static struct atmel_uart_data uart2_data = {
1401 .use_dma_tx = 1,
1402 .use_dma_rx = 1,
1403};
1404
Andrew Victorc6686ff2008-01-23 09:13:53 +01001405static u64 uart2_dmamask = DMA_BIT_MASK(32);
1406
Andrew Victorb2c65612007-02-08 09:42:40 +01001407static struct platform_device at91sam9263_uart2_device = {
1408 .name = "atmel_usart",
1409 .id = 3,
1410 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001411 .dma_mask = &uart2_dmamask,
1412 .coherent_dma_mask = DMA_BIT_MASK(32),
1413 .platform_data = &uart2_data,
Andrew Victorb2c65612007-02-08 09:42:40 +01001414 },
1415 .resource = uart2_resources,
1416 .num_resources = ARRAY_SIZE(uart2_resources),
1417};
1418
Andrew Victorc8f385a2008-01-23 09:25:15 +01001419static inline void configure_usart2_pins(unsigned pins)
Andrew Victorb2c65612007-02-08 09:42:40 +01001420{
1421 at91_set_A_periph(AT91_PIN_PD2, 1); /* TXD2 */
1422 at91_set_A_periph(AT91_PIN_PD3, 0); /* RXD2 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001423
1424 if (pins & ATMEL_UART_RTS)
1425 at91_set_B_periph(AT91_PIN_PD5, 0); /* RTS2 */
1426 if (pins & ATMEL_UART_CTS)
1427 at91_set_B_periph(AT91_PIN_PD6, 0); /* CTS2 */
Andrew Victorb2c65612007-02-08 09:42:40 +01001428}
1429
Andrew Victor11aadac2008-04-15 21:16:38 +01001430static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
Andrew Victorb2c65612007-02-08 09:42:40 +01001431
Andrew Victorc8f385a2008-01-23 09:25:15 +01001432void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
1433{
1434 struct platform_device *pdev;
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001435 struct atmel_uart_data *pdata;
Andrew Victorc8f385a2008-01-23 09:25:15 +01001436
1437 switch (id) {
1438 case 0: /* DBGU */
1439 pdev = &at91sam9263_dbgu_device;
1440 configure_dbgu_pins();
Andrew Victorc8f385a2008-01-23 09:25:15 +01001441 break;
1442 case AT91SAM9263_ID_US0:
1443 pdev = &at91sam9263_uart0_device;
1444 configure_usart0_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001445 break;
1446 case AT91SAM9263_ID_US1:
1447 pdev = &at91sam9263_uart1_device;
1448 configure_usart1_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001449 break;
1450 case AT91SAM9263_ID_US2:
1451 pdev = &at91sam9263_uart2_device;
1452 configure_usart2_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001453 break;
1454 default:
1455 return;
1456 }
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001457 pdata = pdev->dev.platform_data;
1458 pdata->num = portnr; /* update to mapped ID */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001459
1460 if (portnr < ATMEL_MAX_UART)
1461 at91_uarts[portnr] = pdev;
1462}
1463
1464void __init at91_set_serial_console(unsigned portnr)
1465{
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001466 if (portnr < ATMEL_MAX_UART) {
Andrew Victorc8f385a2008-01-23 09:25:15 +01001467 atmel_default_console_device = at91_uarts[portnr];
Jean-Christophe PLAGNIOL-VILLARD5c1f9662011-06-21 11:24:33 +08001468 at91sam9263_set_console_clock(at91_uarts[portnr]->id);
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001469 }
Andrew Victorc8f385a2008-01-23 09:25:15 +01001470}
1471
Andrew Victorb2c65612007-02-08 09:42:40 +01001472void __init at91_add_device_serial(void)
1473{
1474 int i;
1475
1476 for (i = 0; i < ATMEL_MAX_UART; i++) {
1477 if (at91_uarts[i])
1478 platform_device_register(at91_uarts[i]);
1479 }
Andrew Victor11aadac2008-04-15 21:16:38 +01001480
1481 if (!atmel_default_console_device)
1482 printk(KERN_INFO "AT91: No default serial console defined.\n");
Andrew Victorb2c65612007-02-08 09:42:40 +01001483}
1484#else
Andrew Victorc8f385a2008-01-23 09:25:15 +01001485void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
1486void __init at91_set_serial_console(unsigned portnr) {}
Andrew Victorb2c65612007-02-08 09:42:40 +01001487void __init at91_add_device_serial(void) {}
1488#endif
1489
1490
1491/* -------------------------------------------------------------------- */
1492/*
1493 * These devices are always present and don't need any board-specific
1494 * setup.
1495 */
1496static int __init at91_add_standard_devices(void)
1497{
Andrew Victor884f5a62008-01-23 09:11:13 +01001498 at91_add_device_rtt();
1499 at91_add_device_watchdog();
Andrew Victore5f40bf2008-04-02 21:58:00 +01001500 at91_add_device_tc();
Andrew Victorb2c65612007-02-08 09:42:40 +01001501 return 0;
1502}
1503
1504arch_initcall(at91_add_standard_devices);