blob: c953927fb0cbe01b1c24a21b95df2dd6c4985e9e [file] [log] [blame]
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001/*
2 * Copyright (C) 2011 Samsung Electronics Co.Ltd
3 * Authors:
4 * Seung-Woo Kim <sw0312.kim@samsung.com>
5 * Inki Dae <inki.dae@samsung.com>
6 * Joonyoung Shim <jy0922.shim@samsung.com>
7 *
8 * Based on drivers/media/video/s5p-tv/hdmi_drv.c
9 *
Andrzej Hajda5eefadb2016-01-14 14:28:20 +090010 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
Seung-Woo Kimd8408322011-12-21 17:39:39 +090013 * option) any later version.
14 *
15 */
16
David Howells760285e2012-10-02 18:01:07 +010017#include <drm/drmP.h>
18#include <drm/drm_edid.h>
19#include <drm/drm_crtc_helper.h>
Gustavo Padovan4ea95262015-06-01 12:04:44 -030020#include <drm/drm_atomic_helper.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090021
22#include "regs-hdmi.h"
23
24#include <linux/kernel.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090025#include <linux/wait.h>
26#include <linux/i2c.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090027#include <linux/platform_device.h>
28#include <linux/interrupt.h>
29#include <linux/irq.h>
30#include <linux/delay.h>
31#include <linux/pm_runtime.h>
32#include <linux/clk.h>
Andrzej Hajda2228b7c2015-09-25 14:48:24 +020033#include <linux/gpio/consumer.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090034#include <linux/regulator/consumer.h>
Rahul Sharma22c4f422012-10-04 20:48:55 +053035#include <linux/io.h>
Rahul Sharmad5e9ca42014-05-09 15:34:18 +090036#include <linux/of_address.h>
Andrzej Hajdacd240cd2015-07-09 16:28:09 +020037#include <linux/of_device.h>
Andrzej Hajdaaa181572017-02-01 09:29:14 +010038#include <linux/of_graph.h>
Sachin Kamatd34d59b2014-02-04 08:40:18 +053039#include <linux/hdmi.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090040#include <linux/component.h>
Rahul Sharma049d34e2014-05-20 10:36:05 +053041#include <linux/mfd/syscon.h>
42#include <linux/regmap.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090043
44#include <drm/exynos_drm.h>
45
Hans Verkuil278c8112016-12-13 11:07:17 -020046#include <media/cec-notifier.h>
47
Inki Daef37cd5e2014-05-09 14:25:20 +090048#include "exynos_drm_crtc.h"
Seung-Woo Kimd8408322011-12-21 17:39:39 +090049
Sean Paul724fd142014-05-09 15:05:10 +090050#define HOTPLUG_DEBOUNCE_MS 1100
51
Rahul Sharma5a325072012-10-04 20:48:54 +053052enum hdmi_type {
53 HDMI_TYPE13,
54 HDMI_TYPE14,
Andrzej Hajda633d00b2015-09-25 14:48:16 +020055 HDMI_TYPE_COUNT
56};
57
58#define HDMI_MAPPED_BASE 0xffff0000
59
60enum hdmi_mapped_regs {
61 HDMI_PHY_STATUS = HDMI_MAPPED_BASE,
62 HDMI_PHY_RSTOUT,
63 HDMI_ACR_CON,
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +020064 HDMI_ACR_MCTS0,
65 HDMI_ACR_CTS0,
66 HDMI_ACR_N0
Andrzej Hajda633d00b2015-09-25 14:48:16 +020067};
68
69static const u32 hdmi_reg_map[][HDMI_TYPE_COUNT] = {
70 { HDMI_V13_PHY_STATUS, HDMI_PHY_STATUS_0 },
71 { HDMI_V13_PHY_RSTOUT, HDMI_V14_PHY_RSTOUT },
72 { HDMI_V13_ACR_CON, HDMI_V14_ACR_CON },
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +020073 { HDMI_V13_ACR_MCTS0, HDMI_V14_ACR_MCTS0 },
74 { HDMI_V13_ACR_CTS0, HDMI_V14_ACR_CTS0 },
75 { HDMI_V13_ACR_N0, HDMI_V14_ACR_N0 },
Rahul Sharma5a325072012-10-04 20:48:54 +053076};
77
Andrzej Hajda1ab739d2015-09-25 14:48:22 +020078static const char * const supply[] = {
79 "vdd",
80 "vdd_osc",
81 "vdd_pll",
82};
83
Andrzej Hajda65e98032015-11-02 14:16:41 +010084struct hdmiphy_config {
85 int pixel_clock;
86 u8 conf[32];
87};
88
89struct hdmiphy_configs {
90 int count;
91 const struct hdmiphy_config *data;
92};
93
Andrzej Hajda9be7e982016-01-14 14:22:47 +090094struct string_array_spec {
95 int count;
96 const char * const *data;
97};
98
99#define INIT_ARRAY_SPEC(a) { .count = ARRAY_SIZE(a), .data = a }
100
Inki Daebfe4e842014-03-06 14:18:17 +0900101struct hdmi_driver_data {
102 unsigned int type;
103 unsigned int is_apb_phy:1;
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900104 unsigned int has_sysreg:1;
Andrzej Hajda65e98032015-11-02 14:16:41 +0100105 struct hdmiphy_configs phy_confs;
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900106 struct string_array_spec clk_gates;
107 /*
108 * Array of triplets (p_off, p_on, clock), where p_off and p_on are
109 * required parents of clock when HDMI-PHY is respectively off or on.
110 */
111 struct string_array_spec clk_muxes;
Inki Daebfe4e842014-03-06 14:18:17 +0900112};
113
Joonyoung Shim590f4182012-03-16 18:47:14 +0900114struct hdmi_context {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300115 struct drm_encoder encoder;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900116 struct device *dev;
117 struct drm_device *drm_dev;
Sean Pauld9716ee2014-01-30 16:19:29 -0500118 struct drm_connector connector;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900119 bool powered;
Seung-Woo Kim872d20d62012-04-24 17:39:15 +0900120 bool dvi_mode;
Sean Paul724fd142014-05-09 15:05:10 +0900121 struct delayed_work hotplug_work;
Rahul Sharmabfa48422014-04-03 20:41:04 +0530122 struct drm_display_mode current_mode;
Hans Verkuil278c8112016-12-13 11:07:17 -0200123 struct cec_notifier *notifier;
Andrzej Hajdacd240cd2015-07-09 16:28:09 +0200124 const struct hdmi_driver_data *drv_data;
Joonyoung Shim7ecd34e2012-04-23 19:35:47 +0900125
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200126 void __iomem *regs;
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900127 void __iomem *regs_hdmiphy;
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200128 struct i2c_client *hdmiphy_port;
129 struct i2c_adapter *ddc_adpt;
Gustavo Padovanf28464c2015-11-02 20:39:18 +0900130 struct gpio_desc *hpd_gpio;
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200131 int irq;
Rahul Sharma049d34e2014-05-20 10:36:05 +0530132 struct regmap *pmureg;
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900133 struct regmap *sysreg;
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900134 struct clk **clk_gates;
135 struct clk **clk_muxes;
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200136 struct regulator_bulk_data regul_bulk[ARRAY_SIZE(supply)];
137 struct regulator *reg_hdmi_en;
Andrzej Hajda59b62d32016-05-10 13:56:32 +0900138 struct exynos_drm_clk phy_clk;
Andrzej Hajdaaa181572017-02-01 09:29:14 +0100139 struct drm_bridge *bridge;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900140};
141
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300142static inline struct hdmi_context *encoder_to_hdmi(struct drm_encoder *e)
Andrzej Hajda0d8424f82014-11-17 09:54:21 +0100143{
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900144 return container_of(e, struct hdmi_context, encoder);
Andrzej Hajda0d8424f82014-11-17 09:54:21 +0100145}
146
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200147static inline struct hdmi_context *connector_to_hdmi(struct drm_connector *c)
148{
149 return container_of(c, struct hdmi_context, connector);
150}
151
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900152static const struct hdmiphy_config hdmiphy_v13_configs[] = {
153 {
154 .pixel_clock = 27000000,
155 .conf = {
156 0x01, 0x05, 0x00, 0xD8, 0x10, 0x1C, 0x30, 0x40,
157 0x6B, 0x10, 0x02, 0x51, 0xDF, 0xF2, 0x54, 0x87,
158 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200159 0x22, 0x40, 0xE3, 0x26, 0x00, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900160 },
161 },
162 {
163 .pixel_clock = 27027000,
164 .conf = {
165 0x01, 0x05, 0x00, 0xD4, 0x10, 0x9C, 0x09, 0x64,
166 0x6B, 0x10, 0x02, 0x51, 0xDF, 0xF2, 0x54, 0x87,
167 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200168 0x22, 0x40, 0xE3, 0x26, 0x00, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900169 },
170 },
171 {
172 .pixel_clock = 74176000,
173 .conf = {
174 0x01, 0x05, 0x00, 0xD8, 0x10, 0x9C, 0xef, 0x5B,
175 0x6D, 0x10, 0x01, 0x51, 0xef, 0xF3, 0x54, 0xb9,
176 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200177 0x22, 0x40, 0xa5, 0x26, 0x01, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900178 },
179 },
180 {
181 .pixel_clock = 74250000,
182 .conf = {
183 0x01, 0x05, 0x00, 0xd8, 0x10, 0x9c, 0xf8, 0x40,
184 0x6a, 0x10, 0x01, 0x51, 0xff, 0xf1, 0x54, 0xba,
185 0x84, 0x00, 0x10, 0x38, 0x00, 0x08, 0x10, 0xe0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200186 0x22, 0x40, 0xa4, 0x26, 0x01, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900187 },
188 },
189 {
190 .pixel_clock = 148500000,
191 .conf = {
192 0x01, 0x05, 0x00, 0xD8, 0x10, 0x9C, 0xf8, 0x40,
193 0x6A, 0x18, 0x00, 0x51, 0xff, 0xF1, 0x54, 0xba,
194 0x84, 0x00, 0x10, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200195 0x22, 0x40, 0xa4, 0x26, 0x02, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900196 },
197 },
198};
199
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500200static const struct hdmiphy_config hdmiphy_v14_configs[] = {
201 {
202 .pixel_clock = 25200000,
203 .conf = {
204 0x01, 0x51, 0x2A, 0x75, 0x40, 0x01, 0x00, 0x08,
205 0x82, 0x80, 0xfc, 0xd8, 0x45, 0xa0, 0xac, 0x80,
206 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
207 0x54, 0xf4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
208 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900209 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500210 {
211 .pixel_clock = 27000000,
212 .conf = {
213 0x01, 0xd1, 0x22, 0x51, 0x40, 0x08, 0xfc, 0x20,
214 0x98, 0xa0, 0xcb, 0xd8, 0x45, 0xa0, 0xac, 0x80,
215 0x06, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
216 0x54, 0xe4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
217 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900218 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500219 {
220 .pixel_clock = 27027000,
221 .conf = {
222 0x01, 0xd1, 0x2d, 0x72, 0x40, 0x64, 0x12, 0x08,
223 0x43, 0xa0, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
224 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200225 0x54, 0xe3, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500226 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900227 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500228 {
229 .pixel_clock = 36000000,
230 .conf = {
231 0x01, 0x51, 0x2d, 0x55, 0x40, 0x01, 0x00, 0x08,
232 0x82, 0x80, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
233 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
234 0x54, 0xab, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
235 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900236 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500237 {
238 .pixel_clock = 40000000,
239 .conf = {
240 0x01, 0x51, 0x32, 0x55, 0x40, 0x01, 0x00, 0x08,
241 0x82, 0x80, 0x2c, 0xd9, 0x45, 0xa0, 0xac, 0x80,
242 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
243 0x54, 0x9a, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
244 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900245 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500246 {
247 .pixel_clock = 65000000,
248 .conf = {
249 0x01, 0xd1, 0x36, 0x34, 0x40, 0x1e, 0x0a, 0x08,
250 0x82, 0xa0, 0x45, 0xd9, 0x45, 0xa0, 0xac, 0x80,
251 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
252 0x54, 0xbd, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
253 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900254 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500255 {
Shirish Se1d883c2014-03-13 14:28:27 +0900256 .pixel_clock = 71000000,
257 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530258 0x01, 0xd1, 0x3b, 0x35, 0x40, 0x0c, 0x04, 0x08,
259 0x85, 0xa0, 0x63, 0xd9, 0x45, 0xa0, 0xac, 0x80,
260 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900261 0x54, 0xad, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
262 },
263 },
264 {
265 .pixel_clock = 73250000,
266 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530267 0x01, 0xd1, 0x3d, 0x35, 0x40, 0x18, 0x02, 0x08,
268 0x83, 0xa0, 0x6e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
269 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900270 0x54, 0xa8, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
271 },
272 },
273 {
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500274 .pixel_clock = 74176000,
275 .conf = {
276 0x01, 0xd1, 0x3e, 0x35, 0x40, 0x5b, 0xde, 0x08,
277 0x82, 0xa0, 0x73, 0xd9, 0x45, 0xa0, 0xac, 0x80,
278 0x56, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
279 0x54, 0xa6, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
280 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900281 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500282 {
283 .pixel_clock = 74250000,
284 .conf = {
285 0x01, 0xd1, 0x1f, 0x10, 0x40, 0x40, 0xf8, 0x08,
286 0x81, 0xa0, 0xba, 0xd8, 0x45, 0xa0, 0xac, 0x80,
287 0x3c, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200288 0x54, 0xa5, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500289 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900290 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500291 {
292 .pixel_clock = 83500000,
293 .conf = {
294 0x01, 0xd1, 0x23, 0x11, 0x40, 0x0c, 0xfb, 0x08,
295 0x85, 0xa0, 0xd1, 0xd8, 0x45, 0xa0, 0xac, 0x80,
296 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
297 0x54, 0x93, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
298 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900299 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500300 {
301 .pixel_clock = 106500000,
302 .conf = {
303 0x01, 0xd1, 0x2c, 0x12, 0x40, 0x0c, 0x09, 0x08,
304 0x84, 0xa0, 0x0a, 0xd9, 0x45, 0xa0, 0xac, 0x80,
305 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
306 0x54, 0x73, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
307 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900308 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500309 {
310 .pixel_clock = 108000000,
311 .conf = {
312 0x01, 0x51, 0x2d, 0x15, 0x40, 0x01, 0x00, 0x08,
313 0x82, 0x80, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
314 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
315 0x54, 0xc7, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
316 },
Seung-Woo Kime540adf2012-04-24 17:55:06 +0900317 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500318 {
Shirish Se1d883c2014-03-13 14:28:27 +0900319 .pixel_clock = 115500000,
320 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530321 0x01, 0xd1, 0x30, 0x12, 0x40, 0x40, 0x10, 0x08,
322 0x80, 0x80, 0x21, 0xd9, 0x45, 0xa0, 0xac, 0x80,
323 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900324 0x54, 0xaa, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
325 },
326 },
327 {
328 .pixel_clock = 119000000,
329 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530330 0x01, 0xd1, 0x32, 0x1a, 0x40, 0x30, 0xd8, 0x08,
331 0x04, 0xa0, 0x2a, 0xd9, 0x45, 0xa0, 0xac, 0x80,
332 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900333 0x54, 0x9d, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
334 },
335 },
336 {
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500337 .pixel_clock = 146250000,
338 .conf = {
339 0x01, 0xd1, 0x3d, 0x15, 0x40, 0x18, 0xfd, 0x08,
340 0x83, 0xa0, 0x6e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
341 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
342 0x54, 0x50, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
343 },
Seung-Woo Kime540adf2012-04-24 17:55:06 +0900344 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500345 {
346 .pixel_clock = 148500000,
347 .conf = {
348 0x01, 0xd1, 0x1f, 0x00, 0x40, 0x40, 0xf8, 0x08,
349 0x81, 0xa0, 0xba, 0xd8, 0x45, 0xa0, 0xac, 0x80,
350 0x3c, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200351 0x54, 0x4b, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500352 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900353 },
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900354};
355
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +0530356static const struct hdmiphy_config hdmiphy_5420_configs[] = {
357 {
358 .pixel_clock = 25200000,
359 .conf = {
360 0x01, 0x52, 0x3F, 0x55, 0x40, 0x01, 0x00, 0xC8,
361 0x82, 0xC8, 0xBD, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
362 0x06, 0x80, 0x01, 0x84, 0x05, 0x02, 0x24, 0x66,
363 0x54, 0xF4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
364 },
365 },
366 {
367 .pixel_clock = 27000000,
368 .conf = {
369 0x01, 0xD1, 0x22, 0x51, 0x40, 0x08, 0xFC, 0xE0,
370 0x98, 0xE8, 0xCB, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
371 0x06, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
372 0x54, 0xE4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
373 },
374 },
375 {
376 .pixel_clock = 27027000,
377 .conf = {
378 0x01, 0xD1, 0x2D, 0x72, 0x40, 0x64, 0x12, 0xC8,
379 0x43, 0xE8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
380 0x26, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
381 0x54, 0xE3, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
382 },
383 },
384 {
385 .pixel_clock = 36000000,
386 .conf = {
387 0x01, 0x51, 0x2D, 0x55, 0x40, 0x40, 0x00, 0xC8,
388 0x02, 0xC8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
389 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
390 0x54, 0xAB, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
391 },
392 },
393 {
394 .pixel_clock = 40000000,
395 .conf = {
396 0x01, 0xD1, 0x21, 0x31, 0x40, 0x3C, 0x28, 0xC8,
397 0x87, 0xE8, 0xC8, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
398 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
399 0x54, 0x9A, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
400 },
401 },
402 {
403 .pixel_clock = 65000000,
404 .conf = {
405 0x01, 0xD1, 0x36, 0x34, 0x40, 0x0C, 0x04, 0xC8,
406 0x82, 0xE8, 0x45, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
407 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
408 0x54, 0xBD, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
409 },
410 },
411 {
412 .pixel_clock = 71000000,
413 .conf = {
414 0x01, 0xD1, 0x3B, 0x35, 0x40, 0x0C, 0x04, 0xC8,
415 0x85, 0xE8, 0x63, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
416 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
417 0x54, 0x57, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
418 },
419 },
420 {
421 .pixel_clock = 73250000,
422 .conf = {
423 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x78, 0x8D, 0xC8,
424 0x81, 0xE8, 0xB7, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
425 0x56, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
426 0x54, 0xA8, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
427 },
428 },
429 {
430 .pixel_clock = 74176000,
431 .conf = {
432 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x5B, 0xEF, 0xC8,
433 0x81, 0xE8, 0xB9, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
434 0x56, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
435 0x54, 0xA6, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
436 },
437 },
438 {
439 .pixel_clock = 74250000,
440 .conf = {
441 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x40, 0xF8, 0x08,
442 0x81, 0xE8, 0xBA, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
443 0x26, 0x80, 0x09, 0x84, 0x05, 0x22, 0x24, 0x66,
444 0x54, 0xA5, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
445 },
446 },
447 {
448 .pixel_clock = 83500000,
449 .conf = {
450 0x01, 0xD1, 0x23, 0x11, 0x40, 0x0C, 0xFB, 0xC8,
451 0x85, 0xE8, 0xD1, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
452 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
453 0x54, 0x4A, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
454 },
455 },
456 {
457 .pixel_clock = 88750000,
458 .conf = {
459 0x01, 0xD1, 0x25, 0x11, 0x40, 0x18, 0xFF, 0xC8,
460 0x83, 0xE8, 0xDE, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
461 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
462 0x54, 0x45, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
463 },
464 },
465 {
466 .pixel_clock = 106500000,
467 .conf = {
468 0x01, 0xD1, 0x2C, 0x12, 0x40, 0x0C, 0x09, 0xC8,
469 0x84, 0xE8, 0x0A, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
470 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
471 0x54, 0x73, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
472 },
473 },
474 {
475 .pixel_clock = 108000000,
476 .conf = {
477 0x01, 0x51, 0x2D, 0x15, 0x40, 0x01, 0x00, 0xC8,
478 0x82, 0xC8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
479 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
480 0x54, 0xC7, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
481 },
482 },
483 {
484 .pixel_clock = 115500000,
485 .conf = {
486 0x01, 0xD1, 0x30, 0x14, 0x40, 0x0C, 0x03, 0xC8,
487 0x88, 0xE8, 0x21, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
488 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
489 0x54, 0x6A, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
490 },
491 },
492 {
493 .pixel_clock = 146250000,
494 .conf = {
495 0x01, 0xD1, 0x3D, 0x15, 0x40, 0x18, 0xFD, 0xC8,
496 0x83, 0xE8, 0x6E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
497 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
498 0x54, 0x54, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
499 },
500 },
501 {
502 .pixel_clock = 148500000,
503 .conf = {
504 0x01, 0xD1, 0x1F, 0x00, 0x40, 0x40, 0xF8, 0x08,
505 0x81, 0xE8, 0xBA, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
506 0x26, 0x80, 0x09, 0x84, 0x05, 0x22, 0x24, 0x66,
507 0x54, 0x4B, 0x25, 0x03, 0x00, 0x80, 0x01, 0x80,
508 },
509 },
510};
511
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900512static const struct hdmiphy_config hdmiphy_5433_configs[] = {
513 {
514 .pixel_clock = 27000000,
515 .conf = {
Andrzej Hajda849fb0d2017-01-20 07:52:21 +0100516 0x01, 0x51, 0x2d, 0x75, 0x01, 0x00, 0x88, 0x02,
517 0x72, 0x50, 0x44, 0x8c, 0x27, 0x00, 0x7c, 0xac,
518 0xd6, 0x2b, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900519 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
520 },
521 },
522 {
523 .pixel_clock = 27027000,
524 .conf = {
525 0x01, 0x51, 0x2d, 0x72, 0x64, 0x09, 0x88, 0xc3,
Andrzej Hajda849fb0d2017-01-20 07:52:21 +0100526 0x71, 0x50, 0x44, 0x8c, 0x27, 0x00, 0x7c, 0xac,
527 0xd6, 0x2b, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
528 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900529 },
530 },
531 {
532 .pixel_clock = 40000000,
533 .conf = {
534 0x01, 0x51, 0x32, 0x55, 0x01, 0x00, 0x88, 0x02,
535 0x4d, 0x50, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
536 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
537 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
538 },
539 },
540 {
541 .pixel_clock = 50000000,
542 .conf = {
543 0x01, 0x51, 0x34, 0x40, 0x64, 0x09, 0x88, 0xc3,
544 0x3d, 0x50, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
545 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
546 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
547 },
548 },
549 {
550 .pixel_clock = 65000000,
551 .conf = {
552 0x01, 0x51, 0x36, 0x31, 0x40, 0x10, 0x04, 0xc6,
553 0x2e, 0xe8, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
554 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
555 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
556 },
557 },
558 {
559 .pixel_clock = 74176000,
560 .conf = {
561 0x01, 0x51, 0x3E, 0x35, 0x5B, 0xDE, 0x88, 0x42,
562 0x53, 0x51, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
563 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
564 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
565 },
566 },
567 {
568 .pixel_clock = 74250000,
569 .conf = {
570 0x01, 0x51, 0x3E, 0x35, 0x40, 0xF0, 0x88, 0xC2,
571 0x52, 0x51, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
572 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
573 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
574 },
575 },
576 {
577 .pixel_clock = 108000000,
578 .conf = {
579 0x01, 0x51, 0x2d, 0x15, 0x01, 0x00, 0x88, 0x02,
580 0x72, 0x52, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
581 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
582 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
583 },
584 },
585 {
586 .pixel_clock = 148500000,
587 .conf = {
588 0x01, 0x51, 0x1f, 0x00, 0x40, 0xf8, 0x88, 0xc1,
589 0x52, 0x52, 0x24, 0x0c, 0x24, 0x0f, 0x7c, 0xa5,
590 0xd4, 0x2b, 0x87, 0x00, 0x00, 0x04, 0x00, 0x30,
591 0x08, 0x10, 0x01, 0x01, 0x48, 0x4a, 0x00, 0x40,
592 },
593 },
Andrzej Hajda64822582017-01-20 07:52:19 +0100594 {
595 .pixel_clock = 297000000,
596 .conf = {
597 0x01, 0x51, 0x3E, 0x05, 0x40, 0xF0, 0x88, 0xC2,
598 0x52, 0x53, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
599 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
600 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
601 },
602 },
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900603};
604
Andrzej Hajda190a3c62015-11-02 14:16:40 +0100605static const char * const hdmi_clk_gates4[] = {
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900606 "hdmi", "sclk_hdmi"
607};
608
Andrzej Hajda190a3c62015-11-02 14:16:40 +0100609static const char * const hdmi_clk_muxes4[] = {
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900610 "sclk_pixel", "sclk_hdmiphy", "mout_hdmi"
611};
612
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900613static const char * const hdmi_clk_gates5433[] = {
614 "hdmi_pclk", "hdmi_i_pclk", "i_tmds_clk", "i_pixel_clk", "i_spdif_clk"
615};
616
617static const char * const hdmi_clk_muxes5433[] = {
618 "oscclk", "tmds_clko", "tmds_clko_user",
619 "oscclk", "pixel_clko", "pixel_clko_user"
620};
621
Andrzej Hajda5eefadb2016-01-14 14:28:20 +0900622static const struct hdmi_driver_data exynos4210_hdmi_driver_data = {
623 .type = HDMI_TYPE13,
624 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_v13_configs),
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900625 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates4),
626 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes4),
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +0530627};
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900628
Andrzej Hajda190a3c62015-11-02 14:16:40 +0100629static const struct hdmi_driver_data exynos4212_hdmi_driver_data = {
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900630 .type = HDMI_TYPE14,
Andrzej Hajda65e98032015-11-02 14:16:41 +0100631 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_v14_configs),
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900632 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates4),
633 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes4),
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900634};
635
Andrzej Hajda5eefadb2016-01-14 14:28:20 +0900636static const struct hdmi_driver_data exynos5420_hdmi_driver_data = {
637 .type = HDMI_TYPE14,
638 .is_apb_phy = 1,
639 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_5420_configs),
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900640 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates4),
641 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes4),
Marek Szyprowskiff830c92014-07-01 10:10:07 +0200642};
643
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900644static const struct hdmi_driver_data exynos5433_hdmi_driver_data = {
645 .type = HDMI_TYPE14,
646 .is_apb_phy = 1,
647 .has_sysreg = 1,
648 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_5433_configs),
649 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates5433),
650 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes5433),
651};
652
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200653static inline u32 hdmi_map_reg(struct hdmi_context *hdata, u32 reg_id)
654{
655 if ((reg_id & 0xffff0000) == HDMI_MAPPED_BASE)
656 return hdmi_reg_map[reg_id & 0xffff][hdata->drv_data->type];
657 return reg_id;
658}
659
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900660static inline u32 hdmi_reg_read(struct hdmi_context *hdata, u32 reg_id)
661{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200662 return readl(hdata->regs + hdmi_map_reg(hdata, reg_id));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900663}
664
665static inline void hdmi_reg_writeb(struct hdmi_context *hdata,
666 u32 reg_id, u8 value)
667{
Andrzej Hajda1993c332015-09-25 14:48:19 +0200668 writel(value, hdata->regs + hdmi_map_reg(hdata, reg_id));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900669}
670
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200671static inline void hdmi_reg_writev(struct hdmi_context *hdata, u32 reg_id,
672 int bytes, u32 val)
673{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200674 reg_id = hdmi_map_reg(hdata, reg_id);
675
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200676 while (--bytes >= 0) {
Andrzej Hajda1993c332015-09-25 14:48:19 +0200677 writel(val & 0xff, hdata->regs + reg_id);
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200678 val >>= 8;
679 reg_id += 4;
680 }
681}
682
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100683static inline void hdmi_reg_write_buf(struct hdmi_context *hdata, u32 reg_id,
684 u8 *buf, int size)
685{
686 for (reg_id = hdmi_map_reg(hdata, reg_id); size; --size, reg_id += 4)
687 writel(*buf++, hdata->regs + reg_id);
688}
689
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900690static inline void hdmi_reg_writemask(struct hdmi_context *hdata,
691 u32 reg_id, u32 value, u32 mask)
692{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200693 u32 old;
694
695 reg_id = hdmi_map_reg(hdata, reg_id);
696 old = readl(hdata->regs + reg_id);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900697 value = (value & mask) | (old & ~mask);
698 writel(value, hdata->regs + reg_id);
699}
700
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900701static int hdmiphy_reg_write_buf(struct hdmi_context *hdata,
702 u32 reg_offset, const u8 *buf, u32 len)
703{
704 if ((reg_offset + len) > 32)
705 return -EINVAL;
706
707 if (hdata->hdmiphy_port) {
708 int ret;
709
710 ret = i2c_master_send(hdata->hdmiphy_port, buf, len);
711 if (ret == len)
712 return 0;
713 return ret;
714 } else {
715 int i;
716 for (i = 0; i < len; i++)
Andrzej Hajda1993c332015-09-25 14:48:19 +0200717 writel(buf[i], hdata->regs_hdmiphy +
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900718 ((reg_offset + i)<<2));
719 return 0;
720 }
721}
722
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900723static int hdmi_clk_enable_gates(struct hdmi_context *hdata)
724{
725 int i, ret;
726
727 for (i = 0; i < hdata->drv_data->clk_gates.count; ++i) {
728 ret = clk_prepare_enable(hdata->clk_gates[i]);
729 if (!ret)
730 continue;
731
732 dev_err(hdata->dev, "Cannot enable clock '%s', %d\n",
733 hdata->drv_data->clk_gates.data[i], ret);
734 while (i--)
735 clk_disable_unprepare(hdata->clk_gates[i]);
736 return ret;
737 }
738
739 return 0;
740}
741
742static void hdmi_clk_disable_gates(struct hdmi_context *hdata)
743{
744 int i = hdata->drv_data->clk_gates.count;
745
746 while (i--)
747 clk_disable_unprepare(hdata->clk_gates[i]);
748}
749
750static int hdmi_clk_set_parents(struct hdmi_context *hdata, bool to_phy)
751{
752 struct device *dev = hdata->dev;
753 int ret = 0;
754 int i;
755
756 for (i = 0; i < hdata->drv_data->clk_muxes.count; i += 3) {
757 struct clk **c = &hdata->clk_muxes[i];
758
759 ret = clk_set_parent(c[2], c[to_phy]);
760 if (!ret)
761 continue;
762
763 dev_err(dev, "Cannot set clock parent of '%s' to '%s', %d\n",
764 hdata->drv_data->clk_muxes.data[i + 2],
765 hdata->drv_data->clk_muxes.data[i + to_phy], ret);
766 }
767
768 return ret;
769}
770
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100771static void hdmi_reg_infoframes(struct hdmi_context *hdata)
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530772{
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100773 union hdmi_infoframe frm;
774 u8 buf[25];
775 int ret;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530776
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530777 if (hdata->dvi_mode) {
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530778 hdmi_reg_writeb(hdata, HDMI_AVI_CON,
779 HDMI_AVI_CON_DO_NOT_TRANSMIT);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100780 hdmi_reg_writeb(hdata, HDMI_VSI_CON,
781 HDMI_VSI_CON_DO_NOT_TRANSMIT);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530782 hdmi_reg_writeb(hdata, HDMI_AUI_CON, HDMI_AUI_CON_NO_TRAN);
783 return;
784 }
785
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100786 ret = drm_hdmi_avi_infoframe_from_display_mode(&frm.avi,
Shashank Sharma0c1f5282017-07-13 21:03:07 +0530787 &hdata->current_mode, false);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100788 if (!ret)
789 ret = hdmi_avi_infoframe_pack(&frm.avi, buf, sizeof(buf));
790 if (ret > 0) {
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530791 hdmi_reg_writeb(hdata, HDMI_AVI_CON, HDMI_AVI_CON_EVERY_VSYNC);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100792 hdmi_reg_write_buf(hdata, HDMI_AVI_HEADER0, buf, ret);
793 } else {
794 DRM_INFO("%s: invalid AVI infoframe (%d)\n", __func__, ret);
795 }
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530796
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100797 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frm.vendor.hdmi,
798 &hdata->current_mode);
799 if (!ret)
800 ret = hdmi_vendor_infoframe_pack(&frm.vendor.hdmi, buf,
801 sizeof(buf));
802 if (ret > 0) {
803 hdmi_reg_writeb(hdata, HDMI_VSI_CON, HDMI_VSI_CON_EVERY_VSYNC);
Andrzej Hajda10abdbc2017-01-20 07:52:20 +0100804 hdmi_reg_write_buf(hdata, HDMI_VSI_HEADER0, buf, 3);
805 hdmi_reg_write_buf(hdata, HDMI_VSI_DATA(0), buf + 3, ret - 3);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100806 }
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530807
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100808 ret = hdmi_audio_infoframe_init(&frm.audio);
809 if (!ret) {
810 frm.audio.channels = 2;
811 ret = hdmi_audio_infoframe_pack(&frm.audio, buf, sizeof(buf));
812 }
813 if (ret > 0) {
814 hdmi_reg_writeb(hdata, HDMI_AUI_CON, HDMI_AUI_CON_EVERY_VSYNC);
815 hdmi_reg_write_buf(hdata, HDMI_AUI_HEADER0, buf, ret);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530816 }
817}
818
Sean Pauld9716ee2014-01-30 16:19:29 -0500819static enum drm_connector_status hdmi_detect(struct drm_connector *connector,
820 bool force)
Sean Paul45517892014-01-30 16:19:05 -0500821{
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200822 struct hdmi_context *hdata = connector_to_hdmi(connector);
Sean Paul45517892014-01-30 16:19:05 -0500823
Andrzej Hajda2228b7c2015-09-25 14:48:24 +0200824 if (gpiod_get_value(hdata->hpd_gpio))
Andrzej Hajdaef6ce282015-07-09 16:28:07 +0200825 return connector_status_connected;
Sean Paul5137c8c2014-04-03 20:41:03 +0530826
Hans Verkuil278c8112016-12-13 11:07:17 -0200827 cec_notifier_set_phys_addr(hdata->notifier, CEC_PHYS_ADDR_INVALID);
Andrzej Hajdaef6ce282015-07-09 16:28:07 +0200828 return connector_status_disconnected;
Sean Paul45517892014-01-30 16:19:05 -0500829}
830
Sean Pauld9716ee2014-01-30 16:19:29 -0500831static void hdmi_connector_destroy(struct drm_connector *connector)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900832{
Andrzej Hajdaad279312014-09-09 15:16:13 +0200833 drm_connector_unregister(connector);
834 drm_connector_cleanup(connector);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900835}
836
Ville Syrjälä800ba2b2015-12-15 12:21:06 +0100837static const struct drm_connector_funcs hdmi_connector_funcs = {
Gustavo Padovan63498e32015-06-01 12:04:53 -0300838 .dpms = drm_atomic_helper_connector_dpms,
Sean Pauld9716ee2014-01-30 16:19:29 -0500839 .fill_modes = drm_helper_probe_single_connector_modes,
840 .detect = hdmi_detect,
841 .destroy = hdmi_connector_destroy,
Gustavo Padovan4ea95262015-06-01 12:04:44 -0300842 .reset = drm_atomic_helper_connector_reset,
843 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
844 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Sean Pauld9716ee2014-01-30 16:19:29 -0500845};
846
847static int hdmi_get_modes(struct drm_connector *connector)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900848{
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200849 struct hdmi_context *hdata = connector_to_hdmi(connector);
Sean Pauld9716ee2014-01-30 16:19:29 -0500850 struct edid *edid;
Andrzej Hajda64ebd892015-07-09 08:25:38 +0200851 int ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900852
Inki Dae8fa04aa2014-03-13 16:38:31 +0900853 if (!hdata->ddc_adpt)
Sean Pauld9716ee2014-01-30 16:19:29 -0500854 return -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900855
Inki Dae8fa04aa2014-03-13 16:38:31 +0900856 edid = drm_get_edid(connector, hdata->ddc_adpt);
Sean Pauld9716ee2014-01-30 16:19:29 -0500857 if (!edid)
858 return -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900859
Sean Pauld9716ee2014-01-30 16:19:29 -0500860 hdata->dvi_mode = !drm_detect_hdmi_monitor(edid);
Rahul Sharma9c08e4b2013-01-04 07:59:11 -0500861 DRM_DEBUG_KMS("%s : width[%d] x height[%d]\n",
862 (hdata->dvi_mode ? "dvi monitor" : "hdmi monitor"),
Sean Pauld9716ee2014-01-30 16:19:29 -0500863 edid->width_cm, edid->height_cm);
Rahul Sharma9c08e4b2013-01-04 07:59:11 -0500864
Sean Pauld9716ee2014-01-30 16:19:29 -0500865 drm_mode_connector_update_edid_property(connector, edid);
Hans Verkuil278c8112016-12-13 11:07:17 -0200866 cec_notifier_set_phys_addr_from_edid(hdata->notifier, edid);
Sean Pauld9716ee2014-01-30 16:19:29 -0500867
Andrzej Hajda64ebd892015-07-09 08:25:38 +0200868 ret = drm_add_edid_modes(connector, edid);
869
870 kfree(edid);
871
872 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900873}
874
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900875static int hdmi_find_phy_conf(struct hdmi_context *hdata, u32 pixel_clock)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900876{
Andrzej Hajda65e98032015-11-02 14:16:41 +0100877 const struct hdmiphy_configs *confs = &hdata->drv_data->phy_confs;
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900878 int i;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900879
Andrzej Hajda65e98032015-11-02 14:16:41 +0100880 for (i = 0; i < confs->count; i++)
881 if (confs->data[i].pixel_clock == pixel_clock)
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500882 return i;
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500883
884 DRM_DEBUG_KMS("Could not find phy config for %d\n", pixel_clock);
885 return -EINVAL;
886}
887
Sean Pauld9716ee2014-01-30 16:19:29 -0500888static int hdmi_mode_valid(struct drm_connector *connector,
Sean Paulf041b252014-01-30 16:19:15 -0500889 struct drm_display_mode *mode)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900890{
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200891 struct hdmi_context *hdata = connector_to_hdmi(connector);
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900892 int ret;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900893
Rahul Sharma16844fb2013-06-10 14:50:00 +0530894 DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d clock=%d\n",
895 mode->hdisplay, mode->vdisplay, mode->vrefresh,
896 (mode->flags & DRM_MODE_FLAG_INTERLACE) ? true :
897 false, mode->clock * 1000);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900898
Rahul Sharma16844fb2013-06-10 14:50:00 +0530899 ret = hdmi_find_phy_conf(hdata, mode->clock * 1000);
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900900 if (ret < 0)
Sean Pauld9716ee2014-01-30 16:19:29 -0500901 return MODE_BAD;
902
903 return MODE_OK;
904}
905
Ville Syrjälä800ba2b2015-12-15 12:21:06 +0100906static const struct drm_connector_helper_funcs hdmi_connector_helper_funcs = {
Sean Pauld9716ee2014-01-30 16:19:29 -0500907 .get_modes = hdmi_get_modes,
908 .mode_valid = hdmi_mode_valid,
Sean Pauld9716ee2014-01-30 16:19:29 -0500909};
910
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300911static int hdmi_create_connector(struct drm_encoder *encoder)
Sean Pauld9716ee2014-01-30 16:19:29 -0500912{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300913 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Sean Pauld9716ee2014-01-30 16:19:29 -0500914 struct drm_connector *connector = &hdata->connector;
915 int ret;
916
Sean Pauld9716ee2014-01-30 16:19:29 -0500917 connector->interlace_allowed = true;
918 connector->polled = DRM_CONNECTOR_POLL_HPD;
919
920 ret = drm_connector_init(hdata->drm_dev, connector,
921 &hdmi_connector_funcs, DRM_MODE_CONNECTOR_HDMIA);
922 if (ret) {
923 DRM_ERROR("Failed to initialize connector with drm\n");
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900924 return ret;
Sean Pauld9716ee2014-01-30 16:19:29 -0500925 }
926
927 drm_connector_helper_add(connector, &hdmi_connector_helper_funcs);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300928 drm_mode_connector_attach_encoder(connector, encoder);
Sean Pauld9716ee2014-01-30 16:19:29 -0500929
Andrzej Hajdaaa181572017-02-01 09:29:14 +0100930 if (hdata->bridge) {
931 encoder->bridge = hdata->bridge;
932 hdata->bridge->encoder = encoder;
933 ret = drm_bridge_attach(encoder, hdata->bridge, NULL);
934 if (ret)
935 DRM_ERROR("Failed to attach bridge\n");
936 }
937
938 return ret;
Sean Pauld9716ee2014-01-30 16:19:29 -0500939}
940
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300941static bool hdmi_mode_fixup(struct drm_encoder *encoder,
942 const struct drm_display_mode *mode,
943 struct drm_display_mode *adjusted_mode)
Sean Paulf041b252014-01-30 16:19:15 -0500944{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300945 struct drm_device *dev = encoder->dev;
946 struct drm_connector *connector;
Sean Paulf041b252014-01-30 16:19:15 -0500947 struct drm_display_mode *m;
948 int mode_ok;
949
Sean Paulf041b252014-01-30 16:19:15 -0500950 drm_mode_set_crtcinfo(adjusted_mode, 0);
951
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300952 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
953 if (connector->encoder == encoder)
954 break;
955 }
956
957 if (connector->encoder != encoder)
958 return true;
959
Sean Pauld9716ee2014-01-30 16:19:29 -0500960 mode_ok = hdmi_mode_valid(connector, adjusted_mode);
Sean Paulf041b252014-01-30 16:19:15 -0500961
Sean Pauld9716ee2014-01-30 16:19:29 -0500962 if (mode_ok == MODE_OK)
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300963 return true;
Sean Paulf041b252014-01-30 16:19:15 -0500964
965 /*
Andrzej Hajda5eefadb2016-01-14 14:28:20 +0900966 * Find the most suitable mode and copy it to adjusted_mode.
Sean Paulf041b252014-01-30 16:19:15 -0500967 */
968 list_for_each_entry(m, &connector->modes, head) {
Sean Pauld9716ee2014-01-30 16:19:29 -0500969 mode_ok = hdmi_mode_valid(connector, m);
Sean Paulf041b252014-01-30 16:19:15 -0500970
Sean Pauld9716ee2014-01-30 16:19:29 -0500971 if (mode_ok == MODE_OK) {
Sean Paulf041b252014-01-30 16:19:15 -0500972 DRM_INFO("desired mode doesn't exist so\n");
973 DRM_INFO("use the most suitable mode among modes.\n");
974
975 DRM_DEBUG_KMS("Adjusted Mode: [%d]x[%d] [%d]Hz\n",
976 m->hdisplay, m->vdisplay, m->vrefresh);
977
Sean Paul75626852014-01-30 16:19:16 -0500978 drm_mode_copy(adjusted_mode, m);
Sean Paulf041b252014-01-30 16:19:15 -0500979 break;
980 }
981 }
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300982
983 return true;
Sean Paulf041b252014-01-30 16:19:15 -0500984}
985
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +0200986static void hdmi_reg_acr(struct hdmi_context *hdata, u32 freq)
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +0900987{
988 u32 n, cts;
989
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +0200990 cts = (freq % 9) ? 27000 : 30000;
991 n = 128 * freq / (27000000 / cts);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +0900992
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +0200993 hdmi_reg_writev(hdata, HDMI_ACR_N0, 3, n);
994 hdmi_reg_writev(hdata, HDMI_ACR_MCTS0, 3, cts);
995 hdmi_reg_writev(hdata, HDMI_ACR_CTS0, 3, cts);
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200996 hdmi_reg_writeb(hdata, HDMI_ACR_CON, 4);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +0900997}
998
999static void hdmi_audio_init(struct hdmi_context *hdata)
1000{
Sachin Kamat7a9bf6e2014-07-02 09:33:07 +05301001 u32 sample_rate, bits_per_sample;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001002 u32 data_num, bit_ch, sample_frq;
1003 u32 val;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001004
1005 sample_rate = 44100;
1006 bits_per_sample = 16;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001007
1008 switch (bits_per_sample) {
1009 case 20:
1010 data_num = 2;
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001011 bit_ch = 1;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001012 break;
1013 case 24:
1014 data_num = 3;
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001015 bit_ch = 1;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001016 break;
1017 default:
1018 data_num = 1;
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001019 bit_ch = 0;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001020 break;
1021 }
1022
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +02001023 hdmi_reg_acr(hdata, sample_rate);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001024
1025 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CON, HDMI_I2S_IN_DISABLE
1026 | HDMI_I2S_AUD_I2S | HDMI_I2S_CUV_I2S_ENABLE
1027 | HDMI_I2S_MUX_ENABLE);
1028
1029 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CH, HDMI_I2S_CH0_EN
1030 | HDMI_I2S_CH1_EN | HDMI_I2S_CH2_EN);
1031
1032 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CUV, HDMI_I2S_CUV_RL_EN);
1033
1034 sample_frq = (sample_rate == 44100) ? 0 :
1035 (sample_rate == 48000) ? 2 :
1036 (sample_rate == 32000) ? 3 :
1037 (sample_rate == 96000) ? 0xa : 0x0;
1038
1039 hdmi_reg_writeb(hdata, HDMI_I2S_CLK_CON, HDMI_I2S_CLK_DIS);
1040 hdmi_reg_writeb(hdata, HDMI_I2S_CLK_CON, HDMI_I2S_CLK_EN);
1041
1042 val = hdmi_reg_read(hdata, HDMI_I2S_DSD_CON) | 0x01;
1043 hdmi_reg_writeb(hdata, HDMI_I2S_DSD_CON, val);
1044
1045 /* Configuration I2S input ports. Configure I2S_PIN_SEL_0~4 */
1046 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_0, HDMI_I2S_SEL_SCLK(5)
1047 | HDMI_I2S_SEL_LRCK(6));
1048 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_1, HDMI_I2S_SEL_SDATA1(1)
1049 | HDMI_I2S_SEL_SDATA2(4));
1050 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_2, HDMI_I2S_SEL_SDATA3(1)
1051 | HDMI_I2S_SEL_SDATA2(2));
1052 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_3, HDMI_I2S_SEL_DSD(0));
1053
1054 /* I2S_CON_1 & 2 */
1055 hdmi_reg_writeb(hdata, HDMI_I2S_CON_1, HDMI_I2S_SCLK_FALLING_EDGE
1056 | HDMI_I2S_L_CH_LOW_POL);
1057 hdmi_reg_writeb(hdata, HDMI_I2S_CON_2, HDMI_I2S_MSB_FIRST_MODE
1058 | HDMI_I2S_SET_BIT_CH(bit_ch)
1059 | HDMI_I2S_SET_SDATA_BIT(data_num)
1060 | HDMI_I2S_BASIC_FORMAT);
1061
1062 /* Configure register related to CUV information */
1063 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_0, HDMI_I2S_CH_STATUS_MODE_0
1064 | HDMI_I2S_2AUD_CH_WITHOUT_PREEMPH
1065 | HDMI_I2S_COPYRIGHT
1066 | HDMI_I2S_LINEAR_PCM
1067 | HDMI_I2S_CONSUMER_FORMAT);
1068 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_1, HDMI_I2S_CD_PLAYER);
1069 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_2, HDMI_I2S_SET_SOURCE_NUM(0));
1070 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_3, HDMI_I2S_CLK_ACCUR_LEVEL_2
1071 | HDMI_I2S_SET_SMP_FREQ(sample_frq));
1072 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_4,
1073 HDMI_I2S_ORG_SMP_FREQ_44_1
1074 | HDMI_I2S_WORD_LEN_MAX24_24BITS
1075 | HDMI_I2S_WORD_LEN_MAX_24BITS);
1076
1077 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_CON, HDMI_I2S_CH_STATUS_RELOAD);
1078}
1079
1080static void hdmi_audio_control(struct hdmi_context *hdata, bool onoff)
1081{
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001082 if (hdata->dvi_mode)
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001083 return;
1084
1085 hdmi_reg_writeb(hdata, HDMI_AUI_CON, onoff ? 2 : 0);
1086 hdmi_reg_writemask(hdata, HDMI_CON_0, onoff ?
1087 HDMI_ASP_EN : HDMI_ASP_DIS, HDMI_ASP_MASK);
1088}
1089
Rahul Sharmabfa48422014-04-03 20:41:04 +05301090static void hdmi_start(struct hdmi_context *hdata, bool start)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001091{
Rahul Sharmabfa48422014-04-03 20:41:04 +05301092 u32 val = start ? HDMI_TG_EN : 0;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001093
Rahul Sharmabfa48422014-04-03 20:41:04 +05301094 if (hdata->current_mode.flags & DRM_MODE_FLAG_INTERLACE)
1095 val |= HDMI_FIELD_EN;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001096
Rahul Sharmabfa48422014-04-03 20:41:04 +05301097 hdmi_reg_writemask(hdata, HDMI_CON_0, val, HDMI_EN);
1098 hdmi_reg_writemask(hdata, HDMI_TG_CMD, val, HDMI_TG_EN | HDMI_FIELD_EN);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001099}
1100
1101static void hdmi_conf_init(struct hdmi_context *hdata)
1102{
Sean Paul77006a72013-01-16 10:17:20 -05001103 /* disable HPD interrupts from HDMI IP block, use GPIO instead */
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001104 hdmi_reg_writemask(hdata, HDMI_INTC_CON, 0, HDMI_INTC_EN_GLOBAL |
1105 HDMI_INTC_EN_HPD_PLUG | HDMI_INTC_EN_HPD_UNPLUG);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001106
1107 /* choose HDMI mode */
1108 hdmi_reg_writemask(hdata, HDMI_MODE_SEL,
1109 HDMI_MODE_HDMI_EN, HDMI_MODE_MASK);
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001110 /* apply video pre-amble and guard band in HDMI mode only */
Shirish S9a8e1cb2014-02-14 13:04:57 +05301111 hdmi_reg_writeb(hdata, HDMI_CON_2, 0);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001112 /* disable bluescreen */
1113 hdmi_reg_writemask(hdata, HDMI_CON_0, 0, HDMI_BLUE_SCR_EN);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001114
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001115 if (hdata->dvi_mode) {
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001116 hdmi_reg_writemask(hdata, HDMI_MODE_SEL,
1117 HDMI_MODE_DVI_EN, HDMI_MODE_MASK);
1118 hdmi_reg_writeb(hdata, HDMI_CON_2,
1119 HDMI_VID_PREAMBLE_DIS | HDMI_GUARD_BAND_DIS);
1120 }
1121
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001122 if (hdata->drv_data->type == HDMI_TYPE13) {
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001123 /* choose bluescreen (fecal) color */
1124 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_0, 0x12);
1125 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_1, 0x34);
1126 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_2, 0x56);
1127
1128 /* enable AVI packet every vsync, fixes purple line problem */
1129 hdmi_reg_writeb(hdata, HDMI_V13_AVI_CON, 0x02);
1130 /* force RGB, look to CEA-861-D, table 7 for more detail */
1131 hdmi_reg_writeb(hdata, HDMI_V13_AVI_BYTE(0), 0 << 5);
1132 hdmi_reg_writemask(hdata, HDMI_CON_1, 0x10 << 5, 0x11 << 5);
1133
1134 hdmi_reg_writeb(hdata, HDMI_V13_SPD_CON, 0x02);
1135 hdmi_reg_writeb(hdata, HDMI_V13_AUI_CON, 0x02);
1136 hdmi_reg_writeb(hdata, HDMI_V13_ACR_CON, 0x04);
1137 } else {
Andrzej Hajda5f9e2282016-11-07 16:04:43 +01001138 hdmi_reg_infoframes(hdata);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +05301139
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001140 /* enable AVI packet every vsync, fixes purple line problem */
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001141 hdmi_reg_writemask(hdata, HDMI_CON_1, 2, 3 << 5);
1142 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001143}
1144
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001145static void hdmiphy_wait_for_pll(struct hdmi_context *hdata)
1146{
1147 int tries;
1148
1149 for (tries = 0; tries < 10; ++tries) {
1150 u32 val = hdmi_reg_read(hdata, HDMI_PHY_STATUS);
1151
1152 if (val & HDMI_PHY_STATUS_READY) {
1153 DRM_DEBUG_KMS("PLL stabilized after %d tries\n", tries);
1154 return;
1155 }
1156 usleep_range(10, 20);
1157 }
1158
1159 DRM_ERROR("PLL could not reach steady state\n");
1160}
1161
Rahul Sharma16844fb2013-06-10 14:50:00 +05301162static void hdmi_v13_mode_apply(struct hdmi_context *hdata)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001163{
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001164 struct drm_display_mode *m = &hdata->current_mode;
1165 unsigned int val;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001166
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001167 hdmi_reg_writev(hdata, HDMI_H_BLANK_0, 2, m->htotal - m->hdisplay);
1168 hdmi_reg_writev(hdata, HDMI_V13_H_V_LINE_0, 3,
1169 (m->htotal << 12) | m->vtotal);
1170
1171 val = (m->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0;
1172 hdmi_reg_writev(hdata, HDMI_VSYNC_POL, 1, val);
1173
1174 val = (m->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0;
1175 hdmi_reg_writev(hdata, HDMI_INT_PRO_MODE, 1, val);
1176
1177 val = (m->hsync_start - m->hdisplay - 2);
1178 val |= ((m->hsync_end - m->hdisplay - 2) << 10);
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001179 val |= ((m->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0)<<20;
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001180 hdmi_reg_writev(hdata, HDMI_V13_H_SYNC_GEN_0, 3, val);
1181
1182 /*
1183 * Quirk requirement for exynos HDMI IP design,
1184 * 2 pixels less than the actual calculation for hsync_start
1185 * and end.
1186 */
1187
1188 /* Following values & calculations differ for different type of modes */
1189 if (m->flags & DRM_MODE_FLAG_INTERLACE) {
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001190 val = ((m->vsync_end - m->vdisplay) / 2);
1191 val |= ((m->vsync_start - m->vdisplay) / 2) << 12;
1192 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_1_0, 3, val);
1193
1194 val = m->vtotal / 2;
1195 val |= ((m->vtotal - m->vdisplay) / 2) << 11;
1196 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_0, 3, val);
1197
1198 val = (m->vtotal +
1199 ((m->vsync_end - m->vsync_start) * 4) + 5) / 2;
1200 val |= m->vtotal << 11;
1201 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_F_0, 3, val);
1202
1203 val = ((m->vtotal / 2) + 7);
1204 val |= ((m->vtotal / 2) + 2) << 12;
1205 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_2_0, 3, val);
1206
1207 val = ((m->htotal / 2) + (m->hsync_start - m->hdisplay));
1208 val |= ((m->htotal / 2) +
1209 (m->hsync_start - m->hdisplay)) << 12;
1210 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_3_0, 3, val);
1211
1212 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1213 (m->vtotal - m->vdisplay) / 2);
1214 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay / 2);
1215
1216 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2, 0x249);
1217 } else {
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001218 val = m->vtotal;
1219 val |= (m->vtotal - m->vdisplay) << 11;
1220 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_0, 3, val);
1221
1222 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_F_0, 3, 0);
1223
1224 val = (m->vsync_end - m->vdisplay);
1225 val |= ((m->vsync_start - m->vdisplay) << 12);
1226 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_1_0, 3, val);
1227
1228 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_2_0, 3, 0x1001);
1229 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_3_0, 3, 0x1001);
1230 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1231 m->vtotal - m->vdisplay);
1232 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay);
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001233 }
1234
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001235 hdmi_reg_writev(hdata, HDMI_TG_H_FSZ_L, 2, m->htotal);
1236 hdmi_reg_writev(hdata, HDMI_TG_HACT_ST_L, 2, m->htotal - m->hdisplay);
1237 hdmi_reg_writev(hdata, HDMI_TG_HACT_SZ_L, 2, m->hdisplay);
1238 hdmi_reg_writev(hdata, HDMI_TG_V_FSZ_L, 2, m->vtotal);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001239}
1240
Rahul Sharma16844fb2013-06-10 14:50:00 +05301241static void hdmi_v14_mode_apply(struct hdmi_context *hdata)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001242{
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001243 struct drm_display_mode *m = &hdata->current_mode;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001244
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001245 hdmi_reg_writev(hdata, HDMI_H_BLANK_0, 2, m->htotal - m->hdisplay);
1246 hdmi_reg_writev(hdata, HDMI_V_LINE_0, 2, m->vtotal);
1247 hdmi_reg_writev(hdata, HDMI_H_LINE_0, 2, m->htotal);
1248 hdmi_reg_writev(hdata, HDMI_HSYNC_POL, 1,
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001249 (m->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0);
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001250 hdmi_reg_writev(hdata, HDMI_VSYNC_POL, 1,
1251 (m->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0);
1252 hdmi_reg_writev(hdata, HDMI_INT_PRO_MODE, 1,
1253 (m->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1254
1255 /*
1256 * Quirk requirement for exynos 5 HDMI IP design,
1257 * 2 pixels less than the actual calculation for hsync_start
1258 * and end.
1259 */
1260
1261 /* Following values & calculations differ for different type of modes */
1262 if (m->flags & DRM_MODE_FLAG_INTERLACE) {
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001263 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_2_0, 2,
1264 (m->vsync_end - m->vdisplay) / 2);
1265 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_1_0, 2,
1266 (m->vsync_start - m->vdisplay) / 2);
1267 hdmi_reg_writev(hdata, HDMI_V2_BLANK_0, 2, m->vtotal / 2);
1268 hdmi_reg_writev(hdata, HDMI_V1_BLANK_0, 2,
1269 (m->vtotal - m->vdisplay) / 2);
1270 hdmi_reg_writev(hdata, HDMI_V_BLANK_F0_0, 2,
1271 m->vtotal - m->vdisplay / 2);
1272 hdmi_reg_writev(hdata, HDMI_V_BLANK_F1_0, 2, m->vtotal);
1273 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_2_0, 2,
1274 (m->vtotal / 2) + 7);
1275 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_1_0, 2,
1276 (m->vtotal / 2) + 2);
1277 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_2_0, 2,
1278 (m->htotal / 2) + (m->hsync_start - m->hdisplay));
1279 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_1_0, 2,
1280 (m->htotal / 2) + (m->hsync_start - m->hdisplay));
1281 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1282 (m->vtotal - m->vdisplay) / 2);
1283 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay / 2);
1284 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2,
1285 m->vtotal - m->vdisplay / 2);
1286 hdmi_reg_writev(hdata, HDMI_TG_VSYNC2_L, 2,
1287 (m->vtotal / 2) + 1);
1288 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_BOT_HDMI_L, 2,
1289 (m->vtotal / 2) + 1);
1290 hdmi_reg_writev(hdata, HDMI_TG_FIELD_BOT_HDMI_L, 2,
1291 (m->vtotal / 2) + 1);
1292 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST3_L, 2, 0x0);
1293 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST4_L, 2, 0x0);
1294 } else {
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001295 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_2_0, 2,
1296 m->vsync_end - m->vdisplay);
1297 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_1_0, 2,
1298 m->vsync_start - m->vdisplay);
1299 hdmi_reg_writev(hdata, HDMI_V2_BLANK_0, 2, m->vtotal);
1300 hdmi_reg_writev(hdata, HDMI_V1_BLANK_0, 2,
1301 m->vtotal - m->vdisplay);
1302 hdmi_reg_writev(hdata, HDMI_V_BLANK_F0_0, 2, 0xffff);
1303 hdmi_reg_writev(hdata, HDMI_V_BLANK_F1_0, 2, 0xffff);
1304 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_2_0, 2, 0xffff);
1305 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_1_0, 2, 0xffff);
1306 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_2_0, 2, 0xffff);
1307 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_1_0, 2, 0xffff);
1308 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1309 m->vtotal - m->vdisplay);
1310 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay);
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001311 }
1312
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001313 hdmi_reg_writev(hdata, HDMI_H_SYNC_START_0, 2,
1314 m->hsync_start - m->hdisplay - 2);
1315 hdmi_reg_writev(hdata, HDMI_H_SYNC_END_0, 2,
1316 m->hsync_end - m->hdisplay - 2);
1317 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_1_0, 2, 0xffff);
1318 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_2_0, 2, 0xffff);
1319 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_3_0, 2, 0xffff);
1320 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_4_0, 2, 0xffff);
1321 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_5_0, 2, 0xffff);
1322 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_6_0, 2, 0xffff);
1323 hdmi_reg_writev(hdata, HDMI_V_BLANK_F2_0, 2, 0xffff);
1324 hdmi_reg_writev(hdata, HDMI_V_BLANK_F3_0, 2, 0xffff);
1325 hdmi_reg_writev(hdata, HDMI_V_BLANK_F4_0, 2, 0xffff);
1326 hdmi_reg_writev(hdata, HDMI_V_BLANK_F5_0, 2, 0xffff);
1327 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_3_0, 2, 0xffff);
1328 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_4_0, 2, 0xffff);
1329 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_5_0, 2, 0xffff);
1330 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_6_0, 2, 0xffff);
1331 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_3_0, 2, 0xffff);
1332 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_4_0, 2, 0xffff);
1333 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_5_0, 2, 0xffff);
1334 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_6_0, 2, 0xffff);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001335
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001336 hdmi_reg_writev(hdata, HDMI_TG_H_FSZ_L, 2, m->htotal);
1337 hdmi_reg_writev(hdata, HDMI_TG_HACT_ST_L, 2, m->htotal - m->hdisplay);
1338 hdmi_reg_writev(hdata, HDMI_TG_HACT_SZ_L, 2, m->hdisplay);
1339 hdmi_reg_writev(hdata, HDMI_TG_V_FSZ_L, 2, m->vtotal);
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001340 if (hdata->drv_data == &exynos5433_hdmi_driver_data)
1341 hdmi_reg_writeb(hdata, HDMI_TG_DECON_EN, 1);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001342}
1343
Rahul Sharma16844fb2013-06-10 14:50:00 +05301344static void hdmi_mode_apply(struct hdmi_context *hdata)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001345{
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001346 if (hdata->drv_data->type == HDMI_TYPE13)
Rahul Sharma16844fb2013-06-10 14:50:00 +05301347 hdmi_v13_mode_apply(hdata);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001348 else
Rahul Sharma16844fb2013-06-10 14:50:00 +05301349 hdmi_v14_mode_apply(hdata);
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001350
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001351 hdmi_start(hdata, true);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001352}
1353
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001354static void hdmiphy_conf_reset(struct hdmi_context *hdata)
1355{
Andrzej Hajda69f88872016-03-23 14:15:14 +01001356 hdmi_reg_writemask(hdata, HDMI_CORE_RSTOUT, 0, 1);
1357 usleep_range(10000, 12000);
1358 hdmi_reg_writemask(hdata, HDMI_CORE_RSTOUT, ~0, 1);
1359 usleep_range(10000, 12000);
Andrzej Hajda633d00b2015-09-25 14:48:16 +02001360 hdmi_reg_writemask(hdata, HDMI_PHY_RSTOUT, ~0, HDMI_PHY_SW_RSTOUT);
Sean Paul09760ea2013-01-14 17:03:20 -05001361 usleep_range(10000, 12000);
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001362 hdmi_reg_writemask(hdata, HDMI_PHY_RSTOUT, 0, HDMI_PHY_SW_RSTOUT);
Sean Paul09760ea2013-01-14 17:03:20 -05001363 usleep_range(10000, 12000);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001364}
1365
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001366static void hdmiphy_enable_mode_set(struct hdmi_context *hdata, bool enable)
1367{
1368 u8 v = enable ? HDMI_PHY_ENABLE_MODE_SET : HDMI_PHY_DISABLE_MODE_SET;
1369
1370 if (hdata->drv_data == &exynos5433_hdmi_driver_data)
1371 writel(v, hdata->regs_hdmiphy + HDMIPHY5433_MODE_SET_DONE);
1372}
1373
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001374static void hdmiphy_conf_apply(struct hdmi_context *hdata)
1375{
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001376 int ret;
Andrzej Hajda4677f512016-03-23 14:15:12 +01001377 const u8 *phy_conf;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001378
Andrzej Hajda4677f512016-03-23 14:15:12 +01001379 ret = hdmi_find_phy_conf(hdata, hdata->current_mode.clock * 1000);
1380 if (ret < 0) {
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001381 DRM_ERROR("failed to find hdmiphy conf\n");
1382 return;
1383 }
Andrzej Hajda4677f512016-03-23 14:15:12 +01001384 phy_conf = hdata->drv_data->phy_confs.data[ret].conf;
1385
1386 hdmi_clk_set_parents(hdata, false);
1387
1388 hdmiphy_conf_reset(hdata);
Sean Paul2f7e2ed2013-01-15 08:11:08 -05001389
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001390 hdmiphy_enable_mode_set(hdata, true);
Andrzej Hajda4677f512016-03-23 14:15:12 +01001391 ret = hdmiphy_reg_write_buf(hdata, 0, phy_conf, 32);
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09001392 if (ret) {
1393 DRM_ERROR("failed to configure hdmiphy\n");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001394 return;
1395 }
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001396 hdmiphy_enable_mode_set(hdata, false);
Andrzej Hajda4677f512016-03-23 14:15:12 +01001397 hdmi_clk_set_parents(hdata, true);
Sean Paul09760ea2013-01-14 17:03:20 -05001398 usleep_range(10000, 12000);
Andrzej Hajda4677f512016-03-23 14:15:12 +01001399 hdmiphy_wait_for_pll(hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001400}
1401
1402static void hdmi_conf_apply(struct hdmi_context *hdata)
1403{
Rahul Sharmabfa48422014-04-03 20:41:04 +05301404 hdmi_start(hdata, false);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001405 hdmi_conf_init(hdata);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001406 hdmi_audio_init(hdata);
Rahul Sharma16844fb2013-06-10 14:50:00 +05301407 hdmi_mode_apply(hdata);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001408 hdmi_audio_control(hdata, true);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001409}
1410
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001411static void hdmi_mode_set(struct drm_encoder *encoder,
1412 struct drm_display_mode *mode,
1413 struct drm_display_mode *adjusted_mode)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001414{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001415 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001416 struct drm_display_mode *m = adjusted_mode;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001417
YoungJun Chocbc4c332013-06-12 10:44:40 +09001418 DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%s\n",
1419 m->hdisplay, m->vdisplay,
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001420 m->vrefresh, (m->flags & DRM_MODE_FLAG_INTERLACE) ?
Tobias Jakobi1e6d4592015-04-07 01:14:50 +02001421 "INTERLACED" : "PROGRESSIVE");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001422
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001423 drm_mode_copy(&hdata->current_mode, m);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001424}
1425
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001426static void hdmi_set_refclk(struct hdmi_context *hdata, bool on)
1427{
1428 if (!hdata->sysreg)
1429 return;
1430
1431 regmap_update_bits(hdata->sysreg, EXYNOS5433_SYSREG_DISP_HDMI_PHY,
1432 SYSREG_HDMI_REFCLK_INT_CLK, on ? ~0 : 0);
1433}
1434
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001435static void hdmiphy_enable(struct hdmi_context *hdata)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001436{
Andrzej Hajda882a0642015-07-09 16:28:08 +02001437 if (hdata->powered)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001438 return;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001439
Sean Paulaf65c802014-01-30 16:19:27 -05001440 pm_runtime_get_sync(hdata->dev);
1441
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001442 if (regulator_bulk_enable(ARRAY_SIZE(supply), hdata->regul_bulk))
Seung-Woo Kimad079452013-06-05 14:34:38 +09001443 DRM_DEBUG_KMS("failed to enable regulator bulk\n");
1444
Rahul Sharma049d34e2014-05-20 10:36:05 +05301445 regmap_update_bits(hdata->pmureg, PMU_HDMI_PHY_CONTROL,
1446 PMU_HDMI_PHY_ENABLE_BIT, 1);
1447
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001448 hdmi_set_refclk(hdata, true);
1449
Andrzej Hajda5dd45e22016-03-23 14:15:13 +01001450 hdmi_reg_writemask(hdata, HDMI_PHY_CON_0, 0, HDMI_PHY_POWER_OFF_EN);
1451
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001452 hdmiphy_conf_apply(hdata);
Gustavo Padovanf28464c2015-11-02 20:39:18 +09001453
1454 hdata->powered = true;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001455}
1456
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001457static void hdmiphy_disable(struct hdmi_context *hdata)
1458{
1459 if (!hdata->powered)
1460 return;
1461
1462 hdmi_reg_writemask(hdata, HDMI_CON_0, 0, HDMI_EN);
1463
1464 hdmi_reg_writemask(hdata, HDMI_PHY_CON_0, ~0, HDMI_PHY_POWER_OFF_EN);
1465
1466 hdmi_set_refclk(hdata, false);
1467
1468 regmap_update_bits(hdata->pmureg, PMU_HDMI_PHY_CONTROL,
1469 PMU_HDMI_PHY_ENABLE_BIT, 0);
1470
1471 regulator_bulk_disable(ARRAY_SIZE(supply), hdata->regul_bulk);
1472
1473 pm_runtime_put_sync(hdata->dev);
1474
1475 hdata->powered = false;
1476}
1477
1478static void hdmi_enable(struct drm_encoder *encoder)
1479{
1480 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
1481
1482 hdmiphy_enable(hdata);
1483 hdmi_conf_apply(hdata);
1484}
1485
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001486static void hdmi_disable(struct drm_encoder *encoder)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001487{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001488 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001489
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001490 if (!hdata->powered)
Andrzej Hajda882a0642015-07-09 16:28:08 +02001491 return;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001492
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001493 /*
1494 * The SFRs of VP and Mixer are updated by Vertical Sync of
1495 * Timing generator which is a part of HDMI so the sequence
1496 * to disable TV Subsystem should be as following,
1497 * VP -> Mixer -> HDMI
1498 *
Andrzej Hajda625e63e2017-05-19 17:27:08 +09001499 * To achieve such sequence HDMI is disabled together with HDMI PHY, via
1500 * pipe clock callback.
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001501 */
Sean Paul724fd142014-05-09 15:05:10 +09001502 cancel_delayed_work(&hdata->hotplug_work);
Andrzej Hajda625e63e2017-05-19 17:27:08 +09001503 cec_notifier_set_phys_addr(hdata->notifier, CEC_PHYS_ADDR_INVALID);
Sean Paul724fd142014-05-09 15:05:10 +09001504
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001505 hdmiphy_disable(hdata);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001506}
1507
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001508static const struct drm_encoder_helper_funcs exynos_hdmi_encoder_helper_funcs = {
Sean Paulf041b252014-01-30 16:19:15 -05001509 .mode_fixup = hdmi_mode_fixup,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001510 .mode_set = hdmi_mode_set,
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001511 .enable = hdmi_enable,
1512 .disable = hdmi_disable,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001513};
1514
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001515static const struct drm_encoder_funcs exynos_hdmi_encoder_funcs = {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001516 .destroy = drm_encoder_cleanup,
1517};
1518
Sean Paul724fd142014-05-09 15:05:10 +09001519static void hdmi_hotplug_work_func(struct work_struct *work)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001520{
Sean Paul724fd142014-05-09 15:05:10 +09001521 struct hdmi_context *hdata;
1522
1523 hdata = container_of(work, struct hdmi_context, hotplug_work.work);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001524
Sean Paul45517892014-01-30 16:19:05 -05001525 if (hdata->drm_dev)
1526 drm_helper_hpd_irq_event(hdata->drm_dev);
Sean Paul724fd142014-05-09 15:05:10 +09001527}
1528
1529static irqreturn_t hdmi_irq_thread(int irq, void *arg)
1530{
1531 struct hdmi_context *hdata = arg;
1532
1533 mod_delayed_work(system_wq, &hdata->hotplug_work,
1534 msecs_to_jiffies(HOTPLUG_DEBOUNCE_MS));
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001535
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001536 return IRQ_HANDLED;
1537}
1538
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001539static int hdmi_clks_get(struct hdmi_context *hdata,
1540 const struct string_array_spec *names,
1541 struct clk **clks)
1542{
1543 struct device *dev = hdata->dev;
1544 int i;
1545
1546 for (i = 0; i < names->count; ++i) {
1547 struct clk *clk = devm_clk_get(dev, names->data[i]);
1548
1549 if (IS_ERR(clk)) {
1550 int ret = PTR_ERR(clk);
1551
1552 dev_err(dev, "Cannot get clock %s, %d\n",
1553 names->data[i], ret);
1554
1555 return ret;
1556 }
1557
1558 clks[i] = clk;
1559 }
1560
1561 return 0;
1562}
1563
1564static int hdmi_clk_init(struct hdmi_context *hdata)
1565{
1566 const struct hdmi_driver_data *drv_data = hdata->drv_data;
1567 int count = drv_data->clk_gates.count + drv_data->clk_muxes.count;
1568 struct device *dev = hdata->dev;
1569 struct clk **clks;
1570 int ret;
1571
1572 if (!count)
1573 return 0;
1574
1575 clks = devm_kzalloc(dev, sizeof(*clks) * count, GFP_KERNEL);
1576 if (!clks)
Dan Carpenterf9628c22016-05-12 22:54:57 +03001577 return -ENOMEM;
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001578
1579 hdata->clk_gates = clks;
1580 hdata->clk_muxes = clks + drv_data->clk_gates.count;
1581
1582 ret = hdmi_clks_get(hdata, &drv_data->clk_gates, hdata->clk_gates);
1583 if (ret)
1584 return ret;
1585
1586 return hdmi_clks_get(hdata, &drv_data->clk_muxes, hdata->clk_muxes);
1587}
1588
1589
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001590static void hdmiphy_clk_enable(struct exynos_drm_clk *clk, bool enable)
1591{
1592 struct hdmi_context *hdata = container_of(clk, struct hdmi_context,
1593 phy_clk);
1594
1595 if (enable)
1596 hdmiphy_enable(hdata);
1597 else
1598 hdmiphy_disable(hdata);
1599}
1600
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001601static int hdmi_bridge_init(struct hdmi_context *hdata)
1602{
1603 struct device *dev = hdata->dev;
1604 struct device_node *ep, *np;
1605
1606 ep = of_graph_get_endpoint_by_regs(dev->of_node, 1, -1);
1607 if (!ep)
1608 return 0;
1609
1610 np = of_graph_get_remote_port_parent(ep);
1611 of_node_put(ep);
1612 if (!np) {
1613 DRM_ERROR("failed to get remote port parent");
1614 return -EINVAL;
1615 }
1616
1617 hdata->bridge = of_drm_find_bridge(np);
1618 of_node_put(np);
1619
1620 if (!hdata->bridge)
1621 return -EPROBE_DEFER;
1622
1623 return 0;
1624}
1625
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001626static int hdmi_resources_init(struct hdmi_context *hdata)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001627{
1628 struct device *dev = hdata->dev;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001629 int i, ret;
1630
1631 DRM_DEBUG_KMS("HDMI resource init\n");
1632
Andrzej Hajda2228b7c2015-09-25 14:48:24 +02001633 hdata->hpd_gpio = devm_gpiod_get(dev, "hpd", GPIOD_IN);
1634 if (IS_ERR(hdata->hpd_gpio)) {
1635 DRM_ERROR("cannot get hpd gpio property\n");
1636 return PTR_ERR(hdata->hpd_gpio);
1637 }
1638
1639 hdata->irq = gpiod_to_irq(hdata->hpd_gpio);
1640 if (hdata->irq < 0) {
1641 DRM_ERROR("failed to get GPIO irq\n");
1642 return hdata->irq;
1643 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001644
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001645 ret = hdmi_clk_init(hdata);
1646 if (ret)
1647 return ret;
1648
1649 ret = hdmi_clk_set_parents(hdata, false);
1650 if (ret)
1651 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001652
Milo Kimc0d656d2016-08-31 15:14:27 +09001653 for (i = 0; i < ARRAY_SIZE(supply); ++i)
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001654 hdata->regul_bulk[i].supply = supply[i];
Milo Kimc0d656d2016-08-31 15:14:27 +09001655
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001656 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(supply), hdata->regul_bulk);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001657 if (ret) {
Javier Martinez Canillasb85881d2016-04-21 14:51:38 -04001658 if (ret != -EPROBE_DEFER)
1659 DRM_ERROR("failed to get regulators\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001660 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001661 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001662
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001663 hdata->reg_hdmi_en = devm_regulator_get_optional(dev, "hdmi-en");
Andrzej Hajda498d5a32015-09-25 14:48:21 +02001664
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001665 if (PTR_ERR(hdata->reg_hdmi_en) != -ENODEV) {
1666 if (IS_ERR(hdata->reg_hdmi_en))
1667 return PTR_ERR(hdata->reg_hdmi_en);
Andrzej Hajda498d5a32015-09-25 14:48:21 +02001668
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001669 ret = regulator_enable(hdata->reg_hdmi_en);
1670 if (ret) {
1671 DRM_ERROR("failed to enable hdmi-en regulator\n");
1672 return ret;
1673 }
1674 }
Andrzej Hajda498d5a32015-09-25 14:48:21 +02001675
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001676 return hdmi_bridge_init(hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001677}
1678
Rahul Sharma22c4f422012-10-04 20:48:55 +05301679static struct of_device_id hdmi_match_types[] = {
1680 {
Marek Szyprowskiff830c92014-07-01 10:10:07 +02001681 .compatible = "samsung,exynos4210-hdmi",
1682 .data = &exynos4210_hdmi_driver_data,
1683 }, {
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301684 .compatible = "samsung,exynos4212-hdmi",
Inki Daebfe4e842014-03-06 14:18:17 +09001685 .data = &exynos4212_hdmi_driver_data,
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301686 }, {
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +05301687 .compatible = "samsung,exynos5420-hdmi",
1688 .data = &exynos5420_hdmi_driver_data,
1689 }, {
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001690 .compatible = "samsung,exynos5433-hdmi",
1691 .data = &exynos5433_hdmi_driver_data,
1692 }, {
Tomasz Stanislawskic119ed02012-10-04 20:48:44 +05301693 /* end node */
1694 }
1695};
Sjoerd Simons39b58a32014-07-18 22:36:41 +02001696MODULE_DEVICE_TABLE (of, hdmi_match_types);
Tomasz Stanislawskic119ed02012-10-04 20:48:44 +05301697
Inki Daef37cd5e2014-05-09 14:25:20 +09001698static int hdmi_bind(struct device *dev, struct device *master, void *data)
1699{
1700 struct drm_device *drm_dev = data;
Andrzej Hajda930865f2014-11-17 09:54:20 +01001701 struct hdmi_context *hdata = dev_get_drvdata(dev);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001702 struct drm_encoder *encoder = &hdata->encoder;
Shawn Guo64b0e1d2017-02-07 17:16:20 +08001703 struct exynos_drm_crtc *exynos_crtc;
1704 struct drm_crtc *crtc;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001705 int ret, pipe;
Inki Daef37cd5e2014-05-09 14:25:20 +09001706
Inki Daef37cd5e2014-05-09 14:25:20 +09001707 hdata->drm_dev = drm_dev;
1708
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001709 pipe = exynos_drm_crtc_get_pipe_from_type(drm_dev,
1710 EXYNOS_DISPLAY_TYPE_HDMI);
1711 if (pipe < 0)
1712 return pipe;
Gustavo Padovana2986e82015-08-05 20:24:20 -03001713
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001714 hdata->phy_clk.enable = hdmiphy_clk_enable;
1715
Shawn Guo64b0e1d2017-02-07 17:16:20 +08001716 crtc = drm_crtc_from_index(drm_dev, pipe);
1717 exynos_crtc = to_exynos_crtc(crtc);
1718 exynos_crtc->pipe_clk = &hdata->phy_clk;
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001719
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001720 encoder->possible_crtcs = 1 << pipe;
1721
1722 DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
1723
1724 drm_encoder_init(drm_dev, encoder, &exynos_hdmi_encoder_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001725 DRM_MODE_ENCODER_TMDS, NULL);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001726
1727 drm_encoder_helper_add(encoder, &exynos_hdmi_encoder_helper_funcs);
1728
1729 ret = hdmi_create_connector(encoder);
Gustavo Padovana2986e82015-08-05 20:24:20 -03001730 if (ret) {
1731 DRM_ERROR("failed to create connector ret = %d\n", ret);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001732 drm_encoder_cleanup(encoder);
Gustavo Padovana2986e82015-08-05 20:24:20 -03001733 return ret;
1734 }
1735
1736 return 0;
Inki Daef37cd5e2014-05-09 14:25:20 +09001737}
1738
1739static void hdmi_unbind(struct device *dev, struct device *master, void *data)
1740{
Inki Daef37cd5e2014-05-09 14:25:20 +09001741}
1742
1743static const struct component_ops hdmi_component_ops = {
1744 .bind = hdmi_bind,
1745 .unbind = hdmi_unbind,
1746};
1747
Milo Kim1caa3602016-08-31 15:14:25 +09001748static int hdmi_get_ddc_adapter(struct hdmi_context *hdata)
Inki Daee2a562d2014-05-09 16:46:10 +09001749{
1750 const char *compatible_str = "samsung,exynos4210-hdmiddc";
1751 struct device_node *np;
Milo Kim1caa3602016-08-31 15:14:25 +09001752 struct i2c_adapter *adpt;
Inki Daee2a562d2014-05-09 16:46:10 +09001753
1754 np = of_find_compatible_node(NULL, NULL, compatible_str);
1755 if (np)
Milo Kim1caa3602016-08-31 15:14:25 +09001756 np = of_get_next_parent(np);
1757 else
1758 np = of_parse_phandle(hdata->dev->of_node, "ddc", 0);
Inki Daee2a562d2014-05-09 16:46:10 +09001759
Milo Kim1caa3602016-08-31 15:14:25 +09001760 if (!np) {
1761 DRM_ERROR("Failed to find ddc node in device tree\n");
1762 return -ENODEV;
1763 }
1764
1765 adpt = of_find_i2c_adapter_by_node(np);
1766 of_node_put(np);
1767
1768 if (!adpt) {
1769 DRM_INFO("Failed to get ddc i2c adapter by node\n");
1770 return -EPROBE_DEFER;
1771 }
1772
1773 hdata->ddc_adpt = adpt;
1774
1775 return 0;
Inki Daee2a562d2014-05-09 16:46:10 +09001776}
1777
Milo Kimb5413022016-08-31 15:14:26 +09001778static int hdmi_get_phy_io(struct hdmi_context *hdata)
Inki Daee2a562d2014-05-09 16:46:10 +09001779{
1780 const char *compatible_str = "samsung,exynos4212-hdmiphy";
Milo Kimb5413022016-08-31 15:14:26 +09001781 struct device_node *np;
1782 int ret = 0;
Inki Daee2a562d2014-05-09 16:46:10 +09001783
Milo Kimb5413022016-08-31 15:14:26 +09001784 np = of_find_compatible_node(NULL, NULL, compatible_str);
1785 if (!np) {
1786 np = of_parse_phandle(hdata->dev->of_node, "phy", 0);
1787 if (!np) {
1788 DRM_ERROR("Failed to find hdmiphy node in device tree\n");
1789 return -ENODEV;
1790 }
1791 }
1792
1793 if (hdata->drv_data->is_apb_phy) {
1794 hdata->regs_hdmiphy = of_iomap(np, 0);
1795 if (!hdata->regs_hdmiphy) {
1796 DRM_ERROR("failed to ioremap hdmi phy\n");
1797 ret = -ENOMEM;
1798 goto out;
1799 }
1800 } else {
1801 hdata->hdmiphy_port = of_find_i2c_device_by_node(np);
1802 if (!hdata->hdmiphy_port) {
1803 DRM_INFO("Failed to get hdmi phy i2c client\n");
1804 ret = -EPROBE_DEFER;
1805 goto out;
1806 }
1807 }
1808
1809out:
1810 of_node_put(np);
1811 return ret;
Inki Daee2a562d2014-05-09 16:46:10 +09001812}
1813
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001814static int hdmi_probe(struct platform_device *pdev)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001815{
1816 struct device *dev = &pdev->dev;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001817 struct hdmi_context *hdata;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001818 struct resource *res;
1819 int ret;
1820
Andrzej Hajda930865f2014-11-17 09:54:20 +01001821 hdata = devm_kzalloc(dev, sizeof(struct hdmi_context), GFP_KERNEL);
1822 if (!hdata)
1823 return -ENOMEM;
1824
Marek Szyprowski57a64122016-04-01 15:17:44 +02001825 hdata->drv_data = of_device_get_match_data(dev);
Andrzej Hajda930865f2014-11-17 09:54:20 +01001826
Andrzej Hajda930865f2014-11-17 09:54:20 +01001827 platform_set_drvdata(pdev, hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001828
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001829 hdata->dev = dev;
1830
1831 ret = hdmi_resources_init(hdata);
1832 if (ret) {
Javier Martinez Canillasb85881d2016-04-21 14:51:38 -04001833 if (ret != -EPROBE_DEFER)
1834 DRM_ERROR("hdmi_resources_init failed\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001835 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001836 }
1837
1838 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001839 hdata->regs = devm_ioremap_resource(dev, res);
Inki Daedf5225b2014-05-29 18:28:02 +09001840 if (IS_ERR(hdata->regs)) {
1841 ret = PTR_ERR(hdata->regs);
Andrzej Hajda86650402015-06-11 23:23:37 +09001842 return ret;
Inki Daedf5225b2014-05-29 18:28:02 +09001843 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001844
Milo Kim1caa3602016-08-31 15:14:25 +09001845 ret = hdmi_get_ddc_adapter(hdata);
1846 if (ret)
1847 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001848
Milo Kimb5413022016-08-31 15:14:26 +09001849 ret = hdmi_get_phy_io(hdata);
1850 if (ret)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001851 goto err_ddc;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001852
Sean Paul724fd142014-05-09 15:05:10 +09001853 INIT_DELAYED_WORK(&hdata->hotplug_work, hdmi_hotplug_work_func);
1854
Seung-Woo Kimdcb9a7c2013-05-22 21:14:17 +09001855 ret = devm_request_threaded_irq(dev, hdata->irq, NULL,
Sean Paul77006a72013-01-16 10:17:20 -05001856 hdmi_irq_thread, IRQF_TRIGGER_RISING |
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001857 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
Sean Paulf041b252014-01-30 16:19:15 -05001858 "hdmi", hdata);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001859 if (ret) {
Sean Paul77006a72013-01-16 10:17:20 -05001860 DRM_ERROR("failed to register hdmi interrupt\n");
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001861 goto err_hdmiphy;
1862 }
1863
Rahul Sharma049d34e2014-05-20 10:36:05 +05301864 hdata->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
1865 "samsung,syscon-phandle");
1866 if (IS_ERR(hdata->pmureg)) {
1867 DRM_ERROR("syscon regmap lookup failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001868 ret = -EPROBE_DEFER;
Rahul Sharma049d34e2014-05-20 10:36:05 +05301869 goto err_hdmiphy;
1870 }
1871
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001872 if (hdata->drv_data->has_sysreg) {
1873 hdata->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1874 "samsung,sysreg-phandle");
1875 if (IS_ERR(hdata->sysreg)) {
1876 DRM_ERROR("sysreg regmap lookup failed.\n");
1877 ret = -EPROBE_DEFER;
1878 goto err_hdmiphy;
1879 }
1880 }
1881
Hans Verkuil278c8112016-12-13 11:07:17 -02001882 hdata->notifier = cec_notifier_get(&pdev->dev);
1883 if (hdata->notifier == NULL) {
1884 ret = -ENOMEM;
1885 goto err_hdmiphy;
1886 }
1887
Sean Paulaf65c802014-01-30 16:19:27 -05001888 pm_runtime_enable(dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001889
Inki Daedf5225b2014-05-29 18:28:02 +09001890 ret = component_add(&pdev->dev, &hdmi_component_ops);
1891 if (ret)
Hans Verkuil278c8112016-12-13 11:07:17 -02001892 goto err_notifier_put;
Inki Daedf5225b2014-05-29 18:28:02 +09001893
1894 return ret;
1895
Hans Verkuil278c8112016-12-13 11:07:17 -02001896err_notifier_put:
1897 cec_notifier_put(hdata->notifier);
Inki Daedf5225b2014-05-29 18:28:02 +09001898 pm_runtime_disable(dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001899
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001900err_hdmiphy:
Paul Taysomb21a3bf2014-05-09 15:06:28 +09001901 if (hdata->hdmiphy_port)
1902 put_device(&hdata->hdmiphy_port->dev);
Arvind Yadavd7420002016-10-19 15:34:16 +05301903 if (hdata->regs_hdmiphy)
1904 iounmap(hdata->regs_hdmiphy);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001905err_ddc:
Inki Dae8fa04aa2014-03-13 16:38:31 +09001906 put_device(&hdata->ddc_adpt->dev);
Inki Daedf5225b2014-05-29 18:28:02 +09001907
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001908 return ret;
1909}
1910
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001911static int hdmi_remove(struct platform_device *pdev)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001912{
Andrzej Hajda930865f2014-11-17 09:54:20 +01001913 struct hdmi_context *hdata = platform_get_drvdata(pdev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001914
Sean Paul724fd142014-05-09 15:05:10 +09001915 cancel_delayed_work_sync(&hdata->hotplug_work);
Hans Verkuil278c8112016-12-13 11:07:17 -02001916 cec_notifier_set_phys_addr(hdata->notifier, CEC_PHYS_ADDR_INVALID);
Sean Paul724fd142014-05-09 15:05:10 +09001917
Andrzej Hajda2445c4a2015-09-25 14:48:20 +02001918 component_del(&pdev->dev, &hdmi_component_ops);
1919
Hans Verkuil278c8112016-12-13 11:07:17 -02001920 cec_notifier_put(hdata->notifier);
Andrzej Hajda2445c4a2015-09-25 14:48:20 +02001921 pm_runtime_disable(&pdev->dev);
1922
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001923 if (!IS_ERR(hdata->reg_hdmi_en))
1924 regulator_disable(hdata->reg_hdmi_en);
Marek Szyprowski05fdf982014-07-01 10:10:06 +02001925
Seung-Woo Kim9d1e25c2014-07-28 17:15:22 +09001926 if (hdata->hdmiphy_port)
1927 put_device(&hdata->hdmiphy_port->dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09001928
Arvind Yadavd7420002016-10-19 15:34:16 +05301929 if (hdata->regs_hdmiphy)
1930 iounmap(hdata->regs_hdmiphy);
1931
Andrzej Hajda2445c4a2015-09-25 14:48:20 +02001932 put_device(&hdata->ddc_adpt->dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001933
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001934 return 0;
1935}
1936
Gustavo Padovanf28464c2015-11-02 20:39:18 +09001937#ifdef CONFIG_PM
1938static int exynos_hdmi_suspend(struct device *dev)
1939{
1940 struct hdmi_context *hdata = dev_get_drvdata(dev);
1941
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001942 hdmi_clk_disable_gates(hdata);
Gustavo Padovanf28464c2015-11-02 20:39:18 +09001943
1944 return 0;
1945}
1946
1947static int exynos_hdmi_resume(struct device *dev)
1948{
1949 struct hdmi_context *hdata = dev_get_drvdata(dev);
1950 int ret;
1951
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001952 ret = hdmi_clk_enable_gates(hdata);
1953 if (ret < 0)
Gustavo Padovanf28464c2015-11-02 20:39:18 +09001954 return ret;
Gustavo Padovanf28464c2015-11-02 20:39:18 +09001955
1956 return 0;
1957}
1958#endif
1959
1960static const struct dev_pm_ops exynos_hdmi_pm_ops = {
1961 SET_RUNTIME_PM_OPS(exynos_hdmi_suspend, exynos_hdmi_resume, NULL)
1962};
1963
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001964struct platform_driver hdmi_driver = {
1965 .probe = hdmi_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001966 .remove = hdmi_remove,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001967 .driver = {
Rahul Sharma22c4f422012-10-04 20:48:55 +05301968 .name = "exynos-hdmi",
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001969 .owner = THIS_MODULE,
Gustavo Padovanf28464c2015-11-02 20:39:18 +09001970 .pm = &exynos_hdmi_pm_ops,
Sachin Kamat88c49812013-08-28 10:47:57 +05301971 .of_match_table = hdmi_match_types,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001972 },
1973};