blob: 65ec39e3746b42fe351e3c8efaf1fc4e9960f3fa [file] [log] [blame]
Faisal Latif89517b52016-01-20 13:40:11 -06001/*******************************************************************************
2*
3* Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
4*
5* This software is available to you under a choice of one of two
6* licenses. You may choose to be licensed under the terms of the GNU
7* General Public License (GPL) Version 2, available from the file
8* COPYING in the main directory of this source tree, or the
9* OpenFabrics.org BSD license below:
10*
11* Redistribution and use in source and binary forms, with or
12* without modification, are permitted provided that the following
13* conditions are met:
14*
15* - Redistributions of source code must retain the above
16* copyright notice, this list of conditions and the following
17* disclaimer.
18*
19* - Redistributions in binary form must reproduce the above
20* copyright notice, this list of conditions and the following
21* disclaimer in the documentation and/or other materials
22* provided with the distribution.
23*
24* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31* SOFTWARE.
32*
33*******************************************************************************/
34
35#ifndef I40IW_D_H
36#define I40IW_D_H
37
Mustafa Ismaild5965932016-11-30 14:59:26 -060038#define I40IW_FIRST_USER_QP_ID 2
39
Faisal Latif89517b52016-01-20 13:40:11 -060040#define I40IW_DB_ADDR_OFFSET (4 * 1024 * 1024 - 64 * 1024)
41#define I40IW_VF_DB_ADDR_OFFSET (64 * 1024)
42
43#define I40IW_PUSH_OFFSET (4 * 1024 * 1024)
44#define I40IW_PF_FIRST_PUSH_PAGE_INDEX 16
45#define I40IW_VF_PUSH_OFFSET ((8 + 64) * 1024)
46#define I40IW_VF_FIRST_PUSH_PAGE_INDEX 2
47
48#define I40IW_PE_DB_SIZE_4M 1
49#define I40IW_PE_DB_SIZE_8M 2
50
51#define I40IW_DDP_VER 1
52#define I40IW_RDMAP_VER 1
53
54#define I40IW_RDMA_MODE_RDMAC 0
55#define I40IW_RDMA_MODE_IETF 1
56
57#define I40IW_QP_STATE_INVALID 0
58#define I40IW_QP_STATE_IDLE 1
59#define I40IW_QP_STATE_RTS 2
60#define I40IW_QP_STATE_CLOSING 3
61#define I40IW_QP_STATE_RESERVED 4
62#define I40IW_QP_STATE_TERMINATE 5
63#define I40IW_QP_STATE_ERROR 6
64
65#define I40IW_STAG_STATE_INVALID 0
66#define I40IW_STAG_STATE_VALID 1
67
68#define I40IW_STAG_TYPE_SHARED 0
69#define I40IW_STAG_TYPE_NONSHARED 1
70
71#define I40IW_MAX_USER_PRIORITY 8
Henry Oroscod6f7bbc2016-12-06 16:16:20 -060072#define I40IW_MAX_STATS_COUNT 16
73#define I40IW_FIRST_NON_PF_STAT 4
74
Faisal Latif89517b52016-01-20 13:40:11 -060075
Shiraz Saleem343d86b2017-10-16 15:45:59 -050076#define I40IW_MTU_TO_MSS_IPV4 40
77#define I40IW_MTU_TO_MSS_IPV6 60
78#define I40IW_DEFAULT_MTU 1500
79
Faisal Latif89517b52016-01-20 13:40:11 -060080#define LS_64_1(val, bits) ((u64)(uintptr_t)val << bits)
81#define RS_64_1(val, bits) ((u64)(uintptr_t)val >> bits)
82#define LS_32_1(val, bits) (u32)(val << bits)
83#define RS_32_1(val, bits) (u32)(val >> bits)
84#define I40E_HI_DWORD(x) ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF))
85
Henry Orosco0fc2dc52016-10-10 21:12:10 -050086#define QS_HANDLE_UNKNOWN 0xffff
87
Faisal Latif89517b52016-01-20 13:40:11 -060088#define LS_64(val, field) (((u64)val << field ## _SHIFT) & (field ## _MASK))
89
90#define RS_64(val, field) ((u64)(val & field ## _MASK) >> field ## _SHIFT)
91#define LS_32(val, field) ((val << field ## _SHIFT) & (field ## _MASK))
92#define RS_32(val, field) ((val & field ## _MASK) >> field ## _SHIFT)
93
94#define TERM_DDP_LEN_TAGGED 14
95#define TERM_DDP_LEN_UNTAGGED 18
96#define TERM_RDMA_LEN 28
97#define RDMA_OPCODE_MASK 0x0f
98#define RDMA_READ_REQ_OPCODE 1
99#define Q2_BAD_FRAME_OFFSET 72
100#define CQE_MAJOR_DRV 0x8000
101
102#define I40IW_TERM_SENT 0x01
103#define I40IW_TERM_RCVD 0x02
104#define I40IW_TERM_DONE 0x04
105#define I40IW_MAC_HLEN 14
106
107#define I40IW_INVALID_WQE_INDEX 0xffffffff
108
109#define I40IW_CQP_WAIT_POLL_REGS 1
110#define I40IW_CQP_WAIT_POLL_CQ 2
111#define I40IW_CQP_WAIT_EVENT 3
112
113#define I40IW_CQP_INIT_WQE(wqe) memset(wqe, 0, 64)
114
115#define I40IW_GET_CURRENT_CQ_ELEMENT(_cq) \
116 ( \
117 &((_cq)->cq_base[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
118 )
119#define I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(_cq) \
120 ( \
121 &(((struct i40iw_extended_cqe *) \
122 ((_cq)->cq_base))[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
123 )
124
125#define I40IW_GET_CURRENT_AEQ_ELEMENT(_aeq) \
126 ( \
127 &_aeq->aeqe_base[I40IW_RING_GETCURRENT_TAIL(_aeq->aeq_ring)] \
128 )
129
130#define I40IW_GET_CURRENT_CEQ_ELEMENT(_ceq) \
131 ( \
132 &_ceq->ceqe_base[I40IW_RING_GETCURRENT_TAIL(_ceq->ceq_ring)] \
133 )
134
Mustafa Ismail4236f4b2017-10-16 15:45:55 -0500135#define I40IW_AE_SOURCE_RSVD 0x0
Faisal Latif89517b52016-01-20 13:40:11 -0600136#define I40IW_AE_SOURCE_RQ 0x1
137#define I40IW_AE_SOURCE_RQ_0011 0x3
138
139#define I40IW_AE_SOURCE_CQ 0x2
140#define I40IW_AE_SOURCE_CQ_0110 0x6
141#define I40IW_AE_SOURCE_CQ_1010 0xA
142#define I40IW_AE_SOURCE_CQ_1110 0xE
143
144#define I40IW_AE_SOURCE_SQ 0x5
145#define I40IW_AE_SOURCE_SQ_0111 0x7
146
147#define I40IW_AE_SOURCE_IN_RR_WR 0x9
148#define I40IW_AE_SOURCE_IN_RR_WR_1011 0xB
149#define I40IW_AE_SOURCE_OUT_RR 0xD
150#define I40IW_AE_SOURCE_OUT_RR_1111 0xF
151
152#define I40IW_TCP_STATE_NON_EXISTENT 0
153#define I40IW_TCP_STATE_CLOSED 1
154#define I40IW_TCP_STATE_LISTEN 2
155#define I40IW_STATE_SYN_SEND 3
156#define I40IW_TCP_STATE_SYN_RECEIVED 4
157#define I40IW_TCP_STATE_ESTABLISHED 5
158#define I40IW_TCP_STATE_CLOSE_WAIT 6
159#define I40IW_TCP_STATE_FIN_WAIT_1 7
160#define I40IW_TCP_STATE_CLOSING 8
161#define I40IW_TCP_STATE_LAST_ACK 9
162#define I40IW_TCP_STATE_FIN_WAIT_2 10
163#define I40IW_TCP_STATE_TIME_WAIT 11
164#define I40IW_TCP_STATE_RESERVED_1 12
165#define I40IW_TCP_STATE_RESERVED_2 13
166#define I40IW_TCP_STATE_RESERVED_3 14
167#define I40IW_TCP_STATE_RESERVED_4 15
168
169/* ILQ CQP hash table fields */
170#define I40IW_CQPSQ_QHASH_VLANID_SHIFT 32
171#define I40IW_CQPSQ_QHASH_VLANID_MASK \
172 ((u64)0xfff << I40IW_CQPSQ_QHASH_VLANID_SHIFT)
173
174#define I40IW_CQPSQ_QHASH_QPN_SHIFT 32
175#define I40IW_CQPSQ_QHASH_QPN_MASK \
176 ((u64)0x3ffff << I40IW_CQPSQ_QHASH_QPN_SHIFT)
177
178#define I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT 0
179#define I40IW_CQPSQ_QHASH_QS_HANDLE_MASK ((u64)0x3ff << I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT)
180
181#define I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT 16
182#define I40IW_CQPSQ_QHASH_SRC_PORT_MASK \
183 ((u64)0xffff << I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT)
184
185#define I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT 0
186#define I40IW_CQPSQ_QHASH_DEST_PORT_MASK \
187 ((u64)0xffff << I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT)
188
189#define I40IW_CQPSQ_QHASH_ADDR0_SHIFT 32
190#define I40IW_CQPSQ_QHASH_ADDR0_MASK \
191 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR0_SHIFT)
192
193#define I40IW_CQPSQ_QHASH_ADDR1_SHIFT 0
194#define I40IW_CQPSQ_QHASH_ADDR1_MASK \
195 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR1_SHIFT)
196
197#define I40IW_CQPSQ_QHASH_ADDR2_SHIFT 32
198#define I40IW_CQPSQ_QHASH_ADDR2_MASK \
199 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR2_SHIFT)
200
201#define I40IW_CQPSQ_QHASH_ADDR3_SHIFT 0
202#define I40IW_CQPSQ_QHASH_ADDR3_MASK \
203 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR3_SHIFT)
204
205#define I40IW_CQPSQ_QHASH_WQEVALID_SHIFT 63
206#define I40IW_CQPSQ_QHASH_WQEVALID_MASK \
207 ((u64)0x1 << I40IW_CQPSQ_QHASH_WQEVALID_SHIFT)
208#define I40IW_CQPSQ_QHASH_OPCODE_SHIFT 32
209#define I40IW_CQPSQ_QHASH_OPCODE_MASK \
210 ((u64)0x3f << I40IW_CQPSQ_QHASH_OPCODE_SHIFT)
211
212#define I40IW_CQPSQ_QHASH_MANAGE_SHIFT 61
213#define I40IW_CQPSQ_QHASH_MANAGE_MASK \
214 ((u64)0x3 << I40IW_CQPSQ_QHASH_MANAGE_SHIFT)
215
216#define I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT 60
217#define I40IW_CQPSQ_QHASH_IPV4VALID_MASK \
218 ((u64)0x1 << I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT)
219
220#define I40IW_CQPSQ_QHASH_VLANVALID_SHIFT 59
221#define I40IW_CQPSQ_QHASH_VLANVALID_MASK \
222 ((u64)0x1 << I40IW_CQPSQ_QHASH_VLANVALID_SHIFT)
223
224#define I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT 42
225#define I40IW_CQPSQ_QHASH_ENTRYTYPE_MASK \
226 ((u64)0x7 << I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT)
227/* CQP Host Context */
228#define I40IW_CQPHC_EN_DC_TCP_SHIFT 0
229#define I40IW_CQPHC_EN_DC_TCP_MASK (1UL << I40IW_CQPHC_EN_DC_TCP_SHIFT)
230
231#define I40IW_CQPHC_SQSIZE_SHIFT 8
232#define I40IW_CQPHC_SQSIZE_MASK (0xfUL << I40IW_CQPHC_SQSIZE_SHIFT)
233
234#define I40IW_CQPHC_DISABLE_PFPDUS_SHIFT 1
235#define I40IW_CQPHC_DISABLE_PFPDUS_MASK (0x1UL << I40IW_CQPHC_DISABLE_PFPDUS_SHIFT)
236
237#define I40IW_CQPHC_ENABLED_VFS_SHIFT 32
238#define I40IW_CQPHC_ENABLED_VFS_MASK (0x3fULL << I40IW_CQPHC_ENABLED_VFS_SHIFT)
239
240#define I40IW_CQPHC_HMC_PROFILE_SHIFT 0
241#define I40IW_CQPHC_HMC_PROFILE_MASK (0x7ULL << I40IW_CQPHC_HMC_PROFILE_SHIFT)
242
243#define I40IW_CQPHC_SVER_SHIFT 24
244#define I40IW_CQPHC_SVER_MASK (0xffUL << I40IW_CQPHC_SVER_SHIFT)
245
246#define I40IW_CQPHC_SQBASE_SHIFT 9
247#define I40IW_CQPHC_SQBASE_MASK \
248 (0xfffffffffffffeULL << I40IW_CQPHC_SQBASE_SHIFT)
249
250#define I40IW_CQPHC_QPCTX_SHIFT 0
251#define I40IW_CQPHC_QPCTX_MASK \
252 (0xffffffffffffffffULL << I40IW_CQPHC_QPCTX_SHIFT)
253#define I40IW_CQPHC_SVER 1
254
255#define I40IW_CQP_SW_SQSIZE_4 4
256#define I40IW_CQP_SW_SQSIZE_2048 2048
257
258/* iWARP QP Doorbell shadow area */
259#define I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT 0
260#define I40IW_QP_DBSA_HW_SQ_TAIL_MASK \
261 (0x3fffUL << I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT)
262
263/* Completion Queue Doorbell shadow area */
264#define I40IW_CQ_DBSA_CQEIDX_SHIFT 0
265#define I40IW_CQ_DBSA_CQEIDX_MASK (0xfffffUL << I40IW_CQ_DBSA_CQEIDX_SHIFT)
266
267#define I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT 0
268#define I40IW_CQ_DBSA_SW_CQ_SELECT_MASK \
269 (0x3fffUL << I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT)
270
271#define I40IW_CQ_DBSA_ARM_NEXT_SHIFT 14
272#define I40IW_CQ_DBSA_ARM_NEXT_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SHIFT)
273
274#define I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT 15
275#define I40IW_CQ_DBSA_ARM_NEXT_SE_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT)
276
277#define I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT 16
278#define I40IW_CQ_DBSA_ARM_SEQ_NUM_MASK \
279 (0x3UL << I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT)
280
281/* CQP and iWARP Completion Queue */
282#define I40IW_CQ_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
283#define I40IW_CQ_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
284
285#define I40IW_CCQ_OPRETVAL_SHIFT 0
286#define I40IW_CCQ_OPRETVAL_MASK (0xffffffffUL << I40IW_CCQ_OPRETVAL_SHIFT)
287
288#define I40IW_CQ_MINERR_SHIFT 0
289#define I40IW_CQ_MINERR_MASK (0xffffUL << I40IW_CQ_MINERR_SHIFT)
290
291#define I40IW_CQ_MAJERR_SHIFT 16
292#define I40IW_CQ_MAJERR_MASK (0xffffUL << I40IW_CQ_MAJERR_SHIFT)
293
294#define I40IW_CQ_WQEIDX_SHIFT 32
295#define I40IW_CQ_WQEIDX_MASK (0x3fffULL << I40IW_CQ_WQEIDX_SHIFT)
296
297#define I40IW_CQ_ERROR_SHIFT 55
298#define I40IW_CQ_ERROR_MASK (1ULL << I40IW_CQ_ERROR_SHIFT)
299
300#define I40IW_CQ_SQ_SHIFT 62
301#define I40IW_CQ_SQ_MASK (1ULL << I40IW_CQ_SQ_SHIFT)
302
303#define I40IW_CQ_VALID_SHIFT 63
304#define I40IW_CQ_VALID_MASK (1ULL << I40IW_CQ_VALID_SHIFT)
305
306#define I40IWCQ_PAYLDLEN_SHIFT 0
307#define I40IWCQ_PAYLDLEN_MASK (0xffffffffUL << I40IWCQ_PAYLDLEN_SHIFT)
308
309#define I40IWCQ_TCPSEQNUM_SHIFT 32
310#define I40IWCQ_TCPSEQNUM_MASK (0xffffffffULL << I40IWCQ_TCPSEQNUM_SHIFT)
311
312#define I40IWCQ_INVSTAG_SHIFT 0
313#define I40IWCQ_INVSTAG_MASK (0xffffffffUL << I40IWCQ_INVSTAG_SHIFT)
314
315#define I40IWCQ_QPID_SHIFT 32
316#define I40IWCQ_QPID_MASK (0x3ffffULL << I40IWCQ_QPID_SHIFT)
317
318#define I40IWCQ_PSHDROP_SHIFT 51
319#define I40IWCQ_PSHDROP_MASK (1ULL << I40IWCQ_PSHDROP_SHIFT)
320
321#define I40IWCQ_SRQ_SHIFT 52
322#define I40IWCQ_SRQ_MASK (1ULL << I40IWCQ_SRQ_SHIFT)
323
324#define I40IWCQ_STAG_SHIFT 53
325#define I40IWCQ_STAG_MASK (1ULL << I40IWCQ_STAG_SHIFT)
326
327#define I40IWCQ_SOEVENT_SHIFT 54
328#define I40IWCQ_SOEVENT_MASK (1ULL << I40IWCQ_SOEVENT_SHIFT)
329
330#define I40IWCQ_OP_SHIFT 56
331#define I40IWCQ_OP_MASK (0x3fULL << I40IWCQ_OP_SHIFT)
332
333/* CEQE format */
334#define I40IW_CEQE_CQCTX_SHIFT 0
335#define I40IW_CEQE_CQCTX_MASK \
336 (0x7fffffffffffffffULL << I40IW_CEQE_CQCTX_SHIFT)
337
338#define I40IW_CEQE_VALID_SHIFT 63
339#define I40IW_CEQE_VALID_MASK (1ULL << I40IW_CEQE_VALID_SHIFT)
340
341/* AEQE format */
342#define I40IW_AEQE_COMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
343#define I40IW_AEQE_COMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
344
345#define I40IW_AEQE_QPCQID_SHIFT 0
346#define I40IW_AEQE_QPCQID_MASK (0x3ffffUL << I40IW_AEQE_QPCQID_SHIFT)
347
348#define I40IW_AEQE_WQDESCIDX_SHIFT 18
349#define I40IW_AEQE_WQDESCIDX_MASK (0x3fffULL << I40IW_AEQE_WQDESCIDX_SHIFT)
350
351#define I40IW_AEQE_OVERFLOW_SHIFT 33
352#define I40IW_AEQE_OVERFLOW_MASK (1ULL << I40IW_AEQE_OVERFLOW_SHIFT)
353
354#define I40IW_AEQE_AECODE_SHIFT 34
355#define I40IW_AEQE_AECODE_MASK (0xffffULL << I40IW_AEQE_AECODE_SHIFT)
356
357#define I40IW_AEQE_AESRC_SHIFT 50
358#define I40IW_AEQE_AESRC_MASK (0xfULL << I40IW_AEQE_AESRC_SHIFT)
359
360#define I40IW_AEQE_IWSTATE_SHIFT 54
361#define I40IW_AEQE_IWSTATE_MASK (0x7ULL << I40IW_AEQE_IWSTATE_SHIFT)
362
363#define I40IW_AEQE_TCPSTATE_SHIFT 57
364#define I40IW_AEQE_TCPSTATE_MASK (0xfULL << I40IW_AEQE_TCPSTATE_SHIFT)
365
366#define I40IW_AEQE_Q2DATA_SHIFT 61
367#define I40IW_AEQE_Q2DATA_MASK (0x3ULL << I40IW_AEQE_Q2DATA_SHIFT)
368
369#define I40IW_AEQE_VALID_SHIFT 63
370#define I40IW_AEQE_VALID_MASK (1ULL << I40IW_AEQE_VALID_SHIFT)
371
372/* CQP SQ WQES */
373#define I40IW_QP_TYPE_IWARP 1
374#define I40IW_QP_TYPE_UDA 2
375#define I40IW_QP_TYPE_CQP 4
376
377#define I40IW_CQ_TYPE_IWARP 1
378#define I40IW_CQ_TYPE_ILQ 2
379#define I40IW_CQ_TYPE_IEQ 3
380#define I40IW_CQ_TYPE_CQP 4
381
382#define I40IWQP_TERM_SEND_TERM_AND_FIN 0
383#define I40IWQP_TERM_SEND_TERM_ONLY 1
384#define I40IWQP_TERM_SEND_FIN_ONLY 2
385#define I40IWQP_TERM_DONOT_SEND_TERM_OR_FIN 3
386
387#define I40IW_CQP_OP_CREATE_QP 0
388#define I40IW_CQP_OP_MODIFY_QP 0x1
389#define I40IW_CQP_OP_DESTROY_QP 0x02
390#define I40IW_CQP_OP_CREATE_CQ 0x03
391#define I40IW_CQP_OP_MODIFY_CQ 0x04
392#define I40IW_CQP_OP_DESTROY_CQ 0x05
393#define I40IW_CQP_OP_CREATE_SRQ 0x06
394#define I40IW_CQP_OP_MODIFY_SRQ 0x07
395#define I40IW_CQP_OP_DESTROY_SRQ 0x08
396#define I40IW_CQP_OP_ALLOC_STAG 0x09
397#define I40IW_CQP_OP_REG_MR 0x0a
398#define I40IW_CQP_OP_QUERY_STAG 0x0b
399#define I40IW_CQP_OP_REG_SMR 0x0c
400#define I40IW_CQP_OP_DEALLOC_STAG 0x0d
401#define I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE 0x0e
402#define I40IW_CQP_OP_MANAGE_ARP 0x0f
403#define I40IW_CQP_OP_MANAGE_VF_PBLE_BP 0x10
404#define I40IW_CQP_OP_MANAGE_PUSH_PAGES 0x11
405#define I40IW_CQP_OP_MANAGE_PE_TEAM 0x12
406#define I40IW_CQP_OP_UPLOAD_CONTEXT 0x13
407#define I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY 0x14
408#define I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE 0x15
409#define I40IW_CQP_OP_CREATE_CEQ 0x16
410#define I40IW_CQP_OP_DESTROY_CEQ 0x18
411#define I40IW_CQP_OP_CREATE_AEQ 0x19
412#define I40IW_CQP_OP_DESTROY_AEQ 0x1b
413#define I40IW_CQP_OP_CREATE_ADDR_VECT 0x1c
414#define I40IW_CQP_OP_MODIFY_ADDR_VECT 0x1d
415#define I40IW_CQP_OP_DESTROY_ADDR_VECT 0x1e
416#define I40IW_CQP_OP_UPDATE_PE_SDS 0x1f
417#define I40IW_CQP_OP_QUERY_FPM_VALUES 0x20
418#define I40IW_CQP_OP_COMMIT_FPM_VALUES 0x21
419#define I40IW_CQP_OP_FLUSH_WQES 0x22
420#define I40IW_CQP_OP_MANAGE_APBVT 0x23
421#define I40IW_CQP_OP_NOP 0x24
422#define I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25
423#define I40IW_CQP_OP_CREATE_UDA_MCAST_GROUP 0x26
424#define I40IW_CQP_OP_MODIFY_UDA_MCAST_GROUP 0x27
425#define I40IW_CQP_OP_DESTROY_UDA_MCAST_GROUP 0x28
426#define I40IW_CQP_OP_SUSPEND_QP 0x29
427#define I40IW_CQP_OP_RESUME_QP 0x2a
428#define I40IW_CQP_OP_SHMC_PAGES_ALLOCATED 0x2b
429#define I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE 0x2d
430
431#define I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT 16
432#define I40IW_UDA_QPSQ_NEXT_HEADER_MASK ((u64)0xff << I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT)
433
434#define I40IW_UDA_QPSQ_OPCODE_SHIFT 32
435#define I40IW_UDA_QPSQ_OPCODE_MASK ((u64)0x3f << I40IW_UDA_QPSQ_OPCODE_SHIFT)
436
437#define I40IW_UDA_QPSQ_MACLEN_SHIFT 56
438#define I40IW_UDA_QPSQ_MACLEN_MASK \
439 ((u64)0x7f << I40IW_UDA_QPSQ_MACLEN_SHIFT)
440
441#define I40IW_UDA_QPSQ_IPLEN_SHIFT 48
442#define I40IW_UDA_QPSQ_IPLEN_MASK \
443 ((u64)0x7f << I40IW_UDA_QPSQ_IPLEN_SHIFT)
444
445#define I40IW_UDA_QPSQ_L4T_SHIFT 30
446#define I40IW_UDA_QPSQ_L4T_MASK \
447 ((u64)0x3 << I40IW_UDA_QPSQ_L4T_SHIFT)
448
449#define I40IW_UDA_QPSQ_IIPT_SHIFT 28
450#define I40IW_UDA_QPSQ_IIPT_MASK \
451 ((u64)0x3 << I40IW_UDA_QPSQ_IIPT_SHIFT)
452
453#define I40IW_UDA_QPSQ_L4LEN_SHIFT 24
454#define I40IW_UDA_QPSQ_L4LEN_MASK ((u64)0xf << I40IW_UDA_QPSQ_L4LEN_SHIFT)
455
456#define I40IW_UDA_QPSQ_AVIDX_SHIFT 0
457#define I40IW_UDA_QPSQ_AVIDX_MASK ((u64)0xffff << I40IW_UDA_QPSQ_AVIDX_SHIFT)
458
459#define I40IW_UDA_QPSQ_VALID_SHIFT 63
460#define I40IW_UDA_QPSQ_VALID_MASK \
461 ((u64)0x1 << I40IW_UDA_QPSQ_VALID_SHIFT)
462
463#define I40IW_UDA_QPSQ_SIGCOMPL_SHIFT 62
464#define I40IW_UDA_QPSQ_SIGCOMPL_MASK ((u64)0x1 << I40IW_UDA_QPSQ_SIGCOMPL_SHIFT)
465
466#define I40IW_UDA_PAYLOADLEN_SHIFT 0
467#define I40IW_UDA_PAYLOADLEN_MASK ((u64)0x3fff << I40IW_UDA_PAYLOADLEN_SHIFT)
468
469#define I40IW_UDA_HDRLEN_SHIFT 16
470#define I40IW_UDA_HDRLEN_MASK ((u64)0x1ff << I40IW_UDA_HDRLEN_SHIFT)
471
472#define I40IW_VLAN_TAG_VALID_SHIFT 50
473#define I40IW_VLAN_TAG_VALID_MASK ((u64)0x1 << I40IW_VLAN_TAG_VALID_SHIFT)
474
475#define I40IW_UDA_L3PROTO_SHIFT 0
476#define I40IW_UDA_L3PROTO_MASK ((u64)0x3 << I40IW_UDA_L3PROTO_SHIFT)
477
478#define I40IW_UDA_L4PROTO_SHIFT 16
479#define I40IW_UDA_L4PROTO_MASK ((u64)0x3 << I40IW_UDA_L4PROTO_SHIFT)
480
481#define I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT 44
482#define I40IW_UDA_QPSQ_DOLOOPBACK_MASK \
483 ((u64)0x1 << I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT)
484
485/* CQP SQ WQE common fields */
486#define I40IW_CQPSQ_OPCODE_SHIFT 32
487#define I40IW_CQPSQ_OPCODE_MASK (0x3fULL << I40IW_CQPSQ_OPCODE_SHIFT)
488
489#define I40IW_CQPSQ_WQEVALID_SHIFT 63
490#define I40IW_CQPSQ_WQEVALID_MASK (1ULL << I40IW_CQPSQ_WQEVALID_SHIFT)
491
492#define I40IW_CQPSQ_TPHVAL_SHIFT 0
493#define I40IW_CQPSQ_TPHVAL_MASK (0xffUL << I40IW_CQPSQ_TPHVAL_SHIFT)
494
495#define I40IW_CQPSQ_TPHEN_SHIFT 60
496#define I40IW_CQPSQ_TPHEN_MASK (1ULL << I40IW_CQPSQ_TPHEN_SHIFT)
497
498#define I40IW_CQPSQ_PBUFADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
499#define I40IW_CQPSQ_PBUFADDR_MASK I40IW_CQPHC_QPCTX_MASK
500
501/* Create/Modify/Destroy QP */
502
503#define I40IW_CQPSQ_QP_NEWMSS_SHIFT 32
504#define I40IW_CQPSQ_QP_NEWMSS_MASK (0x3fffULL << I40IW_CQPSQ_QP_NEWMSS_SHIFT)
505
506#define I40IW_CQPSQ_QP_TERMLEN_SHIFT 48
507#define I40IW_CQPSQ_QP_TERMLEN_MASK (0xfULL << I40IW_CQPSQ_QP_TERMLEN_SHIFT)
508
509#define I40IW_CQPSQ_QP_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
510#define I40IW_CQPSQ_QP_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
511
512#define I40IW_CQPSQ_QP_QPID_SHIFT 0
513#define I40IW_CQPSQ_QP_QPID_MASK (0x3FFFFUL)
514/* I40IWCQ_QPID_MASK */
515
516#define I40IW_CQPSQ_QP_OP_SHIFT 32
517#define I40IW_CQPSQ_QP_OP_MASK I40IWCQ_OP_MASK
518
519#define I40IW_CQPSQ_QP_ORDVALID_SHIFT 42
520#define I40IW_CQPSQ_QP_ORDVALID_MASK (1ULL << I40IW_CQPSQ_QP_ORDVALID_SHIFT)
521
522#define I40IW_CQPSQ_QP_TOECTXVALID_SHIFT 43
523#define I40IW_CQPSQ_QP_TOECTXVALID_MASK \
524 (1ULL << I40IW_CQPSQ_QP_TOECTXVALID_SHIFT)
525
526#define I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT 44
527#define I40IW_CQPSQ_QP_CACHEDVARVALID_MASK \
528 (1ULL << I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT)
529
530#define I40IW_CQPSQ_QP_VQ_SHIFT 45
531#define I40IW_CQPSQ_QP_VQ_MASK (1ULL << I40IW_CQPSQ_QP_VQ_SHIFT)
532
533#define I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT 46
534#define I40IW_CQPSQ_QP_FORCELOOPBACK_MASK \
535 (1ULL << I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT)
536
537#define I40IW_CQPSQ_QP_CQNUMVALID_SHIFT 47
538#define I40IW_CQPSQ_QP_CQNUMVALID_MASK \
539 (1ULL << I40IW_CQPSQ_QP_CQNUMVALID_SHIFT)
540
541#define I40IW_CQPSQ_QP_QPTYPE_SHIFT 48
542#define I40IW_CQPSQ_QP_QPTYPE_MASK (0x3ULL << I40IW_CQPSQ_QP_QPTYPE_SHIFT)
543
544#define I40IW_CQPSQ_QP_MSSCHANGE_SHIFT 52
545#define I40IW_CQPSQ_QP_MSSCHANGE_MASK (1ULL << I40IW_CQPSQ_QP_MSSCHANGE_SHIFT)
546
Faisal Latif89517b52016-01-20 13:40:11 -0600547#define I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT 54
548#define I40IW_CQPSQ_QP_IGNOREMWBOUND_MASK \
549 (1ULL << I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT)
550
551#define I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT 55
552#define I40IW_CQPSQ_QP_REMOVEHASHENTRY_MASK \
553 (1ULL << I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT)
554
555#define I40IW_CQPSQ_QP_TERMACT_SHIFT 56
556#define I40IW_CQPSQ_QP_TERMACT_MASK (0x3ULL << I40IW_CQPSQ_QP_TERMACT_SHIFT)
557
558#define I40IW_CQPSQ_QP_RESETCON_SHIFT 58
559#define I40IW_CQPSQ_QP_RESETCON_MASK (1ULL << I40IW_CQPSQ_QP_RESETCON_SHIFT)
560
561#define I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT 59
562#define I40IW_CQPSQ_QP_ARPTABIDXVALID_MASK \
563 (1ULL << I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT)
564
565#define I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT 60
566#define I40IW_CQPSQ_QP_NEXTIWSTATE_MASK \
567 (0x7ULL << I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT)
568
569#define I40IW_CQPSQ_QP_DBSHADOWADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
570#define I40IW_CQPSQ_QP_DBSHADOWADDR_MASK I40IW_CQPHC_QPCTX_MASK
571
572/* Create/Modify/Destroy CQ */
573#define I40IW_CQPSQ_CQ_CQSIZE_SHIFT 0
574#define I40IW_CQPSQ_CQ_CQSIZE_MASK (0x3ffffUL << I40IW_CQPSQ_CQ_CQSIZE_SHIFT)
575
576#define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
577#define I40IW_CQPSQ_CQ_CQCTX_MASK \
578 (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
579
580#define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
581#define I40IW_CQPSQ_CQ_CQCTX_MASK \
582 (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
583
584#define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT 0
585#define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_MASK \
586 (0x3ffff << I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT)
587
588#define I40IW_CQPSQ_CQ_CEQID_SHIFT 24
589#define I40IW_CQPSQ_CQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CQ_CEQID_SHIFT)
590
591#define I40IW_CQPSQ_CQ_OP_SHIFT 32
592#define I40IW_CQPSQ_CQ_OP_MASK (0x3fULL << I40IW_CQPSQ_CQ_OP_SHIFT)
593
594#define I40IW_CQPSQ_CQ_CQRESIZE_SHIFT 43
595#define I40IW_CQPSQ_CQ_CQRESIZE_MASK (1ULL << I40IW_CQPSQ_CQ_CQRESIZE_SHIFT)
596
597#define I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 44
598#define I40IW_CQPSQ_CQ_LPBLSIZE_MASK (3ULL << I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT)
599
600#define I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT 46
601#define I40IW_CQPSQ_CQ_CHKOVERFLOW_MASK \
602 (1ULL << I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT)
603
604#define I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 47
605#define I40IW_CQPSQ_CQ_VIRTMAP_MASK (1ULL << I40IW_CQPSQ_CQ_VIRTMAP_SHIFT)
606
607#define I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT 48
608#define I40IW_CQPSQ_CQ_ENCEQEMASK_MASK \
609 (1ULL << I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT)
610
611#define I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT 49
612#define I40IW_CQPSQ_CQ_CEQIDVALID_MASK \
613 (1ULL << I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT)
614
615#define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT 61
616#define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_MASK \
617 (1ULL << I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT)
618
619/* Create/Modify/Destroy Shared Receive Queue */
620
621#define I40IW_CQPSQ_SRQ_RQSIZE_SHIFT 0
622#define I40IW_CQPSQ_SRQ_RQSIZE_MASK (0xfUL << I40IW_CQPSQ_SRQ_RQSIZE_SHIFT)
623
624#define I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT 4
625#define I40IW_CQPSQ_SRQ_RQWQESIZE_MASK \
626 (0x7UL << I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT)
627
628#define I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT 32
629#define I40IW_CQPSQ_SRQ_SRQLIMIT_MASK \
630 (0xfffULL << I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT)
631
632#define I40IW_CQPSQ_SRQ_SRQCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
633#define I40IW_CQPSQ_SRQ_SRQCTX_MASK I40IW_CQPHC_QPCTX_MASK
634
635#define I40IW_CQPSQ_SRQ_PDID_SHIFT 16
636#define I40IW_CQPSQ_SRQ_PDID_MASK \
637 (0x7fffULL << I40IW_CQPSQ_SRQ_PDID_SHIFT)
638
639#define I40IW_CQPSQ_SRQ_SRQID_SHIFT 0
640#define I40IW_CQPSQ_SRQ_SRQID_MASK (0x7fffUL << I40IW_CQPSQ_SRQ_SRQID_SHIFT)
641
642#define I40IW_CQPSQ_SRQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
643#define I40IW_CQPSQ_SRQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
644
645#define I40IW_CQPSQ_SRQ_VIRTMAP_SHIFT I40IW_CQPSQ_CQ_VIRTMAP_SHIFT
646#define I40IW_CQPSQ_SRQ_VIRTMAP_MASK I40IW_CQPSQ_CQ_VIRTMAP_MASK
647
648#define I40IW_CQPSQ_SRQ_TPHEN_SHIFT I40IW_CQPSQ_TPHEN_SHIFT
649#define I40IW_CQPSQ_SRQ_TPHEN_MASK I40IW_CQPSQ_TPHEN_MASK
650
651#define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT 61
652#define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_MASK \
653 (1ULL << I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT)
654
655#define I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT 6
656#define I40IW_CQPSQ_SRQ_DBSHADOWAREA_MASK \
657 (0x3ffffffffffffffULL << I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT)
658
659#define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT 0
660#define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_MASK \
661 (0xfffffffUL << I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT)
662
663/* Allocate/Register/Register Shared/Deallocate Stag */
664#define I40IW_CQPSQ_STAG_VA_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
665#define I40IW_CQPSQ_STAG_VA_FBO_MASK I40IW_CQPHC_QPCTX_MASK
666
667#define I40IW_CQPSQ_STAG_STAGLEN_SHIFT 0
668#define I40IW_CQPSQ_STAG_STAGLEN_MASK \
669 (0x3fffffffffffULL << I40IW_CQPSQ_STAG_STAGLEN_SHIFT)
670
671#define I40IW_CQPSQ_STAG_PDID_SHIFT 48
672#define I40IW_CQPSQ_STAG_PDID_MASK (0x7fffULL << I40IW_CQPSQ_STAG_PDID_SHIFT)
673
674#define I40IW_CQPSQ_STAG_KEY_SHIFT 0
675#define I40IW_CQPSQ_STAG_KEY_MASK (0xffUL << I40IW_CQPSQ_STAG_KEY_SHIFT)
676
677#define I40IW_CQPSQ_STAG_IDX_SHIFT 8
678#define I40IW_CQPSQ_STAG_IDX_MASK (0xffffffUL << I40IW_CQPSQ_STAG_IDX_SHIFT)
679
680#define I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT 32
681#define I40IW_CQPSQ_STAG_PARENTSTAGIDX_MASK \
682 (0xffffffULL << I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT)
683
684#define I40IW_CQPSQ_STAG_MR_SHIFT 43
685#define I40IW_CQPSQ_STAG_MR_MASK (1ULL << I40IW_CQPSQ_STAG_MR_SHIFT)
686
687#define I40IW_CQPSQ_STAG_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
688#define I40IW_CQPSQ_STAG_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
689
690#define I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT 46
691#define I40IW_CQPSQ_STAG_HPAGESIZE_MASK \
692 (1ULL << I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT)
693
694#define I40IW_CQPSQ_STAG_ARIGHTS_SHIFT 48
695#define I40IW_CQPSQ_STAG_ARIGHTS_MASK \
696 (0x1fULL << I40IW_CQPSQ_STAG_ARIGHTS_SHIFT)
697
698#define I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT 53
699#define I40IW_CQPSQ_STAG_REMACCENABLED_MASK \
700 (1ULL << I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT)
701
702#define I40IW_CQPSQ_STAG_VABASEDTO_SHIFT 59
703#define I40IW_CQPSQ_STAG_VABASEDTO_MASK \
704 (1ULL << I40IW_CQPSQ_STAG_VABASEDTO_SHIFT)
705
706#define I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT 60
707#define I40IW_CQPSQ_STAG_USEHMCFNIDX_MASK \
708 (1ULL << I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT)
709
710#define I40IW_CQPSQ_STAG_USEPFRID_SHIFT 61
711#define I40IW_CQPSQ_STAG_USEPFRID_MASK \
712 (1ULL << I40IW_CQPSQ_STAG_USEPFRID_SHIFT)
713
714#define I40IW_CQPSQ_STAG_PBA_SHIFT I40IW_CQPHC_QPCTX_SHIFT
715#define I40IW_CQPSQ_STAG_PBA_MASK I40IW_CQPHC_QPCTX_MASK
716
717#define I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT 0
718#define I40IW_CQPSQ_STAG_HMCFNIDX_MASK \
719 (0x3fUL << I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT)
720
721#define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT 0
722#define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_MASK \
723 (0xfffffffUL << I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT)
724
725/* Query stag */
726#define I40IW_CQPSQ_QUERYSTAG_IDX_SHIFT I40IW_CQPSQ_STAG_IDX_SHIFT
727#define I40IW_CQPSQ_QUERYSTAG_IDX_MASK I40IW_CQPSQ_STAG_IDX_MASK
728
729/* Allocate Local IP Address Entry */
730
731/* Manage Local IP Address Table - MLIPA */
732#define I40IW_CQPSQ_MLIPA_IPV6LO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
733#define I40IW_CQPSQ_MLIPA_IPV6LO_MASK I40IW_CQPHC_QPCTX_MASK
734
735#define I40IW_CQPSQ_MLIPA_IPV6HI_SHIFT I40IW_CQPHC_QPCTX_SHIFT
736#define I40IW_CQPSQ_MLIPA_IPV6HI_MASK I40IW_CQPHC_QPCTX_MASK
737
738#define I40IW_CQPSQ_MLIPA_IPV4_SHIFT 0
739#define I40IW_CQPSQ_MLIPA_IPV4_MASK \
740 (0xffffffffUL << I40IW_CQPSQ_MLIPA_IPV4_SHIFT)
741
742#define I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT 0
743#define I40IW_CQPSQ_MLIPA_IPTABLEIDX_MASK \
744 (0x3fUL << I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT)
745
746#define I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT 42
747#define I40IW_CQPSQ_MLIPA_IPV4VALID_MASK \
748 (1ULL << I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT)
749
750#define I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT 43
751#define I40IW_CQPSQ_MLIPA_IPV6VALID_MASK \
752 (1ULL << I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT)
753
754#define I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT 62
755#define I40IW_CQPSQ_MLIPA_FREEENTRY_MASK \
756 (1ULL << I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT)
757
758#define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT 61
759#define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_MASK \
760 (1ULL << I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT)
761
762#define I40IW_CQPSQ_MLIPA_MAC0_SHIFT 0
763#define I40IW_CQPSQ_MLIPA_MAC0_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC0_SHIFT)
764
765#define I40IW_CQPSQ_MLIPA_MAC1_SHIFT 8
766#define I40IW_CQPSQ_MLIPA_MAC1_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC1_SHIFT)
767
768#define I40IW_CQPSQ_MLIPA_MAC2_SHIFT 16
769#define I40IW_CQPSQ_MLIPA_MAC2_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC2_SHIFT)
770
771#define I40IW_CQPSQ_MLIPA_MAC3_SHIFT 24
772#define I40IW_CQPSQ_MLIPA_MAC3_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC3_SHIFT)
773
774#define I40IW_CQPSQ_MLIPA_MAC4_SHIFT 32
775#define I40IW_CQPSQ_MLIPA_MAC4_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC4_SHIFT)
776
777#define I40IW_CQPSQ_MLIPA_MAC5_SHIFT 40
778#define I40IW_CQPSQ_MLIPA_MAC5_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC5_SHIFT)
779
780/* Manage ARP Table - MAT */
781#define I40IW_CQPSQ_MAT_REACHMAX_SHIFT 0
782#define I40IW_CQPSQ_MAT_REACHMAX_MASK \
783 (0xffffffffUL << I40IW_CQPSQ_MAT_REACHMAX_SHIFT)
784
785#define I40IW_CQPSQ_MAT_MACADDR_SHIFT 0
786#define I40IW_CQPSQ_MAT_MACADDR_MASK \
787 (0xffffffffffffULL << I40IW_CQPSQ_MAT_MACADDR_SHIFT)
788
789#define I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT 0
790#define I40IW_CQPSQ_MAT_ARPENTRYIDX_MASK \
791 (0xfffUL << I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT)
792
793#define I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT 42
794#define I40IW_CQPSQ_MAT_ENTRYVALID_MASK \
795 (1ULL << I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT)
796
797#define I40IW_CQPSQ_MAT_PERMANENT_SHIFT 43
798#define I40IW_CQPSQ_MAT_PERMANENT_MASK \
799 (1ULL << I40IW_CQPSQ_MAT_PERMANENT_SHIFT)
800
801#define I40IW_CQPSQ_MAT_QUERY_SHIFT 44
802#define I40IW_CQPSQ_MAT_QUERY_MASK (1ULL << I40IW_CQPSQ_MAT_QUERY_SHIFT)
803
804/* Manage VF PBLE Backing Pages - MVPBP*/
805#define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT 0
806#define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_MASK \
807 (0x3ffULL << I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT)
808
809#define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT 16
810#define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_MASK \
811 (0x1ffULL << I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT)
812
813#define I40IW_CQPSQ_MVPBP_SD_INX_SHIFT 32
814#define I40IW_CQPSQ_MVPBP_SD_INX_MASK \
815 (0xfffULL << I40IW_CQPSQ_MVPBP_SD_INX_SHIFT)
816
817#define I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT 62
818#define I40IW_CQPSQ_MVPBP_INV_PD_ENT_MASK \
819 (0x1ULL << I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT)
820
821#define I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT 3
822#define I40IW_CQPSQ_MVPBP_PD_PLPBA_MASK \
823 (0x1fffffffffffffffULL << I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT)
824
825/* Manage Push Page - MPP */
826#define I40IW_INVALID_PUSH_PAGE_INDEX 0xffff
827
828#define I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT 0
829#define I40IW_CQPSQ_MPP_QS_HANDLE_MASK (0xffffUL << \
830 I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT)
831
832#define I40IW_CQPSQ_MPP_PPIDX_SHIFT 0
833#define I40IW_CQPSQ_MPP_PPIDX_MASK (0x3ffUL << I40IW_CQPSQ_MPP_PPIDX_SHIFT)
834
835#define I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT 62
836#define I40IW_CQPSQ_MPP_FREE_PAGE_MASK (1ULL << I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT)
837
838/* Upload Context - UCTX */
839#define I40IW_CQPSQ_UCTX_QPCTXADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
840#define I40IW_CQPSQ_UCTX_QPCTXADDR_MASK I40IW_CQPHC_QPCTX_MASK
841
842#define I40IW_CQPSQ_UCTX_QPID_SHIFT 0
843#define I40IW_CQPSQ_UCTX_QPID_MASK (0x3ffffUL << I40IW_CQPSQ_UCTX_QPID_SHIFT)
844
845#define I40IW_CQPSQ_UCTX_QPTYPE_SHIFT 48
846#define I40IW_CQPSQ_UCTX_QPTYPE_MASK (0xfULL << I40IW_CQPSQ_UCTX_QPTYPE_SHIFT)
847
848#define I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT 61
849#define I40IW_CQPSQ_UCTX_RAWFORMAT_MASK \
850 (1ULL << I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT)
851
852#define I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT 62
853#define I40IW_CQPSQ_UCTX_FREEZEQP_MASK \
854 (1ULL << I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT)
855
856/* Manage HMC PM Function Table - MHMC */
857#define I40IW_CQPSQ_MHMC_VFIDX_SHIFT 0
858#define I40IW_CQPSQ_MHMC_VFIDX_MASK (0x7fUL << I40IW_CQPSQ_MHMC_VFIDX_SHIFT)
859
860#define I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT 62
861#define I40IW_CQPSQ_MHMC_FREEPMFN_MASK \
862 (1ULL << I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT)
863
864/* Set HMC Resource Profile - SHMCRP */
865#define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT 0
866#define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_MASK \
867 (0x7ULL << I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT)
868#define I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT 32
869#define I40IW_CQPSQ_SHMCRP_VFNUM_MASK (0x3fULL << I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT)
870
871/* Create/Destroy CEQ */
872#define I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT 0
873#define I40IW_CQPSQ_CEQ_CEQSIZE_MASK \
874 (0x1ffffUL << I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT)
875
876#define I40IW_CQPSQ_CEQ_CEQID_SHIFT 0
877#define I40IW_CQPSQ_CEQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CEQ_CEQID_SHIFT)
878
879#define I40IW_CQPSQ_CEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
880#define I40IW_CQPSQ_CEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
881
882#define I40IW_CQPSQ_CEQ_VMAP_SHIFT 47
883#define I40IW_CQPSQ_CEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_CEQ_VMAP_SHIFT)
884
885#define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT 0
886#define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_MASK \
887 (0xfffffffUL << I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT)
888
889/* Create/Destroy AEQ */
890#define I40IW_CQPSQ_AEQ_AEQECNT_SHIFT 0
891#define I40IW_CQPSQ_AEQ_AEQECNT_MASK \
892 (0x7ffffUL << I40IW_CQPSQ_AEQ_AEQECNT_SHIFT)
893
894#define I40IW_CQPSQ_AEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
895#define I40IW_CQPSQ_AEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
896
897#define I40IW_CQPSQ_AEQ_VMAP_SHIFT 47
898#define I40IW_CQPSQ_AEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_AEQ_VMAP_SHIFT)
899
900#define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT 0
901#define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_MASK \
902 (0xfffffffUL << I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT)
903
904/* Commit FPM Values - CFPM */
905#define I40IW_CQPSQ_CFPM_HMCFNID_SHIFT 0
906#define I40IW_CQPSQ_CFPM_HMCFNID_MASK (0x3fUL << I40IW_CQPSQ_CFPM_HMCFNID_SHIFT)
907
908/* Flush WQEs - FWQE */
909#define I40IW_CQPSQ_FWQE_AECODE_SHIFT 0
910#define I40IW_CQPSQ_FWQE_AECODE_MASK (0xffffUL << I40IW_CQPSQ_FWQE_AECODE_SHIFT)
911
912#define I40IW_CQPSQ_FWQE_AESOURCE_SHIFT 16
913#define I40IW_CQPSQ_FWQE_AESOURCE_MASK \
914 (0xfUL << I40IW_CQPSQ_FWQE_AESOURCE_SHIFT)
915
916#define I40IW_CQPSQ_FWQE_RQMNERR_SHIFT 0
917#define I40IW_CQPSQ_FWQE_RQMNERR_MASK \
918 (0xffffUL << I40IW_CQPSQ_FWQE_RQMNERR_SHIFT)
919
920#define I40IW_CQPSQ_FWQE_RQMJERR_SHIFT 16
921#define I40IW_CQPSQ_FWQE_RQMJERR_MASK \
922 (0xffffUL << I40IW_CQPSQ_FWQE_RQMJERR_SHIFT)
923
924#define I40IW_CQPSQ_FWQE_SQMNERR_SHIFT 32
925#define I40IW_CQPSQ_FWQE_SQMNERR_MASK \
926 (0xffffULL << I40IW_CQPSQ_FWQE_SQMNERR_SHIFT)
927
928#define I40IW_CQPSQ_FWQE_SQMJERR_SHIFT 48
929#define I40IW_CQPSQ_FWQE_SQMJERR_MASK \
930 (0xffffULL << I40IW_CQPSQ_FWQE_SQMJERR_SHIFT)
931
932#define I40IW_CQPSQ_FWQE_QPID_SHIFT 0
933#define I40IW_CQPSQ_FWQE_QPID_MASK (0x3ffffULL << I40IW_CQPSQ_FWQE_QPID_SHIFT)
934
935#define I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT 59
936#define I40IW_CQPSQ_FWQE_GENERATE_AE_MASK (1ULL << \
937 I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT)
938
939#define I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT 60
940#define I40IW_CQPSQ_FWQE_USERFLCODE_MASK \
941 (1ULL << I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT)
942
943#define I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT 61
944#define I40IW_CQPSQ_FWQE_FLUSHSQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT)
945
946#define I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT 62
947#define I40IW_CQPSQ_FWQE_FLUSHRQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT)
948
949/* Manage Accelerated Port Table - MAPT */
950#define I40IW_CQPSQ_MAPT_PORT_SHIFT 0
951#define I40IW_CQPSQ_MAPT_PORT_MASK (0xffffUL << I40IW_CQPSQ_MAPT_PORT_SHIFT)
952
953#define I40IW_CQPSQ_MAPT_ADDPORT_SHIFT 62
954#define I40IW_CQPSQ_MAPT_ADDPORT_MASK (1ULL << I40IW_CQPSQ_MAPT_ADDPORT_SHIFT)
955
956/* Update Protocol Engine SDs */
957#define I40IW_CQPSQ_UPESD_SDCMD_SHIFT 0
958#define I40IW_CQPSQ_UPESD_SDCMD_MASK (0xffffffffUL << I40IW_CQPSQ_UPESD_SDCMD_SHIFT)
959
960#define I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT 0
961#define I40IW_CQPSQ_UPESD_SDDATALOW_MASK \
962 (0xffffffffUL << I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT)
963
964#define I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT 32
965#define I40IW_CQPSQ_UPESD_SDDATAHI_MASK \
966 (0xffffffffULL << I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT)
967#define I40IW_CQPSQ_UPESD_HMCFNID_SHIFT 0
968#define I40IW_CQPSQ_UPESD_HMCFNID_MASK \
969 (0x3fUL << I40IW_CQPSQ_UPESD_HMCFNID_SHIFT)
970
971#define I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT 63
972#define I40IW_CQPSQ_UPESD_ENTRY_VALID_MASK \
973 ((u64)1 << I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT)
974
975#define I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT 0
976#define I40IW_CQPSQ_UPESD_ENTRY_COUNT_MASK \
977 (0xfUL << I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT)
978
979#define I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT 7
980#define I40IW_CQPSQ_UPESD_SKIP_ENTRY_MASK \
981 (0x1UL << I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT)
982
983/* Suspend QP */
984#define I40IW_CQPSQ_SUSPENDQP_QPID_SHIFT 0
985#define I40IW_CQPSQ_SUSPENDQP_QPID_MASK (0x3FFFFUL)
986/* I40IWCQ_QPID_MASK */
987
988/* Resume QP */
989#define I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT 0
990#define I40IW_CQPSQ_RESUMEQP_QSHANDLE_MASK \
991 (0xffffffffUL << I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT)
992
993#define I40IW_CQPSQ_RESUMEQP_QPID_SHIFT 0
994#define I40IW_CQPSQ_RESUMEQP_QPID_MASK (0x3FFFFUL)
995/* I40IWCQ_QPID_MASK */
996
997/* IW QP Context */
998#define I40IWQPC_DDP_VER_SHIFT 0
999#define I40IWQPC_DDP_VER_MASK (3UL << I40IWQPC_DDP_VER_SHIFT)
1000
1001#define I40IWQPC_SNAP_SHIFT 2
1002#define I40IWQPC_SNAP_MASK (1UL << I40IWQPC_SNAP_SHIFT)
1003
1004#define I40IWQPC_IPV4_SHIFT 3
1005#define I40IWQPC_IPV4_MASK (1UL << I40IWQPC_IPV4_SHIFT)
1006
1007#define I40IWQPC_NONAGLE_SHIFT 4
1008#define I40IWQPC_NONAGLE_MASK (1UL << I40IWQPC_NONAGLE_SHIFT)
1009
1010#define I40IWQPC_INSERTVLANTAG_SHIFT 5
1011#define I40IWQPC_INSERTVLANTAG_MASK (1 << I40IWQPC_INSERTVLANTAG_SHIFT)
1012
1013#define I40IWQPC_USESRQ_SHIFT 6
1014#define I40IWQPC_USESRQ_MASK (1UL << I40IWQPC_USESRQ_SHIFT)
1015
1016#define I40IWQPC_TIMESTAMP_SHIFT 7
1017#define I40IWQPC_TIMESTAMP_MASK (1UL << I40IWQPC_TIMESTAMP_SHIFT)
1018
1019#define I40IWQPC_RQWQESIZE_SHIFT 8
1020#define I40IWQPC_RQWQESIZE_MASK (3UL << I40IWQPC_RQWQESIZE_SHIFT)
1021
1022#define I40IWQPC_INSERTL2TAG2_SHIFT 11
1023#define I40IWQPC_INSERTL2TAG2_MASK (1UL << I40IWQPC_INSERTL2TAG2_SHIFT)
1024
1025#define I40IWQPC_LIMIT_SHIFT 12
1026#define I40IWQPC_LIMIT_MASK (3UL << I40IWQPC_LIMIT_SHIFT)
1027
1028#define I40IWQPC_DROPOOOSEG_SHIFT 15
1029#define I40IWQPC_DROPOOOSEG_MASK (1UL << I40IWQPC_DROPOOOSEG_SHIFT)
1030
1031#define I40IWQPC_DUPACK_THRESH_SHIFT 16
1032#define I40IWQPC_DUPACK_THRESH_MASK (7UL << I40IWQPC_DUPACK_THRESH_SHIFT)
1033
1034#define I40IWQPC_ERR_RQ_IDX_VALID_SHIFT 19
1035#define I40IWQPC_ERR_RQ_IDX_VALID_MASK (1UL << I40IWQPC_ERR_RQ_IDX_VALID_SHIFT)
1036
1037#define I40IWQPC_DIS_VLAN_CHECKS_SHIFT 19
1038#define I40IWQPC_DIS_VLAN_CHECKS_MASK (7UL << I40IWQPC_DIS_VLAN_CHECKS_SHIFT)
1039
1040#define I40IWQPC_RCVTPHEN_SHIFT 28
1041#define I40IWQPC_RCVTPHEN_MASK (1UL << I40IWQPC_RCVTPHEN_SHIFT)
1042
1043#define I40IWQPC_XMITTPHEN_SHIFT 29
1044#define I40IWQPC_XMITTPHEN_MASK (1ULL << I40IWQPC_XMITTPHEN_SHIFT)
1045
1046#define I40IWQPC_RQTPHEN_SHIFT 30
1047#define I40IWQPC_RQTPHEN_MASK (1UL << I40IWQPC_RQTPHEN_SHIFT)
1048
1049#define I40IWQPC_SQTPHEN_SHIFT 31
1050#define I40IWQPC_SQTPHEN_MASK (1ULL << I40IWQPC_SQTPHEN_SHIFT)
1051
1052#define I40IWQPC_PPIDX_SHIFT 32
1053#define I40IWQPC_PPIDX_MASK (0x3ffULL << I40IWQPC_PPIDX_SHIFT)
1054
1055#define I40IWQPC_PMENA_SHIFT 47
1056#define I40IWQPC_PMENA_MASK (1ULL << I40IWQPC_PMENA_SHIFT)
1057
1058#define I40IWQPC_RDMAP_VER_SHIFT 62
1059#define I40IWQPC_RDMAP_VER_MASK (3ULL << I40IWQPC_RDMAP_VER_SHIFT)
1060
1061#define I40IWQPC_SQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1062#define I40IWQPC_SQADDR_MASK I40IW_CQPHC_QPCTX_MASK
1063
1064#define I40IWQPC_RQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1065#define I40IWQPC_RQADDR_MASK I40IW_CQPHC_QPCTX_MASK
1066
1067#define I40IWQPC_TTL_SHIFT 0
1068#define I40IWQPC_TTL_MASK (0xffUL << I40IWQPC_TTL_SHIFT)
1069
1070#define I40IWQPC_RQSIZE_SHIFT 8
1071#define I40IWQPC_RQSIZE_MASK (0xfUL << I40IWQPC_RQSIZE_SHIFT)
1072
1073#define I40IWQPC_SQSIZE_SHIFT 12
1074#define I40IWQPC_SQSIZE_MASK (0xfUL << I40IWQPC_SQSIZE_SHIFT)
1075
1076#define I40IWQPC_SRCMACADDRIDX_SHIFT 16
1077#define I40IWQPC_SRCMACADDRIDX_MASK (0x3fUL << I40IWQPC_SRCMACADDRIDX_SHIFT)
1078
1079#define I40IWQPC_AVOIDSTRETCHACK_SHIFT 23
1080#define I40IWQPC_AVOIDSTRETCHACK_MASK (1UL << I40IWQPC_AVOIDSTRETCHACK_SHIFT)
1081
1082#define I40IWQPC_TOS_SHIFT 24
1083#define I40IWQPC_TOS_MASK (0xffUL << I40IWQPC_TOS_SHIFT)
1084
1085#define I40IWQPC_SRCPORTNUM_SHIFT 32
1086#define I40IWQPC_SRCPORTNUM_MASK (0xffffULL << I40IWQPC_SRCPORTNUM_SHIFT)
1087
1088#define I40IWQPC_DESTPORTNUM_SHIFT 48
1089#define I40IWQPC_DESTPORTNUM_MASK (0xffffULL << I40IWQPC_DESTPORTNUM_SHIFT)
1090
1091#define I40IWQPC_DESTIPADDR0_SHIFT 32
1092#define I40IWQPC_DESTIPADDR0_MASK \
1093 (0xffffffffULL << I40IWQPC_DESTIPADDR0_SHIFT)
1094
1095#define I40IWQPC_DESTIPADDR1_SHIFT 0
1096#define I40IWQPC_DESTIPADDR1_MASK \
1097 (0xffffffffULL << I40IWQPC_DESTIPADDR1_SHIFT)
1098
1099#define I40IWQPC_DESTIPADDR2_SHIFT 32
1100#define I40IWQPC_DESTIPADDR2_MASK \
1101 (0xffffffffULL << I40IWQPC_DESTIPADDR2_SHIFT)
1102
1103#define I40IWQPC_DESTIPADDR3_SHIFT 0
1104#define I40IWQPC_DESTIPADDR3_MASK \
1105 (0xffffffffULL << I40IWQPC_DESTIPADDR3_SHIFT)
1106
1107#define I40IWQPC_SNDMSS_SHIFT 16
1108#define I40IWQPC_SNDMSS_MASK (0x3fffUL << I40IWQPC_SNDMSS_SHIFT)
1109
Shiraz Saleem5b4a1a82017-10-16 15:46:01 -05001110#define I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT 16
1111#define I40IW_UDA_QPC_MAXFRAMESIZE_MASK (0x3fffUL << I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT)
1112
Faisal Latif89517b52016-01-20 13:40:11 -06001113#define I40IWQPC_VLANTAG_SHIFT 32
1114#define I40IWQPC_VLANTAG_MASK (0xffffULL << I40IWQPC_VLANTAG_SHIFT)
1115
1116#define I40IWQPC_ARPIDX_SHIFT 48
1117#define I40IWQPC_ARPIDX_MASK (0xfffULL << I40IWQPC_ARPIDX_SHIFT)
1118
1119#define I40IWQPC_FLOWLABEL_SHIFT 0
1120#define I40IWQPC_FLOWLABEL_MASK (0xfffffUL << I40IWQPC_FLOWLABEL_SHIFT)
1121
1122#define I40IWQPC_WSCALE_SHIFT 20
1123#define I40IWQPC_WSCALE_MASK (1UL << I40IWQPC_WSCALE_SHIFT)
1124
1125#define I40IWQPC_KEEPALIVE_SHIFT 21
1126#define I40IWQPC_KEEPALIVE_MASK (1UL << I40IWQPC_KEEPALIVE_SHIFT)
1127
1128#define I40IWQPC_IGNORE_TCP_OPT_SHIFT 22
1129#define I40IWQPC_IGNORE_TCP_OPT_MASK (1UL << I40IWQPC_IGNORE_TCP_OPT_SHIFT)
1130
1131#define I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT 23
1132#define I40IWQPC_IGNORE_TCP_UNS_OPT_MASK \
1133 (1UL << I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT)
1134
1135#define I40IWQPC_TCPSTATE_SHIFT 28
1136#define I40IWQPC_TCPSTATE_MASK (0xfUL << I40IWQPC_TCPSTATE_SHIFT)
1137
1138#define I40IWQPC_RCVSCALE_SHIFT 32
1139#define I40IWQPC_RCVSCALE_MASK (0xfULL << I40IWQPC_RCVSCALE_SHIFT)
1140
1141#define I40IWQPC_SNDSCALE_SHIFT 40
1142#define I40IWQPC_SNDSCALE_MASK (0xfULL << I40IWQPC_SNDSCALE_SHIFT)
1143
1144#define I40IWQPC_PDIDX_SHIFT 48
1145#define I40IWQPC_PDIDX_MASK (0x7fffULL << I40IWQPC_PDIDX_SHIFT)
1146
1147#define I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT 16
1148#define I40IWQPC_KALIVE_TIMER_MAX_PROBES_MASK \
1149 (0xffUL << I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT)
1150
1151#define I40IWQPC_KEEPALIVE_INTERVAL_SHIFT 24
1152#define I40IWQPC_KEEPALIVE_INTERVAL_MASK \
1153 (0xffUL << I40IWQPC_KEEPALIVE_INTERVAL_SHIFT)
1154
1155#define I40IWQPC_TIMESTAMP_RECENT_SHIFT 0
1156#define I40IWQPC_TIMESTAMP_RECENT_MASK \
1157 (0xffffffffUL << I40IWQPC_TIMESTAMP_RECENT_SHIFT)
1158
1159#define I40IWQPC_TIMESTAMP_AGE_SHIFT 32
1160#define I40IWQPC_TIMESTAMP_AGE_MASK \
1161 (0xffffffffULL << I40IWQPC_TIMESTAMP_AGE_SHIFT)
1162
1163#define I40IWQPC_SNDNXT_SHIFT 0
1164#define I40IWQPC_SNDNXT_MASK (0xffffffffUL << I40IWQPC_SNDNXT_SHIFT)
1165
1166#define I40IWQPC_SNDWND_SHIFT 32
1167#define I40IWQPC_SNDWND_MASK (0xffffffffULL << I40IWQPC_SNDWND_SHIFT)
1168
1169#define I40IWQPC_RCVNXT_SHIFT 0
1170#define I40IWQPC_RCVNXT_MASK (0xffffffffUL << I40IWQPC_RCVNXT_SHIFT)
1171
1172#define I40IWQPC_RCVWND_SHIFT 32
1173#define I40IWQPC_RCVWND_MASK (0xffffffffULL << I40IWQPC_RCVWND_SHIFT)
1174
1175#define I40IWQPC_SNDMAX_SHIFT 0
1176#define I40IWQPC_SNDMAX_MASK (0xffffffffUL << I40IWQPC_SNDMAX_SHIFT)
1177
1178#define I40IWQPC_SNDUNA_SHIFT 32
1179#define I40IWQPC_SNDUNA_MASK (0xffffffffULL << I40IWQPC_SNDUNA_SHIFT)
1180
1181#define I40IWQPC_SRTT_SHIFT 0
1182#define I40IWQPC_SRTT_MASK (0xffffffffUL << I40IWQPC_SRTT_SHIFT)
1183
1184#define I40IWQPC_RTTVAR_SHIFT 32
1185#define I40IWQPC_RTTVAR_MASK (0xffffffffULL << I40IWQPC_RTTVAR_SHIFT)
1186
1187#define I40IWQPC_SSTHRESH_SHIFT 0
1188#define I40IWQPC_SSTHRESH_MASK (0xffffffffUL << I40IWQPC_SSTHRESH_SHIFT)
1189
1190#define I40IWQPC_CWND_SHIFT 32
1191#define I40IWQPC_CWND_MASK (0xffffffffULL << I40IWQPC_CWND_SHIFT)
1192
1193#define I40IWQPC_SNDWL1_SHIFT 0
1194#define I40IWQPC_SNDWL1_MASK (0xffffffffUL << I40IWQPC_SNDWL1_SHIFT)
1195
1196#define I40IWQPC_SNDWL2_SHIFT 32
1197#define I40IWQPC_SNDWL2_MASK (0xffffffffULL << I40IWQPC_SNDWL2_SHIFT)
1198
1199#define I40IWQPC_ERR_RQ_IDX_SHIFT 32
1200#define I40IWQPC_ERR_RQ_IDX_MASK (0x3fffULL << I40IWQPC_ERR_RQ_IDX_SHIFT)
1201
1202#define I40IWQPC_MAXSNDWND_SHIFT 0
1203#define I40IWQPC_MAXSNDWND_MASK (0xffffffffUL << I40IWQPC_MAXSNDWND_SHIFT)
1204
1205#define I40IWQPC_REXMIT_THRESH_SHIFT 48
1206#define I40IWQPC_REXMIT_THRESH_MASK (0x3fULL << I40IWQPC_REXMIT_THRESH_SHIFT)
1207
1208#define I40IWQPC_TXCQNUM_SHIFT 0
1209#define I40IWQPC_TXCQNUM_MASK (0x1ffffUL << I40IWQPC_TXCQNUM_SHIFT)
1210
1211#define I40IWQPC_RXCQNUM_SHIFT 32
1212#define I40IWQPC_RXCQNUM_MASK (0x1ffffULL << I40IWQPC_RXCQNUM_SHIFT)
1213
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001214#define I40IWQPC_STAT_INDEX_SHIFT 0
1215#define I40IWQPC_STAT_INDEX_MASK (0x1fULL << I40IWQPC_STAT_INDEX_SHIFT)
1216
1217#define I40IWQPC_Q2ADDR_SHIFT 0
1218#define I40IWQPC_Q2ADDR_MASK (0xffffffffffffff00ULL << I40IWQPC_Q2ADDR_SHIFT)
Faisal Latif89517b52016-01-20 13:40:11 -06001219
1220#define I40IWQPC_LASTBYTESENT_SHIFT 0
1221#define I40IWQPC_LASTBYTESENT_MASK (0xffUL << I40IWQPC_LASTBYTESENT_SHIFT)
1222
1223#define I40IWQPC_SRQID_SHIFT 32
1224#define I40IWQPC_SRQID_MASK (0xffULL << I40IWQPC_SRQID_SHIFT)
1225
1226#define I40IWQPC_ORDSIZE_SHIFT 0
1227#define I40IWQPC_ORDSIZE_MASK (0x7fUL << I40IWQPC_ORDSIZE_SHIFT)
1228
1229#define I40IWQPC_IRDSIZE_SHIFT 16
1230#define I40IWQPC_IRDSIZE_MASK (0x3UL << I40IWQPC_IRDSIZE_SHIFT)
1231
1232#define I40IWQPC_WRRDRSPOK_SHIFT 20
1233#define I40IWQPC_WRRDRSPOK_MASK (1UL << I40IWQPC_WRRDRSPOK_SHIFT)
1234
1235#define I40IWQPC_RDOK_SHIFT 21
1236#define I40IWQPC_RDOK_MASK (1UL << I40IWQPC_RDOK_SHIFT)
1237
1238#define I40IWQPC_SNDMARKERS_SHIFT 22
1239#define I40IWQPC_SNDMARKERS_MASK (1UL << I40IWQPC_SNDMARKERS_SHIFT)
1240
1241#define I40IWQPC_BINDEN_SHIFT 23
1242#define I40IWQPC_BINDEN_MASK (1UL << I40IWQPC_BINDEN_SHIFT)
1243
1244#define I40IWQPC_FASTREGEN_SHIFT 24
1245#define I40IWQPC_FASTREGEN_MASK (1UL << I40IWQPC_FASTREGEN_SHIFT)
1246
1247#define I40IWQPC_PRIVEN_SHIFT 25
1248#define I40IWQPC_PRIVEN_MASK (1UL << I40IWQPC_PRIVEN_SHIFT)
1249
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001250#define I40IWQPC_USESTATSINSTANCE_SHIFT 26
1251#define I40IWQPC_USESTATSINSTANCE_MASK (1UL << I40IWQPC_USESTATSINSTANCE_SHIFT)
Faisal Latif89517b52016-01-20 13:40:11 -06001252
1253#define I40IWQPC_IWARPMODE_SHIFT 28
1254#define I40IWQPC_IWARPMODE_MASK (1UL << I40IWQPC_IWARPMODE_SHIFT)
1255
1256#define I40IWQPC_RCVMARKERS_SHIFT 29
1257#define I40IWQPC_RCVMARKERS_MASK (1UL << I40IWQPC_RCVMARKERS_SHIFT)
1258
1259#define I40IWQPC_ALIGNHDRS_SHIFT 30
1260#define I40IWQPC_ALIGNHDRS_MASK (1UL << I40IWQPC_ALIGNHDRS_SHIFT)
1261
1262#define I40IWQPC_RCVNOMPACRC_SHIFT 31
1263#define I40IWQPC_RCVNOMPACRC_MASK (1UL << I40IWQPC_RCVNOMPACRC_SHIFT)
1264
1265#define I40IWQPC_RCVMARKOFFSET_SHIFT 33
1266#define I40IWQPC_RCVMARKOFFSET_MASK (0x1ffULL << I40IWQPC_RCVMARKOFFSET_SHIFT)
1267
1268#define I40IWQPC_SNDMARKOFFSET_SHIFT 48
1269#define I40IWQPC_SNDMARKOFFSET_MASK (0x1ffULL << I40IWQPC_SNDMARKOFFSET_SHIFT)
1270
1271#define I40IWQPC_QPCOMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1272#define I40IWQPC_QPCOMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
1273
1274#define I40IWQPC_SQTPHVAL_SHIFT 0
1275#define I40IWQPC_SQTPHVAL_MASK (0xffUL << I40IWQPC_SQTPHVAL_SHIFT)
1276
1277#define I40IWQPC_RQTPHVAL_SHIFT 8
1278#define I40IWQPC_RQTPHVAL_MASK (0xffUL << I40IWQPC_RQTPHVAL_SHIFT)
1279
1280#define I40IWQPC_QSHANDLE_SHIFT 16
1281#define I40IWQPC_QSHANDLE_MASK (0x3ffUL << I40IWQPC_QSHANDLE_SHIFT)
1282
1283#define I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT 32
1284#define I40IWQPC_EXCEPTION_LAN_QUEUE_MASK (0xfffULL << \
1285 I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT)
1286
1287#define I40IWQPC_LOCAL_IPADDR3_SHIFT 0
1288#define I40IWQPC_LOCAL_IPADDR3_MASK \
1289 (0xffffffffUL << I40IWQPC_LOCAL_IPADDR3_SHIFT)
1290
1291#define I40IWQPC_LOCAL_IPADDR2_SHIFT 32
1292#define I40IWQPC_LOCAL_IPADDR2_MASK \
1293 (0xffffffffULL << I40IWQPC_LOCAL_IPADDR2_SHIFT)
1294
1295#define I40IWQPC_LOCAL_IPADDR1_SHIFT 0
1296#define I40IWQPC_LOCAL_IPADDR1_MASK \
1297 (0xffffffffUL << I40IWQPC_LOCAL_IPADDR1_SHIFT)
1298
1299#define I40IWQPC_LOCAL_IPADDR0_SHIFT 32
1300#define I40IWQPC_LOCAL_IPADDR0_MASK \
1301 (0xffffffffULL << I40IWQPC_LOCAL_IPADDR0_SHIFT)
1302
1303/* wqe size considering 32 bytes per wqe*/
Shiraz Saleem11969232017-10-16 15:46:02 -05001304#define I40IW_QP_SW_MIN_WQSIZE 4 /*in WRs*/
1305#define I40IW_SQ_RSVD 2
1306#define I40IW_RQ_RSVD 1
1307#define I40IW_MAX_QUANTAS_PER_WR 2
1308#define I40IW_QP_SW_MAX_SQ_QUANTAS 2048
1309#define I40IW_QP_SW_MAX_RQ_QUANTAS 16384
1310#define I40IW_MAX_QP_WRS ((I40IW_QP_SW_MAX_SQ_QUANTAS / I40IW_MAX_QUANTAS_PER_WR) - 1)
Faisal Latif89517b52016-01-20 13:40:11 -06001311
1312#define I40IWQP_OP_RDMA_WRITE 0
1313#define I40IWQP_OP_RDMA_READ 1
1314#define I40IWQP_OP_RDMA_SEND 3
1315#define I40IWQP_OP_RDMA_SEND_INV 4
1316#define I40IWQP_OP_RDMA_SEND_SOL_EVENT 5
1317#define I40IWQP_OP_RDMA_SEND_SOL_EVENT_INV 6
1318#define I40IWQP_OP_BIND_MW 8
1319#define I40IWQP_OP_FAST_REGISTER 9
1320#define I40IWQP_OP_LOCAL_INVALIDATE 10
1321#define I40IWQP_OP_RDMA_READ_LOC_INV 11
1322#define I40IWQP_OP_NOP 12
1323
1324#define I40IW_RSVD_SHIFT 41
1325#define I40IW_RSVD_MASK (0x7fffULL << I40IW_RSVD_SHIFT)
1326
1327/* iwarp QP SQ WQE common fields */
1328#define I40IWQPSQ_OPCODE_SHIFT 32
1329#define I40IWQPSQ_OPCODE_MASK (0x3fULL << I40IWQPSQ_OPCODE_SHIFT)
1330
1331#define I40IWQPSQ_ADDFRAGCNT_SHIFT 38
1332#define I40IWQPSQ_ADDFRAGCNT_MASK (0x7ULL << I40IWQPSQ_ADDFRAGCNT_SHIFT)
1333
1334#define I40IWQPSQ_PUSHWQE_SHIFT 56
1335#define I40IWQPSQ_PUSHWQE_MASK (1ULL << I40IWQPSQ_PUSHWQE_SHIFT)
1336
1337#define I40IWQPSQ_STREAMMODE_SHIFT 58
1338#define I40IWQPSQ_STREAMMODE_MASK (1ULL << I40IWQPSQ_STREAMMODE_SHIFT)
1339
1340#define I40IWQPSQ_WAITFORRCVPDU_SHIFT 59
1341#define I40IWQPSQ_WAITFORRCVPDU_MASK (1ULL << I40IWQPSQ_WAITFORRCVPDU_SHIFT)
1342
1343#define I40IWQPSQ_READFENCE_SHIFT 60
1344#define I40IWQPSQ_READFENCE_MASK (1ULL << I40IWQPSQ_READFENCE_SHIFT)
1345
1346#define I40IWQPSQ_LOCALFENCE_SHIFT 61
1347#define I40IWQPSQ_LOCALFENCE_MASK (1ULL << I40IWQPSQ_LOCALFENCE_SHIFT)
1348
1349#define I40IWQPSQ_SIGCOMPL_SHIFT 62
1350#define I40IWQPSQ_SIGCOMPL_MASK (1ULL << I40IWQPSQ_SIGCOMPL_SHIFT)
1351
1352#define I40IWQPSQ_VALID_SHIFT 63
1353#define I40IWQPSQ_VALID_MASK (1ULL << I40IWQPSQ_VALID_SHIFT)
1354
1355#define I40IWQPSQ_FRAG_TO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1356#define I40IWQPSQ_FRAG_TO_MASK I40IW_CQPHC_QPCTX_MASK
1357
1358#define I40IWQPSQ_FRAG_LEN_SHIFT 0
1359#define I40IWQPSQ_FRAG_LEN_MASK (0xffffffffUL << I40IWQPSQ_FRAG_LEN_SHIFT)
1360
1361#define I40IWQPSQ_FRAG_STAG_SHIFT 32
1362#define I40IWQPSQ_FRAG_STAG_MASK (0xffffffffULL << I40IWQPSQ_FRAG_STAG_SHIFT)
1363
1364#define I40IWQPSQ_REMSTAGINV_SHIFT 0
1365#define I40IWQPSQ_REMSTAGINV_MASK (0xffffffffUL << I40IWQPSQ_REMSTAGINV_SHIFT)
1366
1367#define I40IWQPSQ_INLINEDATAFLAG_SHIFT 57
1368#define I40IWQPSQ_INLINEDATAFLAG_MASK (1ULL << I40IWQPSQ_INLINEDATAFLAG_SHIFT)
1369
1370#define I40IWQPSQ_INLINEDATALEN_SHIFT 48
1371#define I40IWQPSQ_INLINEDATALEN_MASK \
1372 (0x7fULL << I40IWQPSQ_INLINEDATALEN_SHIFT)
1373
1374/* iwarp send with push mode */
1375#define I40IWQPSQ_WQDESCIDX_SHIFT 0
1376#define I40IWQPSQ_WQDESCIDX_MASK (0x3fffUL << I40IWQPSQ_WQDESCIDX_SHIFT)
1377
1378/* rdma write */
1379#define I40IWQPSQ_REMSTAG_SHIFT 0
1380#define I40IWQPSQ_REMSTAG_MASK (0xffffffffUL << I40IWQPSQ_REMSTAG_SHIFT)
1381
1382#define I40IWQPSQ_REMTO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1383#define I40IWQPSQ_REMTO_MASK I40IW_CQPHC_QPCTX_MASK
1384
1385/* memory window */
1386#define I40IWQPSQ_STAGRIGHTS_SHIFT 48
1387#define I40IWQPSQ_STAGRIGHTS_MASK (0x1fULL << I40IWQPSQ_STAGRIGHTS_SHIFT)
1388
1389#define I40IWQPSQ_VABASEDTO_SHIFT 53
1390#define I40IWQPSQ_VABASEDTO_MASK (1ULL << I40IWQPSQ_VABASEDTO_SHIFT)
1391
1392#define I40IWQPSQ_MWLEN_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1393#define I40IWQPSQ_MWLEN_MASK I40IW_CQPHC_QPCTX_MASK
1394
1395#define I40IWQPSQ_PARENTMRSTAG_SHIFT 0
1396#define I40IWQPSQ_PARENTMRSTAG_MASK \
1397 (0xffffffffUL << I40IWQPSQ_PARENTMRSTAG_SHIFT)
1398
1399#define I40IWQPSQ_MWSTAG_SHIFT 32
1400#define I40IWQPSQ_MWSTAG_MASK (0xffffffffULL << I40IWQPSQ_MWSTAG_SHIFT)
1401
1402#define I40IWQPSQ_BASEVA_TO_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1403#define I40IWQPSQ_BASEVA_TO_FBO_MASK I40IW_CQPHC_QPCTX_MASK
1404
1405/* Local Invalidate */
1406#define I40IWQPSQ_LOCSTAG_SHIFT 32
1407#define I40IWQPSQ_LOCSTAG_MASK (0xffffffffULL << I40IWQPSQ_LOCSTAG_SHIFT)
1408
1409/* Fast Register */
1410#define I40IWQPSQ_STAGKEY_SHIFT 0
1411#define I40IWQPSQ_STAGKEY_MASK (0xffUL << I40IWQPSQ_STAGKEY_SHIFT)
1412
1413#define I40IWQPSQ_STAGINDEX_SHIFT 8
1414#define I40IWQPSQ_STAGINDEX_MASK (0xffffffUL << I40IWQPSQ_STAGINDEX_SHIFT)
1415
1416#define I40IWQPSQ_COPYHOSTPBLS_SHIFT 43
1417#define I40IWQPSQ_COPYHOSTPBLS_MASK (1ULL << I40IWQPSQ_COPYHOSTPBLS_SHIFT)
1418
1419#define I40IWQPSQ_LPBLSIZE_SHIFT 44
1420#define I40IWQPSQ_LPBLSIZE_MASK (3ULL << I40IWQPSQ_LPBLSIZE_SHIFT)
1421
1422#define I40IWQPSQ_HPAGESIZE_SHIFT 46
1423#define I40IWQPSQ_HPAGESIZE_MASK (3ULL << I40IWQPSQ_HPAGESIZE_SHIFT)
1424
1425#define I40IWQPSQ_STAGLEN_SHIFT 0
1426#define I40IWQPSQ_STAGLEN_MASK (0x1ffffffffffULL << I40IWQPSQ_STAGLEN_SHIFT)
1427
1428#define I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT 48
1429#define I40IWQPSQ_FIRSTPMPBLIDXLO_MASK \
1430 (0xffffULL << I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT)
1431
1432#define I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT 0
1433#define I40IWQPSQ_FIRSTPMPBLIDXHI_MASK \
1434 (0xfffUL << I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT)
1435
1436#define I40IWQPSQ_PBLADDR_SHIFT 12
1437#define I40IWQPSQ_PBLADDR_MASK (0xfffffffffffffULL << I40IWQPSQ_PBLADDR_SHIFT)
1438
1439/* iwarp QP RQ WQE common fields */
1440#define I40IWQPRQ_ADDFRAGCNT_SHIFT I40IWQPSQ_ADDFRAGCNT_SHIFT
1441#define I40IWQPRQ_ADDFRAGCNT_MASK I40IWQPSQ_ADDFRAGCNT_MASK
1442
1443#define I40IWQPRQ_VALID_SHIFT I40IWQPSQ_VALID_SHIFT
1444#define I40IWQPRQ_VALID_MASK I40IWQPSQ_VALID_MASK
1445
1446#define I40IWQPRQ_COMPLCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1447#define I40IWQPRQ_COMPLCTX_MASK I40IW_CQPHC_QPCTX_MASK
1448
1449#define I40IWQPRQ_FRAG_LEN_SHIFT I40IWQPSQ_FRAG_LEN_SHIFT
1450#define I40IWQPRQ_FRAG_LEN_MASK I40IWQPSQ_FRAG_LEN_MASK
1451
1452#define I40IWQPRQ_STAG_SHIFT I40IWQPSQ_FRAG_STAG_SHIFT
1453#define I40IWQPRQ_STAG_MASK I40IWQPSQ_FRAG_STAG_MASK
1454
1455#define I40IWQPRQ_TO_SHIFT I40IWQPSQ_FRAG_TO_SHIFT
1456#define I40IWQPRQ_TO_MASK I40IWQPSQ_FRAG_TO_MASK
1457
1458/* Query FPM CQP buf */
1459#define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
1460#define I40IW_QUERY_FPM_MAX_QPS_MASK \
1461 (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
1462
1463#define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
1464#define I40IW_QUERY_FPM_MAX_CQS_MASK \
1465 (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
1466
1467#define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT 0
1468#define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_MASK \
1469 (0x3fffUL << I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT)
1470
1471#define I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT 32
1472#define I40IW_QUERY_FPM_MAX_PE_SDS_MASK \
1473 (0x3fffULL << I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT)
1474
1475#define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
1476#define I40IW_QUERY_FPM_MAX_QPS_MASK \
1477 (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
1478
1479#define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
1480#define I40IW_QUERY_FPM_MAX_CQS_MASK \
1481 (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
1482
1483#define I40IW_QUERY_FPM_MAX_CEQS_SHIFT 0
1484#define I40IW_QUERY_FPM_MAX_CEQS_MASK \
1485 (0xffUL << I40IW_QUERY_FPM_MAX_CEQS_SHIFT)
1486
1487#define I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT 32
1488#define I40IW_QUERY_FPM_XFBLOCKSIZE_MASK \
1489 (0xffffffffULL << I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT)
1490
1491#define I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT 32
1492#define I40IW_QUERY_FPM_Q1BLOCKSIZE_MASK \
1493 (0xffffffffULL << I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT)
1494
1495#define I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT 16
1496#define I40IW_QUERY_FPM_HTMULTIPLIER_MASK \
1497 (0xfUL << I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT)
1498
1499#define I40IW_QUERY_FPM_TIMERBUCKET_SHIFT 32
1500#define I40IW_QUERY_FPM_TIMERBUCKET_MASK \
1501 (0xffFFULL << I40IW_QUERY_FPM_TIMERBUCKET_SHIFT)
1502
1503/* Static HMC pages allocated buf */
1504#define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT 0
1505#define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_MASK \
1506 (0x3fUL << I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT)
1507
1508#define I40IW_HW_PAGE_SIZE 4096
1509#define I40IW_DONE_COUNT 1000
1510#define I40IW_SLEEP_COUNT 10
1511
1512enum {
1513 I40IW_QUEUES_ALIGNMENT_MASK = (128 - 1),
1514 I40IW_AEQ_ALIGNMENT_MASK = (256 - 1),
1515 I40IW_Q2_ALIGNMENT_MASK = (256 - 1),
1516 I40IW_CEQ_ALIGNMENT_MASK = (256 - 1),
1517 I40IW_CQ0_ALIGNMENT_MASK = (256 - 1),
1518 I40IW_HOST_CTX_ALIGNMENT_MASK = (4 - 1),
1519 I40IW_SHADOWAREA_MASK = (128 - 1),
Chien Tin Tungf67ace22017-08-08 20:38:43 -05001520 I40IW_FPM_QUERY_BUF_ALIGNMENT_MASK = (4 - 1),
1521 I40IW_FPM_COMMIT_BUF_ALIGNMENT_MASK = (4 - 1)
Faisal Latif89517b52016-01-20 13:40:11 -06001522};
1523
1524enum i40iw_alignment {
1525 I40IW_CQP_ALIGNMENT = 0x200,
1526 I40IW_AEQ_ALIGNMENT = 0x100,
1527 I40IW_CEQ_ALIGNMENT = 0x100,
1528 I40IW_CQ0_ALIGNMENT = 0x100,
1529 I40IW_SD_BUF_ALIGNMENT = 0x100
1530};
1531
Shiraz Saleem9510b062016-04-22 14:14:23 -05001532#define I40IW_WQE_SIZE_64 64
1533
Faisal Latif89517b52016-01-20 13:40:11 -06001534#define I40IW_QP_WQE_MIN_SIZE 32
1535#define I40IW_QP_WQE_MAX_SIZE 128
1536
1537#define I40IW_CQE_QTYPE_RQ 0
1538#define I40IW_CQE_QTYPE_SQ 1
1539
1540#define I40IW_RING_INIT(_ring, _size) \
1541 { \
1542 (_ring).head = 0; \
1543 (_ring).tail = 0; \
1544 (_ring).size = (_size); \
1545 }
1546#define I40IW_RING_GETSIZE(_ring) ((_ring).size)
1547#define I40IW_RING_GETCURRENT_HEAD(_ring) ((_ring).head)
1548#define I40IW_RING_GETCURRENT_TAIL(_ring) ((_ring).tail)
1549
1550#define I40IW_RING_MOVE_HEAD(_ring, _retcode) \
1551 { \
1552 register u32 size; \
1553 size = (_ring).size; \
1554 if (!I40IW_RING_FULL_ERR(_ring)) { \
1555 (_ring).head = ((_ring).head + 1) % size; \
1556 (_retcode) = 0; \
1557 } else { \
1558 (_retcode) = I40IW_ERR_RING_FULL; \
1559 } \
1560 }
1561
1562#define I40IW_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \
1563 { \
1564 register u32 size; \
1565 size = (_ring).size; \
1566 if ((I40IW_RING_WORK_AVAILABLE(_ring) + (_count)) < size) { \
1567 (_ring).head = ((_ring).head + (_count)) % size; \
1568 (_retcode) = 0; \
1569 } else { \
1570 (_retcode) = I40IW_ERR_RING_FULL; \
1571 } \
1572 }
1573
1574#define I40IW_RING_MOVE_TAIL(_ring) \
1575 (_ring).tail = ((_ring).tail + 1) % (_ring).size
1576
Mustafa Ismailc5d057d2016-07-12 11:48:44 -05001577#define I40IW_RING_MOVE_HEAD_NOCHECK(_ring) \
1578 (_ring).head = ((_ring).head + 1) % (_ring).size
1579
Faisal Latif89517b52016-01-20 13:40:11 -06001580#define I40IW_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \
1581 (_ring).tail = ((_ring).tail + (_count)) % (_ring).size
1582
1583#define I40IW_RING_SET_TAIL(_ring, _pos) \
1584 (_ring).tail = (_pos) % (_ring).size
1585
1586#define I40IW_RING_FULL_ERR(_ring) \
1587 ( \
1588 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 1)) \
1589 )
1590
1591#define I40IW_ERR_RING_FULL2(_ring) \
1592 ( \
1593 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 2)) \
1594 )
1595
1596#define I40IW_ERR_RING_FULL3(_ring) \
1597 ( \
1598 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 3)) \
1599 )
1600
1601#define I40IW_RING_MORE_WORK(_ring) \
1602 ( \
1603 (I40IW_RING_WORK_AVAILABLE(_ring) != 0) \
1604 )
1605
1606#define I40IW_RING_WORK_AVAILABLE(_ring) \
1607 ( \
1608 (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \
1609 )
1610
1611#define I40IW_RING_GET_WQES_AVAILABLE(_ring) \
1612 ( \
1613 ((_ring).size - I40IW_RING_WORK_AVAILABLE(_ring) - 1) \
1614 )
1615
1616#define I40IW_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \
1617 { \
1618 index = I40IW_RING_GETCURRENT_HEAD(_ring); \
1619 I40IW_RING_MOVE_HEAD(_ring, _retcode); \
1620 }
1621
1622/* Async Events codes */
1623#define I40IW_AE_AMP_UNALLOCATED_STAG 0x0102
1624#define I40IW_AE_AMP_INVALID_STAG 0x0103
1625#define I40IW_AE_AMP_BAD_QP 0x0104
1626#define I40IW_AE_AMP_BAD_PD 0x0105
1627#define I40IW_AE_AMP_BAD_STAG_KEY 0x0106
1628#define I40IW_AE_AMP_BAD_STAG_INDEX 0x0107
1629#define I40IW_AE_AMP_BOUNDS_VIOLATION 0x0108
1630#define I40IW_AE_AMP_RIGHTS_VIOLATION 0x0109
1631#define I40IW_AE_AMP_TO_WRAP 0x010a
1632#define I40IW_AE_AMP_FASTREG_SHARED 0x010b
1633#define I40IW_AE_AMP_FASTREG_VALID_STAG 0x010c
1634#define I40IW_AE_AMP_FASTREG_MW_STAG 0x010d
1635#define I40IW_AE_AMP_FASTREG_INVALID_RIGHTS 0x010e
1636#define I40IW_AE_AMP_FASTREG_PBL_TABLE_OVERFLOW 0x010f
1637#define I40IW_AE_AMP_FASTREG_INVALID_LENGTH 0x0110
1638#define I40IW_AE_AMP_INVALIDATE_SHARED 0x0111
1639#define I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS 0x0112
1640#define I40IW_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS 0x0113
1641#define I40IW_AE_AMP_MWBIND_VALID_STAG 0x0114
1642#define I40IW_AE_AMP_MWBIND_OF_MR_STAG 0x0115
1643#define I40IW_AE_AMP_MWBIND_TO_ZERO_BASED_STAG 0x0116
1644#define I40IW_AE_AMP_MWBIND_TO_MW_STAG 0x0117
1645#define I40IW_AE_AMP_MWBIND_INVALID_RIGHTS 0x0118
1646#define I40IW_AE_AMP_MWBIND_INVALID_BOUNDS 0x0119
1647#define I40IW_AE_AMP_MWBIND_TO_INVALID_PARENT 0x011a
1648#define I40IW_AE_AMP_MWBIND_BIND_DISABLED 0x011b
Mustafa Ismail2d7099f2017-10-16 15:45:54 -05001649#define I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG 0x0132
1650#define I40IW_AE_UDA_XMIT_DGRAM_TOO_SHORT 0x0134
Faisal Latif89517b52016-01-20 13:40:11 -06001651#define I40IW_AE_BAD_CLOSE 0x0201
1652#define I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE 0x0202
1653#define I40IW_AE_CQ_OPERATION_ERROR 0x0203
1654#define I40IW_AE_PRIV_OPERATION_DENIED 0x011c
1655#define I40IW_AE_RDMA_READ_WHILE_ORD_ZERO 0x0205
1656#define I40IW_AE_STAG_ZERO_INVALID 0x0206
1657#define I40IW_AE_IB_RREQ_AND_Q1_FULL 0x0207
Faisal Latif89517b52016-01-20 13:40:11 -06001658#define I40IW_AE_WQE_UNEXPECTED_OPCODE 0x020a
1659#define I40IW_AE_WQE_INVALID_PARAMETER 0x020b
1660#define I40IW_AE_WQE_LSMM_TOO_LONG 0x0220
1661#define I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN 0x0301
Faisal Latif89517b52016-01-20 13:40:11 -06001662#define I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER 0x0303
1663#define I40IW_AE_DDP_UBE_INVALID_DDP_VERSION 0x0304
1664#define I40IW_AE_DDP_UBE_INVALID_MO 0x0305
1665#define I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE 0x0306
1666#define I40IW_AE_DDP_UBE_INVALID_QN 0x0307
1667#define I40IW_AE_DDP_NO_L_BIT 0x0308
1668#define I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION 0x0311
1669#define I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE 0x0312
1670#define I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST 0x0313
1671#define I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP 0x0314
1672#define I40IW_AE_INVALID_ARP_ENTRY 0x0401
1673#define I40IW_AE_INVALID_TCP_OPTION_RCVD 0x0402
1674#define I40IW_AE_STALE_ARP_ENTRY 0x0403
Faisal Latif89517b52016-01-20 13:40:11 -06001675#define I40IW_AE_INVALID_MAC_ENTRY 0x0405
1676#define I40IW_AE_LLP_CLOSE_COMPLETE 0x0501
1677#define I40IW_AE_LLP_CONNECTION_RESET 0x0502
1678#define I40IW_AE_LLP_FIN_RECEIVED 0x0503
Faisal Latif89517b52016-01-20 13:40:11 -06001679#define I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR 0x0505
1680#define I40IW_AE_LLP_SEGMENT_TOO_LARGE 0x0506
1681#define I40IW_AE_LLP_SEGMENT_TOO_SMALL 0x0507
1682#define I40IW_AE_LLP_SYN_RECEIVED 0x0508
1683#define I40IW_AE_LLP_TERMINATE_RECEIVED 0x0509
1684#define I40IW_AE_LLP_TOO_MANY_RETRIES 0x050a
1685#define I40IW_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES 0x050b
1686#define I40IW_AE_LLP_DOUBT_REACHABILITY 0x050c
1687#define I40IW_AE_LLP_RX_VLAN_MISMATCH 0x050d
1688#define I40IW_AE_RESOURCE_EXHAUSTION 0x0520
1689#define I40IW_AE_RESET_SENT 0x0601
1690#define I40IW_AE_TERMINATE_SENT 0x0602
1691#define I40IW_AE_RESET_NOT_SENT 0x0603
1692#define I40IW_AE_LCE_QP_CATASTROPHIC 0x0700
1693#define I40IW_AE_LCE_FUNCTION_CATASTROPHIC 0x0701
1694#define I40IW_AE_LCE_CQ_CATASTROPHIC 0x0702
Faisal Latif89517b52016-01-20 13:40:11 -06001695#define I40IW_AE_QP_SUSPEND_COMPLETE 0x0900
1696
1697#define OP_DELETE_LOCAL_MAC_IPADDR_ENTRY 1
1698#define OP_CEQ_DESTROY 2
1699#define OP_AEQ_DESTROY 3
1700#define OP_DELETE_ARP_CACHE_ENTRY 4
1701#define OP_MANAGE_APBVT_ENTRY 5
1702#define OP_CEQ_CREATE 6
1703#define OP_AEQ_CREATE 7
1704#define OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY 8
1705#define OP_ADD_LOCAL_MAC_IPADDR_ENTRY 9
1706#define OP_MANAGE_QHASH_TABLE_ENTRY 10
1707#define OP_QP_MODIFY 11
1708#define OP_QP_UPLOAD_CONTEXT 12
1709#define OP_CQ_CREATE 13
1710#define OP_CQ_DESTROY 14
1711#define OP_QP_CREATE 15
1712#define OP_QP_DESTROY 16
1713#define OP_ALLOC_STAG 17
1714#define OP_MR_REG_NON_SHARED 18
1715#define OP_DEALLOC_STAG 19
1716#define OP_MW_ALLOC 20
1717#define OP_QP_FLUSH_WQES 21
1718#define OP_ADD_ARP_CACHE_ENTRY 22
1719#define OP_MANAGE_PUSH_PAGE 23
1720#define OP_UPDATE_PE_SDS 24
1721#define OP_MANAGE_HMC_PM_FUNC_TABLE 25
1722#define OP_SUSPEND 26
1723#define OP_RESUME 27
1724#define OP_MANAGE_VF_PBLE_BP 28
1725#define OP_QUERY_FPM_VALUES 29
1726#define OP_COMMIT_FPM_VALUES 30
Henry Oroscod6f7bbc2016-12-06 16:16:20 -06001727#define OP_REQUESTED_COMMANDS 31
1728#define OP_COMPLETED_COMMANDS 32
1729#define OP_SIZE_CQP_STAT_ARRAY 33
Faisal Latif89517b52016-01-20 13:40:11 -06001730
1731#endif