blob: 636607388a66d8e289eb8467540417a93234ee70 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
Dave Airlieab2c0672009-12-04 10:55:24 +100023#ifndef _DRM_DP_HELPER_H_
24#define _DRM_DP_HELPER_H_
Keith Packarda4fc5ed2009-04-07 16:16:42 -070025
Jesse Barnes9f0e7ff42010-10-07 16:01:14 -070026#include <linux/types.h>
27#include <linux/i2c.h>
Daniel Vetter1a644cd2012-10-18 15:32:40 +020028#include <linux/delay.h>
Jesse Barnes9f0e7ff42010-10-07 16:01:14 -070029
Adam Jacksona477f4f2012-09-20 16:42:44 -040030/*
31 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
32 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
33 * 1.0 devices basically don't exist in the wild.
34 *
35 * Abbreviations, in chronological order:
36 *
37 * eDP: Embedded DisplayPort version 1
38 * DPI: DisplayPort Interoperability Guideline v1.1a
39 * 1.2: DisplayPort 1.2
Dave Airlie3c8a0922014-05-02 11:05:21 +100040 * MST: Multistream Transport - part of DP 1.2a
Adam Jacksona477f4f2012-09-20 16:42:44 -040041 *
42 * 1.2 formally includes both eDP and DPI definitions.
43 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044
Simon Farnsworth1d002fa2015-02-10 18:38:08 +000045#define DP_AUX_MAX_PAYLOAD_BYTES 16
46
Thierry Reding6b27f7f2013-12-16 17:01:29 +010047#define DP_AUX_I2C_WRITE 0x0
48#define DP_AUX_I2C_READ 0x1
Ville Syrjälä2b712be2015-08-27 17:23:26 +030049#define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
Thierry Reding6b27f7f2013-12-16 17:01:29 +010050#define DP_AUX_I2C_MOT 0x4
51#define DP_AUX_NATIVE_WRITE 0x8
52#define DP_AUX_NATIVE_READ 0x9
Keith Packarda4fc5ed2009-04-07 16:16:42 -070053
Thierry Reding6b27f7f2013-12-16 17:01:29 +010054#define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
55#define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
56#define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
57#define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070058
Thierry Reding6b27f7f2013-12-16 17:01:29 +010059#define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
60#define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
61#define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
62#define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070063
64/* AUX CH addresses */
Alex Deucher5801ead2009-11-24 13:32:59 -050065/* DPCD */
66#define DP_DPCD_REV 0x000
Matt Atwood05970172018-05-04 15:17:59 -070067# define DP_DPCD_REV_10 0x10
68# define DP_DPCD_REV_11 0x11
69# define DP_DPCD_REV_12 0x12
70# define DP_DPCD_REV_13 0x13
71# define DP_DPCD_REV_14 0x14
Dave Airlie746c1aa2009-12-08 07:07:28 +100072
Alex Deucher5801ead2009-11-24 13:32:59 -050073#define DP_MAX_LINK_RATE 0x001
74
75#define DP_MAX_LANE_COUNT 0x002
76# define DP_MAX_LANE_COUNT_MASK 0x1f
Adam Jacksona477f4f2012-09-20 16:42:44 -040077# define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
Alex Deucher5801ead2009-11-24 13:32:59 -050078# define DP_ENHANCED_FRAME_CAP (1 << 7)
79
80#define DP_MAX_DOWNSPREAD 0x003
Enric Balletbo i Serra56c5da02016-05-02 09:54:23 +020081# define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
Alex Deucher5801ead2009-11-24 13:32:59 -050082# define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
Manasi Navare41d2f5f2018-01-22 14:43:11 -080083# define DP_TPS4_SUPPORTED (1 << 7)
Alex Deucher5801ead2009-11-24 13:32:59 -050084
85#define DP_NORP 0x004
86
87#define DP_DOWNSTREAMPORT_PRESENT 0x005
88# define DP_DWN_STRM_PORT_PRESENT (1 << 0)
89# define DP_DWN_STRM_PORT_TYPE_MASK 0x06
Jani Nikula3d2e4232013-09-27 14:48:41 +030090# define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
91# define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
92# define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
93# define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
Alex Deucher5801ead2009-11-24 13:32:59 -050094# define DP_FORMAT_CONVERSION (1 << 3)
Adam Jacksona477f4f2012-09-20 16:42:44 -040095# define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
Alex Deucher5801ead2009-11-24 13:32:59 -050096
97#define DP_MAIN_LINK_CHANNEL_CODING 0x006
98
Adam Jacksonde44d972012-05-14 16:05:46 -040099#define DP_DOWN_STREAM_PORT_COUNT 0x007
Adam Jacksone89861d2012-09-18 10:58:48 -0400100# define DP_PORT_COUNT_MASK 0x0f
Adam Jacksona477f4f2012-09-20 16:42:44 -0400101# define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
Adam Jacksone89861d2012-09-18 10:58:48 -0400102# define DP_OUI_SUPPORT (1 << 7)
103
Jani Nikula94746752015-02-27 13:10:38 +0200104#define DP_RECEIVE_PORT_0_CAP_0 0x008
105# define DP_LOCAL_EDID_PRESENT (1 << 1)
106# define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
107
108#define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
109
110#define DP_RECEIVE_PORT_1_CAP_0 0x00a
111#define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
112
Adam Jacksona477f4f2012-09-20 16:42:44 -0400113#define DP_I2C_SPEED_CAP 0x00c /* DPI */
Adam Jacksone89861d2012-09-18 10:58:48 -0400114# define DP_I2C_SPEED_1K 0x01
115# define DP_I2C_SPEED_5K 0x02
116# define DP_I2C_SPEED_10K 0x04
117# define DP_I2C_SPEED_100K 0x08
118# define DP_I2C_SPEED_400K 0x10
119# define DP_I2C_SPEED_1M 0x20
Adam Jacksonde44d972012-05-14 16:05:46 -0400120
Adam Jacksona477f4f2012-09-20 16:42:44 -0400121#define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
Jani Nikula94746752015-02-27 13:10:38 +0200122# define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
123# define DP_FRAMING_CHANGE_CAP (1 << 1)
Sonika Jindale045d202015-02-19 13:16:44 +0530124# define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
Jani Nikulabd5da992015-02-25 14:46:51 +0200125
Matt Atwood0aeb35e2018-07-23 14:27:34 -0700126#define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
127# define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */
128# define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
Alex Deucher428c4b52011-05-20 04:34:25 -0400129
Jani Nikula94746752015-02-27 13:10:38 +0200130#define DP_ADAPTER_CAP 0x00f /* 1.2 */
131# define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
132# define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
133
Jani Nikulabd5da992015-02-25 14:46:51 +0200134#define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
135# define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
136
Adam Jacksone89861d2012-09-18 10:58:48 -0400137/* Multiple stream transport */
Dave Airlie3c8a0922014-05-02 11:05:21 +1000138#define DP_FAUX_CAP 0x020 /* 1.2 */
139# define DP_FAUX_CAP_1 (1 << 0)
140
Adam Jacksona477f4f2012-09-20 16:42:44 -0400141#define DP_MSTM_CAP 0x021 /* 1.2 */
Adam Jacksone89861d2012-09-18 10:58:48 -0400142# define DP_MST_CAP (1 << 0)
143
Jani Nikula94746752015-02-27 13:10:38 +0200144#define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
145
146/* AV_SYNC_DATA_BLOCK 1.2 */
147#define DP_AV_GRANULARITY 0x023
148# define DP_AG_FACTOR_MASK (0xf << 0)
149# define DP_AG_FACTOR_3MS (0 << 0)
150# define DP_AG_FACTOR_2MS (1 << 0)
151# define DP_AG_FACTOR_1MS (2 << 0)
152# define DP_AG_FACTOR_500US (3 << 0)
153# define DP_AG_FACTOR_200US (4 << 0)
154# define DP_AG_FACTOR_100US (5 << 0)
155# define DP_AG_FACTOR_10US (6 << 0)
156# define DP_AG_FACTOR_1US (7 << 0)
157# define DP_VG_FACTOR_MASK (0xf << 4)
158# define DP_VG_FACTOR_3MS (0 << 4)
159# define DP_VG_FACTOR_2MS (1 << 4)
160# define DP_VG_FACTOR_1MS (2 << 4)
161# define DP_VG_FACTOR_500US (3 << 4)
162# define DP_VG_FACTOR_200US (4 << 4)
163# define DP_VG_FACTOR_100US (5 << 4)
164
165#define DP_AUD_DEC_LAT0 0x024
166#define DP_AUD_DEC_LAT1 0x025
167
168#define DP_AUD_PP_LAT0 0x026
169#define DP_AUD_PP_LAT1 0x027
170
171#define DP_VID_INTER_LAT 0x028
172
173#define DP_VID_PROG_LAT 0x029
174
175#define DP_REP_LAT 0x02a
176
177#define DP_AUD_DEL_INS0 0x02b
178#define DP_AUD_DEL_INS1 0x02c
179#define DP_AUD_DEL_INS2 0x02d
180/* End of AV_SYNC_DATA_BLOCK */
181
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200182#define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
183# define DP_ALPM_CAP (1 << 0)
184
185#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
186# define DP_AUX_FRAME_SYNC_CAP (1 << 0)
187
Dave Airlie3c8a0922014-05-02 11:05:21 +1000188#define DP_GUID 0x030 /* 1.2 */
189
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700190#define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
191# define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
192
193#define DP_DSC_REV 0x061
194# define DP_DSC_MAJOR_MASK (0xf << 0)
195# define DP_DSC_MINOR_MASK (0xf << 4)
196# define DP_DSC_MAJOR_SHIFT 0
197# define DP_DSC_MINOR_SHIFT 4
198
199#define DP_DSC_RC_BUF_BLK_SIZE 0x062
200# define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
201# define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
202# define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
203# define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
204
205#define DP_DSC_RC_BUF_SIZE 0x063
206
207#define DP_DSC_SLICE_CAP_1 0x064
208# define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
209# define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
210# define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
211# define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
212# define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
213# define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
214# define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
215
216#define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
217# define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
218# define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
219# define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
220# define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
221# define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
222# define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
223# define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
224# define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
225# define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
226# define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
227
228#define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
229# define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
230
231#define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
232
233#define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
Manasi Navareffddc432018-10-30 17:19:18 -0700234# define DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK (0x3 << 0)
235# define DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT 8
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700236
237#define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
238# define DP_DSC_RGB (1 << 0)
239# define DP_DSC_YCbCr444 (1 << 1)
240# define DP_DSC_YCbCr422_Simple (1 << 2)
241# define DP_DSC_YCbCr422_Native (1 << 3)
242# define DP_DSC_YCbCr420_Native (1 << 4)
243
244#define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
245# define DP_DSC_8_BPC (1 << 1)
246# define DP_DSC_10_BPC (1 << 2)
247# define DP_DSC_12_BPC (1 << 3)
248
249#define DP_DSC_PEAK_THROUGHPUT 0x06B
250# define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
251# define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
252# define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
253# define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
254# define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
255# define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
256# define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
257# define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
258# define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
259# define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
260# define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
261# define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
262# define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
263# define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
264# define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
265# define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
266# define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
267# define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
268# define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
269# define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
270# define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
271# define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
272# define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
273# define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
274# define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
275# define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
276# define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
277# define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
278# define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
279# define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
280# define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
281# define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
282
283#define DP_DSC_MAX_SLICE_WIDTH 0x06C
Manasi Navareffddc432018-10-30 17:19:18 -0700284#define DP_DSC_MIN_SLICE_WIDTH_VALUE 2560
285#define DP_DSC_SLICE_WIDTH_MULTIPLIER 320
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700286
287#define DP_DSC_SLICE_CAP_2 0x06D
288# define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
289# define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
290# define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
291
292#define DP_DSC_BITS_PER_PIXEL_INC 0x06F
293# define DP_DSC_BITS_PER_PIXEL_1_16 0x0
294# define DP_DSC_BITS_PER_PIXEL_1_8 0x1
295# define DP_DSC_BITS_PER_PIXEL_1_4 0x2
296# define DP_DSC_BITS_PER_PIXEL_1_2 0x3
297# define DP_DSC_BITS_PER_PIXEL_1 0x4
298
Adam Jacksona477f4f2012-09-20 16:42:44 -0400299#define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700300# define DP_PSR_IS_SUPPORTED 1
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200301# define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
José Roberto de Souzac5fe4732018-03-16 18:38:28 -0700302# define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200303
Adam Jacksona477f4f2012-09-20 16:42:44 -0400304#define DP_PSR_CAPS 0x071 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700305# define DP_PSR_NO_TRAIN_ON_EXIT 1
306# define DP_PSR_SETUP_TIME_330 (0 << 1)
307# define DP_PSR_SETUP_TIME_275 (1 << 1)
308# define DP_PSR_SETUP_TIME_220 (2 << 1)
309# define DP_PSR_SETUP_TIME_165 (3 << 1)
310# define DP_PSR_SETUP_TIME_110 (4 << 1)
311# define DP_PSR_SETUP_TIME_55 (5 << 1)
312# define DP_PSR_SETUP_TIME_0 (6 << 1)
313# define DP_PSR_SETUP_TIME_MASK (7 << 1)
314# define DP_PSR_SETUP_TIME_SHIFT 1
Nagaraju, Vathsalad0ce9062017-01-02 17:00:54 +0530315# define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
316# define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
Adam Jacksone89861d2012-09-18 10:58:48 -0400317/*
318 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
319 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
320 * each port's descriptor is one byte wide. If it was set, each port's is
321 * four bytes wide, starting with the one byte from the base info. As of
322 * DP interop v1.1a only VGA defines additional detail.
323 */
324
325/* offset 0 */
326#define DP_DOWNSTREAM_PORT_0 0x80
327# define DP_DS_PORT_TYPE_MASK (7 << 0)
328# define DP_DS_PORT_TYPE_DP 0
329# define DP_DS_PORT_TYPE_VGA 1
330# define DP_DS_PORT_TYPE_DVI 2
331# define DP_DS_PORT_TYPE_HDMI 3
332# define DP_DS_PORT_TYPE_NON_EDID 4
Mika Kahola69b1e002016-09-09 14:10:47 +0300333# define DP_DS_PORT_TYPE_DP_DUALMODE 5
334# define DP_DS_PORT_TYPE_WIRELESS 6
Adam Jacksone89861d2012-09-18 10:58:48 -0400335# define DP_DS_PORT_HPD (1 << 3)
336/* offset 1 for VGA is maximum megapixels per second / 8 */
337/* offset 2 */
Mika Kahola8fedf082016-09-09 14:10:48 +0300338# define DP_DS_MAX_BPC_MASK (3 << 0)
339# define DP_DS_8BPC 0
340# define DP_DS_10BPC 1
341# define DP_DS_12BPC 2
342# define DP_DS_16BPC 3
Adam Jacksone89861d2012-09-18 10:58:48 -0400343
Anusha Srivatsa45640052018-02-14 11:28:18 -0800344/* DP Forward error Correction Registers */
345#define DP_FEC_CAPABILITY 0x090 /* 1.4 */
346# define DP_FEC_CAPABLE (1 << 0)
347# define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
348# define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
349# define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
350
Alex Deucher5801ead2009-11-24 13:32:59 -0500351/* link configuration */
352#define DP_LINK_BW_SET 0x100
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200353# define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700354# define DP_LINK_BW_1_62 0x06
355# define DP_LINK_BW_2_7 0x0a
Adam Jacksona477f4f2012-09-20 16:42:44 -0400356# define DP_LINK_BW_5_4 0x14 /* 1.2 */
Manasi Navaree0bd8782018-01-22 14:43:10 -0800357# define DP_LINK_BW_8_1 0x1e /* 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700358
Alex Deucher5801ead2009-11-24 13:32:59 -0500359#define DP_LANE_COUNT_SET 0x101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360# define DP_LANE_COUNT_MASK 0x0f
361# define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
362
Alex Deucher5801ead2009-11-24 13:32:59 -0500363#define DP_TRAINING_PATTERN_SET 0x102
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700364# define DP_TRAINING_PATTERN_DISABLE 0
365# define DP_TRAINING_PATTERN_1 1
366# define DP_TRAINING_PATTERN_2 2
Adam Jacksona477f4f2012-09-20 16:42:44 -0400367# define DP_TRAINING_PATTERN_3 3 /* 1.2 */
Manasi Navare41d2f5f2018-01-22 14:43:11 -0800368# define DP_TRAINING_PATTERN_4 7 /* 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369# define DP_TRAINING_PATTERN_MASK 0x3
Manasi Navare41d2f5f2018-01-22 14:43:11 -0800370# define DP_TRAINING_PATTERN_MASK_1_4 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700371
Jani Nikula94746752015-02-27 13:10:38 +0200372/* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
373# define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
374# define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
375# define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
376# define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
377# define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700378
379# define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
380# define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
381
382# define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
383# define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
384# define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
385# define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
386
387#define DP_TRAINING_LANE0_SET 0x103
388#define DP_TRAINING_LANE1_SET 0x104
389#define DP_TRAINING_LANE2_SET 0x105
390#define DP_TRAINING_LANE3_SET 0x106
391
392# define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
393# define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
394# define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530395# define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530396# define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530397# define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530398# define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700399
400# define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530401# define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530402# define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530403# define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530404# define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405
406# define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
407# define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
408
409#define DP_DOWNSPREAD_CTRL 0x107
410# define DP_SPREAD_AMP_0_5 (1 << 4)
Adam Jacksona477f4f2012-09-20 16:42:44 -0400411# define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700412
413#define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
414# define DP_SET_ANSI_8B10B (1 << 0)
415
Adam Jacksona477f4f2012-09-20 16:42:44 -0400416#define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
Adam Jacksone89861d2012-09-18 10:58:48 -0400417/* bitmask as for DP_I2C_SPEED_CAP */
418
Adam Jacksona477f4f2012-09-20 16:42:44 -0400419#define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
Jani Nikula94746752015-02-27 13:10:38 +0200420# define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
421# define DP_FRAMING_CHANGE_ENABLE (1 << 1)
422# define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
423
424#define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
425#define DP_LINK_QUAL_LANE1_SET 0x10c
426#define DP_LINK_QUAL_LANE2_SET 0x10d
427#define DP_LINK_QUAL_LANE3_SET 0x10e
428# define DP_LINK_QUAL_PATTERN_DISABLE 0
429# define DP_LINK_QUAL_PATTERN_D10_2 1
430# define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
431# define DP_LINK_QUAL_PATTERN_PRBS7 3
432# define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
433# define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
434# define DP_LINK_QUAL_PATTERN_MASK 7
435
436#define DP_TRAINING_LANE0_1_SET2 0x10f
437#define DP_TRAINING_LANE2_3_SET2 0x110
438# define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
439# define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
440# define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
441# define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
Adam Jacksone89861d2012-09-18 10:58:48 -0400442
Adam Jacksona477f4f2012-09-20 16:42:44 -0400443#define DP_MSTM_CTRL 0x111 /* 1.2 */
Adam Jacksone89861d2012-09-18 10:58:48 -0400444# define DP_MST_EN (1 << 0)
445# define DP_UP_REQ_EN (1 << 1)
446# define DP_UPSTREAM_IS_SRC (1 << 2)
447
Jani Nikula94746752015-02-27 13:10:38 +0200448#define DP_AUDIO_DELAY0 0x112 /* 1.2 */
449#define DP_AUDIO_DELAY1 0x113
450#define DP_AUDIO_DELAY2 0x114
451
Jani Nikulabd5da992015-02-25 14:46:51 +0200452#define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200453# define DP_LINK_RATE_SET_SHIFT 0
454# define DP_LINK_RATE_SET_MASK (7 << 0)
455
456#define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
457# define DP_ALPM_ENABLE (1 << 0)
458# define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
459
460#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
461# define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
462# define DP_IRQ_HPD_ENABLE (1 << 1)
Sonika Jindale045d202015-02-19 13:16:44 +0530463
Jani Nikula94746752015-02-27 13:10:38 +0200464#define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
465# define DP_PWR_NOT_NEEDED (1 << 0)
466
Anusha Srivatsa45640052018-02-14 11:28:18 -0800467#define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
468# define DP_FEC_READY (1 << 0)
469# define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
470# define DP_FEC_ERR_COUNT_DIS (0 << 1)
471# define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
472# define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
473# define DP_FEC_BIT_ERROR_COUNT (3 << 1)
474# define DP_FEC_LANE_SELECT_MASK (3 << 4)
475# define DP_FEC_LANE_0_SELECT (0 << 4)
476# define DP_FEC_LANE_1_SELECT (1 << 4)
477# define DP_FEC_LANE_2_SELECT (2 << 4)
478# define DP_FEC_LANE_3_SELECT (3 << 4)
479
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200480#define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
481# define DP_AUX_FRAME_SYNC_VALID (1 << 0)
482
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700483#define DP_DSC_ENABLE 0x160 /* DP 1.4 */
Manasi Navareffddc432018-10-30 17:19:18 -0700484# define DP_DECOMPRESSION_EN (1 << 0)
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700485
Adam Jacksona477f4f2012-09-20 16:42:44 -0400486#define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700487# define DP_PSR_ENABLE (1 << 0)
488# define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
489# define DP_PSR_CRC_VERIFICATION (1 << 2)
490# define DP_PSR_FRAME_CAPTURE (1 << 3)
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200491# define DP_PSR_SELECTIVE_UPDATE (1 << 4)
492# define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
José Roberto de Souza4f212e42018-03-28 15:30:37 -0700493# define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700494
Dave Airlie3c8a0922014-05-02 11:05:21 +1000495#define DP_ADAPTER_CTRL 0x1a0
496# define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
497
498#define DP_BRANCH_DEVICE_CTRL 0x1a1
499# define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
500
501#define DP_PAYLOAD_ALLOCATE_SET 0x1c0
502#define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
503#define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
504
Adam Jacksone89861d2012-09-18 10:58:48 -0400505#define DP_SINK_COUNT 0x200
Adam Jacksonda131a42012-09-20 16:42:45 -0400506/* prior to 1.2 bit 7 was reserved mbz */
507# define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
Adam Jacksone89861d2012-09-18 10:58:48 -0400508# define DP_SINK_CP_READY (1 << 6)
509
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700510#define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
511# define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
512# define DP_AUTOMATED_TEST_REQUEST (1 << 1)
513# define DP_CP_IRQ (1 << 2)
Dave Airlie3c8a0922014-05-02 11:05:21 +1000514# define DP_MCCS_IRQ (1 << 3)
515# define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
516# define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700517# define DP_SINK_SPECIFIC_IRQ (1 << 6)
518
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519#define DP_LANE0_1_STATUS 0x202
520#define DP_LANE2_3_STATUS 0x203
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521# define DP_LANE_CR_DONE (1 << 0)
522# define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
523# define DP_LANE_SYMBOL_LOCKED (1 << 2)
524
Alex Deucher5801ead2009-11-24 13:32:59 -0500525#define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
526 DP_LANE_CHANNEL_EQ_DONE | \
527 DP_LANE_SYMBOL_LOCKED)
528
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700529#define DP_LANE_ALIGN_STATUS_UPDATED 0x204
530
531#define DP_INTERLANE_ALIGN_DONE (1 << 0)
532#define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
533#define DP_LINK_STATUS_UPDATED (1 << 7)
534
535#define DP_SINK_STATUS 0x205
536
537#define DP_RECEIVE_PORT_0_STATUS (1 << 0)
538#define DP_RECEIVE_PORT_1_STATUS (1 << 1)
539
540#define DP_ADJUST_REQUEST_LANE0_1 0x206
541#define DP_ADJUST_REQUEST_LANE2_3 0x207
Alex Deucher5801ead2009-11-24 13:32:59 -0500542# define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
543# define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
544# define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
545# define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
546# define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
547# define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
548# define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
549# define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700550
Dave Airlieac58fff2017-04-19 13:15:18 -0400551#define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
552
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700553#define DP_TEST_REQUEST 0x218
554# define DP_TEST_LINK_TRAINING (1 << 0)
Todd Previtefe3c7032013-10-04 12:59:03 -0700555# define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700556# define DP_TEST_LINK_EDID_READ (1 << 2)
557# define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
Todd Previtefe3c7032013-10-04 12:59:03 -0700558# define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700559
560#define DP_TEST_LINK_RATE 0x219
561# define DP_LINK_RATE_162 (0x6)
562# define DP_LINK_RATE_27 (0xa)
563
564#define DP_TEST_LANE_COUNT 0x220
565
566#define DP_TEST_PATTERN 0x221
Manasi Navare08b79f62017-01-20 19:09:29 -0800567# define DP_NO_TEST_PATTERN 0x0
568# define DP_COLOR_RAMP 0x1
569# define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
570# define DP_COLOR_SQUARE 0x3
571
572#define DP_TEST_H_TOTAL_HI 0x222
573#define DP_TEST_H_TOTAL_LO 0x223
574
575#define DP_TEST_V_TOTAL_HI 0x224
576#define DP_TEST_V_TOTAL_LO 0x225
577
578#define DP_TEST_H_START_HI 0x226
579#define DP_TEST_H_START_LO 0x227
580
581#define DP_TEST_V_START_HI 0x228
582#define DP_TEST_V_START_LO 0x229
583
584#define DP_TEST_HSYNC_HI 0x22A
585# define DP_TEST_HSYNC_POLARITY (1 << 7)
586# define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
587#define DP_TEST_HSYNC_WIDTH_LO 0x22B
588
589#define DP_TEST_VSYNC_HI 0x22C
590# define DP_TEST_VSYNC_POLARITY (1 << 7)
591# define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
592#define DP_TEST_VSYNC_WIDTH_LO 0x22D
593
594#define DP_TEST_H_WIDTH_HI 0x22E
595#define DP_TEST_H_WIDTH_LO 0x22F
596
597#define DP_TEST_V_HEIGHT_HI 0x230
598#define DP_TEST_V_HEIGHT_LO 0x231
599
600#define DP_TEST_MISC0 0x232
601# define DP_TEST_SYNC_CLOCK (1 << 0)
602# define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
603# define DP_TEST_COLOR_FORMAT_SHIFT 1
604# define DP_COLOR_FORMAT_RGB (0 << 1)
605# define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
606# define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
607# define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
608# define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
609# define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
610# define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
611# define DP_TEST_BIT_DEPTH_MASK (7 << 5)
612# define DP_TEST_BIT_DEPTH_SHIFT 5
613# define DP_TEST_BIT_DEPTH_6 (0 << 5)
614# define DP_TEST_BIT_DEPTH_8 (1 << 5)
615# define DP_TEST_BIT_DEPTH_10 (2 << 5)
616# define DP_TEST_BIT_DEPTH_12 (3 << 5)
617# define DP_TEST_BIT_DEPTH_16 (4 << 5)
618
619#define DP_TEST_MISC1 0x233
620# define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
621# define DP_TEST_INTERLACED (1 << 1)
622
623#define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700624
Dave Airlieac58fff2017-04-19 13:15:18 -0400625#define DP_TEST_MISC0 0x232
626
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200627#define DP_TEST_CRC_R_CR 0x240
628#define DP_TEST_CRC_G_Y 0x242
629#define DP_TEST_CRC_B_CB 0x244
630
631#define DP_TEST_SINK_MISC 0x246
Rodrigo Viviad9dc912014-09-16 19:18:12 -0400632# define DP_TEST_CRC_SUPPORTED (1 << 5)
Rodrigo Vivi90a217002015-07-23 16:34:58 -0700633# define DP_TEST_COUNT_MASK 0xf
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200634
Dave Airlieac58fff2017-04-19 13:15:18 -0400635#define DP_TEST_PHY_PATTERN 0x248
636#define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
637#define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
638#define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
639#define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
640#define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
641#define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
642#define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
643#define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
644#define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
645#define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
646
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700647#define DP_TEST_RESPONSE 0x260
648# define DP_TEST_ACK (1 << 0)
649# define DP_TEST_NAK (1 << 1)
650# define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
651
Jingoo Han073ea2a2014-05-07 20:44:51 +0900652#define DP_TEST_EDID_CHECKSUM 0x261
653
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200654#define DP_TEST_SINK 0x270
Rodrigo Viviad9dc912014-09-16 19:18:12 -0400655# define DP_TEST_SINK_START (1 << 0)
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200656
Anusha Srivatsa45640052018-02-14 11:28:18 -0800657#define DP_FEC_STATUS 0x280 /* 1.4 */
658# define DP_FEC_DECODE_EN_DETECTED (1 << 0)
659# define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
660
661#define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
662
663#define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
664# define DP_FEC_ERROR_COUNT_MASK 0x7F
665# define DP_FEC_ERR_COUNT_VALID (1 << 7)
666
Dave Airlie3c8a0922014-05-02 11:05:21 +1000667#define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
668# define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
669# define DP_PAYLOAD_ACT_HANDLED (1 << 1)
670
671#define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
672/* up to ID_SLOT_63 at 0x2ff */
673
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400674#define DP_SOURCE_OUI 0x300
675#define DP_SINK_OUI 0x400
676#define DP_BRANCH_OUI 0x500
Mika Kahola266d7832016-09-09 14:10:51 +0300677#define DP_BRANCH_ID 0x503
Dave Airlieac58fff2017-04-19 13:15:18 -0400678#define DP_BRANCH_REVISION_START 0x509
Mika Kahola0e390a32016-09-09 14:10:53 +0300679#define DP_BRANCH_HW_REV 0x509
Mika Kahola1a2724f2016-09-09 14:10:54 +0300680#define DP_BRANCH_SW_REV 0x50A
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400681
Alex Deucher1a66c952009-11-20 19:40:13 -0500682#define DP_SET_POWER 0x600
Alex Deucher5801ead2009-11-24 13:32:59 -0500683# define DP_SET_POWER_D0 0x1
684# define DP_SET_POWER_D3 0x2
Thierry Reding516c0f72013-12-09 11:47:55 +0100685# define DP_SET_POWER_MASK 0x3
Dhinakaran Pandiyane26612a2017-08-11 11:10:08 -0700686# define DP_SET_POWER_D3_AUX_ON 0x5
Alex Deucher1a66c952009-11-20 19:40:13 -0500687
Jani Nikulabd5da992015-02-25 14:46:51 +0200688#define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200689# define DP_EDP_11 0x00
690# define DP_EDP_12 0x01
691# define DP_EDP_13 0x02
692# define DP_EDP_14 0x03
Sonika Jindale045d202015-02-19 13:16:44 +0530693
Jani Nikula0e712442015-02-25 14:46:53 +0200694#define DP_EDP_GENERAL_CAP_1 0x701
Jani Nikula36af4ca2015-10-29 11:03:08 +0200695# define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
696# define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
697# define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
698# define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
699# define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
700# define DP_EDP_FRC_ENABLE_CAP (1 << 5)
701# define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
702# define DP_EDP_SET_POWER_CAP (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200703
704#define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
Jani Nikula36af4ca2015-10-29 11:03:08 +0200705# define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
706# define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
707# define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
708# define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
709# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
710# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
711# define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
712# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200713
714#define DP_EDP_GENERAL_CAP_2 0x703
Jani Nikula36af4ca2015-10-29 11:03:08 +0200715# define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
Jani Nikula0e712442015-02-25 14:46:53 +0200716
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200717#define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
Jani Nikula36af4ca2015-10-29 11:03:08 +0200718# define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
719# define DP_EDP_X_REGION_CAP_SHIFT 0
720# define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
721# define DP_EDP_Y_REGION_CAP_SHIFT 4
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200722
Jani Nikula0e712442015-02-25 14:46:53 +0200723#define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
Jani Nikula36af4ca2015-10-29 11:03:08 +0200724# define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
725# define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
726# define DP_EDP_FRC_ENABLE (1 << 2)
727# define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
728# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200729
730#define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
Jani Nikula36af4ca2015-10-29 11:03:08 +0200731# define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
732# define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
733# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
734# define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
735# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
736# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
737# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
738# define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
739# define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
740# define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
Jani Nikula0e712442015-02-25 14:46:53 +0200741
742#define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
743#define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
744
745#define DP_EDP_PWMGEN_BIT_COUNT 0x724
746#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
747#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
Puthikorn Voravootivat77a494a2017-05-23 15:38:04 -0700748# define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
Jani Nikula0e712442015-02-25 14:46:53 +0200749
750#define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
751
752#define DP_EDP_BACKLIGHT_FREQ_SET 0x728
Puthikorn Voravootivat77a494a2017-05-23 15:38:04 -0700753# define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
Jani Nikula0e712442015-02-25 14:46:53 +0200754
755#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
756#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
757#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
758
759#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
760#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
761#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
762
763#define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
764#define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
765
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200766#define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
767#define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
768
Dave Airlie3c8a0922014-05-02 11:05:21 +1000769#define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
770#define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
771#define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
772#define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
773
774#define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
775/* 0-5 sink count */
776# define DP_SINK_COUNT_CP_READY (1 << 6)
777
778#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
779
780#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
Clint Taylord753e412017-04-20 08:47:43 -0700781# define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
782# define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
783# define DP_CEC_IRQ (1 << 2)
Dave Airlie3c8a0922014-05-02 11:05:21 +1000784
785#define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
786
Adam Jacksona477f4f2012-09-20 16:42:44 -0400787#define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700788# define DP_PSR_LINK_CRC_ERROR (1 << 0)
789# define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200790# define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700791
Adam Jacksona477f4f2012-09-20 16:42:44 -0400792#define DP_PSR_ESI 0x2007 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700793# define DP_PSR_CAPS_CHANGE (1 << 0)
794
Adam Jacksona477f4f2012-09-20 16:42:44 -0400795#define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700796# define DP_PSR_SINK_INACTIVE 0
797# define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
798# define DP_PSR_SINK_ACTIVE_RFB 2
799# define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
800# define DP_PSR_SINK_ACTIVE_RESYNC 4
801# define DP_PSR_SINK_INTERNAL_ERROR 7
802# define DP_PSR_SINK_STATE_MASK 0x07
803
vathsala nagarajuae59e632017-09-26 15:29:12 +0530804#define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
805# define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
806# define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
807# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
808# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
809
José Roberto de Souzafe369482018-03-28 15:30:38 -0700810#define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
811# define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
812# define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
813# define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
814# define DP_SU_VALID (1 << 3) /* eDP 1.4 */
815# define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
816# define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
817# define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
818
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200819#define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
820# define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
821
Dhinakaran Pandiyanc673fe72017-09-13 23:21:27 -0700822#define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
823#define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
824#define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
825#define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
826
Dave Airlieac58fff2017-04-19 13:15:18 -0400827#define DP_DP13_DPCD_REV 0x2200
828#define DP_DP13_MAX_LINK_RATE 0x2201
829
Nagaraju, Vathsalad0ce9062017-01-02 17:00:54 +0530830#define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
831# define DP_GTC_CAP (1 << 0) /* DP 1.3 */
832# define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
833# define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
834# define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
835# define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
836# define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
837# define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
838# define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
839
Clint Taylord753e412017-04-20 08:47:43 -0700840/* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
841#define DP_CEC_TUNNELING_CAPABILITY 0x3000
842# define DP_CEC_TUNNELING_CAPABLE (1 << 0)
843# define DP_CEC_SNOOPING_CAPABLE (1 << 1)
844# define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
845
846#define DP_CEC_TUNNELING_CONTROL 0x3001
847# define DP_CEC_TUNNELING_ENABLE (1 << 0)
848# define DP_CEC_SNOOPING_ENABLE (1 << 1)
849
850#define DP_CEC_RX_MESSAGE_INFO 0x3002
851# define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
852# define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
853# define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
854# define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
855# define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
856# define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
857
858#define DP_CEC_TX_MESSAGE_INFO 0x3003
859# define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
860# define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
861# define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
862# define DP_CEC_TX_RETRY_COUNT_SHIFT 4
863# define DP_CEC_TX_MESSAGE_SEND (1 << 7)
864
865#define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
866# define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
867# define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
868# define DP_CEC_TX_MESSAGE_SENT (1 << 4)
869# define DP_CEC_TX_LINE_ERROR (1 << 5)
870# define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
871# define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
872
873#define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
874# define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
875# define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
876# define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
877# define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
878# define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
879# define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
880# define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
881# define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
882#define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
883# define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
884# define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
885# define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
886# define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
887# define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
888# define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
889# define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
890# define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
891
892#define DP_CEC_RX_MESSAGE_BUFFER 0x3010
893#define DP_CEC_TX_MESSAGE_BUFFER 0x3020
894#define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
895
Sean Paul495eb7f2018-01-08 14:55:38 -0500896#define DP_AUX_HDCP_BKSV 0x68000
897#define DP_AUX_HDCP_RI_PRIME 0x68005
898#define DP_AUX_HDCP_AKSV 0x68007
899#define DP_AUX_HDCP_AN 0x6800C
900#define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
901#define DP_AUX_HDCP_BCAPS 0x68028
902# define DP_BCAPS_REPEATER_PRESENT BIT(1)
903# define DP_BCAPS_HDCP_CAPABLE BIT(0)
904#define DP_AUX_HDCP_BSTATUS 0x68029
905# define DP_BSTATUS_REAUTH_REQ BIT(3)
906# define DP_BSTATUS_LINK_FAILURE BIT(2)
907# define DP_BSTATUS_R0_PRIME_READY BIT(1)
908# define DP_BSTATUS_READY BIT(0)
909#define DP_AUX_HDCP_BINFO 0x6802A
910#define DP_AUX_HDCP_KSV_FIFO 0x6802C
911#define DP_AUX_HDCP_AINFO 0x6803B
912
Ramalingam C8b44fef2018-10-29 15:15:50 +0530913/* DP HDCP2.2 parameter offsets in DPCD address space */
914#define DP_HDCP_2_2_REG_RTX_OFFSET 0x69000
915#define DP_HDCP_2_2_REG_TXCAPS_OFFSET 0x69008
916#define DP_HDCP_2_2_REG_CERT_RX_OFFSET 0x6900B
917#define DP_HDCP_2_2_REG_RRX_OFFSET 0x69215
918#define DP_HDCP_2_2_REG_RX_CAPS_OFFSET 0x6921D
919#define DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 0x69220
920#define DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 0x692A0
921#define DP_HDCP_2_2_REG_M_OFFSET 0x692B0
922#define DP_HDCP_2_2_REG_HPRIME_OFFSET 0x692C0
923#define DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 0x692E0
924#define DP_HDCP_2_2_REG_RN_OFFSET 0x692F0
925#define DP_HDCP_2_2_REG_LPRIME_OFFSET 0x692F8
926#define DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 0x69318
927#define DP_HDCP_2_2_REG_RIV_OFFSET 0x69328
928#define DP_HDCP_2_2_REG_RXINFO_OFFSET 0x69330
929#define DP_HDCP_2_2_REG_SEQ_NUM_V_OFFSET 0x69332
930#define DP_HDCP_2_2_REG_VPRIME_OFFSET 0x69335
931#define DP_HDCP_2_2_REG_RECV_ID_LIST_OFFSET 0x69345
932#define DP_HDCP_2_2_REG_V_OFFSET 0x693E0
933#define DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 0x693F0
934#define DP_HDCP_2_2_REG_K_OFFSET 0x693F3
935#define DP_HDCP_2_2_REG_STREAM_ID_TYPE_OFFSET 0x693F5
936#define DP_HDCP_2_2_REG_MPRIME_OFFSET 0x69473
937#define DP_HDCP_2_2_REG_RXSTATUS_OFFSET 0x69493
938#define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET 0x69494
939#define DP_HDCP_2_2_REG_DBG_OFFSET 0x69518
940
941/* DP HDCP message start offsets in DPCD address space */
942#define DP_HDCP_2_2_AKE_INIT_OFFSET DP_HDCP_2_2_REG_RTX_OFFSET
943#define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET DP_HDCP_2_2_REG_CERT_RX_OFFSET
944#define DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKPUB_KM_OFFSET
945#define DP_HDCP_2_2_AKE_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET
946#define DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET DP_HDCP_2_2_REG_HPRIME_OFFSET
947#define DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET \
948 DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET
949#define DP_HDCP_2_2_LC_INIT_OFFSET DP_HDCP_2_2_REG_RN_OFFSET
950#define DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET DP_HDCP_2_2_REG_LPRIME_OFFSET
951#define DP_HDCP_2_2_SKE_SEND_EKS_OFFSET DP_HDCP_2_2_REG_EDKEY_KS_OFFSET
952#define DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET DP_HDCP_2_2_REG_RXINFO_OFFSET
953#define DP_HDCP_2_2_REP_SEND_ACK_OFFSET DP_HDCP_2_2_REG_V_OFFSET
954#define DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET
955#define DP_HDCP_2_2_REP_STREAM_READY_OFFSET DP_HDCP_2_2_REG_MPRIME_OFFSET
956
957#define HDCP_2_2_DP_RXSTATUS_LEN 1
958#define HDCP_2_2_DP_RXSTATUS_READY(x) ((x) & BIT(0))
959#define HDCP_2_2_DP_RXSTATUS_H_PRIME(x) ((x) & BIT(1))
960#define HDCP_2_2_DP_RXSTATUS_PAIRING(x) ((x) & BIT(2))
961#define HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(x) ((x) & BIT(3))
962#define HDCP_2_2_DP_RXSTATUS_LINK_FAILED(x) ((x) & BIT(4))
963
Dave Airlie3c8a0922014-05-02 11:05:21 +1000964/* DP 1.2 Sideband message defines */
965/* peer device type - DP 1.2a Table 2-92 */
966#define DP_PEER_DEVICE_NONE 0x0
967#define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
968#define DP_PEER_DEVICE_MST_BRANCHING 0x2
969#define DP_PEER_DEVICE_SST_SINK 0x3
970#define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
971
972/* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
973#define DP_LINK_ADDRESS 0x01
974#define DP_CONNECTION_STATUS_NOTIFY 0x02
975#define DP_ENUM_PATH_RESOURCES 0x10
976#define DP_ALLOCATE_PAYLOAD 0x11
977#define DP_QUERY_PAYLOAD 0x12
978#define DP_RESOURCE_STATUS_NOTIFY 0x13
979#define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
980#define DP_REMOTE_DPCD_READ 0x20
981#define DP_REMOTE_DPCD_WRITE 0x21
982#define DP_REMOTE_I2C_READ 0x22
983#define DP_REMOTE_I2C_WRITE 0x23
984#define DP_POWER_UP_PHY 0x24
985#define DP_POWER_DOWN_PHY 0x25
986#define DP_SINK_EVENT_NOTIFY 0x30
987#define DP_QUERY_STREAM_ENC_STATUS 0x38
988
989/* DP 1.2 MST sideband nak reasons - table 2.84 */
990#define DP_NAK_WRITE_FAILURE 0x01
991#define DP_NAK_INVALID_READ 0x02
992#define DP_NAK_CRC_FAILURE 0x03
993#define DP_NAK_BAD_PARAM 0x04
994#define DP_NAK_DEFER 0x05
995#define DP_NAK_LINK_FAILURE 0x06
996#define DP_NAK_NO_RESOURCES 0x07
997#define DP_NAK_DPCD_FAIL 0x08
998#define DP_NAK_I2C_NAK 0x09
999#define DP_NAK_ALLOCATE_FAIL 0x0a
1000
Dave Airlieab2c0672009-12-04 10:55:24 +10001001#define MODE_I2C_START 1
1002#define MODE_I2C_WRITE 2
1003#define MODE_I2C_READ 4
1004#define MODE_I2C_STOP 8
1005
Dave Airlieccf03d62015-10-01 16:28:25 +10001006/* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
1007#define DP_MST_PHYSICAL_PORT_0 0
1008#define DP_MST_LOGICAL_PORT_0 8
1009
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001010#define DP_LINK_STATUS_SIZE 6
Jani Nikula0aec2882013-09-27 19:01:01 +03001011bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001012 int lane_count);
Jani Nikula0aec2882013-09-27 19:01:01 +03001013bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter01916272012-10-18 10:15:25 +02001014 int lane_count);
Jani Nikula0aec2882013-09-27 19:01:01 +03001015u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001016 int lane);
Jani Nikula0aec2882013-09-27 19:01:01 +03001017u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001018 int lane);
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001019
Dave Airlie44790462015-07-14 11:33:31 +10001020#define DP_BRANCH_OUI_HEADER_SIZE 0xc
Shobhit Kumar52604b12013-07-11 18:44:55 -03001021#define DP_RECEIVER_CAP_SIZE 0xf
Manasi Navareffddc432018-10-30 17:19:18 -07001022#define DP_DSC_RECEIVER_CAP_SIZE 0xf
Shobhit Kumar52604b12013-07-11 18:44:55 -03001023#define EDP_PSR_RECEIVER_CAP_SIZE 2
Yetunde Adebisi4e382db2016-04-05 15:10:50 +01001024#define EDP_DISPLAY_CTL_CAP_SIZE 3
Shobhit Kumar52604b12013-07-11 18:44:55 -03001025
Jani Nikula0aec2882013-09-27 19:01:01 +03001026void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1027void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
Daniel Vetter1a644cd2012-10-18 15:32:40 +02001028
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001029u8 drm_dp_link_rate_to_bw_code(int link_rate);
1030int drm_dp_bw_code_to_link_rate(u8 link_bw);
1031
Ville Syrjälä25a8ef22017-08-18 16:49:51 +03001032#define DP_SDP_AUDIO_TIMESTAMP 0x01
1033#define DP_SDP_AUDIO_STREAM 0x02
1034#define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
1035#define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
1036#define DP_SDP_ISRC 0x06 /* DP 1.2 */
1037#define DP_SDP_VSC 0x07 /* DP 1.2 */
1038#define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
1039#define DP_SDP_PPS 0x10 /* DP 1.4 */
1040#define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
1041#define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
1042/* 0x80+ CEA-861 infoframe types */
1043
Manasi Navareebb513a2018-04-26 12:27:48 -07001044struct dp_sdp_header {
Shobhit Kumar52604b12013-07-11 18:44:55 -03001045 u8 HB0; /* Secondary Data Packet ID */
1046 u8 HB1; /* Secondary Data Packet Type */
Manasi Navareebb513a2018-04-26 12:27:48 -07001047 u8 HB2; /* Secondary Data Packet Specific header, Byte 0 */
1048 u8 HB3; /* Secondary Data packet Specific header, Byte 1 */
Shobhit Kumar52604b12013-07-11 18:44:55 -03001049} __packed;
1050
1051#define EDP_SDP_HEADER_REVISION_MASK 0x1F
1052#define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
1053
1054struct edp_vsc_psr {
Manasi Navareebb513a2018-04-26 12:27:48 -07001055 struct dp_sdp_header sdp_header;
Shobhit Kumar52604b12013-07-11 18:44:55 -03001056 u8 DB0; /* Stereo Interface */
1057 u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
1058 u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
1059 u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
1060 u8 DB4; /* CRC value bits 7:0 of the G or Y component */
1061 u8 DB5; /* CRC value bits 15:8 of the G or Y component */
1062 u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
1063 u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
1064 u8 DB8_31[24]; /* Reserved */
1065} __packed;
1066
1067#define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
1068#define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1069#define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1070
Ville Syrjälä66088042016-05-18 11:57:29 +03001071int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
1072
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001073static inline int
Jani Nikula0aec2882013-09-27 19:01:01 +03001074drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001075{
1076 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1077}
Daniel Vetter397fe152012-10-22 22:56:43 +02001078
1079static inline u8
Jani Nikula0aec2882013-09-27 19:01:01 +03001080drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
Daniel Vetter397fe152012-10-22 22:56:43 +02001081{
1082 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1083}
1084
Jani Nikula58704e62013-10-04 15:08:08 +03001085static inline bool
1086drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1087{
1088 return dpcd[DP_DPCD_REV] >= 0x11 &&
1089 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1090}
1091
Jani Nikula7cc53cf2015-08-26 14:33:31 +03001092static inline bool
1093drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1094{
1095 return dpcd[DP_DPCD_REV] >= 0x12 &&
1096 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1097}
1098
Imre Deakc726ad02016-10-24 19:33:24 +03001099static inline bool
Manasi Navare41d2f5f2018-01-22 14:43:11 -08001100drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1101{
1102 return dpcd[DP_DPCD_REV] >= 0x14 &&
1103 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1104}
1105
1106static inline u8
1107drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1108{
1109 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1110 DP_TRAINING_PATTERN_MASK;
1111}
1112
1113static inline bool
Imre Deakc726ad02016-10-24 19:33:24 +03001114drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1115{
1116 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1117}
1118
Manasi Navare05756502018-10-30 17:19:20 -07001119/* DP/eDP DSC support */
1120u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1121 bool is_edp);
1122u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]);
1123u8 drm_dp_dsc_sink_max_color_depth(const u8 dsc_dpc[DP_DSC_RECEIVER_CAP_SIZE]);
1124
1125static inline bool
1126drm_dp_sink_supports_dsc(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1127{
1128 return dsc_dpcd[DP_DSC_SUPPORT - DP_DSC_SUPPORT] &
1129 DP_DSC_DECOMPRESSION_IS_SUPPORTED;
1130}
1131
1132static inline u16
1133drm_edp_dsc_sink_output_bpp(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1134{
1135 return dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_LOW - DP_DSC_SUPPORT] |
1136 (dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_HI - DP_DSC_SUPPORT] &
1137 DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK <<
1138 DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT);
1139}
1140
1141static inline u32
1142drm_dp_dsc_sink_max_slice_width(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1143{
1144 /* Max Slicewidth = Number of Pixels * 320 */
1145 return dsc_dpcd[DP_DSC_MAX_SLICE_WIDTH - DP_DSC_SUPPORT] *
1146 DP_DSC_SLICE_WIDTH_MULTIPLIER;
1147}
1148
Thierry Redingc197db72013-11-28 11:31:00 +01001149/*
1150 * DisplayPort AUX channel
1151 */
1152
1153/**
1154 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1155 * @address: address of the (first) register to access
1156 * @request: contains the type of transaction (see DP_AUX_* macros)
1157 * @reply: upon completion, contains the reply type of the transaction
1158 * @buffer: pointer to a transmission or reception buffer
1159 * @size: size of @buffer
1160 */
1161struct drm_dp_aux_msg {
1162 unsigned int address;
1163 u8 request;
1164 u8 reply;
1165 void *buffer;
1166 size_t size;
1167};
1168
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001169struct cec_adapter;
1170struct edid;
1171
1172/**
1173 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
1174 * @lock: mutex protecting this struct
1175 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
1176 * @name: name of the CEC adapter
1177 * @parent: parent device of the CEC adapter
1178 * @unregister_work: unregister the CEC adapter
1179 */
1180struct drm_dp_aux_cec {
1181 struct mutex lock;
1182 struct cec_adapter *adap;
1183 const char *name;
1184 struct device *parent;
1185 struct delayed_work unregister_work;
1186};
1187
Thierry Redingc197db72013-11-28 11:31:00 +01001188/**
1189 * struct drm_dp_aux - DisplayPort AUX channel
Thierry Redingb8380582014-04-23 15:49:04 +02001190 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
Thierry Reding88759682013-12-12 09:57:53 +01001191 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
Thierry Redingc197db72013-11-28 11:31:00 +01001192 * @dev: pointer to struct device that is the parent for this AUX channel
Tomeu Vizoso4bb310f2017-03-03 14:39:33 +01001193 * @crtc: backpointer to the crtc that is currently using this AUX channel
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001194 * @hw_mutex: internal mutex used for locking transfers
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001195 * @crc_work: worker that captures CRCs for each frame
1196 * @crc_count: counter of captured frame CRCs
Thierry Redingc197db72013-11-28 11:31:00 +01001197 * @transfer: transfers a message representing a single AUX transaction
1198 *
1199 * The .dev field should be set to a pointer to the device that implements
1200 * the AUX channel.
1201 *
Jani Nikula9dc40562014-03-14 16:51:12 +02001202 * The .name field may be used to specify the name of the I2C adapter. If set to
1203 * NULL, dev_name() of .dev will be used.
1204 *
Thierry Redingc197db72013-11-28 11:31:00 +01001205 * Drivers provide a hardware-specific implementation of how transactions
1206 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1207 * structure describing the transaction is passed into this function. Upon
1208 * success, the implementation should return the number of payload bytes
1209 * that were transferred, or a negative error-code on failure. Helpers
1210 * propagate errors from the .transfer() function, with the exception of
1211 * the -EBUSY error, which causes a transaction to be retried. On a short,
1212 * helpers will return -EPROTO to make it simpler to check for failure.
Thierry Reding88759682013-12-12 09:57:53 +01001213 *
1214 * An AUX channel can also be used to transport I2C messages to a sink. A
1215 * typical application of that is to access an EDID that's present in the
1216 * sink device. The .transfer() function can also be used to execute such
Jon Hunter6921f882015-05-13 12:30:46 +01001217 * transactions. The drm_dp_aux_register() function registers an I2C
1218 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1219 * should call drm_dp_aux_unregister() to remove the I2C adapter.
Simon Farnsworth1d002fa2015-02-10 18:38:08 +00001220 * The I2C adapter uses long transfers by default; if a partial response is
1221 * received, the adapter will drop down to the size given by the partial
1222 * response for this transaction only.
Alex Deucher732d50b2014-04-07 10:33:45 -04001223 *
1224 * Note that the aux helper code assumes that the .transfer() function
1225 * only modifies the reply field of the drm_dp_aux_msg structure. The
1226 * retry logic and i2c helpers assume this is the case.
Thierry Redingc197db72013-11-28 11:31:00 +01001227 */
1228struct drm_dp_aux {
Jani Nikula9dc40562014-03-14 16:51:12 +02001229 const char *name;
Thierry Reding88759682013-12-12 09:57:53 +01001230 struct i2c_adapter ddc;
Thierry Redingc197db72013-11-28 11:31:00 +01001231 struct device *dev;
Tomeu Vizoso4bb310f2017-03-03 14:39:33 +01001232 struct drm_crtc *crtc;
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001233 struct mutex hw_mutex;
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001234 struct work_struct crc_work;
1235 u8 crc_count;
Thierry Redingc197db72013-11-28 11:31:00 +01001236 ssize_t (*transfer)(struct drm_dp_aux *aux,
1237 struct drm_dp_aux_msg *msg);
Daniel Vetter212ae892016-07-15 21:48:02 +02001238 /**
1239 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1240 */
1241 unsigned i2c_nack_count;
1242 /**
1243 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1244 */
1245 unsigned i2c_defer_count;
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001246 /**
1247 * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
1248 */
1249 struct drm_dp_aux_cec cec;
Thierry Redingc197db72013-11-28 11:31:00 +01001250};
1251
1252ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1253 void *buffer, size_t size);
1254ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1255 void *buffer, size_t size);
1256
1257/**
1258 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1259 * @aux: DisplayPort AUX channel
1260 * @offset: address of the register to read
1261 * @valuep: location where the value of the register will be stored
1262 *
1263 * Returns the number of bytes transferred (1) on success, or a negative
1264 * error code on failure.
1265 */
1266static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1267 unsigned int offset, u8 *valuep)
1268{
1269 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1270}
1271
1272/**
1273 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1274 * @aux: DisplayPort AUX channel
1275 * @offset: address of the register to write
1276 * @value: value to write to the register
1277 *
1278 * Returns the number of bytes transferred (1) on success, or a negative
1279 * error code on failure.
1280 */
1281static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1282 unsigned int offset, u8 value)
1283{
1284 return drm_dp_dpcd_write(aux, offset, &value, 1);
1285}
1286
Thierry Reding8d4adc62013-11-22 16:37:57 +01001287int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1288 u8 status[DP_LINK_STATUS_SIZE]);
1289
Thierry Reding516c0f72013-12-09 11:47:55 +01001290/*
1291 * DisplayPort link
1292 */
1293#define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
1294
1295struct drm_dp_link {
1296 unsigned char revision;
1297 unsigned int rate;
1298 unsigned int num_lanes;
1299 unsigned long capabilities;
1300};
1301
1302int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
1303int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
Rob Clarkd816f072014-12-02 10:43:07 -05001304int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
Thierry Reding516c0f72013-12-09 11:47:55 +01001305int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
Mika Kahola1c29bd32016-09-09 14:10:49 +03001306int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1307 const u8 port_cap[4]);
Mika Kahola7529d6a2016-09-09 14:10:50 +03001308int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1309 const u8 port_cap[4]);
Mika Kahola266d7832016-09-09 14:10:51 +03001310int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
Mika Kahola80209e52016-09-09 14:10:57 +03001311void drm_dp_downstream_debug(struct seq_file *m, const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1312 const u8 port_cap[4], struct drm_dp_aux *aux);
Thierry Reding516c0f72013-12-09 11:47:55 +01001313
Chris Wilsonacd8f412016-06-17 09:33:18 +01001314void drm_dp_aux_init(struct drm_dp_aux *aux);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001315int drm_dp_aux_register(struct drm_dp_aux *aux);
1316void drm_dp_aux_unregister(struct drm_dp_aux *aux);
Thierry Reding88759682013-12-12 09:57:53 +01001317
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001318int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
1319int drm_dp_stop_crc(struct drm_dp_aux *aux);
1320
Jani Nikula118b90f2017-05-18 14:10:22 +03001321struct drm_dp_dpcd_ident {
1322 u8 oui[3];
1323 u8 device_id[6];
1324 u8 hw_rev;
1325 u8 sw_major_rev;
1326 u8 sw_minor_rev;
1327} __packed;
1328
1329/**
1330 * struct drm_dp_desc - DP branch/sink device descriptor
1331 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
Jani Nikula76fa9982017-05-18 14:10:24 +03001332 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
Jani Nikula118b90f2017-05-18 14:10:22 +03001333 */
1334struct drm_dp_desc {
1335 struct drm_dp_dpcd_ident ident;
Jani Nikula76fa9982017-05-18 14:10:24 +03001336 u32 quirks;
Jani Nikula118b90f2017-05-18 14:10:22 +03001337};
1338
1339int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1340 bool is_branch);
1341
Jani Nikula76fa9982017-05-18 14:10:24 +03001342/**
1343 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
1344 *
1345 * Display Port sink and branch devices in the wild have a variety of bugs, try
1346 * to collect them here. The quirks are shared, but it's up to the drivers to
1347 * implement workarounds for them.
1348 */
1349enum drm_dp_quirk {
1350 /**
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07001351 * @DP_DPCD_QUIRK_CONSTANT_N:
Jani Nikula76fa9982017-05-18 14:10:24 +03001352 *
1353 * The device requires main link attributes Mvid and Nvid to be limited
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07001354 * to 16 bits. So will give a constant value (0x8000) for compatability.
Jani Nikula76fa9982017-05-18 14:10:24 +03001355 */
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07001356 DP_DPCD_QUIRK_CONSTANT_N,
Jani Nikula76fa9982017-05-18 14:10:24 +03001357};
1358
1359/**
1360 * drm_dp_has_quirk() - does the DP device have a specific quirk
1361 * @desc: Device decriptor filled by drm_dp_read_desc()
1362 * @quirk: Quirk to query for
1363 *
1364 * Return true if DP device identified by @desc has @quirk.
1365 */
1366static inline bool
1367drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
1368{
1369 return desc->quirks & BIT(quirk);
1370}
1371
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001372#ifdef CONFIG_DRM_DP_CEC
1373void drm_dp_cec_irq(struct drm_dp_aux *aux);
1374void drm_dp_cec_register_connector(struct drm_dp_aux *aux, const char *name,
1375 struct device *parent);
1376void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux);
1377void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid);
1378void drm_dp_cec_unset_edid(struct drm_dp_aux *aux);
1379#else
1380static inline void drm_dp_cec_irq(struct drm_dp_aux *aux)
1381{
1382}
1383
1384static inline void drm_dp_cec_register_connector(struct drm_dp_aux *aux,
1385 const char *name,
1386 struct device *parent)
1387{
1388}
1389
1390static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux)
1391{
1392}
1393
1394static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux,
1395 const struct edid *edid)
1396{
1397}
1398
1399static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux)
1400{
1401}
1402
1403#endif
1404
Dave Airlieab2c0672009-12-04 10:55:24 +10001405#endif /* _DRM_DP_HELPER_H_ */