blob: 8759f5b4b8e48c6bb41a2a431aaa026ffa54a073 [file] [log] [blame]
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -07001/*
Tomoya MORINAGAf4574be2011-10-28 09:23:33 +09002 * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; version 2 of the License.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040017#include <linux/module.h>
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070018#include <linux/kernel.h>
19#include <linux/pci.h>
Linus Walleij5db1f872018-05-24 14:29:30 +020020#include <linux/gpio/driver.h>
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090021#include <linux/interrupt.h>
22#include <linux/irq.h>
Linus Walleij349b6c52014-05-27 15:15:21 +020023#include <linux/slab.h>
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090024
25#define PCH_EDGE_FALLING 0
26#define PCH_EDGE_RISING BIT(0)
27#define PCH_LEVEL_L BIT(1)
28#define PCH_LEVEL_H (BIT(0) | BIT(1))
29#define PCH_EDGE_BOTH BIT(2)
30#define PCH_IM_MASK (BIT(0) | BIT(1) | BIT(2))
31
32#define PCH_IRQ_BASE 24
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070033
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070034struct pch_regs {
35 u32 ien;
36 u32 istatus;
37 u32 idisp;
38 u32 iclr;
39 u32 imask;
40 u32 imaskclr;
41 u32 po;
42 u32 pi;
43 u32 pm;
44 u32 im0;
45 u32 im1;
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +090046 u32 reserved[3];
47 u32 gpio_use_sel;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070048 u32 reset;
49};
50
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +090051enum pch_type_t {
52 INTEL_EG20T_PCH,
Tomoya MORINAGAf4574be2011-10-28 09:23:33 +090053 OKISEMI_ML7223m_IOH, /* LAPIS Semiconductor ML7223 IOH PCIe Bus-m */
54 OKISEMI_ML7223n_IOH /* LAPIS Semiconductor ML7223 IOH PCIe Bus-n */
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +090055};
56
57/* Specifies number of GPIO PINS */
58static int gpio_pins[] = {
59 [INTEL_EG20T_PCH] = 12,
60 [OKISEMI_ML7223m_IOH] = 8,
61 [OKISEMI_ML7223n_IOH] = 8,
62};
63
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070064/**
65 * struct pch_gpio_reg_data - The register store data.
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090066 * @ien_reg: To store contents of IEN register.
67 * @imask_reg: To store contents of IMASK register.
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070068 * @po_reg: To store contents of PO register.
69 * @pm_reg: To store contents of PM register.
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +090070 * @im0_reg: To store contents of IM0 register.
71 * @im1_reg: To store contents of IM1 register.
72 * @gpio_use_sel_reg : To store contents of GPIO_USE_SEL register.
73 * (Only ML7223 Bus-n)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070074 */
75struct pch_gpio_reg_data {
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090076 u32 ien_reg;
77 u32 imask_reg;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070078 u32 po_reg;
79 u32 pm_reg;
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +090080 u32 im0_reg;
81 u32 im1_reg;
82 u32 gpio_use_sel_reg;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070083};
84
85/**
86 * struct pch_gpio - GPIO private data structure.
87 * @base: PCI base address of Memory mapped I/O register.
88 * @reg: Memory mapped PCH GPIO register list.
89 * @dev: Pointer to device structure.
90 * @gpio: Data for GPIO infrastructure.
91 * @pch_gpio_reg: Memory mapped Register data is saved here
92 * when suspend.
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +090093 * @lock: Used for register access protection
94 * @irq_base: Save base of IRQ number for interrupt
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +090095 * @ioh: IOH ID
Axel Lin7cb65802012-07-29 10:55:54 +080096 * @spinlock: Used for register access protection
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -070097 */
98struct pch_gpio {
99 void __iomem *base;
100 struct pch_regs __iomem *reg;
101 struct device *dev;
102 struct gpio_chip gpio;
103 struct pch_gpio_reg_data pch_gpio_reg;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900104 int irq_base;
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +0900105 enum pch_type_t ioh;
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900106 spinlock_t spinlock;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700107};
108
109static void pch_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
110{
111 u32 reg_val;
Linus Walleij510f4872015-12-07 11:34:53 +0100112 struct pch_gpio *chip = gpiochip_get_data(gpio);
Axel Lin7cb65802012-07-29 10:55:54 +0800113 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700114
Axel Lin7cb65802012-07-29 10:55:54 +0800115 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700116 reg_val = ioread32(&chip->reg->po);
117 if (val)
118 reg_val |= (1 << nr);
119 else
120 reg_val &= ~(1 << nr);
121
122 iowrite32(reg_val, &chip->reg->po);
Axel Lin7cb65802012-07-29 10:55:54 +0800123 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700124}
125
126static int pch_gpio_get(struct gpio_chip *gpio, unsigned nr)
127{
Linus Walleij510f4872015-12-07 11:34:53 +0100128 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700129
Jean Delvare166814d2016-01-05 14:23:47 +0100130 return (ioread32(&chip->reg->pi) >> nr) & 1;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700131}
132
133static int pch_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
134 int val)
135{
Linus Walleij510f4872015-12-07 11:34:53 +0100136 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700137 u32 pm;
138 u32 reg_val;
Axel Lin7cb65802012-07-29 10:55:54 +0800139 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700140
Axel Lin7cb65802012-07-29 10:55:54 +0800141 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700142
143 reg_val = ioread32(&chip->reg->po);
144 if (val)
145 reg_val |= (1 << nr);
146 else
147 reg_val &= ~(1 << nr);
Peter Tyser88aab932011-03-25 10:04:00 -0500148 iowrite32(reg_val, &chip->reg->po);
Daniel Krueger2ddf6cd2014-03-25 10:32:47 +0100149
150 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
151 pm |= (1 << nr);
152 iowrite32(pm, &chip->reg->pm);
153
Axel Lin7cb65802012-07-29 10:55:54 +0800154 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700155
156 return 0;
157}
158
159static int pch_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
160{
Linus Walleij510f4872015-12-07 11:34:53 +0100161 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700162 u32 pm;
Axel Lin7cb65802012-07-29 10:55:54 +0800163 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700164
Axel Lin7cb65802012-07-29 10:55:54 +0800165 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +0900166 pm = ioread32(&chip->reg->pm) & ((1 << gpio_pins[chip->ioh]) - 1);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700167 pm &= ~(1 << nr);
168 iowrite32(pm, &chip->reg->pm);
Axel Lin7cb65802012-07-29 10:55:54 +0800169 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700170
171 return 0;
172}
173
174/*
175 * Save register configuration and disable interrupts.
176 */
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200177static void __maybe_unused pch_gpio_save_reg_conf(struct pch_gpio *chip)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700178{
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900179 chip->pch_gpio_reg.ien_reg = ioread32(&chip->reg->ien);
180 chip->pch_gpio_reg.imask_reg = ioread32(&chip->reg->imask);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700181 chip->pch_gpio_reg.po_reg = ioread32(&chip->reg->po);
182 chip->pch_gpio_reg.pm_reg = ioread32(&chip->reg->pm);
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +0900183 chip->pch_gpio_reg.im0_reg = ioread32(&chip->reg->im0);
184 if (chip->ioh == INTEL_EG20T_PCH)
185 chip->pch_gpio_reg.im1_reg = ioread32(&chip->reg->im1);
186 if (chip->ioh == OKISEMI_ML7223n_IOH)
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200187 chip->pch_gpio_reg.gpio_use_sel_reg = ioread32(&chip->reg->gpio_use_sel);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700188}
189
190/*
191 * This function restores the register configuration of the GPIO device.
192 */
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200193static void __maybe_unused pch_gpio_restore_reg_conf(struct pch_gpio *chip)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700194{
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900195 iowrite32(chip->pch_gpio_reg.ien_reg, &chip->reg->ien);
196 iowrite32(chip->pch_gpio_reg.imask_reg, &chip->reg->imask);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700197 /* to store contents of PO register */
198 iowrite32(chip->pch_gpio_reg.po_reg, &chip->reg->po);
199 /* to store contents of PM register */
200 iowrite32(chip->pch_gpio_reg.pm_reg, &chip->reg->pm);
Tomoya MORINAGAe98bed72011-07-21 09:19:58 +0900201 iowrite32(chip->pch_gpio_reg.im0_reg, &chip->reg->im0);
202 if (chip->ioh == INTEL_EG20T_PCH)
203 iowrite32(chip->pch_gpio_reg.im1_reg, &chip->reg->im1);
204 if (chip->ioh == OKISEMI_ML7223n_IOH)
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200205 iowrite32(chip->pch_gpio_reg.gpio_use_sel_reg, &chip->reg->gpio_use_sel);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700206}
207
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900208static int pch_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
209{
Linus Walleij510f4872015-12-07 11:34:53 +0100210 struct pch_gpio *chip = gpiochip_get_data(gpio);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900211 return chip->irq_base + offset;
212}
213
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700214static void pch_gpio_setup(struct pch_gpio *chip)
215{
216 struct gpio_chip *gpio = &chip->gpio;
217
218 gpio->label = dev_name(chip->dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100219 gpio->parent = chip->dev;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700220 gpio->owner = THIS_MODULE;
221 gpio->direction_input = pch_gpio_direction_input;
222 gpio->get = pch_gpio_get;
223 gpio->direction_output = pch_gpio_direction_output;
224 gpio->set = pch_gpio_set;
225 gpio->dbg_show = NULL;
226 gpio->base = -1;
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +0900227 gpio->ngpio = gpio_pins[chip->ioh];
Linus Walleij9fb1f392013-12-04 14:42:46 +0100228 gpio->can_sleep = false;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900229 gpio->to_irq = pch_gpio_to_irq;
230}
231
232static int pch_irq_type(struct irq_data *d, unsigned int type)
233{
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900234 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
235 struct pch_gpio *chip = gc->private;
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200236 u32 im, im_pos, val;
237 u32 __iomem *im_reg;
238 unsigned long flags;
239 int ch, irq = d->irq;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900240
241 ch = irq - chip->irq_base;
242 if (irq <= chip->irq_base + 7) {
243 im_reg = &chip->reg->im0;
244 im_pos = ch;
245 } else {
246 im_reg = &chip->reg->im1;
247 im_pos = ch - 8;
248 }
Andy Shevchenko0511e112018-12-07 17:33:07 +0200249 dev_dbg(chip->dev, "irq=%d type=%d ch=%d pos=%d\n", irq, type, ch, im_pos);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900250
251 spin_lock_irqsave(&chip->spinlock, flags);
252
253 switch (type) {
254 case IRQ_TYPE_EDGE_RISING:
255 val = PCH_EDGE_RISING;
256 break;
257 case IRQ_TYPE_EDGE_FALLING:
258 val = PCH_EDGE_FALLING;
259 break;
260 case IRQ_TYPE_EDGE_BOTH:
261 val = PCH_EDGE_BOTH;
262 break;
263 case IRQ_TYPE_LEVEL_HIGH:
264 val = PCH_LEVEL_H;
265 break;
266 case IRQ_TYPE_LEVEL_LOW:
267 val = PCH_LEVEL_L;
268 break;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900269 default:
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200270 goto unlock;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900271 }
272
273 /* Set interrupt mode */
274 im = ioread32(im_reg) & ~(PCH_IM_MASK << (im_pos * 4));
275 iowrite32(im | (val << (im_pos * 4)), im_reg);
276
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200277 /* And the handler */
278 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner2456d862015-06-23 15:52:40 +0200279 irq_set_handler_locked(d, handle_level_irq);
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200280 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner2456d862015-06-23 15:52:40 +0200281 irq_set_handler_locked(d, handle_edge_irq);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900282
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200283unlock:
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900284 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900285 return 0;
286}
287
288static void pch_irq_unmask(struct irq_data *d)
289{
290 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
291 struct pch_gpio *chip = gc->private;
292
293 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imaskclr);
294}
295
296static void pch_irq_mask(struct irq_data *d)
297{
298 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
299 struct pch_gpio *chip = gc->private;
300
301 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->imask);
302}
303
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200304static void pch_irq_ack(struct irq_data *d)
305{
306 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
307 struct pch_gpio *chip = gc->private;
308
309 iowrite32(1 << (d->irq - chip->irq_base), &chip->reg->iclr);
310}
311
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900312static irqreturn_t pch_gpio_handler(int irq, void *dev_id)
313{
314 struct pch_gpio *chip = dev_id;
Andy Shevchenko9be93e12018-11-06 14:38:55 +0200315 unsigned long reg_val = ioread32(&chip->reg->istatus);
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200316 int i, ret = IRQ_NONE;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900317
Andy Shevchenko9be93e12018-11-06 14:38:55 +0200318 for_each_set_bit(i, &reg_val, gpio_pins[chip->ioh]) {
Andy Shevchenko0511e112018-12-07 17:33:07 +0200319 dev_dbg(chip->dev, "[%d]:irq=%d status=0x%lx\n", i, irq, reg_val);
Andy Shevchenko9be93e12018-11-06 14:38:55 +0200320 generic_handle_irq(chip->irq_base + i);
321 ret = IRQ_HANDLED;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900322 }
323 return ret;
324}
325
Bartosz Golaszewski09445a12017-05-25 10:37:36 +0200326static int pch_gpio_alloc_generic_chip(struct pch_gpio *chip,
327 unsigned int irq_start,
328 unsigned int num)
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900329{
330 struct irq_chip_generic *gc;
331 struct irq_chip_type *ct;
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200332 int rv;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900333
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200334 gc = devm_irq_alloc_generic_chip(chip->dev, "pch_gpio", 1, irq_start,
335 chip->base, handle_simple_irq);
Bartosz Golaszewski09445a12017-05-25 10:37:36 +0200336 if (!gc)
337 return -ENOMEM;
338
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900339 gc->private = chip;
340 ct = gc->chip_types;
341
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200342 ct->chip.irq_ack = pch_irq_ack;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900343 ct->chip.irq_mask = pch_irq_mask;
344 ct->chip.irq_unmask = pch_irq_unmask;
345 ct->chip.irq_set_type = pch_irq_type;
346
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200347 rv = devm_irq_setup_generic_chip(chip->dev, gc, IRQ_MSK(num),
348 IRQ_GC_INIT_MASK_CACHE,
349 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
Bartosz Golaszewski09445a12017-05-25 10:37:36 +0200350
Bartosz Golaszewskie0fc5a12017-08-09 14:25:05 +0200351 return rv;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700352}
353
Bill Pemberton38363092012-11-19 13:22:34 -0500354static int pch_gpio_probe(struct pci_dev *pdev,
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700355 const struct pci_device_id *id)
356{
357 s32 ret;
358 struct pch_gpio *chip;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900359 int irq_base;
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200360 u32 msk;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700361
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200362 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700363 if (chip == NULL)
364 return -ENOMEM;
365
366 chip->dev = &pdev->dev;
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200367 ret = pcim_enable_device(pdev);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700368 if (ret) {
Andy Shevchenko0511e112018-12-07 17:33:07 +0200369 dev_err(&pdev->dev, "pci_enable_device FAILED");
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200370 return ret;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700371 }
372
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200373 ret = pcim_iomap_regions(pdev, 1 << 1, KBUILD_MODNAME);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700374 if (ret) {
375 dev_err(&pdev->dev, "pci_request_regions FAILED-%d", ret);
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200376 return ret;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700377 }
378
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200379 chip->base = pcim_iomap_table(pdev)[1];
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700380
Tomoya MORINAGAd4260e62011-07-21 09:19:57 +0900381 if (pdev->device == 0x8803)
382 chip->ioh = INTEL_EG20T_PCH;
383 else if (pdev->device == 0x8014)
384 chip->ioh = OKISEMI_ML7223m_IOH;
385 else if (pdev->device == 0x8043)
386 chip->ioh = OKISEMI_ML7223n_IOH;
387
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700388 chip->reg = chip->base;
389 pci_set_drvdata(pdev, chip);
Axel Lind1663702012-02-01 10:51:53 +0800390 spin_lock_init(&chip->spinlock);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700391 pch_gpio_setup(chip);
Linus Walleija9f1a3e2015-12-15 14:41:44 +0100392#ifdef CONFIG_OF_GPIO
Paul Burton1cfadea2015-11-30 16:21:38 +0000393 chip->gpio.of_node = pdev->dev.of_node;
Linus Walleija9f1a3e2015-12-15 14:41:44 +0100394#endif
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200395 ret = devm_gpiochip_add_data(&pdev->dev, &chip->gpio, chip);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700396 if (ret) {
397 dev_err(&pdev->dev, "PCH gpio: Failed to register GPIO\n");
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200398 return ret;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700399 }
400
Bartosz Golaszewskif57f3e62017-03-04 17:23:32 +0100401 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0,
402 gpio_pins[chip->ioh], NUMA_NO_NODE);
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900403 if (irq_base < 0) {
404 dev_warn(&pdev->dev, "PCH gpio: Failed to get IRQ base num\n");
405 chip->irq_base = -1;
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200406 return 0;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900407 }
408 chip->irq_base = irq_base;
409
Thomas Gleixnerdf9541a2012-04-28 10:13:45 +0200410 /* Mask all interrupts, but enable them */
411 msk = (1 << gpio_pins[chip->ioh]) - 1;
412 iowrite32(msk, &chip->reg->imask);
413 iowrite32(msk, &chip->reg->ien);
414
Bartosz Golaszewskif57f3e62017-03-04 17:23:32 +0100415 ret = devm_request_irq(&pdev->dev, pdev->irq, pch_gpio_handler,
416 IRQF_SHARED, KBUILD_MODNAME, chip);
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200417 if (ret) {
Andy Shevchenko0511e112018-12-07 17:33:07 +0200418 dev_err(&pdev->dev, "request_irq failed\n");
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200419 return ret;
Tomoya MORINAGA38eb18a2011-07-21 09:19:59 +0900420 }
421
Andy Shevchenko6ad02b22018-11-07 21:18:04 +0200422 return pch_gpio_alloc_generic_chip(chip, irq_base, gpio_pins[chip->ioh]);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700423}
424
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200425static int __maybe_unused pch_gpio_suspend(struct device *dev)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700426{
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200427 struct pci_dev *pdev = to_pci_dev(dev);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700428 struct pch_gpio *chip = pci_get_drvdata(pdev);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900429 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700430
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900431 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700432 pch_gpio_save_reg_conf(chip);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900433 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700434
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700435 return 0;
436}
437
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200438static int __maybe_unused pch_gpio_resume(struct device *dev)
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700439{
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200440 struct pci_dev *pdev = to_pci_dev(dev);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700441 struct pch_gpio *chip = pci_get_drvdata(pdev);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900442 unsigned long flags;
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700443
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900444 spin_lock_irqsave(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700445 iowrite32(0x01, &chip->reg->reset);
446 iowrite32(0x00, &chip->reg->reset);
447 pch_gpio_restore_reg_conf(chip);
Tomoya MORINAGAd568a682011-07-21 09:19:55 +0900448 spin_unlock_irqrestore(&chip->spinlock, flags);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700449
450 return 0;
451}
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200452
453static SIMPLE_DEV_PM_OPS(pch_gpio_pm_ops, pch_gpio_suspend, pch_gpio_resume);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700454
Tomoya MORINAGAbc786cc2011-05-09 19:58:49 +0900455#define PCI_VENDOR_ID_ROHM 0x10DB
Jingoo Han14f4a882013-12-03 08:08:45 +0900456static const struct pci_device_id pch_gpio_pcidev_id[] = {
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700457 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8803) },
Tomoya MORINAGAbc786cc2011-05-09 19:58:49 +0900458 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8014) },
Tomoya MORINAGAc3520a12011-07-21 09:19:56 +0900459 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8043) },
Tomoya MORINAGA868fea02011-10-28 09:23:32 +0900460 { PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8803) },
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700461 { 0, }
462};
Axel Lin19234cd2011-03-11 14:58:30 -0800463MODULE_DEVICE_TABLE(pci, pch_gpio_pcidev_id);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700464
465static struct pci_driver pch_gpio_driver = {
466 .name = "pch_gpio",
467 .id_table = pch_gpio_pcidev_id,
468 .probe = pch_gpio_probe,
Andy Shevchenko226e6b82018-11-07 21:19:45 +0200469 .driver = {
470 .pm = &pch_gpio_pm_ops,
471 },
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700472};
473
Axel Lin93baa652012-04-06 20:13:30 +0800474module_pci_driver(pch_gpio_driver);
Tomoya MORINAGA04c17aa82010-10-27 15:33:21 -0700475
476MODULE_DESCRIPTION("PCH GPIO PCI Driver");
477MODULE_LICENSE("GPL");