blob: 757141a75c64751d10a32eab01f670c729c177c2 [file] [log] [blame]
Alex Deucher0af62b02011-01-06 21:19:31 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
Alex Deucher0af62b02011-01-06 21:19:31 -050025#include <linux/slab.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040026#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
Alex Deucher0af62b02011-01-06 21:19:31 -050028#include "radeon.h"
29#include "radeon_asic.h"
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/radeon_drm.h>
Alex Deucher0af62b02011-01-06 21:19:31 -050031#include "nid.h"
32#include "atom.h"
33#include "ni_reg.h"
Alex Deucher0c88a022011-03-02 20:07:31 -050034#include "cayman_blit_shaders.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050035#include "radeon_ucode.h"
Alex Deucher2948f5e2013-04-12 13:52:52 -040036#include "clearstate_cayman.h"
37
Alex Deucher1fd11772013-04-17 17:53:50 -040038static const u32 tn_rlc_save_restore_register_list[] =
Alex Deucher2948f5e2013-04-12 13:52:52 -040039{
40 0x98fc,
41 0x98f0,
42 0x9834,
43 0x9838,
44 0x9870,
45 0x9874,
46 0x8a14,
47 0x8b24,
48 0x8bcc,
49 0x8b10,
50 0x8c30,
51 0x8d00,
52 0x8d04,
53 0x8c00,
54 0x8c04,
55 0x8c10,
56 0x8c14,
57 0x8d8c,
58 0x8cf0,
59 0x8e38,
60 0x9508,
61 0x9688,
62 0x9608,
63 0x960c,
64 0x9610,
65 0x9614,
66 0x88c4,
67 0x8978,
68 0x88d4,
69 0x900c,
70 0x9100,
71 0x913c,
72 0x90e8,
73 0x9354,
74 0xa008,
75 0x98f8,
76 0x9148,
77 0x914c,
78 0x3f94,
79 0x98f4,
80 0x9b7c,
81 0x3f8c,
82 0x8950,
83 0x8954,
84 0x8a18,
85 0x8b28,
86 0x9144,
87 0x3f90,
88 0x915c,
89 0x9160,
90 0x9178,
91 0x917c,
92 0x9180,
93 0x918c,
94 0x9190,
95 0x9194,
96 0x9198,
97 0x919c,
98 0x91a8,
99 0x91ac,
100 0x91b0,
101 0x91b4,
102 0x91b8,
103 0x91c4,
104 0x91c8,
105 0x91cc,
106 0x91d0,
107 0x91d4,
108 0x91e0,
109 0x91e4,
110 0x91ec,
111 0x91f0,
112 0x91f4,
113 0x9200,
114 0x9204,
115 0x929c,
116 0x8030,
117 0x9150,
118 0x9a60,
119 0x920c,
120 0x9210,
121 0x9228,
122 0x922c,
123 0x9244,
124 0x9248,
125 0x91e8,
126 0x9294,
127 0x9208,
128 0x9224,
129 0x9240,
130 0x9220,
131 0x923c,
132 0x9258,
133 0x9744,
134 0xa200,
135 0xa204,
136 0xa208,
137 0xa20c,
138 0x8d58,
139 0x9030,
140 0x9034,
141 0x9038,
142 0x903c,
143 0x9040,
144 0x9654,
145 0x897c,
146 0xa210,
147 0xa214,
148 0x9868,
149 0xa02c,
150 0x9664,
151 0x9698,
152 0x949c,
153 0x8e10,
154 0x8e18,
155 0x8c50,
156 0x8c58,
157 0x8c60,
158 0x8c68,
159 0x89b4,
160 0x9830,
161 0x802c,
162};
Alex Deucher0af62b02011-01-06 21:19:31 -0500163
Alex Deucher168757e2013-01-18 19:17:22 -0500164extern bool evergreen_is_display_hung(struct radeon_device *rdev);
Alex Deucher187e3592013-01-18 14:51:38 -0500165extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
Alex Deucherb9952a82011-03-02 20:07:33 -0500166extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
167extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
168extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -0500169extern void evergreen_mc_program(struct radeon_device *rdev);
170extern void evergreen_irq_suspend(struct radeon_device *rdev);
171extern int evergreen_mc_init(struct radeon_device *rdev);
Alex Deucherd054ac12011-09-01 17:46:15 +0000172extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -0400173extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -0500174extern void evergreen_program_aspm(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400175extern void sumo_rlc_fini(struct radeon_device *rdev);
176extern int sumo_rlc_init(struct radeon_device *rdev);
Alex Deucherb9952a82011-03-02 20:07:33 -0500177
Alex Deucher0af62b02011-01-06 21:19:31 -0500178/* Firmware Names */
179MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
180MODULE_FIRMWARE("radeon/BARTS_me.bin");
181MODULE_FIRMWARE("radeon/BARTS_mc.bin");
Alex Deucher6596afd2013-06-26 00:15:24 -0400182MODULE_FIRMWARE("radeon/BARTS_smc.bin");
Alex Deucher0af62b02011-01-06 21:19:31 -0500183MODULE_FIRMWARE("radeon/BTC_rlc.bin");
184MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
185MODULE_FIRMWARE("radeon/TURKS_me.bin");
186MODULE_FIRMWARE("radeon/TURKS_mc.bin");
Alex Deucher6596afd2013-06-26 00:15:24 -0400187MODULE_FIRMWARE("radeon/TURKS_smc.bin");
Alex Deucher0af62b02011-01-06 21:19:31 -0500188MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
189MODULE_FIRMWARE("radeon/CAICOS_me.bin");
190MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
Alex Deucher6596afd2013-06-26 00:15:24 -0400191MODULE_FIRMWARE("radeon/CAICOS_smc.bin");
Alex Deucher9b8253c2011-03-02 20:07:28 -0500192MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
193MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
194MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
195MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
Alex Deucher69e0b572013-04-12 16:42:42 -0400196MODULE_FIRMWARE("radeon/CAYMAN_smc.bin");
Alex Deucherc420c742012-03-20 17:18:39 -0400197MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
198MODULE_FIRMWARE("radeon/ARUBA_me.bin");
199MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
Alex Deucher0af62b02011-01-06 21:19:31 -0500200
Alex Deuchera2c96a22013-02-28 17:58:36 -0500201
202static const u32 cayman_golden_registers2[] =
203{
204 0x3e5c, 0xffffffff, 0x00000000,
205 0x3e48, 0xffffffff, 0x00000000,
206 0x3e4c, 0xffffffff, 0x00000000,
207 0x3e64, 0xffffffff, 0x00000000,
208 0x3e50, 0xffffffff, 0x00000000,
209 0x3e60, 0xffffffff, 0x00000000
210};
211
212static const u32 cayman_golden_registers[] =
213{
214 0x5eb4, 0xffffffff, 0x00000002,
215 0x5e78, 0x8f311ff1, 0x001000f0,
216 0x3f90, 0xffff0000, 0xff000000,
217 0x9148, 0xffff0000, 0xff000000,
218 0x3f94, 0xffff0000, 0xff000000,
219 0x914c, 0xffff0000, 0xff000000,
220 0xc78, 0x00000080, 0x00000080,
221 0xbd4, 0x70073777, 0x00011003,
222 0xd02c, 0xbfffff1f, 0x08421000,
223 0xd0b8, 0x73773777, 0x02011003,
224 0x5bc0, 0x00200000, 0x50100000,
225 0x98f8, 0x33773777, 0x02011003,
226 0x98fc, 0xffffffff, 0x76541032,
227 0x7030, 0x31000311, 0x00000011,
228 0x2f48, 0x33773777, 0x42010001,
229 0x6b28, 0x00000010, 0x00000012,
230 0x7728, 0x00000010, 0x00000012,
231 0x10328, 0x00000010, 0x00000012,
232 0x10f28, 0x00000010, 0x00000012,
233 0x11b28, 0x00000010, 0x00000012,
234 0x12728, 0x00000010, 0x00000012,
235 0x240c, 0x000007ff, 0x00000000,
236 0x8a14, 0xf000001f, 0x00000007,
237 0x8b24, 0x3fff3fff, 0x00ff0fff,
238 0x8b10, 0x0000ff0f, 0x00000000,
239 0x28a4c, 0x07ffffff, 0x06000000,
240 0x10c, 0x00000001, 0x00010003,
241 0xa02c, 0xffffffff, 0x0000009b,
242 0x913c, 0x0000010f, 0x01000100,
243 0x8c04, 0xf8ff00ff, 0x40600060,
244 0x28350, 0x00000f01, 0x00000000,
245 0x9508, 0x3700001f, 0x00000002,
246 0x960c, 0xffffffff, 0x54763210,
247 0x88c4, 0x001f3ae3, 0x00000082,
248 0x88d0, 0xffffffff, 0x0f40df40,
249 0x88d4, 0x0000001f, 0x00000010,
250 0x8974, 0xffffffff, 0x00000000
251};
252
253static const u32 dvst_golden_registers2[] =
254{
255 0x8f8, 0xffffffff, 0,
256 0x8fc, 0x00380000, 0,
257 0x8f8, 0xffffffff, 1,
258 0x8fc, 0x0e000000, 0
259};
260
261static const u32 dvst_golden_registers[] =
262{
263 0x690, 0x3fff3fff, 0x20c00033,
264 0x918c, 0x0fff0fff, 0x00010006,
265 0x91a8, 0x0fff0fff, 0x00010006,
266 0x9150, 0xffffdfff, 0x6e944040,
267 0x917c, 0x0fff0fff, 0x00030002,
268 0x9198, 0x0fff0fff, 0x00030002,
269 0x915c, 0x0fff0fff, 0x00010000,
270 0x3f90, 0xffff0001, 0xff000000,
271 0x9178, 0x0fff0fff, 0x00070000,
272 0x9194, 0x0fff0fff, 0x00070000,
273 0x9148, 0xffff0001, 0xff000000,
274 0x9190, 0x0fff0fff, 0x00090008,
275 0x91ac, 0x0fff0fff, 0x00090008,
276 0x3f94, 0xffff0000, 0xff000000,
277 0x914c, 0xffff0000, 0xff000000,
278 0x929c, 0x00000fff, 0x00000001,
279 0x55e4, 0xff607fff, 0xfc000100,
280 0x8a18, 0xff000fff, 0x00000100,
281 0x8b28, 0xff000fff, 0x00000100,
282 0x9144, 0xfffc0fff, 0x00000100,
283 0x6ed8, 0x00010101, 0x00010000,
284 0x9830, 0xffffffff, 0x00000000,
285 0x9834, 0xf00fffff, 0x00000400,
286 0x9838, 0xfffffffe, 0x00000000,
287 0xd0c0, 0xff000fff, 0x00000100,
288 0xd02c, 0xbfffff1f, 0x08421000,
289 0xd0b8, 0x73773777, 0x12010001,
290 0x5bb0, 0x000000f0, 0x00000070,
291 0x98f8, 0x73773777, 0x12010001,
292 0x98fc, 0xffffffff, 0x00000010,
293 0x9b7c, 0x00ff0000, 0x00fc0000,
294 0x8030, 0x00001f0f, 0x0000100a,
295 0x2f48, 0x73773777, 0x12010001,
296 0x2408, 0x00030000, 0x000c007f,
297 0x8a14, 0xf000003f, 0x00000007,
298 0x8b24, 0x3fff3fff, 0x00ff0fff,
299 0x8b10, 0x0000ff0f, 0x00000000,
300 0x28a4c, 0x07ffffff, 0x06000000,
301 0x4d8, 0x00000fff, 0x00000100,
302 0xa008, 0xffffffff, 0x00010000,
303 0x913c, 0xffff03ff, 0x01000100,
304 0x8c00, 0x000000ff, 0x00000003,
305 0x8c04, 0xf8ff00ff, 0x40600060,
306 0x8cf0, 0x1fff1fff, 0x08e00410,
307 0x28350, 0x00000f01, 0x00000000,
308 0x9508, 0xf700071f, 0x00000002,
309 0x960c, 0xffffffff, 0x54763210,
310 0x20ef8, 0x01ff01ff, 0x00000002,
311 0x20e98, 0xfffffbff, 0x00200000,
312 0x2015c, 0xffffffff, 0x00000f40,
313 0x88c4, 0x001f3ae3, 0x00000082,
314 0x8978, 0x3fffffff, 0x04050140,
315 0x88d4, 0x0000001f, 0x00000010,
316 0x8974, 0xffffffff, 0x00000000
317};
318
319static const u32 scrapper_golden_registers[] =
320{
321 0x690, 0x3fff3fff, 0x20c00033,
322 0x918c, 0x0fff0fff, 0x00010006,
323 0x918c, 0x0fff0fff, 0x00010006,
324 0x91a8, 0x0fff0fff, 0x00010006,
325 0x91a8, 0x0fff0fff, 0x00010006,
326 0x9150, 0xffffdfff, 0x6e944040,
327 0x9150, 0xffffdfff, 0x6e944040,
328 0x917c, 0x0fff0fff, 0x00030002,
329 0x917c, 0x0fff0fff, 0x00030002,
330 0x9198, 0x0fff0fff, 0x00030002,
331 0x9198, 0x0fff0fff, 0x00030002,
332 0x915c, 0x0fff0fff, 0x00010000,
333 0x915c, 0x0fff0fff, 0x00010000,
334 0x3f90, 0xffff0001, 0xff000000,
335 0x3f90, 0xffff0001, 0xff000000,
336 0x9178, 0x0fff0fff, 0x00070000,
337 0x9178, 0x0fff0fff, 0x00070000,
338 0x9194, 0x0fff0fff, 0x00070000,
339 0x9194, 0x0fff0fff, 0x00070000,
340 0x9148, 0xffff0001, 0xff000000,
341 0x9148, 0xffff0001, 0xff000000,
342 0x9190, 0x0fff0fff, 0x00090008,
343 0x9190, 0x0fff0fff, 0x00090008,
344 0x91ac, 0x0fff0fff, 0x00090008,
345 0x91ac, 0x0fff0fff, 0x00090008,
346 0x3f94, 0xffff0000, 0xff000000,
347 0x3f94, 0xffff0000, 0xff000000,
348 0x914c, 0xffff0000, 0xff000000,
349 0x914c, 0xffff0000, 0xff000000,
350 0x929c, 0x00000fff, 0x00000001,
351 0x929c, 0x00000fff, 0x00000001,
352 0x55e4, 0xff607fff, 0xfc000100,
353 0x8a18, 0xff000fff, 0x00000100,
354 0x8a18, 0xff000fff, 0x00000100,
355 0x8b28, 0xff000fff, 0x00000100,
356 0x8b28, 0xff000fff, 0x00000100,
357 0x9144, 0xfffc0fff, 0x00000100,
358 0x9144, 0xfffc0fff, 0x00000100,
359 0x6ed8, 0x00010101, 0x00010000,
360 0x9830, 0xffffffff, 0x00000000,
361 0x9830, 0xffffffff, 0x00000000,
362 0x9834, 0xf00fffff, 0x00000400,
363 0x9834, 0xf00fffff, 0x00000400,
364 0x9838, 0xfffffffe, 0x00000000,
365 0x9838, 0xfffffffe, 0x00000000,
366 0xd0c0, 0xff000fff, 0x00000100,
367 0xd02c, 0xbfffff1f, 0x08421000,
368 0xd02c, 0xbfffff1f, 0x08421000,
369 0xd0b8, 0x73773777, 0x12010001,
370 0xd0b8, 0x73773777, 0x12010001,
371 0x5bb0, 0x000000f0, 0x00000070,
372 0x98f8, 0x73773777, 0x12010001,
373 0x98f8, 0x73773777, 0x12010001,
374 0x98fc, 0xffffffff, 0x00000010,
375 0x98fc, 0xffffffff, 0x00000010,
376 0x9b7c, 0x00ff0000, 0x00fc0000,
377 0x9b7c, 0x00ff0000, 0x00fc0000,
378 0x8030, 0x00001f0f, 0x0000100a,
379 0x8030, 0x00001f0f, 0x0000100a,
380 0x2f48, 0x73773777, 0x12010001,
381 0x2f48, 0x73773777, 0x12010001,
382 0x2408, 0x00030000, 0x000c007f,
383 0x8a14, 0xf000003f, 0x00000007,
384 0x8a14, 0xf000003f, 0x00000007,
385 0x8b24, 0x3fff3fff, 0x00ff0fff,
386 0x8b24, 0x3fff3fff, 0x00ff0fff,
387 0x8b10, 0x0000ff0f, 0x00000000,
388 0x8b10, 0x0000ff0f, 0x00000000,
389 0x28a4c, 0x07ffffff, 0x06000000,
390 0x28a4c, 0x07ffffff, 0x06000000,
391 0x4d8, 0x00000fff, 0x00000100,
392 0x4d8, 0x00000fff, 0x00000100,
393 0xa008, 0xffffffff, 0x00010000,
394 0xa008, 0xffffffff, 0x00010000,
395 0x913c, 0xffff03ff, 0x01000100,
396 0x913c, 0xffff03ff, 0x01000100,
397 0x90e8, 0x001fffff, 0x010400c0,
398 0x8c00, 0x000000ff, 0x00000003,
399 0x8c00, 0x000000ff, 0x00000003,
400 0x8c04, 0xf8ff00ff, 0x40600060,
401 0x8c04, 0xf8ff00ff, 0x40600060,
402 0x8c30, 0x0000000f, 0x00040005,
403 0x8cf0, 0x1fff1fff, 0x08e00410,
404 0x8cf0, 0x1fff1fff, 0x08e00410,
405 0x900c, 0x00ffffff, 0x0017071f,
406 0x28350, 0x00000f01, 0x00000000,
407 0x28350, 0x00000f01, 0x00000000,
408 0x9508, 0xf700071f, 0x00000002,
409 0x9508, 0xf700071f, 0x00000002,
410 0x9688, 0x00300000, 0x0017000f,
411 0x960c, 0xffffffff, 0x54763210,
412 0x960c, 0xffffffff, 0x54763210,
413 0x20ef8, 0x01ff01ff, 0x00000002,
414 0x20e98, 0xfffffbff, 0x00200000,
415 0x2015c, 0xffffffff, 0x00000f40,
416 0x88c4, 0x001f3ae3, 0x00000082,
417 0x88c4, 0x001f3ae3, 0x00000082,
418 0x8978, 0x3fffffff, 0x04050140,
419 0x8978, 0x3fffffff, 0x04050140,
420 0x88d4, 0x0000001f, 0x00000010,
421 0x88d4, 0x0000001f, 0x00000010,
422 0x8974, 0xffffffff, 0x00000000,
423 0x8974, 0xffffffff, 0x00000000
424};
425
426static void ni_init_golden_registers(struct radeon_device *rdev)
427{
428 switch (rdev->family) {
429 case CHIP_CAYMAN:
430 radeon_program_register_sequence(rdev,
431 cayman_golden_registers,
432 (const u32)ARRAY_SIZE(cayman_golden_registers));
433 radeon_program_register_sequence(rdev,
434 cayman_golden_registers2,
435 (const u32)ARRAY_SIZE(cayman_golden_registers2));
436 break;
437 case CHIP_ARUBA:
438 if ((rdev->pdev->device == 0x9900) ||
439 (rdev->pdev->device == 0x9901) ||
440 (rdev->pdev->device == 0x9903) ||
441 (rdev->pdev->device == 0x9904) ||
442 (rdev->pdev->device == 0x9905) ||
443 (rdev->pdev->device == 0x9906) ||
444 (rdev->pdev->device == 0x9907) ||
445 (rdev->pdev->device == 0x9908) ||
446 (rdev->pdev->device == 0x9909) ||
447 (rdev->pdev->device == 0x990A) ||
448 (rdev->pdev->device == 0x990B) ||
449 (rdev->pdev->device == 0x990C) ||
450 (rdev->pdev->device == 0x990D) ||
451 (rdev->pdev->device == 0x990E) ||
452 (rdev->pdev->device == 0x990F) ||
453 (rdev->pdev->device == 0x9910) ||
454 (rdev->pdev->device == 0x9913) ||
455 (rdev->pdev->device == 0x9917) ||
456 (rdev->pdev->device == 0x9918)) {
457 radeon_program_register_sequence(rdev,
458 dvst_golden_registers,
459 (const u32)ARRAY_SIZE(dvst_golden_registers));
460 radeon_program_register_sequence(rdev,
461 dvst_golden_registers2,
462 (const u32)ARRAY_SIZE(dvst_golden_registers2));
463 } else {
464 radeon_program_register_sequence(rdev,
465 scrapper_golden_registers,
466 (const u32)ARRAY_SIZE(scrapper_golden_registers));
467 radeon_program_register_sequence(rdev,
468 dvst_golden_registers2,
469 (const u32)ARRAY_SIZE(dvst_golden_registers2));
470 }
471 break;
472 default:
473 break;
474 }
475}
476
Alex Deucher0af62b02011-01-06 21:19:31 -0500477#define BTC_IO_MC_REGS_SIZE 29
478
479static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
480 {0x00000077, 0xff010100},
481 {0x00000078, 0x00000000},
482 {0x00000079, 0x00001434},
483 {0x0000007a, 0xcc08ec08},
484 {0x0000007b, 0x00040000},
485 {0x0000007c, 0x000080c0},
486 {0x0000007d, 0x09000000},
487 {0x0000007e, 0x00210404},
488 {0x00000081, 0x08a8e800},
489 {0x00000082, 0x00030444},
490 {0x00000083, 0x00000000},
491 {0x00000085, 0x00000001},
492 {0x00000086, 0x00000002},
493 {0x00000087, 0x48490000},
494 {0x00000088, 0x20244647},
495 {0x00000089, 0x00000005},
496 {0x0000008b, 0x66030000},
497 {0x0000008c, 0x00006603},
498 {0x0000008d, 0x00000100},
499 {0x0000008f, 0x00001c0a},
500 {0x00000090, 0xff000001},
501 {0x00000094, 0x00101101},
502 {0x00000095, 0x00000fff},
503 {0x00000096, 0x00116fff},
504 {0x00000097, 0x60010000},
505 {0x00000098, 0x10010000},
506 {0x00000099, 0x00006000},
507 {0x0000009a, 0x00001000},
508 {0x0000009f, 0x00946a00}
509};
510
511static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
512 {0x00000077, 0xff010100},
513 {0x00000078, 0x00000000},
514 {0x00000079, 0x00001434},
515 {0x0000007a, 0xcc08ec08},
516 {0x0000007b, 0x00040000},
517 {0x0000007c, 0x000080c0},
518 {0x0000007d, 0x09000000},
519 {0x0000007e, 0x00210404},
520 {0x00000081, 0x08a8e800},
521 {0x00000082, 0x00030444},
522 {0x00000083, 0x00000000},
523 {0x00000085, 0x00000001},
524 {0x00000086, 0x00000002},
525 {0x00000087, 0x48490000},
526 {0x00000088, 0x20244647},
527 {0x00000089, 0x00000005},
528 {0x0000008b, 0x66030000},
529 {0x0000008c, 0x00006603},
530 {0x0000008d, 0x00000100},
531 {0x0000008f, 0x00001c0a},
532 {0x00000090, 0xff000001},
533 {0x00000094, 0x00101101},
534 {0x00000095, 0x00000fff},
535 {0x00000096, 0x00116fff},
536 {0x00000097, 0x60010000},
537 {0x00000098, 0x10010000},
538 {0x00000099, 0x00006000},
539 {0x0000009a, 0x00001000},
540 {0x0000009f, 0x00936a00}
541};
542
543static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
544 {0x00000077, 0xff010100},
545 {0x00000078, 0x00000000},
546 {0x00000079, 0x00001434},
547 {0x0000007a, 0xcc08ec08},
548 {0x0000007b, 0x00040000},
549 {0x0000007c, 0x000080c0},
550 {0x0000007d, 0x09000000},
551 {0x0000007e, 0x00210404},
552 {0x00000081, 0x08a8e800},
553 {0x00000082, 0x00030444},
554 {0x00000083, 0x00000000},
555 {0x00000085, 0x00000001},
556 {0x00000086, 0x00000002},
557 {0x00000087, 0x48490000},
558 {0x00000088, 0x20244647},
559 {0x00000089, 0x00000005},
560 {0x0000008b, 0x66030000},
561 {0x0000008c, 0x00006603},
562 {0x0000008d, 0x00000100},
563 {0x0000008f, 0x00001c0a},
564 {0x00000090, 0xff000001},
565 {0x00000094, 0x00101101},
566 {0x00000095, 0x00000fff},
567 {0x00000096, 0x00116fff},
568 {0x00000097, 0x60010000},
569 {0x00000098, 0x10010000},
570 {0x00000099, 0x00006000},
571 {0x0000009a, 0x00001000},
572 {0x0000009f, 0x00916a00}
573};
574
Alex Deucher9b8253c2011-03-02 20:07:28 -0500575static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
576 {0x00000077, 0xff010100},
577 {0x00000078, 0x00000000},
578 {0x00000079, 0x00001434},
579 {0x0000007a, 0xcc08ec08},
580 {0x0000007b, 0x00040000},
581 {0x0000007c, 0x000080c0},
582 {0x0000007d, 0x09000000},
583 {0x0000007e, 0x00210404},
584 {0x00000081, 0x08a8e800},
585 {0x00000082, 0x00030444},
586 {0x00000083, 0x00000000},
587 {0x00000085, 0x00000001},
588 {0x00000086, 0x00000002},
589 {0x00000087, 0x48490000},
590 {0x00000088, 0x20244647},
591 {0x00000089, 0x00000005},
592 {0x0000008b, 0x66030000},
593 {0x0000008c, 0x00006603},
594 {0x0000008d, 0x00000100},
595 {0x0000008f, 0x00001c0a},
596 {0x00000090, 0xff000001},
597 {0x00000094, 0x00101101},
598 {0x00000095, 0x00000fff},
599 {0x00000096, 0x00116fff},
600 {0x00000097, 0x60010000},
601 {0x00000098, 0x10010000},
602 {0x00000099, 0x00006000},
603 {0x0000009a, 0x00001000},
604 {0x0000009f, 0x00976b00}
605};
606
Alex Deucher755d8192011-03-02 20:07:34 -0500607int ni_mc_load_microcode(struct radeon_device *rdev)
Alex Deucher0af62b02011-01-06 21:19:31 -0500608{
609 const __be32 *fw_data;
610 u32 mem_type, running, blackout = 0;
611 u32 *io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500612 int i, ucode_size, regs_size;
Alex Deucher0af62b02011-01-06 21:19:31 -0500613
614 if (!rdev->mc_fw)
615 return -EINVAL;
616
617 switch (rdev->family) {
618 case CHIP_BARTS:
619 io_mc_regs = (u32 *)&barts_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500620 ucode_size = BTC_MC_UCODE_SIZE;
621 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500622 break;
623 case CHIP_TURKS:
624 io_mc_regs = (u32 *)&turks_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500625 ucode_size = BTC_MC_UCODE_SIZE;
626 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500627 break;
628 case CHIP_CAICOS:
629 default:
630 io_mc_regs = (u32 *)&caicos_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500631 ucode_size = BTC_MC_UCODE_SIZE;
632 regs_size = BTC_IO_MC_REGS_SIZE;
633 break;
634 case CHIP_CAYMAN:
635 io_mc_regs = (u32 *)&cayman_io_mc_regs;
636 ucode_size = CAYMAN_MC_UCODE_SIZE;
637 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500638 break;
639 }
640
641 mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
642 running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
643
644 if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
645 if (running) {
646 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
647 WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
648 }
649
650 /* reset the engine and set to writable */
651 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
652 WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
653
654 /* load mc io regs */
Alex Deucher9b8253c2011-03-02 20:07:28 -0500655 for (i = 0; i < regs_size; i++) {
Alex Deucher0af62b02011-01-06 21:19:31 -0500656 WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
657 WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
658 }
659 /* load the MC ucode */
660 fw_data = (const __be32 *)rdev->mc_fw->data;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500661 for (i = 0; i < ucode_size; i++)
Alex Deucher0af62b02011-01-06 21:19:31 -0500662 WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
663
664 /* put the engine back into the active state */
665 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
666 WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
667 WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
668
669 /* wait for training to complete */
Alex Deucher0e2c9782011-11-02 18:08:25 -0400670 for (i = 0; i < rdev->usec_timeout; i++) {
671 if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
672 break;
673 udelay(1);
674 }
Alex Deucher0af62b02011-01-06 21:19:31 -0500675
676 if (running)
677 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
678 }
679
680 return 0;
681}
682
683int ni_init_microcode(struct radeon_device *rdev)
684{
Alex Deucher0af62b02011-01-06 21:19:31 -0500685 const char *chip_name;
686 const char *rlc_chip_name;
687 size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
Alex Deucher6596afd2013-06-26 00:15:24 -0400688 size_t smc_req_size = 0;
Alex Deucher0af62b02011-01-06 21:19:31 -0500689 char fw_name[30];
690 int err;
691
692 DRM_DEBUG("\n");
693
Alex Deucher0af62b02011-01-06 21:19:31 -0500694 switch (rdev->family) {
695 case CHIP_BARTS:
696 chip_name = "BARTS";
697 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500698 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
699 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
700 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
701 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher6596afd2013-06-26 00:15:24 -0400702 smc_req_size = ALIGN(BARTS_SMC_UCODE_SIZE, 4);
Alex Deucher0af62b02011-01-06 21:19:31 -0500703 break;
704 case CHIP_TURKS:
705 chip_name = "TURKS";
706 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500707 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
708 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
709 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
710 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher6596afd2013-06-26 00:15:24 -0400711 smc_req_size = ALIGN(TURKS_SMC_UCODE_SIZE, 4);
Alex Deucher0af62b02011-01-06 21:19:31 -0500712 break;
713 case CHIP_CAICOS:
714 chip_name = "CAICOS";
715 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500716 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
717 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
718 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
719 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher6596afd2013-06-26 00:15:24 -0400720 smc_req_size = ALIGN(CAICOS_SMC_UCODE_SIZE, 4);
Alex Deucher9b8253c2011-03-02 20:07:28 -0500721 break;
722 case CHIP_CAYMAN:
723 chip_name = "CAYMAN";
724 rlc_chip_name = "CAYMAN";
725 pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
726 me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
727 rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
728 mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
Alex Deucher69e0b572013-04-12 16:42:42 -0400729 smc_req_size = ALIGN(CAYMAN_SMC_UCODE_SIZE, 4);
Alex Deucher0af62b02011-01-06 21:19:31 -0500730 break;
Alex Deucherc420c742012-03-20 17:18:39 -0400731 case CHIP_ARUBA:
732 chip_name = "ARUBA";
733 rlc_chip_name = "ARUBA";
734 /* pfp/me same size as CAYMAN */
735 pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
736 me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
737 rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
738 mc_req_size = 0;
739 break;
Alex Deucher0af62b02011-01-06 21:19:31 -0500740 default: BUG();
741 }
742
Alex Deucher0af62b02011-01-06 21:19:31 -0500743 DRM_INFO("Loading %s Microcode\n", chip_name);
744
745 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -0400746 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
Alex Deucher0af62b02011-01-06 21:19:31 -0500747 if (err)
748 goto out;
749 if (rdev->pfp_fw->size != pfp_req_size) {
750 printk(KERN_ERR
751 "ni_cp: Bogus length %zu in firmware \"%s\"\n",
752 rdev->pfp_fw->size, fw_name);
753 err = -EINVAL;
754 goto out;
755 }
756
757 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -0400758 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Alex Deucher0af62b02011-01-06 21:19:31 -0500759 if (err)
760 goto out;
761 if (rdev->me_fw->size != me_req_size) {
762 printk(KERN_ERR
763 "ni_cp: Bogus length %zu in firmware \"%s\"\n",
764 rdev->me_fw->size, fw_name);
765 err = -EINVAL;
766 }
767
768 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -0400769 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
Alex Deucher0af62b02011-01-06 21:19:31 -0500770 if (err)
771 goto out;
772 if (rdev->rlc_fw->size != rlc_req_size) {
773 printk(KERN_ERR
774 "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
775 rdev->rlc_fw->size, fw_name);
776 err = -EINVAL;
777 }
778
Alex Deucherc420c742012-03-20 17:18:39 -0400779 /* no MC ucode on TN */
780 if (!(rdev->flags & RADEON_IS_IGP)) {
781 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -0400782 err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
Alex Deucherc420c742012-03-20 17:18:39 -0400783 if (err)
784 goto out;
785 if (rdev->mc_fw->size != mc_req_size) {
786 printk(KERN_ERR
787 "ni_mc: Bogus length %zu in firmware \"%s\"\n",
788 rdev->mc_fw->size, fw_name);
789 err = -EINVAL;
790 }
Alex Deucher0af62b02011-01-06 21:19:31 -0500791 }
Alex Deucher6596afd2013-06-26 00:15:24 -0400792
Alex Deucher69e0b572013-04-12 16:42:42 -0400793 if ((rdev->family >= CHIP_BARTS) && (rdev->family <= CHIP_CAYMAN)) {
Alex Deucher6596afd2013-06-26 00:15:24 -0400794 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -0400795 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
Alex Deucher8a53fa22013-08-07 16:09:08 -0400796 if (err) {
797 printk(KERN_ERR
798 "smc: error loading firmware \"%s\"\n",
799 fw_name);
800 release_firmware(rdev->smc_fw);
801 rdev->smc_fw = NULL;
Alex Deucherd8367112013-10-16 11:36:30 -0400802 err = 0;
Alex Deucher8a53fa22013-08-07 16:09:08 -0400803 } else if (rdev->smc_fw->size != smc_req_size) {
Alex Deucher6596afd2013-06-26 00:15:24 -0400804 printk(KERN_ERR
805 "ni_mc: Bogus length %zu in firmware \"%s\"\n",
806 rdev->mc_fw->size, fw_name);
807 err = -EINVAL;
808 }
809 }
810
Alex Deucher0af62b02011-01-06 21:19:31 -0500811out:
Alex Deucher0af62b02011-01-06 21:19:31 -0500812 if (err) {
813 if (err != -EINVAL)
814 printk(KERN_ERR
815 "ni_cp: Failed to load firmware \"%s\"\n",
816 fw_name);
817 release_firmware(rdev->pfp_fw);
818 rdev->pfp_fw = NULL;
819 release_firmware(rdev->me_fw);
820 rdev->me_fw = NULL;
821 release_firmware(rdev->rlc_fw);
822 rdev->rlc_fw = NULL;
823 release_firmware(rdev->mc_fw);
824 rdev->mc_fw = NULL;
825 }
826 return err;
827}
828
Alex Deucher29a15222012-12-14 11:57:36 -0500829int tn_get_temp(struct radeon_device *rdev)
830{
831 u32 temp = RREG32_SMC(TN_CURRENT_GNB_TEMP) & 0x7ff;
832 int actual_temp = (temp / 8) - 49;
833
834 return actual_temp * 1000;
835}
836
Alex Deucherfecf1d02011-03-02 20:07:29 -0500837/*
838 * Core functions
839 */
Alex Deucherfecf1d02011-03-02 20:07:29 -0500840static void cayman_gpu_init(struct radeon_device *rdev)
841{
Alex Deucherfecf1d02011-03-02 20:07:29 -0500842 u32 gb_addr_config = 0;
843 u32 mc_shared_chmap, mc_arb_ramcfg;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500844 u32 cgts_tcc_disable;
845 u32 sx_debug_1;
846 u32 smx_dc_ctl0;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500847 u32 cgts_sm_ctrl_reg;
848 u32 hdp_host_path_cntl;
849 u32 tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -0400850 u32 disabled_rb_mask;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500851 int i, j;
852
853 switch (rdev->family) {
854 case CHIP_CAYMAN:
Alex Deucherfecf1d02011-03-02 20:07:29 -0500855 rdev->config.cayman.max_shader_engines = 2;
856 rdev->config.cayman.max_pipes_per_simd = 4;
857 rdev->config.cayman.max_tile_pipes = 8;
858 rdev->config.cayman.max_simds_per_se = 12;
859 rdev->config.cayman.max_backends_per_se = 4;
860 rdev->config.cayman.max_texture_channel_caches = 8;
861 rdev->config.cayman.max_gprs = 256;
862 rdev->config.cayman.max_threads = 256;
863 rdev->config.cayman.max_gs_threads = 32;
864 rdev->config.cayman.max_stack_entries = 512;
865 rdev->config.cayman.sx_num_of_sets = 8;
866 rdev->config.cayman.sx_max_export_size = 256;
867 rdev->config.cayman.sx_max_export_pos_size = 64;
868 rdev->config.cayman.sx_max_export_smx_size = 192;
869 rdev->config.cayman.max_hw_contexts = 8;
870 rdev->config.cayman.sq_num_cf_insts = 2;
871
872 rdev->config.cayman.sc_prim_fifo_size = 0x100;
873 rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
874 rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -0400875 gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500876 break;
Alex Deucher7b76e472012-03-20 17:18:36 -0400877 case CHIP_ARUBA:
878 default:
879 rdev->config.cayman.max_shader_engines = 1;
880 rdev->config.cayman.max_pipes_per_simd = 4;
881 rdev->config.cayman.max_tile_pipes = 2;
882 if ((rdev->pdev->device == 0x9900) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400883 (rdev->pdev->device == 0x9901) ||
884 (rdev->pdev->device == 0x9905) ||
885 (rdev->pdev->device == 0x9906) ||
886 (rdev->pdev->device == 0x9907) ||
887 (rdev->pdev->device == 0x9908) ||
888 (rdev->pdev->device == 0x9909) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500889 (rdev->pdev->device == 0x990B) ||
890 (rdev->pdev->device == 0x990C) ||
891 (rdev->pdev->device == 0x990F) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400892 (rdev->pdev->device == 0x9910) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500893 (rdev->pdev->device == 0x9917) ||
Alex Deucher62d1f922013-04-25 14:06:05 -0400894 (rdev->pdev->device == 0x9999) ||
895 (rdev->pdev->device == 0x999C)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400896 rdev->config.cayman.max_simds_per_se = 6;
897 rdev->config.cayman.max_backends_per_se = 2;
898 } else if ((rdev->pdev->device == 0x9903) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400899 (rdev->pdev->device == 0x9904) ||
900 (rdev->pdev->device == 0x990A) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500901 (rdev->pdev->device == 0x990D) ||
902 (rdev->pdev->device == 0x990E) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400903 (rdev->pdev->device == 0x9913) ||
Alex Deucher62d1f922013-04-25 14:06:05 -0400904 (rdev->pdev->device == 0x9918) ||
905 (rdev->pdev->device == 0x999D)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400906 rdev->config.cayman.max_simds_per_se = 4;
907 rdev->config.cayman.max_backends_per_se = 2;
Alex Deucherd430f7d2012-06-05 09:50:28 -0400908 } else if ((rdev->pdev->device == 0x9919) ||
909 (rdev->pdev->device == 0x9990) ||
910 (rdev->pdev->device == 0x9991) ||
911 (rdev->pdev->device == 0x9994) ||
Alex Deuchere4d17062013-03-08 13:44:15 -0500912 (rdev->pdev->device == 0x9995) ||
913 (rdev->pdev->device == 0x9996) ||
914 (rdev->pdev->device == 0x999A) ||
Alex Deucherd430f7d2012-06-05 09:50:28 -0400915 (rdev->pdev->device == 0x99A0)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400916 rdev->config.cayman.max_simds_per_se = 3;
917 rdev->config.cayman.max_backends_per_se = 1;
918 } else {
919 rdev->config.cayman.max_simds_per_se = 2;
920 rdev->config.cayman.max_backends_per_se = 1;
921 }
922 rdev->config.cayman.max_texture_channel_caches = 2;
923 rdev->config.cayman.max_gprs = 256;
924 rdev->config.cayman.max_threads = 256;
925 rdev->config.cayman.max_gs_threads = 32;
926 rdev->config.cayman.max_stack_entries = 512;
927 rdev->config.cayman.sx_num_of_sets = 8;
928 rdev->config.cayman.sx_max_export_size = 256;
929 rdev->config.cayman.sx_max_export_pos_size = 64;
930 rdev->config.cayman.sx_max_export_smx_size = 192;
931 rdev->config.cayman.max_hw_contexts = 8;
932 rdev->config.cayman.sq_num_cf_insts = 2;
933
934 rdev->config.cayman.sc_prim_fifo_size = 0x40;
935 rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
936 rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
Alex Deucher416a2bd2012-05-31 19:00:25 -0400937 gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
Alex Deucher7b76e472012-03-20 17:18:36 -0400938 break;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500939 }
940
941 /* Initialize HDP */
942 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
943 WREG32((0x2c14 + j), 0x00000000);
944 WREG32((0x2c18 + j), 0x00000000);
945 WREG32((0x2c1c + j), 0x00000000);
946 WREG32((0x2c20 + j), 0x00000000);
947 WREG32((0x2c24 + j), 0x00000000);
948 }
949
950 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
951
Alex Deucherd054ac12011-09-01 17:46:15 +0000952 evergreen_fix_pci_max_read_req_size(rdev);
953
Alex Deucherfecf1d02011-03-02 20:07:29 -0500954 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
955 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
956
Alex Deucherfecf1d02011-03-02 20:07:29 -0500957 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
958 rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
959 if (rdev->config.cayman.mem_row_size_in_kb > 4)
960 rdev->config.cayman.mem_row_size_in_kb = 4;
961 /* XXX use MC settings? */
962 rdev->config.cayman.shader_engine_tile_size = 32;
963 rdev->config.cayman.num_gpus = 1;
964 rdev->config.cayman.multi_gpu_tile_size = 64;
965
Alex Deucherfecf1d02011-03-02 20:07:29 -0500966 tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
967 rdev->config.cayman.num_tile_pipes = (1 << tmp);
968 tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
969 rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
970 tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
971 rdev->config.cayman.num_shader_engines = tmp + 1;
972 tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
973 rdev->config.cayman.num_gpus = tmp + 1;
974 tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
975 rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
976 tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
977 rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
978
Alex Deucher416a2bd2012-05-31 19:00:25 -0400979
Alex Deucherfecf1d02011-03-02 20:07:29 -0500980 /* setup tiling info dword. gb_addr_config is not adequate since it does
981 * not have bank info, so create a custom tiling dword.
982 * bits 3:0 num_pipes
983 * bits 7:4 num_banks
984 * bits 11:8 group_size
985 * bits 15:12 row_size
986 */
987 rdev->config.cayman.tile_config = 0;
988 switch (rdev->config.cayman.num_tile_pipes) {
989 case 1:
990 default:
991 rdev->config.cayman.tile_config |= (0 << 0);
992 break;
993 case 2:
994 rdev->config.cayman.tile_config |= (1 << 0);
995 break;
996 case 4:
997 rdev->config.cayman.tile_config |= (2 << 0);
998 break;
999 case 8:
1000 rdev->config.cayman.tile_config |= (3 << 0);
1001 break;
1002 }
Alex Deucher7b76e472012-03-20 17:18:36 -04001003
1004 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
1005 if (rdev->flags & RADEON_IS_IGP)
Alex Deucher1f73cca2012-05-24 22:55:15 -04001006 rdev->config.cayman.tile_config |= 1 << 4;
Alex Deucher29d65402012-05-31 18:53:36 -04001007 else {
Alex Deucher5b23c902012-07-31 11:05:11 -04001008 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
1009 case 0: /* four banks */
Alex Deucher29d65402012-05-31 18:53:36 -04001010 rdev->config.cayman.tile_config |= 0 << 4;
Alex Deucher5b23c902012-07-31 11:05:11 -04001011 break;
1012 case 1: /* eight banks */
1013 rdev->config.cayman.tile_config |= 1 << 4;
1014 break;
1015 case 2: /* sixteen banks */
1016 default:
1017 rdev->config.cayman.tile_config |= 2 << 4;
1018 break;
1019 }
Alex Deucher29d65402012-05-31 18:53:36 -04001020 }
Alex Deucherfecf1d02011-03-02 20:07:29 -05001021 rdev->config.cayman.tile_config |=
Dave Airliecde50832011-05-19 14:14:41 +10001022 ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001023 rdev->config.cayman.tile_config |=
1024 ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
1025
Alex Deucher416a2bd2012-05-31 19:00:25 -04001026 tmp = 0;
1027 for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
1028 u32 rb_disable_bitmap;
1029
1030 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1031 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1032 rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
1033 tmp <<= 4;
1034 tmp |= rb_disable_bitmap;
1035 }
1036 /* enabled rb are just the one not disabled :) */
1037 disabled_rb_mask = tmp;
Alex Deuchercedb6552013-04-09 10:13:22 -04001038 tmp = 0;
1039 for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
1040 tmp |= (1 << i);
1041 /* if all the backends are disabled, fix it up here */
1042 if ((disabled_rb_mask & tmp) == tmp) {
1043 for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
1044 disabled_rb_mask &= ~(1 << i);
1045 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001046
1047 WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
1048 WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
1049
Alex Deucherfecf1d02011-03-02 20:07:29 -05001050 WREG32(GB_ADDR_CONFIG, gb_addr_config);
1051 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
Alex Deucher7c1c7c12013-04-05 10:28:08 -04001052 if (ASIC_IS_DCE6(rdev))
1053 WREG32(DMIF_ADDR_CALC, gb_addr_config);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001054 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
Alex Deucherf60cbd12012-12-04 15:27:33 -05001055 WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1056 WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
Christian König9a210592013-04-08 12:41:37 +02001057 WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
1058 WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1059 WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001060
Alex Deucher8f612b22013-03-11 19:28:39 -04001061 if ((rdev->config.cayman.max_backends_per_se == 1) &&
1062 (rdev->flags & RADEON_IS_IGP)) {
1063 if ((disabled_rb_mask & 3) == 1) {
1064 /* RB0 disabled, RB1 enabled */
1065 tmp = 0x11111111;
1066 } else {
1067 /* RB1 disabled, RB0 enabled */
1068 tmp = 0x00000000;
1069 }
1070 } else {
1071 tmp = gb_addr_config & NUM_PIPES_MASK;
1072 tmp = r6xx_remap_render_backend(rdev, tmp,
1073 rdev->config.cayman.max_backends_per_se *
1074 rdev->config.cayman.max_shader_engines,
1075 CAYMAN_MAX_BACKENDS, disabled_rb_mask);
1076 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001077 WREG32(GB_BACKEND_MAP, tmp);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001078
Alex Deucher416a2bd2012-05-31 19:00:25 -04001079 cgts_tcc_disable = 0xffff0000;
1080 for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
1081 cgts_tcc_disable &= ~(1 << (16 + i));
Alex Deucherfecf1d02011-03-02 20:07:29 -05001082 WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
1083 WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001084 WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
1085 WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
1086
1087 /* reprogram the shader complex */
1088 cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
1089 for (i = 0; i < 16; i++)
1090 WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
1091 WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
1092
1093 /* set HW defaults for 3D engine */
1094 WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
1095
1096 sx_debug_1 = RREG32(SX_DEBUG_1);
1097 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
1098 WREG32(SX_DEBUG_1, sx_debug_1);
1099
1100 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
1101 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
Dave Airlie285e0422011-05-09 14:54:33 +10001102 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
Alex Deucherfecf1d02011-03-02 20:07:29 -05001103 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
1104
1105 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
1106
1107 /* need to be explicitly zero-ed */
1108 WREG32(VGT_OFFCHIP_LDS_BASE, 0);
1109 WREG32(SQ_LSTMP_RING_BASE, 0);
1110 WREG32(SQ_HSTMP_RING_BASE, 0);
1111 WREG32(SQ_ESTMP_RING_BASE, 0);
1112 WREG32(SQ_GSTMP_RING_BASE, 0);
1113 WREG32(SQ_VSTMP_RING_BASE, 0);
1114 WREG32(SQ_PSTMP_RING_BASE, 0);
1115
1116 WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
1117
Dave Airlie285e0422011-05-09 14:54:33 +10001118 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
1119 POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
1120 SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
Alex Deucherfecf1d02011-03-02 20:07:29 -05001121
Dave Airlie285e0422011-05-09 14:54:33 +10001122 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
1123 SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
1124 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
Alex Deucherfecf1d02011-03-02 20:07:29 -05001125
1126
1127 WREG32(VGT_NUM_INSTANCES, 1);
1128
1129 WREG32(CP_PERFMON_CNTL, 0);
1130
Dave Airlie285e0422011-05-09 14:54:33 +10001131 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
Alex Deucherfecf1d02011-03-02 20:07:29 -05001132 FETCH_FIFO_HIWATER(0x4) |
1133 DONE_FIFO_HIWATER(0xe0) |
1134 ALU_UPDATE_FIFO_HIWATER(0x8)));
1135
1136 WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
1137 WREG32(SQ_CONFIG, (VC_ENABLE |
1138 EXPORT_SRC_C |
1139 GFX_PRIO(0) |
1140 CS1_PRIO(0) |
1141 CS2_PRIO(1)));
1142 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
1143
1144 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
1145 FORCE_EOV_MAX_REZ_CNT(255)));
1146
1147 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
1148 AUTO_INVLD_EN(ES_AND_GS_AUTO));
1149
1150 WREG32(VGT_GS_VERTEX_REUSE, 16);
1151 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1152
1153 WREG32(CB_PERF_CTR0_SEL_0, 0);
1154 WREG32(CB_PERF_CTR0_SEL_1, 0);
1155 WREG32(CB_PERF_CTR1_SEL_0, 0);
1156 WREG32(CB_PERF_CTR1_SEL_1, 0);
1157 WREG32(CB_PERF_CTR2_SEL_0, 0);
1158 WREG32(CB_PERF_CTR2_SEL_1, 0);
1159 WREG32(CB_PERF_CTR3_SEL_0, 0);
1160 WREG32(CB_PERF_CTR3_SEL_1, 0);
1161
Dave Airlie0b65f832011-05-19 14:14:42 +10001162 tmp = RREG32(HDP_MISC_CNTL);
1163 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
1164 WREG32(HDP_MISC_CNTL, tmp);
1165
Alex Deucherfecf1d02011-03-02 20:07:29 -05001166 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
1167 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1168
1169 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
1170
1171 udelay(50);
Alex Deucher8ba10462013-02-15 16:26:33 -05001172
1173 /* set clockgating golden values on TN */
1174 if (rdev->family == CHIP_ARUBA) {
1175 tmp = RREG32_CG(CG_CGTT_LOCAL_0);
1176 tmp &= ~0x00380000;
1177 WREG32_CG(CG_CGTT_LOCAL_0, tmp);
1178 tmp = RREG32_CG(CG_CGTT_LOCAL_1);
1179 tmp &= ~0x0e000000;
1180 WREG32_CG(CG_CGTT_LOCAL_1, tmp);
1181 }
Alex Deucherfecf1d02011-03-02 20:07:29 -05001182}
1183
Alex Deucherfa8198e2011-03-02 20:07:30 -05001184/*
1185 * GART
1186 */
1187void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
1188{
1189 /* flush hdp cache */
1190 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1191
1192 /* bits 0-7 are the VM contexts0-7 */
1193 WREG32(VM_INVALIDATE_REQUEST, 1);
1194}
1195
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001196static int cayman_pcie_gart_enable(struct radeon_device *rdev)
Alex Deucherfa8198e2011-03-02 20:07:30 -05001197{
Jerome Glisse721604a2012-01-05 22:11:05 -05001198 int i, r;
Alex Deucherfa8198e2011-03-02 20:07:30 -05001199
Jerome Glissec9a1be92011-11-03 11:16:49 -04001200 if (rdev->gart.robj == NULL) {
Alex Deucherfa8198e2011-03-02 20:07:30 -05001201 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1202 return -EINVAL;
1203 }
1204 r = radeon_gart_table_vram_pin(rdev);
1205 if (r)
1206 return r;
1207 radeon_gart_restore(rdev);
1208 /* Setup TLB control */
Jerome Glisse721604a2012-01-05 22:11:05 -05001209 WREG32(MC_VM_MX_L1_TLB_CNTL,
1210 (0xA << 7) |
1211 ENABLE_L1_TLB |
Alex Deucherfa8198e2011-03-02 20:07:30 -05001212 ENABLE_L1_FRAGMENT_PROCESSING |
1213 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
Jerome Glisse721604a2012-01-05 22:11:05 -05001214 ENABLE_ADVANCED_DRIVER_MODEL |
Alex Deucherfa8198e2011-03-02 20:07:30 -05001215 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1216 /* Setup L2 cache */
1217 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
1218 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1219 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1220 EFFECTIVE_L2_QUEUE_SIZE(7) |
1221 CONTEXT1_IDENTITY_ACCESS_MODE(1));
1222 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
1223 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1224 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
1225 /* setup context0 */
1226 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1227 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1228 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1229 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1230 (u32)(rdev->dummy_page.addr >> 12));
1231 WREG32(VM_CONTEXT0_CNTL2, 0);
1232 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1233 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
Jerome Glisse721604a2012-01-05 22:11:05 -05001234
1235 WREG32(0x15D4, 0);
1236 WREG32(0x15D8, 0);
1237 WREG32(0x15DC, 0);
1238
1239 /* empty context1-7 */
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001240 /* Assign the pt base to something valid for now; the pts used for
1241 * the VMs are determined by the application and setup and assigned
1242 * on the fly in the vm part of radeon_gart.c
1243 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001244 for (i = 1; i < 8; i++) {
1245 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
Alex Deucherc1a7ca02012-10-08 12:15:13 -04001246 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
Jerome Glisse721604a2012-01-05 22:11:05 -05001247 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
1248 rdev->gart.table_addr >> 12);
1249 }
1250
1251 /* enable context1-7 */
1252 WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
1253 (u32)(rdev->dummy_page.addr >> 12));
Christian Königae133a12012-09-18 15:30:44 -04001254 WREG32(VM_CONTEXT1_CNTL2, 4);
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02001255 WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
Christian Königae133a12012-09-18 15:30:44 -04001256 RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1257 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
1258 DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1259 DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
1260 PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
1261 PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
1262 VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
1263 VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
1264 READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
1265 READ_PROTECTION_FAULT_ENABLE_DEFAULT |
1266 WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1267 WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001268
1269 cayman_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001270 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1271 (unsigned)(rdev->mc.gtt_size >> 20),
1272 (unsigned long long)rdev->gart.table_addr);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001273 rdev->gart.ready = true;
1274 return 0;
1275}
1276
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001277static void cayman_pcie_gart_disable(struct radeon_device *rdev)
Alex Deucherfa8198e2011-03-02 20:07:30 -05001278{
Alex Deucherfa8198e2011-03-02 20:07:30 -05001279 /* Disable all tables */
1280 WREG32(VM_CONTEXT0_CNTL, 0);
1281 WREG32(VM_CONTEXT1_CNTL, 0);
1282 /* Setup TLB control */
1283 WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
1284 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1285 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1286 /* Setup L2 cache */
1287 WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1288 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1289 EFFECTIVE_L2_QUEUE_SIZE(7) |
1290 CONTEXT1_IDENTITY_ACCESS_MODE(1));
1291 WREG32(VM_L2_CNTL2, 0);
1292 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1293 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
Jerome Glissec9a1be92011-11-03 11:16:49 -04001294 radeon_gart_table_vram_unpin(rdev);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001295}
1296
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001297static void cayman_pcie_gart_fini(struct radeon_device *rdev)
Alex Deucherfa8198e2011-03-02 20:07:30 -05001298{
1299 cayman_pcie_gart_disable(rdev);
1300 radeon_gart_table_vram_free(rdev);
1301 radeon_gart_fini(rdev);
1302}
1303
Alex Deucher1b370782011-11-17 20:13:28 -05001304void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
1305 int ring, u32 cp_int_cntl)
1306{
1307 u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
1308
1309 WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
1310 WREG32(CP_INT_CNTL, cp_int_cntl);
1311}
1312
Alex Deucher0c88a022011-03-02 20:07:31 -05001313/*
1314 * CP.
1315 */
Alex Deucherb40e7e12011-11-17 14:57:50 -05001316void cayman_fence_ring_emit(struct radeon_device *rdev,
1317 struct radeon_fence *fence)
1318{
1319 struct radeon_ring *ring = &rdev->ring[fence->ring];
1320 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
1321
Jerome Glisse721604a2012-01-05 22:11:05 -05001322 /* flush read cache over gart for this vmid */
1323 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1324 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
1325 radeon_ring_write(ring, 0);
Alex Deucherb40e7e12011-11-17 14:57:50 -05001326 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1327 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
1328 radeon_ring_write(ring, 0xFFFFFFFF);
1329 radeon_ring_write(ring, 0);
1330 radeon_ring_write(ring, 10); /* poll interval */
1331 /* EVENT_WRITE_EOP - flush caches, send int */
1332 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1333 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
1334 radeon_ring_write(ring, addr & 0xffffffff);
1335 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
1336 radeon_ring_write(ring, fence->seq);
1337 radeon_ring_write(ring, 0);
1338}
1339
Jerome Glisse721604a2012-01-05 22:11:05 -05001340void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1341{
Christian König876dc9f2012-05-08 14:24:01 +02001342 struct radeon_ring *ring = &rdev->ring[ib->ring];
Jerome Glisse721604a2012-01-05 22:11:05 -05001343
1344 /* set to DX10/11 mode */
1345 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1346 radeon_ring_write(ring, 1);
Christian König45df6802012-07-06 16:22:55 +02001347
1348 if (ring->rptr_save_reg) {
1349 uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
1350 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1351 radeon_ring_write(ring, ((ring->rptr_save_reg -
1352 PACKET3_SET_CONFIG_REG_START) >> 2));
1353 radeon_ring_write(ring, next_rptr);
1354 }
1355
Jerome Glisse721604a2012-01-05 22:11:05 -05001356 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1357 radeon_ring_write(ring,
1358#ifdef __BIG_ENDIAN
1359 (2 << 0) |
1360#endif
1361 (ib->gpu_addr & 0xFFFFFFFC));
1362 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
Christian König4bf3dd92012-08-06 18:57:44 +02001363 radeon_ring_write(ring, ib->length_dw |
1364 (ib->vm ? (ib->vm->id << 24) : 0));
Jerome Glisse721604a2012-01-05 22:11:05 -05001365
1366 /* flush read cache over gart for this vmid */
1367 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1368 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
Christian König4bf3dd92012-08-06 18:57:44 +02001369 radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
Jerome Glisse721604a2012-01-05 22:11:05 -05001370 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1371 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
1372 radeon_ring_write(ring, 0xFFFFFFFF);
1373 radeon_ring_write(ring, 0);
1374 radeon_ring_write(ring, 10); /* poll interval */
1375}
1376
Alex Deucher0c88a022011-03-02 20:07:31 -05001377static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
1378{
1379 if (enable)
1380 WREG32(CP_ME_CNTL, 0);
1381 else {
Dave Airlie38f1cff2011-03-16 11:34:41 +10001382 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Alex Deucher0c88a022011-03-02 20:07:31 -05001383 WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
1384 WREG32(SCRATCH_UMSK, 0);
Alex Deucherf60cbd12012-12-04 15:27:33 -05001385 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001386 }
1387}
1388
1389static int cayman_cp_load_microcode(struct radeon_device *rdev)
1390{
1391 const __be32 *fw_data;
1392 int i;
1393
1394 if (!rdev->me_fw || !rdev->pfp_fw)
1395 return -EINVAL;
1396
1397 cayman_cp_enable(rdev, false);
1398
1399 fw_data = (const __be32 *)rdev->pfp_fw->data;
1400 WREG32(CP_PFP_UCODE_ADDR, 0);
1401 for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
1402 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1403 WREG32(CP_PFP_UCODE_ADDR, 0);
1404
1405 fw_data = (const __be32 *)rdev->me_fw->data;
1406 WREG32(CP_ME_RAM_WADDR, 0);
1407 for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
1408 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1409
1410 WREG32(CP_PFP_UCODE_ADDR, 0);
1411 WREG32(CP_ME_RAM_WADDR, 0);
1412 WREG32(CP_ME_RAM_RADDR, 0);
1413 return 0;
1414}
1415
1416static int cayman_cp_start(struct radeon_device *rdev)
1417{
Christian Könige32eb502011-10-23 12:56:27 +02001418 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher0c88a022011-03-02 20:07:31 -05001419 int r, i;
1420
Christian Könige32eb502011-10-23 12:56:27 +02001421 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher0c88a022011-03-02 20:07:31 -05001422 if (r) {
1423 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1424 return r;
1425 }
Christian Könige32eb502011-10-23 12:56:27 +02001426 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1427 radeon_ring_write(ring, 0x1);
1428 radeon_ring_write(ring, 0x0);
1429 radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
1430 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1431 radeon_ring_write(ring, 0);
1432 radeon_ring_write(ring, 0);
1433 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher0c88a022011-03-02 20:07:31 -05001434
1435 cayman_cp_enable(rdev, true);
1436
Christian Könige32eb502011-10-23 12:56:27 +02001437 r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
Alex Deucher0c88a022011-03-02 20:07:31 -05001438 if (r) {
1439 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1440 return r;
1441 }
1442
1443 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001444 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1445 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher0c88a022011-03-02 20:07:31 -05001446
1447 for (i = 0; i < cayman_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02001448 radeon_ring_write(ring, cayman_default_state[i]);
Alex Deucher0c88a022011-03-02 20:07:31 -05001449
Christian Könige32eb502011-10-23 12:56:27 +02001450 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1451 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher0c88a022011-03-02 20:07:31 -05001452
1453 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001454 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1455 radeon_ring_write(ring, 0);
Alex Deucher0c88a022011-03-02 20:07:31 -05001456
1457 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02001458 radeon_ring_write(ring, 0xc0026f00);
1459 radeon_ring_write(ring, 0x00000000);
1460 radeon_ring_write(ring, 0x00000000);
1461 radeon_ring_write(ring, 0x00000000);
Alex Deucher0c88a022011-03-02 20:07:31 -05001462
1463 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02001464 radeon_ring_write(ring, 0xc0036f00);
1465 radeon_ring_write(ring, 0x00000bc4);
1466 radeon_ring_write(ring, 0xffffffff);
1467 radeon_ring_write(ring, 0xffffffff);
1468 radeon_ring_write(ring, 0xffffffff);
Alex Deucher0c88a022011-03-02 20:07:31 -05001469
Christian Könige32eb502011-10-23 12:56:27 +02001470 radeon_ring_write(ring, 0xc0026900);
1471 radeon_ring_write(ring, 0x00000316);
1472 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1473 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher9b91d182011-03-02 20:07:39 -05001474
Christian Könige32eb502011-10-23 12:56:27 +02001475 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher0c88a022011-03-02 20:07:31 -05001476
1477 /* XXX init other rings */
1478
1479 return 0;
1480}
1481
Alex Deucher755d8192011-03-02 20:07:34 -05001482static void cayman_cp_fini(struct radeon_device *rdev)
1483{
Christian König45df6802012-07-06 16:22:55 +02001484 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05001485 cayman_cp_enable(rdev, false);
Christian König45df6802012-07-06 16:22:55 +02001486 radeon_ring_fini(rdev, ring);
1487 radeon_scratch_free(rdev, ring->rptr_save_reg);
Alex Deucher755d8192011-03-02 20:07:34 -05001488}
1489
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001490static int cayman_cp_resume(struct radeon_device *rdev)
Alex Deucher0c88a022011-03-02 20:07:31 -05001491{
Christian Königb90ca982012-07-04 21:36:53 +02001492 static const int ridx[] = {
1493 RADEON_RING_TYPE_GFX_INDEX,
1494 CAYMAN_RING_TYPE_CP1_INDEX,
1495 CAYMAN_RING_TYPE_CP2_INDEX
1496 };
1497 static const unsigned cp_rb_cntl[] = {
1498 CP_RB0_CNTL,
1499 CP_RB1_CNTL,
1500 CP_RB2_CNTL,
1501 };
1502 static const unsigned cp_rb_rptr_addr[] = {
1503 CP_RB0_RPTR_ADDR,
1504 CP_RB1_RPTR_ADDR,
1505 CP_RB2_RPTR_ADDR
1506 };
1507 static const unsigned cp_rb_rptr_addr_hi[] = {
1508 CP_RB0_RPTR_ADDR_HI,
1509 CP_RB1_RPTR_ADDR_HI,
1510 CP_RB2_RPTR_ADDR_HI
1511 };
1512 static const unsigned cp_rb_base[] = {
1513 CP_RB0_BASE,
1514 CP_RB1_BASE,
1515 CP_RB2_BASE
1516 };
Christian Könige32eb502011-10-23 12:56:27 +02001517 struct radeon_ring *ring;
Christian Königb90ca982012-07-04 21:36:53 +02001518 int i, r;
Alex Deucher0c88a022011-03-02 20:07:31 -05001519
1520 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1521 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1522 SOFT_RESET_PA |
1523 SOFT_RESET_SH |
1524 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001525 SOFT_RESET_SPI |
Alex Deucher0c88a022011-03-02 20:07:31 -05001526 SOFT_RESET_SX));
1527 RREG32(GRBM_SOFT_RESET);
1528 mdelay(15);
1529 WREG32(GRBM_SOFT_RESET, 0);
1530 RREG32(GRBM_SOFT_RESET);
1531
Christian König15d33322011-09-15 19:02:22 +02001532 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f1f2012-01-20 14:47:43 -05001533 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucher0c88a022011-03-02 20:07:31 -05001534
1535 /* Set the write pointer delay */
1536 WREG32(CP_RB_WPTR_DELAY, 0);
1537
1538 WREG32(CP_DEBUG, (1 << 27));
1539
Adam Buchbinder48fc7f72012-09-19 21:48:00 -04001540 /* set the wb address whether it's enabled or not */
Alex Deucher0c88a022011-03-02 20:07:31 -05001541 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
Christian Königb90ca982012-07-04 21:36:53 +02001542 WREG32(SCRATCH_UMSK, 0xff);
Alex Deucher0c88a022011-03-02 20:07:31 -05001543
Christian Königb90ca982012-07-04 21:36:53 +02001544 for (i = 0; i < 3; ++i) {
1545 uint32_t rb_cntl;
1546 uint64_t addr;
1547
1548 /* Set ring buffer size */
1549 ring = &rdev->ring[ridx[i]];
Daniel Vetterb72a8922013-07-10 14:11:59 +02001550 rb_cntl = order_base_2(ring->ring_size / 8);
1551 rb_cntl |= order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8;
Christian Königb90ca982012-07-04 21:36:53 +02001552#ifdef __BIG_ENDIAN
1553 rb_cntl |= BUF_SWAP_32BIT;
1554#endif
1555 WREG32(cp_rb_cntl[i], rb_cntl);
1556
Adam Buchbinder48fc7f72012-09-19 21:48:00 -04001557 /* set the wb address whether it's enabled or not */
Christian Königb90ca982012-07-04 21:36:53 +02001558 addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
1559 WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
1560 WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
Alex Deucher0c88a022011-03-02 20:07:31 -05001561 }
1562
Christian Königb90ca982012-07-04 21:36:53 +02001563 /* set the rb base addr, this causes an internal reset of ALL rings */
1564 for (i = 0; i < 3; ++i) {
1565 ring = &rdev->ring[ridx[i]];
1566 WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
1567 }
Alex Deucher0c88a022011-03-02 20:07:31 -05001568
Christian Königb90ca982012-07-04 21:36:53 +02001569 for (i = 0; i < 3; ++i) {
1570 /* Initialize the ring buffer's read and write pointers */
1571 ring = &rdev->ring[ridx[i]];
1572 WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
Alex Deucher0c88a022011-03-02 20:07:31 -05001573
Christian Königb90ca982012-07-04 21:36:53 +02001574 ring->rptr = ring->wptr = 0;
1575 WREG32(ring->rptr_reg, ring->rptr);
1576 WREG32(ring->wptr_reg, ring->wptr);
Alex Deucher0c88a022011-03-02 20:07:31 -05001577
Christian Königb90ca982012-07-04 21:36:53 +02001578 mdelay(1);
1579 WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
1580 }
Alex Deucher0c88a022011-03-02 20:07:31 -05001581
1582 /* start the rings */
1583 cayman_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001584 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
1585 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1586 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001587 /* this only test cp0 */
Alex Deucherf7128122012-02-23 17:53:45 -05001588 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Alex Deucher0c88a022011-03-02 20:07:31 -05001589 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02001590 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1591 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1592 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001593 return r;
1594 }
1595
1596 return 0;
1597}
1598
Christian König2483b4e2013-08-13 11:56:54 +02001599u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deucher168757e2013-01-18 19:17:22 -05001600{
1601 u32 reset_mask = 0;
1602 u32 tmp;
1603
1604 /* GRBM_STATUS */
1605 tmp = RREG32(GRBM_STATUS);
1606 if (tmp & (PA_BUSY | SC_BUSY |
1607 SH_BUSY | SX_BUSY |
1608 TA_BUSY | VGT_BUSY |
1609 DB_BUSY | CB_BUSY |
1610 GDS_BUSY | SPI_BUSY |
1611 IA_BUSY | IA_BUSY_NO_DMA))
1612 reset_mask |= RADEON_RESET_GFX;
1613
1614 if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
1615 CP_BUSY | CP_COHERENCY_BUSY))
1616 reset_mask |= RADEON_RESET_CP;
1617
1618 if (tmp & GRBM_EE_BUSY)
1619 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1620
1621 /* DMA_STATUS_REG 0 */
1622 tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
1623 if (!(tmp & DMA_IDLE))
1624 reset_mask |= RADEON_RESET_DMA;
1625
1626 /* DMA_STATUS_REG 1 */
1627 tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
1628 if (!(tmp & DMA_IDLE))
1629 reset_mask |= RADEON_RESET_DMA1;
1630
1631 /* SRBM_STATUS2 */
1632 tmp = RREG32(SRBM_STATUS2);
1633 if (tmp & DMA_BUSY)
1634 reset_mask |= RADEON_RESET_DMA;
1635
1636 if (tmp & DMA1_BUSY)
1637 reset_mask |= RADEON_RESET_DMA1;
1638
1639 /* SRBM_STATUS */
1640 tmp = RREG32(SRBM_STATUS);
1641 if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
1642 reset_mask |= RADEON_RESET_RLC;
1643
1644 if (tmp & IH_BUSY)
1645 reset_mask |= RADEON_RESET_IH;
1646
1647 if (tmp & SEM_BUSY)
1648 reset_mask |= RADEON_RESET_SEM;
1649
1650 if (tmp & GRBM_RQ_PENDING)
1651 reset_mask |= RADEON_RESET_GRBM;
1652
1653 if (tmp & VMC_BUSY)
1654 reset_mask |= RADEON_RESET_VMC;
1655
1656 if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
1657 MCC_BUSY | MCD_BUSY))
1658 reset_mask |= RADEON_RESET_MC;
1659
1660 if (evergreen_is_display_hung(rdev))
1661 reset_mask |= RADEON_RESET_DISPLAY;
1662
1663 /* VM_L2_STATUS */
1664 tmp = RREG32(VM_L2_STATUS);
1665 if (tmp & L2_BUSY)
1666 reset_mask |= RADEON_RESET_VMC;
1667
Alex Deucherd808fc82013-02-28 10:03:08 -05001668 /* Skip MC reset as it's mostly likely not hung, just busy */
1669 if (reset_mask & RADEON_RESET_MC) {
1670 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1671 reset_mask &= ~RADEON_RESET_MC;
1672 }
1673
Alex Deucher168757e2013-01-18 19:17:22 -05001674 return reset_mask;
1675}
1676
1677static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher271d6fed2013-01-03 12:48:05 -05001678{
1679 struct evergreen_mc_save save;
Alex Deucher187e3592013-01-18 14:51:38 -05001680 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1681 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001682
Alex Deucher271d6fed2013-01-03 12:48:05 -05001683 if (reset_mask == 0)
Alex Deucher168757e2013-01-18 19:17:22 -05001684 return;
Alex Deucher271d6fed2013-01-03 12:48:05 -05001685
1686 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1687
Alex Deucher187e3592013-01-18 14:51:38 -05001688 evergreen_print_gpu_status_regs(rdev);
Alex Deucher271d6fed2013-01-03 12:48:05 -05001689 dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
1690 RREG32(0x14F8));
1691 dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
1692 RREG32(0x14D8));
1693 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
1694 RREG32(0x14FC));
1695 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
1696 RREG32(0x14DC));
1697
Alex Deucher187e3592013-01-18 14:51:38 -05001698 /* Disable CP parsing/prefetching */
1699 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
1700
1701 if (reset_mask & RADEON_RESET_DMA) {
1702 /* dma0 */
1703 tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
1704 tmp &= ~DMA_RB_ENABLE;
1705 WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
Alex Deucher168757e2013-01-18 19:17:22 -05001706 }
Alex Deucher187e3592013-01-18 14:51:38 -05001707
Alex Deucher168757e2013-01-18 19:17:22 -05001708 if (reset_mask & RADEON_RESET_DMA1) {
Alex Deucher187e3592013-01-18 14:51:38 -05001709 /* dma1 */
1710 tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
1711 tmp &= ~DMA_RB_ENABLE;
1712 WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
1713 }
1714
Alex Deucher90fb8772013-01-23 18:59:17 -05001715 udelay(50);
1716
1717 evergreen_mc_stop(rdev, &save);
1718 if (evergreen_mc_wait_for_idle(rdev)) {
1719 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1720 }
1721
Alex Deucher187e3592013-01-18 14:51:38 -05001722 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1723 grbm_soft_reset = SOFT_RESET_CB |
1724 SOFT_RESET_DB |
1725 SOFT_RESET_GDS |
1726 SOFT_RESET_PA |
1727 SOFT_RESET_SC |
1728 SOFT_RESET_SPI |
1729 SOFT_RESET_SH |
1730 SOFT_RESET_SX |
1731 SOFT_RESET_TC |
1732 SOFT_RESET_TA |
1733 SOFT_RESET_VGT |
1734 SOFT_RESET_IA;
1735 }
1736
1737 if (reset_mask & RADEON_RESET_CP) {
1738 grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
1739
1740 srbm_soft_reset |= SOFT_RESET_GRBM;
1741 }
Alex Deucher271d6fed2013-01-03 12:48:05 -05001742
1743 if (reset_mask & RADEON_RESET_DMA)
Alex Deucher168757e2013-01-18 19:17:22 -05001744 srbm_soft_reset |= SOFT_RESET_DMA;
1745
1746 if (reset_mask & RADEON_RESET_DMA1)
1747 srbm_soft_reset |= SOFT_RESET_DMA1;
1748
1749 if (reset_mask & RADEON_RESET_DISPLAY)
1750 srbm_soft_reset |= SOFT_RESET_DC;
1751
1752 if (reset_mask & RADEON_RESET_RLC)
1753 srbm_soft_reset |= SOFT_RESET_RLC;
1754
1755 if (reset_mask & RADEON_RESET_SEM)
1756 srbm_soft_reset |= SOFT_RESET_SEM;
1757
1758 if (reset_mask & RADEON_RESET_IH)
1759 srbm_soft_reset |= SOFT_RESET_IH;
1760
1761 if (reset_mask & RADEON_RESET_GRBM)
1762 srbm_soft_reset |= SOFT_RESET_GRBM;
1763
1764 if (reset_mask & RADEON_RESET_VMC)
1765 srbm_soft_reset |= SOFT_RESET_VMC;
1766
Alex Deucher24178ec2013-01-24 15:00:17 -05001767 if (!(rdev->flags & RADEON_IS_IGP)) {
1768 if (reset_mask & RADEON_RESET_MC)
1769 srbm_soft_reset |= SOFT_RESET_MC;
1770 }
Alex Deucher187e3592013-01-18 14:51:38 -05001771
1772 if (grbm_soft_reset) {
1773 tmp = RREG32(GRBM_SOFT_RESET);
1774 tmp |= grbm_soft_reset;
1775 dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
1776 WREG32(GRBM_SOFT_RESET, tmp);
1777 tmp = RREG32(GRBM_SOFT_RESET);
1778
1779 udelay(50);
1780
1781 tmp &= ~grbm_soft_reset;
1782 WREG32(GRBM_SOFT_RESET, tmp);
1783 tmp = RREG32(GRBM_SOFT_RESET);
1784 }
1785
1786 if (srbm_soft_reset) {
1787 tmp = RREG32(SRBM_SOFT_RESET);
1788 tmp |= srbm_soft_reset;
1789 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1790 WREG32(SRBM_SOFT_RESET, tmp);
1791 tmp = RREG32(SRBM_SOFT_RESET);
1792
1793 udelay(50);
1794
1795 tmp &= ~srbm_soft_reset;
1796 WREG32(SRBM_SOFT_RESET, tmp);
1797 tmp = RREG32(SRBM_SOFT_RESET);
1798 }
Alex Deucher271d6fed2013-01-03 12:48:05 -05001799
1800 /* Wait a little for things to settle down */
1801 udelay(50);
1802
Alex Deucherb9952a82011-03-02 20:07:33 -05001803 evergreen_mc_resume(rdev, &save);
Alex Deucher187e3592013-01-18 14:51:38 -05001804 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001805
Alex Deucher187e3592013-01-18 14:51:38 -05001806 evergreen_print_gpu_status_regs(rdev);
Alex Deucherb9952a82011-03-02 20:07:33 -05001807}
1808
1809int cayman_asic_reset(struct radeon_device *rdev)
1810{
Alex Deucher168757e2013-01-18 19:17:22 -05001811 u32 reset_mask;
1812
1813 reset_mask = cayman_gpu_check_soft_reset(rdev);
1814
1815 if (reset_mask)
1816 r600_set_bios_scratch_engine_hung(rdev, true);
1817
1818 cayman_gpu_soft_reset(rdev, reset_mask);
1819
1820 reset_mask = cayman_gpu_check_soft_reset(rdev);
1821
1822 if (!reset_mask)
1823 r600_set_bios_scratch_engine_hung(rdev, false);
1824
1825 return 0;
Alex Deucherb9952a82011-03-02 20:07:33 -05001826}
1827
Alex Deucherf60cbd12012-12-04 15:27:33 -05001828/**
Alex Deucher123bc182013-01-24 11:37:19 -05001829 * cayman_gfx_is_lockup - Check if the GFX engine is locked up
1830 *
1831 * @rdev: radeon_device pointer
1832 * @ring: radeon_ring structure holding ring information
1833 *
1834 * Check if the GFX engine is locked up.
1835 * Returns true if the engine appears to be locked up, false if not.
1836 */
1837bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1838{
1839 u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
1840
1841 if (!(reset_mask & (RADEON_RESET_GFX |
1842 RADEON_RESET_COMPUTE |
1843 RADEON_RESET_CP))) {
1844 radeon_ring_lockup_update(ring);
1845 return false;
1846 }
1847 /* force CP activities */
1848 radeon_ring_force_activity(rdev, ring);
1849 return radeon_ring_test_lockup(rdev, ring);
1850}
1851
Alex Deucher755d8192011-03-02 20:07:34 -05001852static int cayman_startup(struct radeon_device *rdev)
1853{
Christian Könige32eb502011-10-23 12:56:27 +02001854 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05001855 int r;
1856
Ilija Hadzicb07759b2011-09-20 10:22:58 -04001857 /* enable pcie gen2 link */
1858 evergreen_pcie_gen2_enable(rdev);
Alex Deucherf52382d2013-02-15 11:02:50 -05001859 /* enable aspm */
1860 evergreen_program_aspm(rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -04001861
Alex Deuchere5903d32013-08-30 08:58:20 -04001862 /* scratch needs to be initialized before MC */
1863 r = r600_vram_scratch_init(rdev);
1864 if (r)
1865 return r;
1866
Alex Deucher6fab3feb2013-08-04 12:13:17 -04001867 evergreen_mc_program(rdev);
1868
Alex Deucher01ac8792013-12-18 19:11:27 -05001869 if (!(rdev->flags & RADEON_IS_IGP)) {
Alex Deucherc420c742012-03-20 17:18:39 -04001870 r = ni_mc_load_microcode(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001871 if (r) {
Alex Deucherc420c742012-03-20 17:18:39 -04001872 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucher755d8192011-03-02 20:07:34 -05001873 return r;
1874 }
1875 }
Alex Deucher755d8192011-03-02 20:07:34 -05001876
Alex Deucher755d8192011-03-02 20:07:34 -05001877 r = cayman_pcie_gart_enable(rdev);
1878 if (r)
1879 return r;
1880 cayman_gpu_init(rdev);
1881
Alex Deucherc420c742012-03-20 17:18:39 -04001882 /* allocate rlc buffers */
1883 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher2948f5e2013-04-12 13:52:52 -04001884 rdev->rlc.reg_list = tn_rlc_save_restore_register_list;
Alex Deucher1fd11772013-04-17 17:53:50 -04001885 rdev->rlc.reg_list_size =
1886 (u32)ARRAY_SIZE(tn_rlc_save_restore_register_list);
Alex Deucher2948f5e2013-04-12 13:52:52 -04001887 rdev->rlc.cs_data = cayman_cs_data;
1888 r = sumo_rlc_init(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04001889 if (r) {
1890 DRM_ERROR("Failed to init rlc BOs!\n");
1891 return r;
1892 }
1893 }
1894
Alex Deucher755d8192011-03-02 20:07:34 -05001895 /* allocate wb buffer */
1896 r = radeon_wb_init(rdev);
1897 if (r)
1898 return r;
1899
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001900 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
1901 if (r) {
1902 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1903 return r;
1904 }
1905
Christian Könige409b122013-08-13 11:56:53 +02001906 r = uvd_v2_2_resume(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02001907 if (!r) {
1908 r = radeon_fence_driver_start_ring(rdev,
1909 R600_RING_TYPE_UVD_INDEX);
1910 if (r)
1911 dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
1912 }
1913 if (r)
1914 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
1915
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001916 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
1917 if (r) {
1918 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1919 return r;
1920 }
1921
1922 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
1923 if (r) {
1924 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1925 return r;
1926 }
1927
Alex Deucherf60cbd12012-12-04 15:27:33 -05001928 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
1929 if (r) {
1930 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
1931 return r;
1932 }
1933
1934 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
1935 if (r) {
1936 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
1937 return r;
1938 }
1939
Alex Deucher755d8192011-03-02 20:07:34 -05001940 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02001941 if (!rdev->irq.installed) {
1942 r = radeon_irq_kms_init(rdev);
1943 if (r)
1944 return r;
1945 }
1946
Alex Deucher755d8192011-03-02 20:07:34 -05001947 r = r600_irq_init(rdev);
1948 if (r) {
1949 DRM_ERROR("radeon: IH init failed (%d).\n", r);
1950 radeon_irq_kms_fini(rdev);
1951 return r;
1952 }
1953 evergreen_irq_set(rdev);
1954
Christian Könige32eb502011-10-23 12:56:27 +02001955 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05001956 CP_RB0_RPTR, CP_RB0_WPTR,
Christian König2e1e6da2013-08-13 11:56:52 +02001957 RADEON_CP_PACKET2);
Alex Deucher755d8192011-03-02 20:07:34 -05001958 if (r)
1959 return r;
Alex Deucherf60cbd12012-12-04 15:27:33 -05001960
1961 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
1962 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
1963 DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
1964 DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02001965 DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
Alex Deucherf60cbd12012-12-04 15:27:33 -05001966 if (r)
1967 return r;
1968
1969 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
1970 r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
1971 DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
1972 DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02001973 DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
Alex Deucherf60cbd12012-12-04 15:27:33 -05001974 if (r)
1975 return r;
1976
Alex Deucher755d8192011-03-02 20:07:34 -05001977 r = cayman_cp_load_microcode(rdev);
1978 if (r)
1979 return r;
1980 r = cayman_cp_resume(rdev);
1981 if (r)
1982 return r;
1983
Alex Deucherf60cbd12012-12-04 15:27:33 -05001984 r = cayman_dma_resume(rdev);
1985 if (r)
1986 return r;
1987
Christian Königf2ba57b2013-04-08 12:41:29 +02001988 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
1989 if (ring->ring_size) {
Christian König02c9f7f2013-08-13 11:56:51 +02001990 r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
Christian Königf2ba57b2013-04-08 12:41:29 +02001991 UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
Christian König2e1e6da2013-08-13 11:56:52 +02001992 RADEON_CP_PACKET2);
Christian Königf2ba57b2013-04-08 12:41:29 +02001993 if (!r)
Christian Könige409b122013-08-13 11:56:53 +02001994 r = uvd_v1_0_init(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02001995 if (r)
1996 DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
1997 }
1998
Christian König2898c342012-07-05 11:55:34 +02001999 r = radeon_ib_pool_init(rdev);
2000 if (r) {
2001 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002002 return r;
Christian König2898c342012-07-05 11:55:34 +02002003 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05002004
Christian Königc6105f22012-07-05 14:32:00 +02002005 r = radeon_vm_manager_init(rdev);
2006 if (r) {
2007 dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
Jerome Glisse721604a2012-01-05 22:11:05 -05002008 return r;
Christian Königc6105f22012-07-05 14:32:00 +02002009 }
Jerome Glisse721604a2012-01-05 22:11:05 -05002010
Alex Deucherb5306022013-07-31 16:51:33 -04002011 if (ASIC_IS_DCE6(rdev)) {
2012 r = dce6_audio_init(rdev);
2013 if (r)
2014 return r;
2015 } else {
2016 r = r600_audio_init(rdev);
2017 if (r)
2018 return r;
2019 }
Rafał Miłecki6b53a052012-06-11 12:34:01 +02002020
Alex Deucher755d8192011-03-02 20:07:34 -05002021 return 0;
2022}
2023
2024int cayman_resume(struct radeon_device *rdev)
2025{
2026 int r;
2027
2028 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
2029 * posting will perform necessary task to bring back GPU into good
2030 * shape.
2031 */
2032 /* post card */
2033 atom_asic_init(rdev->mode_info.atom_context);
2034
Alex Deuchera2c96a22013-02-28 17:58:36 -05002035 /* init golden registers */
2036 ni_init_golden_registers(rdev);
2037
Jerome Glisseb15ba512011-11-15 11:48:34 -05002038 rdev->accel_working = true;
Alex Deucher755d8192011-03-02 20:07:34 -05002039 r = cayman_startup(rdev);
2040 if (r) {
2041 DRM_ERROR("cayman startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002042 rdev->accel_working = false;
Alex Deucher755d8192011-03-02 20:07:34 -05002043 return r;
2044 }
Alex Deucher755d8192011-03-02 20:07:34 -05002045 return r;
Alex Deucher755d8192011-03-02 20:07:34 -05002046}
2047
2048int cayman_suspend(struct radeon_device *rdev)
2049{
Alex Deucherb5306022013-07-31 16:51:33 -04002050 if (ASIC_IS_DCE6(rdev))
2051 dce6_audio_fini(rdev);
2052 else
2053 r600_audio_fini(rdev);
Alex Deucherfa3daf92013-03-11 15:32:26 -04002054 radeon_vm_manager_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002055 cayman_cp_enable(rdev, false);
Alex Deucherf60cbd12012-12-04 15:27:33 -05002056 cayman_dma_stop(rdev);
Christian Könige409b122013-08-13 11:56:53 +02002057 uvd_v1_0_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02002058 radeon_uvd_suspend(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002059 evergreen_irq_suspend(rdev);
2060 radeon_wb_disable(rdev);
2061 cayman_pcie_gart_disable(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002062 return 0;
2063}
2064
2065/* Plan is to move initialization in that function and use
2066 * helper function so that radeon_device_init pretty much
2067 * do nothing more than calling asic specific function. This
2068 * should also allow to remove a bunch of callback function
2069 * like vram_info.
2070 */
2071int cayman_init(struct radeon_device *rdev)
2072{
Christian Könige32eb502011-10-23 12:56:27 +02002073 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05002074 int r;
2075
Alex Deucher755d8192011-03-02 20:07:34 -05002076 /* Read BIOS */
2077 if (!radeon_get_bios(rdev)) {
2078 if (ASIC_IS_AVIVO(rdev))
2079 return -EINVAL;
2080 }
2081 /* Must be an ATOMBIOS */
2082 if (!rdev->is_atom_bios) {
2083 dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
2084 return -EINVAL;
2085 }
2086 r = radeon_atombios_init(rdev);
2087 if (r)
2088 return r;
2089
2090 /* Post card if necessary */
2091 if (!radeon_card_posted(rdev)) {
2092 if (!rdev->bios) {
2093 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2094 return -EINVAL;
2095 }
2096 DRM_INFO("GPU not posted. posting now...\n");
2097 atom_asic_init(rdev->mode_info.atom_context);
2098 }
Alex Deuchera2c96a22013-02-28 17:58:36 -05002099 /* init golden registers */
2100 ni_init_golden_registers(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002101 /* Initialize scratch registers */
2102 r600_scratch_init(rdev);
2103 /* Initialize surface registers */
2104 radeon_surface_init(rdev);
2105 /* Initialize clocks */
2106 radeon_get_clock_info(rdev->ddev);
2107 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002108 r = radeon_fence_driver_init(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002109 if (r)
2110 return r;
2111 /* initialize memory controller */
2112 r = evergreen_mc_init(rdev);
2113 if (r)
2114 return r;
2115 /* Memory manager */
2116 r = radeon_bo_init(rdev);
2117 if (r)
2118 return r;
2119
Alex Deucher01ac8792013-12-18 19:11:27 -05002120 if (rdev->flags & RADEON_IS_IGP) {
2121 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2122 r = ni_init_microcode(rdev);
2123 if (r) {
2124 DRM_ERROR("Failed to load firmware!\n");
2125 return r;
2126 }
2127 }
2128 } else {
2129 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
2130 r = ni_init_microcode(rdev);
2131 if (r) {
2132 DRM_ERROR("Failed to load firmware!\n");
2133 return r;
2134 }
2135 }
2136 }
2137
Christian Könige32eb502011-10-23 12:56:27 +02002138 ring->ring_obj = NULL;
2139 r600_ring_init(rdev, ring, 1024 * 1024);
Alex Deucher755d8192011-03-02 20:07:34 -05002140
Alex Deucherf60cbd12012-12-04 15:27:33 -05002141 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2142 ring->ring_obj = NULL;
2143 r600_ring_init(rdev, ring, 64 * 1024);
2144
2145 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
2146 ring->ring_obj = NULL;
2147 r600_ring_init(rdev, ring, 64 * 1024);
2148
Christian Königf2ba57b2013-04-08 12:41:29 +02002149 r = radeon_uvd_init(rdev);
2150 if (!r) {
2151 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2152 ring->ring_obj = NULL;
2153 r600_ring_init(rdev, ring, 4096);
2154 }
2155
Alex Deucher755d8192011-03-02 20:07:34 -05002156 rdev->ih.ring_obj = NULL;
2157 r600_ih_ring_init(rdev, 64 * 1024);
2158
2159 r = r600_pcie_gart_init(rdev);
2160 if (r)
2161 return r;
2162
2163 rdev->accel_working = true;
2164 r = cayman_startup(rdev);
2165 if (r) {
2166 dev_err(rdev->dev, "disabling GPU acceleration\n");
2167 cayman_cp_fini(rdev);
Alex Deucherf60cbd12012-12-04 15:27:33 -05002168 cayman_dma_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002169 r600_irq_fini(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04002170 if (rdev->flags & RADEON_IS_IGP)
Alex Deucher2948f5e2013-04-12 13:52:52 -04002171 sumo_rlc_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002172 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002173 radeon_ib_pool_fini(rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002174 radeon_vm_manager_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002175 radeon_irq_kms_fini(rdev);
2176 cayman_pcie_gart_fini(rdev);
2177 rdev->accel_working = false;
2178 }
Alex Deucher755d8192011-03-02 20:07:34 -05002179
2180 /* Don't start up if the MC ucode is missing.
2181 * The default clocks and voltages before the MC ucode
2182 * is loaded are not suffient for advanced operations.
Alex Deucherc420c742012-03-20 17:18:39 -04002183 *
2184 * We can skip this check for TN, because there is no MC
2185 * ucode.
Alex Deucher755d8192011-03-02 20:07:34 -05002186 */
Alex Deucherc420c742012-03-20 17:18:39 -04002187 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
Alex Deucher755d8192011-03-02 20:07:34 -05002188 DRM_ERROR("radeon: MC ucode required for NI+.\n");
2189 return -EINVAL;
2190 }
2191
2192 return 0;
2193}
2194
2195void cayman_fini(struct radeon_device *rdev)
2196{
Alex Deucher755d8192011-03-02 20:07:34 -05002197 cayman_cp_fini(rdev);
Alex Deucherf60cbd12012-12-04 15:27:33 -05002198 cayman_dma_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002199 r600_irq_fini(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04002200 if (rdev->flags & RADEON_IS_IGP)
Alex Deucher2948f5e2013-04-12 13:52:52 -04002201 sumo_rlc_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002202 radeon_wb_fini(rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002203 radeon_vm_manager_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02002204 radeon_ib_pool_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002205 radeon_irq_kms_fini(rdev);
Christian Könige409b122013-08-13 11:56:53 +02002206 uvd_v1_0_fini(rdev);
Christian Königf2ba57b2013-04-08 12:41:29 +02002207 radeon_uvd_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002208 cayman_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002209 r600_vram_scratch_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002210 radeon_gem_fini(rdev);
2211 radeon_fence_driver_fini(rdev);
2212 radeon_bo_fini(rdev);
2213 radeon_atombios_fini(rdev);
2214 kfree(rdev->bios);
2215 rdev->bios = NULL;
2216}
2217
Jerome Glisse721604a2012-01-05 22:11:05 -05002218/*
2219 * vm
2220 */
2221int cayman_vm_init(struct radeon_device *rdev)
2222{
2223 /* number of VMs */
2224 rdev->vm_manager.nvm = 8;
2225 /* base offset of vram pages */
Alex Deuchere71270f2012-03-20 17:18:38 -04002226 if (rdev->flags & RADEON_IS_IGP) {
2227 u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
2228 tmp <<= 22;
2229 rdev->vm_manager.vram_base_offset = tmp;
2230 } else
2231 rdev->vm_manager.vram_base_offset = 0;
Jerome Glisse721604a2012-01-05 22:11:05 -05002232 return 0;
2233}
2234
2235void cayman_vm_fini(struct radeon_device *rdev)
2236{
2237}
2238
Alex Deucher54e2e492013-06-13 18:26:25 -04002239/**
2240 * cayman_vm_decode_fault - print human readable fault info
2241 *
2242 * @rdev: radeon_device pointer
2243 * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
2244 * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
2245 *
2246 * Print human readable fault information (cayman/TN).
2247 */
2248void cayman_vm_decode_fault(struct radeon_device *rdev,
2249 u32 status, u32 addr)
2250{
2251 u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
2252 u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
2253 u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
2254 char *block;
2255
2256 switch (mc_id) {
2257 case 32:
2258 case 16:
2259 case 96:
2260 case 80:
2261 case 160:
2262 case 144:
2263 case 224:
2264 case 208:
2265 block = "CB";
2266 break;
2267 case 33:
2268 case 17:
2269 case 97:
2270 case 81:
2271 case 161:
2272 case 145:
2273 case 225:
2274 case 209:
2275 block = "CB_FMASK";
2276 break;
2277 case 34:
2278 case 18:
2279 case 98:
2280 case 82:
2281 case 162:
2282 case 146:
2283 case 226:
2284 case 210:
2285 block = "CB_CMASK";
2286 break;
2287 case 35:
2288 case 19:
2289 case 99:
2290 case 83:
2291 case 163:
2292 case 147:
2293 case 227:
2294 case 211:
2295 block = "CB_IMMED";
2296 break;
2297 case 36:
2298 case 20:
2299 case 100:
2300 case 84:
2301 case 164:
2302 case 148:
2303 case 228:
2304 case 212:
2305 block = "DB";
2306 break;
2307 case 37:
2308 case 21:
2309 case 101:
2310 case 85:
2311 case 165:
2312 case 149:
2313 case 229:
2314 case 213:
2315 block = "DB_HTILE";
2316 break;
2317 case 38:
2318 case 22:
2319 case 102:
2320 case 86:
2321 case 166:
2322 case 150:
2323 case 230:
2324 case 214:
2325 block = "SX";
2326 break;
2327 case 39:
2328 case 23:
2329 case 103:
2330 case 87:
2331 case 167:
2332 case 151:
2333 case 231:
2334 case 215:
2335 block = "DB_STEN";
2336 break;
2337 case 40:
2338 case 24:
2339 case 104:
2340 case 88:
2341 case 232:
2342 case 216:
2343 case 168:
2344 case 152:
2345 block = "TC_TFETCH";
2346 break;
2347 case 41:
2348 case 25:
2349 case 105:
2350 case 89:
2351 case 233:
2352 case 217:
2353 case 169:
2354 case 153:
2355 block = "TC_VFETCH";
2356 break;
2357 case 42:
2358 case 26:
2359 case 106:
2360 case 90:
2361 case 234:
2362 case 218:
2363 case 170:
2364 case 154:
2365 block = "VC";
2366 break;
2367 case 112:
2368 block = "CP";
2369 break;
2370 case 113:
2371 case 114:
2372 block = "SH";
2373 break;
2374 case 115:
2375 block = "VGT";
2376 break;
2377 case 178:
2378 block = "IH";
2379 break;
2380 case 51:
2381 block = "RLC";
2382 break;
2383 case 55:
2384 block = "DMA";
2385 break;
2386 case 56:
2387 block = "HDP";
2388 break;
2389 default:
2390 block = "unknown";
2391 break;
2392 }
2393
2394 printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
2395 protections, vmid, addr,
2396 (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
2397 block, mc_id);
2398}
2399
Alex Deucher7a083292012-08-31 13:51:21 -04002400/**
2401 * cayman_vm_flush - vm flush using the CP
2402 *
2403 * @rdev: radeon_device pointer
2404 *
2405 * Update the page table base and flush the VM TLB
2406 * using the CP (cayman-si).
2407 */
Alex Deucher498522b2012-10-02 14:43:38 -04002408void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
Christian König9b40e5d2012-08-08 12:22:43 +02002409{
Alex Deucher498522b2012-10-02 14:43:38 -04002410 struct radeon_ring *ring = &rdev->ring[ridx];
Christian König9b40e5d2012-08-08 12:22:43 +02002411
Christian Königee60e292012-08-09 16:21:08 +02002412 if (vm == NULL)
Christian König9b40e5d2012-08-08 12:22:43 +02002413 return;
2414
Christian Königee60e292012-08-09 16:21:08 +02002415 radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +02002416 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
Christian Königee60e292012-08-09 16:21:08 +02002417
Christian König9b40e5d2012-08-08 12:22:43 +02002418 /* flush hdp cache */
2419 radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
2420 radeon_ring_write(ring, 0x1);
2421
2422 /* bits 0-7 are the VM contexts0-7 */
2423 radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
Alex Deucher498522b2012-10-02 14:43:38 -04002424 radeon_ring_write(ring, 1 << vm->id);
Christian König58f8cf52012-10-22 17:42:35 +02002425
2426 /* sync PFP to ME, otherwise we might get invalid PFP reads */
2427 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2428 radeon_ring_write(ring, 0x0);
Jerome Glisse721604a2012-01-05 22:11:05 -05002429}