blob: 61983daa7bba6941e4a18cc655677805a9c4d12e [file] [log] [blame]
Stephen Boyddd15ab82011-11-08 10:34:05 -08001/*
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08002 *
3 * Copyright (C) 2007 Google, Inc.
Stephen Boyddd15ab82011-11-08 10:34:05 -08004 * Copyright (c) 2009-2011, Code Aurora Forum. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
Stephen Boyd4a184072011-11-08 10:34:04 -080017#include <linux/clocksource.h>
18#include <linux/clockchips.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080019#include <linux/init.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080020#include <linux/interrupt.h>
21#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080023
24#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070025#include <asm/hardware/gic.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080026#include <asm/localtimer.h>
Stephen Boydf8e56c42012-02-22 01:39:37 +000027#include <asm/sched_clock.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070028
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/msm_iomap.h>
David Brown8c27e6f2011-01-07 10:20:49 -080030#include <mach/cpu.h>
Stephen Boyd4a184072011-11-08 10:34:04 -080031#include <mach/board.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080032
33#define TIMER_MATCH_VAL 0x0000
34#define TIMER_COUNT_VAL 0x0004
35#define TIMER_ENABLE 0x0008
Stephen Boyd4a184072011-11-08 10:34:04 -080036#define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
37#define TIMER_ENABLE_EN BIT(0)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080038#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070039#define DGT_CLK_CTL 0x0034
Stephen Boyd4a184072011-11-08 10:34:04 -080040#define DGT_CLK_CTL_DIV_4 0x3
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080041
42#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070043
Stephen Boyd2081a6b2011-11-08 10:34:08 -080044#define MSM_DGT_SHIFT 5
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080045
Stephen Boyd2a00c102011-11-08 10:34:07 -080046static void __iomem *event_base;
Stephen Boyda850c3f2011-11-08 10:34:06 -080047
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080048static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
49{
Marc Zyngier28af6902011-07-22 12:52:37 +010050 struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
Stephen Boyda850c3f2011-11-08 10:34:06 -080051 /* Stop the timer tick */
52 if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
Stephen Boyd2a00c102011-11-08 10:34:07 -080053 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080054 ctrl &= ~TIMER_ENABLE_EN;
Stephen Boyd2a00c102011-11-08 10:34:07 -080055 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080056 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080057 evt->event_handler(evt);
58 return IRQ_HANDLED;
59}
60
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080061static int msm_timer_set_next_event(unsigned long cycles,
62 struct clock_event_device *evt)
63{
Stephen Boyd2a00c102011-11-08 10:34:07 -080064 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080065
Stephen Boyd2a00c102011-11-08 10:34:07 -080066 writel_relaxed(0, event_base + TIMER_CLEAR);
67 writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
68 writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080069 return 0;
70}
71
72static void msm_timer_set_mode(enum clock_event_mode mode,
73 struct clock_event_device *evt)
74{
Stephen Boyda850c3f2011-11-08 10:34:06 -080075 u32 ctrl;
76
Stephen Boyd2a00c102011-11-08 10:34:07 -080077 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080078 ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080079
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080080 switch (mode) {
81 case CLOCK_EVT_MODE_RESUME:
82 case CLOCK_EVT_MODE_PERIODIC:
83 break;
84 case CLOCK_EVT_MODE_ONESHOT:
Stephen Boyda850c3f2011-11-08 10:34:06 -080085 /* Timer is enabled in set_next_event */
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080086 break;
87 case CLOCK_EVT_MODE_UNUSED:
88 case CLOCK_EVT_MODE_SHUTDOWN:
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080089 break;
90 }
Stephen Boyd2a00c102011-11-08 10:34:07 -080091 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080092}
93
Stephen Boyd2a00c102011-11-08 10:34:07 -080094static struct clock_event_device msm_clockevent = {
95 .name = "gp_timer",
96 .features = CLOCK_EVT_FEAT_ONESHOT,
Stephen Boyd2a00c102011-11-08 10:34:07 -080097 .rating = 200,
98 .set_next_event = msm_timer_set_next_event,
99 .set_mode = msm_timer_set_mode,
100};
101
102static union {
103 struct clock_event_device *evt;
104 struct clock_event_device __percpu **percpu_evt;
105} msm_evt;
106
107static void __iomem *source_base;
108
Stephen Boydf8e56c42012-02-22 01:39:37 +0000109static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800110{
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800111 return readl_relaxed(source_base + TIMER_COUNT_VAL);
112}
113
Stephen Boydf8e56c42012-02-22 01:39:37 +0000114static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800115{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800116 /*
117 * Shift timer count down by a constant due to unreliable lower bits
118 * on some targets.
119 */
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800120 return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800121}
122
123static struct clocksource msm_clocksource = {
124 .name = "dg_timer",
125 .rating = 300,
126 .read = msm_read_timer_count,
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800127 .mask = CLOCKSOURCE_MASK(32),
Stephen Boyd2a00c102011-11-08 10:34:07 -0800128 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800129};
130
Stephen Boydf8e56c42012-02-22 01:39:37 +0000131static notrace u32 msm_sched_clock_read(void)
132{
133 return msm_clocksource.read(&msm_clocksource);
134}
135
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800136static void __init msm_timer_init(void)
137{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800138 struct clock_event_device *ce = &msm_clockevent;
139 struct clocksource *cs = &msm_clocksource;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800140 int res;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800141 u32 dgt_hz;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800142
David Brown8c27e6f2011-01-07 10:20:49 -0800143 if (cpu_is_msm7x01()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800144 event_base = MSM_CSR_BASE;
145 source_base = MSM_CSR_BASE + 0x10;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800146 dgt_hz = 19200000 >> MSM_DGT_SHIFT; /* 600 KHz */
147 cs->read = msm_read_timer_count_shift;
148 cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
David Brown8c27e6f2011-01-07 10:20:49 -0800149 } else if (cpu_is_msm7x30()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800150 event_base = MSM_CSR_BASE + 0x04;
151 source_base = MSM_CSR_BASE + 0x24;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800152 dgt_hz = 24576000 / 4;
David Brown8c27e6f2011-01-07 10:20:49 -0800153 } else if (cpu_is_qsd8x50()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800154 event_base = MSM_CSR_BASE;
155 source_base = MSM_CSR_BASE + 0x10;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800156 dgt_hz = 19200000 / 4;
Stepan Moskovchenkoa81c8c32010-12-01 19:25:14 -0800157 } else if (cpu_is_msm8x60() || cpu_is_msm8960()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800158 event_base = MSM_TMR_BASE + 0x04;
159 /* Use CPU0's timer as the global clock source. */
160 source_base = MSM_TMR0_BASE + 0x24;
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800161 dgt_hz = 27000000 / 4;
162 writel_relaxed(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
David Brown8c27e6f2011-01-07 10:20:49 -0800163 } else
164 BUG();
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800165
Stephen Boyd2a00c102011-11-08 10:34:07 -0800166 writel_relaxed(0, event_base + TIMER_ENABLE);
167 writel_relaxed(0, event_base + TIMER_CLEAR);
168 writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800169 ce->cpumask = cpumask_of(0);
David Brown8c27e6f2011-01-07 10:20:49 -0800170
Stephen Boyd2a00c102011-11-08 10:34:07 -0800171 ce->irq = INT_GP_TIMER_EXP;
Stephen Boyd27fdb572011-11-08 10:34:10 -0800172 clockevents_config_and_register(ce, GPT_HZ, 4, 0xffffffff);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800173 if (cpu_is_msm8x60() || cpu_is_msm8960()) {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800174 msm_evt.percpu_evt = alloc_percpu(struct clock_event_device *);
175 if (!msm_evt.percpu_evt) {
Stephen Boyddd15ab82011-11-08 10:34:05 -0800176 pr_err("memory allocation failed for %s\n", ce->name);
177 goto err;
Marc Zyngier28af6902011-07-22 12:52:37 +0100178 }
Stephen Boyd2a00c102011-11-08 10:34:07 -0800179 *__this_cpu_ptr(msm_evt.percpu_evt) = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800180 res = request_percpu_irq(ce->irq, msm_timer_interrupt,
Stephen Boyd2a00c102011-11-08 10:34:07 -0800181 ce->name, msm_evt.percpu_evt);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800182 if (!res)
183 enable_percpu_irq(ce->irq, 0);
184 } else {
Stephen Boyd2a00c102011-11-08 10:34:07 -0800185 msm_evt.evt = ce;
Stephen Boyddd15ab82011-11-08 10:34:05 -0800186 res = request_irq(ce->irq, msm_timer_interrupt,
187 IRQF_TIMER | IRQF_NOBALANCING |
Stephen Boyd2a00c102011-11-08 10:34:07 -0800188 IRQF_TRIGGER_RISING, ce->name, &msm_evt.evt);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800189 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800190
191 if (res)
192 pr_err("request_irq failed for %s\n", ce->name);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800193err:
Stephen Boyd2a00c102011-11-08 10:34:07 -0800194 writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800195 res = clocksource_register_hz(cs, dgt_hz);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800196 if (res)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800197 pr_err("clocksource_register failed\n");
Stephen Boydf8e56c42012-02-22 01:39:37 +0000198 setup_sched_clock(msm_sched_clock_read,
199 cpu_is_msm7x01() ? 32 - MSM_DGT_SHIFT : 32, dgt_hz);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800200}
201
Stephen Boyd2852cca2011-11-08 10:34:03 -0800202#ifdef CONFIG_LOCAL_TIMERS
Santosh Shilimkaraf90f102011-02-23 18:53:15 +0100203int __cpuinit local_timer_setup(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800204{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800205 /* Use existing clock_event for cpu 0 */
206 if (!smp_processor_id())
David Brown893b66c2011-03-30 11:26:57 -0700207 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800208
Stephen Boyd2a00c102011-11-08 10:34:07 -0800209 writel_relaxed(0, event_base + TIMER_ENABLE);
210 writel_relaxed(0, event_base + TIMER_CLEAR);
211 writel_relaxed(~0, event_base + TIMER_MATCH_VAL);
212 evt->irq = msm_clockevent.irq;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800213 evt->name = "local_timer";
Stephen Boyd2a00c102011-11-08 10:34:07 -0800214 evt->features = msm_clockevent.features;
215 evt->rating = msm_clockevent.rating;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800216 evt->set_mode = msm_timer_set_mode;
217 evt->set_next_event = msm_timer_set_next_event;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800218 evt->shift = msm_clockevent.shift;
219 evt->mult = div_sc(GPT_HZ, NSEC_PER_SEC, evt->shift);
220 evt->max_delta_ns = clockevent_delta2ns(0xf0000000, evt);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800221 evt->min_delta_ns = clockevent_delta2ns(4, evt);
222
Stephen Boyd2a00c102011-11-08 10:34:07 -0800223 *__this_cpu_ptr(msm_evt.percpu_evt) = evt;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800224 clockevents_register_device(evt);
Stephen Boyddde7d612011-11-08 10:34:09 -0800225 enable_percpu_irq(evt->irq, 0);
Santosh Shilimkaraf90f102011-02-23 18:53:15 +0100226 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800227}
228
Marc Zyngier28af6902011-07-22 12:52:37 +0100229void local_timer_stop(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800230{
Marc Zyngier28af6902011-07-22 12:52:37 +0100231 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
232 disable_percpu_irq(evt->irq);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800233}
Stephen Boyd2852cca2011-11-08 10:34:03 -0800234#endif /* CONFIG_LOCAL_TIMERS */
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800235
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800236struct sys_timer msm_timer = {
237 .init = msm_timer_init
238};