blob: dcfbf3e7a9ef6113e90e07e7f0c79901995116c1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090012 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090025 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090030 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090033 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090038 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090042 * Updated to work with irq migration necessary
43 * for CPU Hotplug
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 */
45/*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090046 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
Linus Torvalds1da177e2005-04-16 15:20:36 -070048 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090049 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090054 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
Linus Torvalds1da177e2005-04-16 15:20:36 -070060 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090061 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090065 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
72 * Please see also include/asm-ia64/hw_irq.h for those APIs.
73 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +090078 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
89#include <linux/smp.h>
90#include <linux/smp_lock.h>
91#include <linux/string.h>
Kenji Kaneshige24eeb562005-04-25 13:26:23 -070092#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94#include <asm/delay.h>
95#include <asm/hw_irq.h>
96#include <asm/io.h>
97#include <asm/iosapic.h>
98#include <asm/machvec.h>
99#include <asm/processor.h>
100#include <asm/ptrace.h>
101#include <asm/system.h>
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103#undef DEBUG_INTERRUPT_ROUTING
104
105#ifdef DEBUG_INTERRUPT_ROUTING
106#define DBG(fmt...) printk(fmt)
107#else
108#define DBG(fmt...)
109#endif
110
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900111#define NR_PREALLOCATE_RTE_ENTRIES \
112 (PAGE_SIZE / sizeof(struct iosapic_rte_info))
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700113#define RTE_PREALLOCATED (1)
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115static DEFINE_SPINLOCK(iosapic_lock);
116
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900117/*
118 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
119 * vector.
120 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700122struct iosapic_rte_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900123 struct list_head rte_list; /* node in list of RTEs sharing the
124 * same vector */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 char __iomem *addr; /* base address of IOSAPIC */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900126 unsigned int gsi_base; /* first GSI assigned to this
127 * IOSAPIC */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700128 char rte_index; /* IOSAPIC RTE index */
129 int refcnt; /* reference counter */
130 unsigned int flags; /* flags */
131} ____cacheline_aligned;
132
133static struct iosapic_intr_info {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900134 struct list_head rtes; /* RTEs using this vector (empty =>
135 * not an IOSAPIC interrupt) */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700136 int count; /* # of RTEs that shares this vector */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900137 u32 low32; /* current value of low word of
138 * Redirection table entry */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700139 unsigned int dest; /* destination CPU physical ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900141 unsigned char polarity: 1; /* interrupt polarity
142 * (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144} iosapic_intr_info[IA64_NUM_VECTORS];
145
146static struct iosapic {
147 char __iomem *addr; /* base address of IOSAPIC */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900148 unsigned int gsi_base; /* first GSI assigned to this
149 * IOSAPIC */
150 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700151 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152#ifdef CONFIG_NUMA
153 unsigned short node; /* numa node association via pxm */
154#endif
155} iosapic_lists[NR_IOSAPICS];
156
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700157static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700159static int iosapic_kmalloc_ok;
160static LIST_HEAD(free_rte_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162/*
163 * Find an IOSAPIC associated with a GSI
164 */
165static inline int
166find_iosapic (unsigned int gsi)
167{
168 int i;
169
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700170 for (i = 0; i < NR_IOSAPICS; i++) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900171 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
172 iosapic_lists[i].num_rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 return i;
174 }
175
176 return -1;
177}
178
179static inline int
180_gsi_to_vector (unsigned int gsi)
181{
182 struct iosapic_intr_info *info;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700183 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900185 for (info = iosapic_intr_info; info <
186 iosapic_intr_info + IA64_NUM_VECTORS; ++info)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700187 list_for_each_entry(rte, &info->rtes, rte_list)
188 if (rte->gsi_base + rte->rte_index == gsi)
189 return info - iosapic_intr_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 return -1;
191}
192
193/*
194 * Translate GSI number to the corresponding IA-64 interrupt vector. If no
195 * entry exists, return -1.
196 */
197inline int
198gsi_to_vector (unsigned int gsi)
199{
200 return _gsi_to_vector(gsi);
201}
202
203int
204gsi_to_irq (unsigned int gsi)
205{
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700206 unsigned long flags;
207 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900209 * XXX fix me: this assumes an identity mapping between IA-64 vector
210 * and Linux irq numbers...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 */
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700212 spin_lock_irqsave(&iosapic_lock, flags);
213 {
214 irq = _gsi_to_vector(gsi);
215 }
216 spin_unlock_irqrestore(&iosapic_lock, flags);
217
218 return irq;
219}
220
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900221static struct iosapic_rte_info *gsi_vector_to_rte(unsigned int gsi,
222 unsigned int vec)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700223{
224 struct iosapic_rte_info *rte;
225
226 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes, rte_list)
227 if (rte->gsi_base + rte->rte_index == gsi)
228 return rte;
229 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
232static void
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700233set_rte (unsigned int gsi, unsigned int vector, unsigned int dest, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234{
235 unsigned long pol, trigger, dmode;
236 u32 low32, high32;
237 char __iomem *addr;
238 int rte_index;
239 char redir;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700240 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
242 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
243
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700244 rte = gsi_vector_to_rte(gsi, vector);
245 if (!rte)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 return; /* not an IOSAPIC interrupt */
247
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700248 rte_index = rte->rte_index;
249 addr = rte->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 pol = iosapic_intr_info[vector].polarity;
251 trigger = iosapic_intr_info[vector].trigger;
252 dmode = iosapic_intr_info[vector].dmode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
254 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
255
256#ifdef CONFIG_SMP
257 {
258 unsigned int irq;
259
260 for (irq = 0; irq < NR_IRQS; ++irq)
261 if (irq_to_vector(irq) == vector) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900262 set_irq_affinity_info(irq,
263 (int)(dest & 0xffff),
264 redir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 break;
266 }
267 }
268#endif
269
270 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
271 (trigger << IOSAPIC_TRIGGER_SHIFT) |
272 (dmode << IOSAPIC_DELIVERY_SHIFT) |
273 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
274 vector);
275
276 /* dest contains both id and eid */
277 high32 = (dest << IOSAPIC_DEST_SHIFT);
278
279 iosapic_write(addr, IOSAPIC_RTE_HIGH(rte_index), high32);
280 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
281 iosapic_intr_info[vector].low32 = low32;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700282 iosapic_intr_info[vector].dest = dest;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283}
284
285static void
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900286nop (unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287{
288 /* do nothing... */
289}
290
Zou Nan haia79561132006-12-07 09:51:35 -0800291
292#ifdef CONFIG_KEXEC
293void
294kexec_disable_iosapic(void)
295{
296 struct iosapic_intr_info *info;
297 struct iosapic_rte_info *rte;
298 u8 vec = 0;
299 for (info = iosapic_intr_info; info <
300 iosapic_intr_info + IA64_NUM_VECTORS; ++info, ++vec) {
301 list_for_each_entry(rte, &info->rtes,
302 rte_list) {
303 iosapic_write(rte->addr,
304 IOSAPIC_RTE_LOW(rte->rte_index),
305 IOSAPIC_MASK|vec);
306 iosapic_eoi(rte->addr, vec);
307 }
308 }
309}
310#endif
311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312static void
313mask_irq (unsigned int irq)
314{
315 unsigned long flags;
316 char __iomem *addr;
317 u32 low32;
318 int rte_index;
319 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700320 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700322 if (list_empty(&iosapic_intr_info[vec].rtes))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 return; /* not an IOSAPIC interrupt! */
324
325 spin_lock_irqsave(&iosapic_lock, flags);
326 {
327 /* set only the mask bit */
328 low32 = iosapic_intr_info[vec].low32 |= IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900329 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes,
330 rte_list) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700331 addr = rte->addr;
332 rte_index = rte->rte_index;
333 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
334 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
336 spin_unlock_irqrestore(&iosapic_lock, flags);
337}
338
339static void
340unmask_irq (unsigned int irq)
341{
342 unsigned long flags;
343 char __iomem *addr;
344 u32 low32;
345 int rte_index;
346 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700347 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700349 if (list_empty(&iosapic_intr_info[vec].rtes))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 return; /* not an IOSAPIC interrupt! */
351
352 spin_lock_irqsave(&iosapic_lock, flags);
353 {
354 low32 = iosapic_intr_info[vec].low32 &= ~IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900355 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes,
356 rte_list) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700357 addr = rte->addr;
358 rte_index = rte->rte_index;
359 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
360 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
362 spin_unlock_irqrestore(&iosapic_lock, flags);
363}
364
365
366static void
367iosapic_set_affinity (unsigned int irq, cpumask_t mask)
368{
369#ifdef CONFIG_SMP
370 unsigned long flags;
371 u32 high32, low32;
372 int dest, rte_index;
373 char __iomem *addr;
374 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
375 ia64_vector vec;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700376 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378 irq &= (~IA64_IRQ_REDIRECTED);
379 vec = irq_to_vector(irq);
380
381 if (cpus_empty(mask))
382 return;
383
384 dest = cpu_physical_id(first_cpu(mask));
385
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700386 if (list_empty(&iosapic_intr_info[vec].rtes))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 return; /* not an IOSAPIC interrupt */
388
389 set_irq_affinity_info(irq, dest, redir);
390
391 /* dest contains both id and eid */
392 high32 = dest << IOSAPIC_DEST_SHIFT;
393
394 spin_lock_irqsave(&iosapic_lock, flags);
395 {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900396 low32 = iosapic_intr_info[vec].low32 &
397 ~(7 << IOSAPIC_DELIVERY_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 if (redir)
400 /* change delivery mode to lowest priority */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900401 low32 |= (IOSAPIC_LOWEST_PRIORITY <<
402 IOSAPIC_DELIVERY_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 else
404 /* change delivery mode to fixed */
405 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
406
407 iosapic_intr_info[vec].low32 = low32;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700408 iosapic_intr_info[vec].dest = dest;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900409 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes,
410 rte_list) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700411 addr = rte->addr;
412 rte_index = rte->rte_index;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900413 iosapic_write(addr, IOSAPIC_RTE_HIGH(rte_index),
414 high32);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700415 iosapic_write(addr, IOSAPIC_RTE_LOW(rte_index), low32);
416 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418 spin_unlock_irqrestore(&iosapic_lock, flags);
419#endif
420}
421
422/*
423 * Handlers for level-triggered interrupts.
424 */
425
426static unsigned int
427iosapic_startup_level_irq (unsigned int irq)
428{
429 unmask_irq(irq);
430 return 0;
431}
432
433static void
434iosapic_end_level_irq (unsigned int irq)
435{
436 ia64_vector vec = irq_to_vector(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700437 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Chen, Kenneth W41503de2006-05-16 16:29:00 -0700439 move_native_irq(irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700440 list_for_each_entry(rte, &iosapic_intr_info[vec].rtes, rte_list)
441 iosapic_eoi(rte->addr, vec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442}
443
444#define iosapic_shutdown_level_irq mask_irq
445#define iosapic_enable_level_irq unmask_irq
446#define iosapic_disable_level_irq mask_irq
447#define iosapic_ack_level_irq nop
448
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800449struct irq_chip irq_type_iosapic_level = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800450 .name = "IO-SAPIC-level",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 .startup = iosapic_startup_level_irq,
452 .shutdown = iosapic_shutdown_level_irq,
453 .enable = iosapic_enable_level_irq,
454 .disable = iosapic_disable_level_irq,
455 .ack = iosapic_ack_level_irq,
456 .end = iosapic_end_level_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800457 .mask = mask_irq,
458 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 .set_affinity = iosapic_set_affinity
460};
461
462/*
463 * Handlers for edge-triggered interrupts.
464 */
465
466static unsigned int
467iosapic_startup_edge_irq (unsigned int irq)
468{
469 unmask_irq(irq);
470 /*
471 * IOSAPIC simply drops interrupts pended while the
472 * corresponding pin was masked, so we can't know if an
473 * interrupt is pending already. Let's hope not...
474 */
475 return 0;
476}
477
478static void
479iosapic_ack_edge_irq (unsigned int irq)
480{
Ingo Molnara8553ac2006-06-29 02:24:38 -0700481 irq_desc_t *idesc = irq_desc + irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
Chen, Kenneth W41503de2006-05-16 16:29:00 -0700483 move_native_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /*
485 * Once we have recorded IRQ_PENDING already, we can mask the
486 * interrupt for real. This prevents IRQ storms from unhandled
487 * devices.
488 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900489 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
490 (IRQ_PENDING|IRQ_DISABLED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 mask_irq(irq);
492}
493
494#define iosapic_enable_edge_irq unmask_irq
495#define iosapic_disable_edge_irq nop
496#define iosapic_end_edge_irq nop
497
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800498struct irq_chip irq_type_iosapic_edge = {
Ingo Molnar06344db2006-11-16 00:43:02 -0800499 .name = "IO-SAPIC-edge",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 .startup = iosapic_startup_edge_irq,
501 .shutdown = iosapic_disable_edge_irq,
502 .enable = iosapic_enable_edge_irq,
503 .disable = iosapic_disable_edge_irq,
504 .ack = iosapic_ack_edge_irq,
505 .end = iosapic_end_edge_irq,
KAMEZAWA Hiroyukie253eb02007-03-07 14:57:35 -0800506 .mask = mask_irq,
507 .unmask = unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 .set_affinity = iosapic_set_affinity
509};
510
511unsigned int
512iosapic_version (char __iomem *addr)
513{
514 /*
515 * IOSAPIC Version Register return 32 bit structure like:
516 * {
517 * unsigned int version : 8;
518 * unsigned int reserved1 : 8;
519 * unsigned int max_redir : 8;
520 * unsigned int reserved2 : 8;
521 * }
522 */
523 return iosapic_read(addr, IOSAPIC_VERSION);
524}
525
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900526static int iosapic_find_sharable_vector (unsigned long trigger,
527 unsigned long pol)
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700528{
529 int i, vector = -1, min_count = -1;
530 struct iosapic_intr_info *info;
531
532 /*
533 * shared vectors for edge-triggered interrupts are not
534 * supported yet
535 */
536 if (trigger == IOSAPIC_EDGE)
537 return -1;
538
539 for (i = IA64_FIRST_DEVICE_VECTOR; i <= IA64_LAST_DEVICE_VECTOR; i++) {
540 info = &iosapic_intr_info[i];
541 if (info->trigger == trigger && info->polarity == pol &&
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900542 (info->dmode == IOSAPIC_FIXED || info->dmode ==
543 IOSAPIC_LOWEST_PRIORITY)) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700544 if (min_count == -1 || info->count < min_count) {
545 vector = i;
546 min_count = info->count;
547 }
548 }
549 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700550
551 return vector;
552}
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554/*
555 * if the given vector is already owned by other,
556 * assign a new vector for the other and make the vector available
557 */
558static void __init
559iosapic_reassign_vector (int vector)
560{
561 int new_vector;
562
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700563 if (!list_empty(&iosapic_intr_info[vector].rtes)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 new_vector = assign_irq_vector(AUTO_ASSIGN);
Kenji Kaneshige3b5cc092005-07-10 21:49:00 -0700565 if (new_vector < 0)
566 panic("%s: out of interrupt vectors!\n", __FUNCTION__);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900567 printk(KERN_INFO "Reassigning vector %d to %d\n",
568 vector, new_vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 memcpy(&iosapic_intr_info[new_vector], &iosapic_intr_info[vector],
570 sizeof(struct iosapic_intr_info));
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700571 INIT_LIST_HEAD(&iosapic_intr_info[new_vector].rtes);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900572 list_move(iosapic_intr_info[vector].rtes.next,
573 &iosapic_intr_info[new_vector].rtes);
574 memset(&iosapic_intr_info[vector], 0,
575 sizeof(struct iosapic_intr_info));
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700576 iosapic_intr_info[vector].low32 = IOSAPIC_MASK;
577 INIT_LIST_HEAD(&iosapic_intr_info[vector].rtes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 }
579}
580
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700581static struct iosapic_rte_info *iosapic_alloc_rte (void)
582{
583 int i;
584 struct iosapic_rte_info *rte;
585 int preallocated = 0;
586
587 if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900588 rte = alloc_bootmem(sizeof(struct iosapic_rte_info) *
589 NR_PREALLOCATE_RTE_ENTRIES);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700590 if (!rte)
591 return NULL;
592 for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
593 list_add(&rte->rte_list, &free_rte_list);
594 }
595
596 if (!list_empty(&free_rte_list)) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900597 rte = list_entry(free_rte_list.next, struct iosapic_rte_info,
598 rte_list);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700599 list_del(&rte->rte_list);
600 preallocated++;
601 } else {
602 rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
603 if (!rte)
604 return NULL;
605 }
606
607 memset(rte, 0, sizeof(struct iosapic_rte_info));
608 if (preallocated)
609 rte->flags |= RTE_PREALLOCATED;
610
611 return rte;
612}
613
614static void iosapic_free_rte (struct iosapic_rte_info *rte)
615{
616 if (rte->flags & RTE_PREALLOCATED)
617 list_add_tail(&rte->rte_list, &free_rte_list);
618 else
619 kfree(rte);
620}
621
622static inline int vector_is_shared (int vector)
623{
624 return (iosapic_intr_info[vector].count > 1);
625}
626
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400627static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628register_intr (unsigned int gsi, int vector, unsigned char delivery,
629 unsigned long polarity, unsigned long trigger)
630{
631 irq_desc_t *idesc;
632 struct hw_interrupt_type *irq_type;
633 int rte_index;
634 int index;
635 unsigned long gsi_base;
636 void __iomem *iosapic_address;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700637 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
639 index = find_iosapic(gsi);
640 if (index < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900641 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
642 __FUNCTION__, gsi);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400643 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 }
645
646 iosapic_address = iosapic_lists[index].addr;
647 gsi_base = iosapic_lists[index].gsi_base;
648
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700649 rte = gsi_vector_to_rte(gsi, vector);
650 if (!rte) {
651 rte = iosapic_alloc_rte();
652 if (!rte) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900653 printk(KERN_WARNING "%s: cannot allocate memory\n",
654 __FUNCTION__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400655 return -ENOMEM;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700656 }
657
658 rte_index = gsi - gsi_base;
659 rte->rte_index = rte_index;
660 rte->addr = iosapic_address;
661 rte->gsi_base = gsi_base;
662 rte->refcnt++;
663 list_add_tail(&rte->rte_list, &iosapic_intr_info[vector].rtes);
664 iosapic_intr_info[vector].count++;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700665 iosapic_lists[index].rtes_inuse++;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700666 }
667 else if (vector_is_shared(vector)) {
668 struct iosapic_intr_info *info = &iosapic_intr_info[vector];
669 if (info->trigger != trigger || info->polarity != polarity) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900670 printk (KERN_WARNING
671 "%s: cannot override the interrupt\n",
672 __FUNCTION__);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400673 return -EINVAL;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700674 }
675 }
676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 iosapic_intr_info[vector].polarity = polarity;
678 iosapic_intr_info[vector].dmode = delivery;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 iosapic_intr_info[vector].trigger = trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
681 if (trigger == IOSAPIC_EDGE)
682 irq_type = &irq_type_iosapic_edge;
683 else
684 irq_type = &irq_type_iosapic_level;
685
Ingo Molnara8553ac2006-06-29 02:24:38 -0700686 idesc = irq_desc + vector;
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700687 if (idesc->chip != irq_type) {
688 if (idesc->chip != &no_irq_type)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900689 printk(KERN_WARNING
690 "%s: changing vector %d from %s to %s\n",
691 __FUNCTION__, vector,
Andrew Morton351a5832006-11-16 00:42:58 -0800692 idesc->chip->name, irq_type->name);
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700693 idesc->chip = irq_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 }
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400695 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696}
697
698static unsigned int
699get_target_cpu (unsigned int gsi, int vector)
700{
701#ifdef CONFIG_SMP
702 static int cpu = -1;
Ashok Rajff741902005-11-11 14:32:40 -0800703 extern int cpe_vector;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
705 /*
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700706 * In case of vector shared by multiple RTEs, all RTEs that
707 * share the vector need to use the same destination CPU.
708 */
709 if (!list_empty(&iosapic_intr_info[vector].rtes))
710 return iosapic_intr_info[vector].dest;
711
712 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 * If the platform supports redirection via XTP, let it
714 * distribute interrupts.
715 */
716 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
717 return cpu_physical_id(smp_processor_id());
718
719 /*
720 * Some interrupts (ACPI SCI, for instance) are registered
721 * before the BSP is marked as online.
722 */
723 if (!cpu_online(smp_processor_id()))
724 return cpu_physical_id(smp_processor_id());
725
Ashok Rajff741902005-11-11 14:32:40 -0800726#ifdef CONFIG_ACPI
Ashok Rajb88e9262006-01-19 16:18:47 -0800727 if (cpe_vector > 0 && vector == IA64_CPEP_VECTOR)
728 return get_cpei_target_cpu();
Ashok Rajff741902005-11-11 14:32:40 -0800729#endif
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731#ifdef CONFIG_NUMA
732 {
733 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
734 cpumask_t cpu_mask;
735
736 iosapic_index = find_iosapic(gsi);
737 if (iosapic_index < 0 ||
738 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
739 goto skip_numa_setup;
740
741 cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node);
742
743 for_each_cpu_mask(numa_cpu, cpu_mask) {
744 if (!cpu_online(numa_cpu))
745 cpu_clear(numa_cpu, cpu_mask);
746 }
747
748 num_cpus = cpus_weight(cpu_mask);
749
750 if (!num_cpus)
751 goto skip_numa_setup;
752
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900753 /* Use vector assignment to distribute across cpus in node */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 cpu_index = vector % num_cpus;
755
756 for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++)
757 numa_cpu = next_cpu(numa_cpu, cpu_mask);
758
759 if (numa_cpu != NR_CPUS)
760 return cpu_physical_id(numa_cpu);
761 }
762skip_numa_setup:
763#endif
764 /*
765 * Otherwise, round-robin interrupt vectors across all the
766 * processors. (It'd be nice if we could be smarter in the
767 * case of NUMA.)
768 */
769 do {
770 if (++cpu >= NR_CPUS)
771 cpu = 0;
772 } while (!cpu_online(cpu));
773
774 return cpu_physical_id(cpu);
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900775#else /* CONFIG_SMP */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 return cpu_physical_id(smp_processor_id());
777#endif
778}
779
780/*
781 * ACPI can describe IOSAPIC interrupts via static tables and namespace
782 * methods. This provides an interface to register those interrupts and
783 * program the IOSAPIC RTE.
784 */
785int
786iosapic_register_intr (unsigned int gsi,
787 unsigned long polarity, unsigned long trigger)
788{
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400789 int vector, mask = 1, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 unsigned int dest;
791 unsigned long flags;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700792 struct iosapic_rte_info *rte;
793 u32 low32;
794again:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 /*
796 * If this GSI has already been registered (i.e., it's a
797 * shared interrupt, or we lost a race to register it),
798 * don't touch the RTE.
799 */
800 spin_lock_irqsave(&iosapic_lock, flags);
801 {
802 vector = gsi_to_vector(gsi);
803 if (vector > 0) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700804 rte = gsi_vector_to_rte(gsi, vector);
805 rte->refcnt++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 spin_unlock_irqrestore(&iosapic_lock, flags);
807 return vector;
808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 }
810 spin_unlock_irqrestore(&iosapic_lock, flags);
811
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700812 /* If vector is running out, we try to find a sharable vector */
Kenji Kaneshige3b5cc092005-07-10 21:49:00 -0700813 vector = assign_irq_vector(AUTO_ASSIGN);
814 if (vector < 0) {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700815 vector = iosapic_find_sharable_vector(trigger, polarity);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400816 if (vector < 0)
MAEDA Naoaki702c7e72005-08-08 01:09:00 -0400817 return -ENOSPC;
Kenji Kaneshige3b5cc092005-07-10 21:49:00 -0700818 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700819
Ingo Molnara8553ac2006-06-29 02:24:38 -0700820 spin_lock_irqsave(&irq_desc[vector].lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700821 spin_lock(&iosapic_lock);
822 {
823 if (gsi_to_vector(gsi) > 0) {
824 if (list_empty(&iosapic_intr_info[vector].rtes))
825 free_irq_vector(vector);
826 spin_unlock(&iosapic_lock);
Ingo Molnara8553ac2006-06-29 02:24:38 -0700827 spin_unlock_irqrestore(&irq_desc[vector].lock,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900828 flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700829 goto again;
830 }
831
832 dest = get_target_cpu(gsi, vector);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400833 err = register_intr(gsi, vector, IOSAPIC_LOWEST_PRIORITY,
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700834 polarity, trigger);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400835 if (err < 0) {
836 spin_unlock(&iosapic_lock);
Ingo Molnara8553ac2006-06-29 02:24:38 -0700837 spin_unlock_irqrestore(&irq_desc[vector].lock,
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900838 flags);
Kenji Kaneshige14454a12005-07-28 14:42:00 -0400839 return err;
840 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700841
842 /*
843 * If the vector is shared and already unmasked for
844 * other interrupt sources, don't mask it.
845 */
846 low32 = iosapic_intr_info[vector].low32;
847 if (vector_is_shared(vector) && !(low32 & IOSAPIC_MASK))
848 mask = 0;
849 set_rte(gsi, vector, dest, mask);
850 }
Kenji Kaneshigeb9e41d72005-04-25 13:27:48 -0700851 spin_unlock(&iosapic_lock);
Ingo Molnara8553ac2006-06-29 02:24:38 -0700852 spin_unlock_irqrestore(&irq_desc[vector].lock, flags);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700853
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
855 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
856 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
857 cpu_logical_id(dest), dest, vector);
858
859 return vector;
860}
861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862void
863iosapic_unregister_intr (unsigned int gsi)
864{
865 unsigned long flags;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700866 int irq, vector, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 irq_desc_t *idesc;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700868 u32 low32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 unsigned long trigger, polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700870 unsigned int dest;
871 struct iosapic_rte_info *rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
873 /*
874 * If the irq associated with the gsi is not found,
875 * iosapic_unregister_intr() is unbalanced. We need to check
876 * this again after getting locks.
877 */
878 irq = gsi_to_irq(gsi);
879 if (irq < 0) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900880 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
881 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 WARN_ON(1);
883 return;
884 }
885 vector = irq_to_vector(irq);
886
Ingo Molnara8553ac2006-06-29 02:24:38 -0700887 idesc = irq_desc + irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 spin_lock_irqsave(&idesc->lock, flags);
889 spin_lock(&iosapic_lock);
890 {
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700891 if ((rte = gsi_vector_to_rte(gsi, vector)) == NULL) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900892 printk(KERN_ERR
893 "iosapic_unregister_intr(%u) unbalanced\n",
894 gsi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 WARN_ON(1);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700896 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700899 if (--rte->refcnt > 0)
900 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700902 /* Mask the interrupt */
903 low32 = iosapic_intr_info[vector].low32 | IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900904 iosapic_write(rte->addr, IOSAPIC_RTE_LOW(rte->rte_index),
905 low32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700907 /* Remove the rte entry from the list */
908 list_del(&rte->rte_list);
909 iosapic_intr_info[vector].count--;
910 iosapic_free_rte(rte);
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -0700911 index = find_iosapic(gsi);
912 iosapic_lists[index].rtes_inuse--;
913 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700915 trigger = iosapic_intr_info[vector].trigger;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 polarity = iosapic_intr_info[vector].polarity;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700917 dest = iosapic_intr_info[vector].dest;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900918 printk(KERN_INFO
919 "GSI %u (%s, %s) -> CPU %d (0x%04x)"
920 " vector %d unregistered\n",
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700921 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
922 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
923 cpu_logical_id(dest), dest, vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700925 if (list_empty(&iosapic_intr_info[vector].rtes)) {
926 /* Sanity check */
927 BUG_ON(iosapic_intr_info[vector].count);
928
929 /* Clear the interrupt controller descriptor */
Ingo Molnard1bef4e2006-06-29 02:24:36 -0700930 idesc->chip = &no_irq_type;
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700931
Alex Williamson451fe002007-01-24 22:48:04 -0700932#ifdef CONFIG_SMP
933 /* Clear affinity */
934 cpus_setall(idesc->affinity);
935#endif
936
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700937 /* Clear the interrupt information */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900938 memset(&iosapic_intr_info[vector], 0,
939 sizeof(struct iosapic_intr_info));
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700940 iosapic_intr_info[vector].low32 |= IOSAPIC_MASK;
941 INIT_LIST_HEAD(&iosapic_intr_info[vector].rtes);
942
943 if (idesc->action) {
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900944 printk(KERN_ERR
945 "interrupt handlers still exist on"
946 "IRQ %u\n", irq);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700947 WARN_ON(1);
948 }
949
950 /* Free the interrupt vector */
951 free_irq_vector(vector);
952 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 }
Kenji Kaneshige24eeb562005-04-25 13:26:23 -0700954 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 spin_unlock(&iosapic_lock);
956 spin_unlock_irqrestore(&idesc->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
959/*
960 * ACPI calls this when it finds an entry for a platform interrupt.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 */
962int __init
963iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
964 int iosapic_vector, u16 eid, u16 id,
965 unsigned long polarity, unsigned long trigger)
966{
967 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
968 unsigned char delivery;
969 int vector, mask = 0;
970 unsigned int dest = ((id << 8) | eid) & 0xffff;
971
972 switch (int_type) {
973 case ACPI_INTERRUPT_PMI:
974 vector = iosapic_vector;
975 /*
976 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
977 * we need to make sure the vector is available
978 */
979 iosapic_reassign_vector(vector);
980 delivery = IOSAPIC_PMI;
981 break;
982 case ACPI_INTERRUPT_INIT:
983 vector = assign_irq_vector(AUTO_ASSIGN);
Kenji Kaneshige3b5cc092005-07-10 21:49:00 -0700984 if (vector < 0)
985 panic("%s: out of interrupt vectors!\n", __FUNCTION__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 delivery = IOSAPIC_INIT;
987 break;
988 case ACPI_INTERRUPT_CPEI:
989 vector = IA64_CPE_VECTOR;
990 delivery = IOSAPIC_LOWEST_PRIORITY;
991 mask = 1;
992 break;
993 default:
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +0900994 printk(KERN_ERR "%s: invalid int type 0x%x\n", __FUNCTION__,
995 int_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 return -1;
997 }
998
999 register_intr(gsi, vector, delivery, polarity, trigger);
1000
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001001 printk(KERN_INFO
1002 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
1003 " vector %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
1005 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
1006 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
1007 cpu_logical_id(dest), dest, vector);
1008
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001009 set_rte(gsi, vector, dest, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 return vector;
1011}
1012
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013/*
1014 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 */
1016void __init
1017iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
1018 unsigned long polarity,
1019 unsigned long trigger)
1020{
1021 int vector;
1022 unsigned int dest = cpu_physical_id(smp_processor_id());
1023
1024 vector = isa_irq_to_vector(isa_irq);
1025
1026 register_intr(gsi, vector, IOSAPIC_LOWEST_PRIORITY, polarity, trigger);
1027
1028 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
1029 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
1030 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
1031 cpu_logical_id(dest), dest, vector);
1032
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001033 set_rte(gsi, vector, dest, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034}
1035
1036void __init
1037iosapic_system_init (int system_pcat_compat)
1038{
1039 int vector;
1040
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001041 for (vector = 0; vector < IA64_NUM_VECTORS; ++vector) {
1042 iosapic_intr_info[vector].low32 = IOSAPIC_MASK;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001043 /* mark as unused */
1044 INIT_LIST_HEAD(&iosapic_intr_info[vector].rtes);
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001045 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
1047 pcat_compat = system_pcat_compat;
1048 if (pcat_compat) {
1049 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001050 * Disable the compatibility mode interrupts (8259 style),
1051 * needs IN/OUT support enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 */
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001053 printk(KERN_INFO
1054 "%s: Disabling PC-AT compatible 8259 interrupts\n",
1055 __FUNCTION__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 outb(0xff, 0xA1);
1057 outb(0xff, 0x21);
1058 }
1059}
1060
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001061static inline int
1062iosapic_alloc (void)
1063{
1064 int index;
1065
1066 for (index = 0; index < NR_IOSAPICS; index++)
1067 if (!iosapic_lists[index].addr)
1068 return index;
1069
1070 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __FUNCTION__);
1071 return -1;
1072}
1073
1074static inline void
1075iosapic_free (int index)
1076{
1077 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
1078}
1079
1080static inline int
1081iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1082{
1083 int index;
1084 unsigned int gsi_end, base, end;
1085
1086 /* check gsi range */
1087 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1088 for (index = 0; index < NR_IOSAPICS; index++) {
1089 if (!iosapic_lists[index].addr)
1090 continue;
1091
1092 base = iosapic_lists[index].gsi_base;
1093 end = base + iosapic_lists[index].num_rte - 1;
1094
Satoru Takeuchie6d1ba52006-03-27 17:13:46 +09001095 if (gsi_end < base || end < gsi_base)
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001096 continue; /* OK */
1097
1098 return -EBUSY;
1099 }
1100 return 0;
1101}
1102
1103int __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1105{
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001106 int num_rte, err, index;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 unsigned int isa_irq, ver;
1108 char __iomem *addr;
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001109 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001111 spin_lock_irqsave(&iosapic_lock, flags);
1112 {
1113 addr = ioremap(phys_addr, 0);
1114 ver = iosapic_version(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001116 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1117 iounmap(addr);
1118 spin_unlock_irqrestore(&iosapic_lock, flags);
1119 return err;
1120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001122 /*
1123 * The MAX_REDIR register holds the highest input pin
1124 * number (starting from 0).
1125 * We add 1 so that we can use it for number of pins (= RTEs)
1126 */
1127 num_rte = ((ver >> 16) & 0xff) + 1;
1128
1129 index = iosapic_alloc();
1130 iosapic_lists[index].addr = addr;
1131 iosapic_lists[index].gsi_base = gsi_base;
1132 iosapic_lists[index].num_rte = num_rte;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001134 iosapic_lists[index].node = MAX_NUMNODES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135#endif
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001136 }
1137 spin_unlock_irqrestore(&iosapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
1139 if ((gsi_base == 0) && pcat_compat) {
1140 /*
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001141 * Map the legacy ISA devices into the IOSAPIC data. Some of
1142 * these may get reprogrammed later on with data from the ACPI
1143 * Interrupt Source Override table.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 */
1145 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001146 iosapic_override_isa_irq(isa_irq, isa_irq,
1147 IOSAPIC_POL_HIGH,
1148 IOSAPIC_EDGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 }
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001150 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151}
1152
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001153#ifdef CONFIG_HOTPLUG
1154int
1155iosapic_remove (unsigned int gsi_base)
1156{
1157 int index, err = 0;
1158 unsigned long flags;
1159
1160 spin_lock_irqsave(&iosapic_lock, flags);
1161 {
1162 index = find_iosapic(gsi_base);
1163 if (index < 0) {
1164 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
1165 __FUNCTION__, gsi_base);
1166 goto out;
1167 }
1168
1169 if (iosapic_lists[index].rtes_inuse) {
1170 err = -EBUSY;
Satoru Takeuchi46cba3d2006-03-27 17:12:19 +09001171 printk(KERN_WARNING
1172 "%s: IOSAPIC for GSI base %u is busy\n",
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001173 __FUNCTION__, gsi_base);
1174 goto out;
1175 }
1176
1177 iounmap(iosapic_lists[index].addr);
1178 iosapic_free(index);
1179 }
1180 out:
1181 spin_unlock_irqrestore(&iosapic_lock, flags);
1182 return err;
1183}
1184#endif /* CONFIG_HOTPLUG */
1185
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186#ifdef CONFIG_NUMA
Kenji Kaneshige0e888ad2005-04-28 00:25:58 -07001187void __devinit
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188map_iosapic_to_node(unsigned int gsi_base, int node)
1189{
1190 int index;
1191
1192 index = find_iosapic(gsi_base);
1193 if (index < 0) {
1194 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
1195 __FUNCTION__, gsi_base);
1196 return;
1197 }
1198 iosapic_lists[index].node = node;
1199 return;
1200}
1201#endif
Kenji Kaneshige24eeb562005-04-25 13:26:23 -07001202
1203static int __init iosapic_enable_kmalloc (void)
1204{
1205 iosapic_kmalloc_ok = 1;
1206 return 0;
1207}
1208core_initcall (iosapic_enable_kmalloc);