blob: 1fa79f1f832deeacf04529f6772ceaab1f6eed15 [file] [log] [blame]
Mike Rapoport3696a8a2007-09-23 15:59:26 +01001/*
Mike Rapoportda591932008-10-05 10:25:44 +01002 * linux/arch/arm/mach-pxa/cm-x2xx-pci.c
Mike Rapoport3696a8a2007-09-23 15:59:26 +01003 *
4 * PCI bios-type initialisation for PCI machines
5 *
6 * Bits taken from various places.
7 *
Mike Rapoport2f01a972008-06-17 12:29:58 +01008 * Copyright (C) 2007, 2008 Compulab, Ltd.
Mike Rapoport3696a8a2007-09-23 15:59:26 +01009 * Mike Rapoport <mike@compulab.co.il>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#include <linux/kernel.h>
17#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/device.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Mike Rapoport2f01a972008-06-17 12:29:58 +010022#include <linux/gpio.h>
Mike Rapoport3696a8a2007-09-23 15:59:26 +010023
24#include <asm/mach/pci.h>
Mike Rapoport3696a8a2007-09-23 15:59:26 +010025#include <asm/mach-types.h>
26
27#include <asm/hardware/it8152.h>
28
Arnd Bergmann97b09da2011-10-01 22:03:45 +020029void __iomem *it8152_base_address;
Mike Rapoportda591932008-10-05 10:25:44 +010030static int cmx2xx_it8152_irq_gpio;
Mike Rapoport3696a8a2007-09-23 15:59:26 +010031
Thomas Gleixner6947d042015-07-13 10:17:54 +020032static void cmx2xx_it8152_irq_demux(unsigned int __irq, struct irq_desc *desc)
Mike Rapoport3696a8a2007-09-23 15:59:26 +010033{
Thomas Gleixner6947d042015-07-13 10:17:54 +020034 unsigned int irq = irq_desc_get_irq(desc);
Mike Rapoport3696a8a2007-09-23 15:59:26 +010035 /* clear our parent irq */
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010036 desc->irq_data.chip->irq_ack(&desc->irq_data);
Mike Rapoport3696a8a2007-09-23 15:59:26 +010037
38 it8152_irq_demux(irq, desc);
39}
40
Mike Rapoportda591932008-10-05 10:25:44 +010041void __cmx2xx_pci_init_irq(int irq_gpio)
Mike Rapoport3696a8a2007-09-23 15:59:26 +010042{
43 it8152_init_irq();
Mike Rapoport3696a8a2007-09-23 15:59:26 +010044
Mike Rapoportda591932008-10-05 10:25:44 +010045 cmx2xx_it8152_irq_gpio = irq_gpio;
Mike Rapoport2f01a972008-06-17 12:29:58 +010046
Thomas Gleixner6845664a2011-03-24 13:25:22 +010047 irq_set_irq_type(gpio_to_irq(irq_gpio), IRQ_TYPE_EDGE_RISING);
Mike Rapoport2f01a972008-06-17 12:29:58 +010048
Thomas Gleixner6845664a2011-03-24 13:25:22 +010049 irq_set_chained_handler(gpio_to_irq(irq_gpio),
50 cmx2xx_it8152_irq_demux);
Mike Rapoport3696a8a2007-09-23 15:59:26 +010051}
52
53#ifdef CONFIG_PM
54static unsigned long sleep_save_ite[10];
55
Mike Rapoportda591932008-10-05 10:25:44 +010056void __cmx2xx_pci_suspend(void)
Mike Rapoport3696a8a2007-09-23 15:59:26 +010057{
58 /* save ITE state */
59 sleep_save_ite[0] = __raw_readl(IT8152_INTC_PDCNIMR);
60 sleep_save_ite[1] = __raw_readl(IT8152_INTC_LPCNIMR);
61 sleep_save_ite[2] = __raw_readl(IT8152_INTC_LPNIAR);
62
63 /* Clear ITE IRQ's */
64 __raw_writel((0), IT8152_INTC_PDCNIRR);
65 __raw_writel((0), IT8152_INTC_LPCNIRR);
66}
67
Mike Rapoportda591932008-10-05 10:25:44 +010068void __cmx2xx_pci_resume(void)
Mike Rapoport3696a8a2007-09-23 15:59:26 +010069{
70 /* restore IT8152 state */
71 __raw_writel((sleep_save_ite[0]), IT8152_INTC_PDCNIMR);
72 __raw_writel((sleep_save_ite[1]), IT8152_INTC_LPCNIMR);
73 __raw_writel((sleep_save_ite[2]), IT8152_INTC_LPNIAR);
74}
75#else
Mike Rapoportda591932008-10-05 10:25:44 +010076void cmx2xx_pci_suspend(void) {}
77void cmx2xx_pci_resume(void) {}
Mike Rapoport3696a8a2007-09-23 15:59:26 +010078#endif
79
80/* PCI IRQ mapping*/
Ralf Baechled5341942011-06-10 15:30:21 +010081static int __init cmx2xx_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Mike Rapoport3696a8a2007-09-23 15:59:26 +010082{
83 int irq;
84
Harvey Harrison8e86f422008-03-04 15:08:02 -080085 dev_dbg(&dev->dev, "%s: slot=%x, pin=%x\n", __func__, slot, pin);
Mike Rapoport3696a8a2007-09-23 15:59:26 +010086
87 irq = it8152_pci_map_irq(dev, slot, pin);
88 if (irq)
89 return irq;
90
91 /*
92 Here comes the ugly part. The routing is baseboard specific,
Mike Rapoportda591932008-10-05 10:25:44 +010093 but defining a platform for each possible base of CM-X2XX is
94 unrealistic. Here we keep mapping for ATXBase and SB-X2XX.
Mike Rapoport3696a8a2007-09-23 15:59:26 +010095 */
96 /* ATXBASE PCI slot */
97 if (slot == 7)
98 return IT8152_PCI_INTA;
99
Mike Rapoportda591932008-10-05 10:25:44 +0100100 /* ATXBase/SB-X2XX CardBus */
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100101 if (slot == 8 || slot == 0)
102 return IT8152_PCI_INTB;
103
104 /* ATXBase Ethernet */
105 if (slot == 9)
106 return IT8152_PCI_INTA;
107
Mike Rapoporta7f3f032008-10-05 10:26:55 +0100108 /* CM-x255 Onboard Ethernet */
109 if (slot == 15)
110 return IT8152_PCI_INTC;
111
112 /* SB-x2xx Ethernet */
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100113 if (slot == 16)
114 return IT8152_PCI_INTA;
115
116 /* PC104+ interrupt routing */
117 if ((slot == 17) || (slot == 19))
118 return IT8152_PCI_INTA;
119 if ((slot == 18) || (slot == 20))
120 return IT8152_PCI_INTB;
121
122 return(0);
123}
124
Mike Rapoportda591932008-10-05 10:25:44 +0100125static void cmx2xx_pci_preinit(void)
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100126{
Mike Rapoportda591932008-10-05 10:25:44 +0100127 pr_info("Initializing CM-X2XX PCI subsystem\n");
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100128
Rob Herringc9d95fb2011-06-28 21:16:13 -0500129 pcibios_min_io = 0;
130 pcibios_min_mem = 0;
131
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100132 __raw_writel(0x800, IT8152_PCI_CFG_ADDR);
133 if (__raw_readl(IT8152_PCI_CFG_DATA) == 0x81521283) {
Mike Rapoporta0113a92007-11-25 08:55:34 +0100134 pr_info("PCI Bridge found.\n");
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100135
136 /* set PCI I/O base at 0 */
137 writel(0x848, IT8152_PCI_CFG_ADDR);
138 writel(0, IT8152_PCI_CFG_DATA);
139
140 /* set PCI memory base at 0 */
141 writel(0x840, IT8152_PCI_CFG_ADDR);
142 writel(0, IT8152_PCI_CFG_DATA);
143
144 writel(0x20, IT8152_GPIO_GPDR);
145
146 /* CardBus Controller on ATXbase baseboard */
147 writel(0x4000, IT8152_PCI_CFG_ADDR);
148 if (readl(IT8152_PCI_CFG_DATA) == 0xAC51104C) {
Mike Rapoporta0113a92007-11-25 08:55:34 +0100149 pr_info("CardBus Bridge found.\n");
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100150
151 /* Configure socket 0 */
152 writel(0x408C, IT8152_PCI_CFG_ADDR);
153 writel(0x1022, IT8152_PCI_CFG_DATA);
154
155 writel(0x4080, IT8152_PCI_CFG_ADDR);
156 writel(0x3844d060, IT8152_PCI_CFG_DATA);
157
158 writel(0x4090, IT8152_PCI_CFG_ADDR);
159 writel(((readl(IT8152_PCI_CFG_DATA) & 0xffff) |
160 0x60440000),
161 IT8152_PCI_CFG_DATA);
162
163 writel(0x4018, IT8152_PCI_CFG_ADDR);
164 writel(0xb0000000, IT8152_PCI_CFG_DATA);
165
166 /* Configure socket 1 */
167 writel(0x418C, IT8152_PCI_CFG_ADDR);
168 writel(0x1022, IT8152_PCI_CFG_DATA);
169
170 writel(0x4180, IT8152_PCI_CFG_ADDR);
171 writel(0x3844d060, IT8152_PCI_CFG_DATA);
172
173 writel(0x4190, IT8152_PCI_CFG_ADDR);
174 writel(((readl(IT8152_PCI_CFG_DATA) & 0xffff) |
175 0x60440000),
176 IT8152_PCI_CFG_DATA);
177
178 writel(0x4118, IT8152_PCI_CFG_ADDR);
179 writel(0xb0000000, IT8152_PCI_CFG_DATA);
180 }
181 }
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100182}
183
Mike Rapoportda591932008-10-05 10:25:44 +0100184static struct hw_pci cmx2xx_pci __initdata = {
Mike Rapoportda591932008-10-05 10:25:44 +0100185 .map_irq = cmx2xx_pci_map_irq,
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100186 .nr_controllers = 1,
Russell Kingc23bfc32012-03-10 12:49:16 +0000187 .ops = &it8152_ops,
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100188 .setup = it8152_pci_setup,
Mike Rapoportda591932008-10-05 10:25:44 +0100189 .preinit = cmx2xx_pci_preinit,
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100190};
191
Mike Rapoportda591932008-10-05 10:25:44 +0100192static int __init cmx2xx_init_pci(void)
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100193{
194 if (machine_is_armcore())
Mike Rapoportda591932008-10-05 10:25:44 +0100195 pci_common_init(&cmx2xx_pci);
Mike Rapoport3696a8a2007-09-23 15:59:26 +0100196
197 return 0;
198}
199
Mike Rapoportda591932008-10-05 10:25:44 +0100200subsys_initcall(cmx2xx_init_pci);