blob: 797635eec6b6072601bbc40fcc64d10048672bbb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010022#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070023#include <linux/suspend.h>
eric miaoc01655042008-01-28 23:00:02 +000024#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/hardware.h>
Eric Miaocd491042007-06-22 04:14:09 +010027#include <asm/arch/irqs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/arch/pxa-regs.h>
Russell Kinge176bb02007-05-15 11:16:10 +010029#include <asm/arch/pm.h>
Eric Miaof53f0662007-06-22 05:40:17 +010030#include <asm/arch/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010033#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010034#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36/*
37 * Various clock factors driven by the CCCR register.
38 */
39
40/* Crystal Frequency to Memory Frequency Multiplier (L) */
41static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
42
43/* Memory Frequency to Run Mode Frequency Multiplier (M) */
44static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
45
46/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
47/* Note: we store the value N * 2 here. */
48static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
49
50/* Crystal clock */
51#define BASE_CLK 3686400
52
53/*
54 * Get the clock frequency as reflected by CCCR and the turbo flag.
55 * We assume these values have been applied via a fcs.
56 * If info is not 0 we also display the current settings.
57 */
Russell King15a40332007-08-20 10:07:44 +010058unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070059{
60 unsigned long cccr, turbo;
61 unsigned int l, L, m, M, n2, N;
62
63 cccr = CCCR;
64 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
65
66 l = L_clk_mult[(cccr >> 0) & 0x1f];
67 m = M_clk_mult[(cccr >> 5) & 0x03];
68 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
69
70 L = l * BASE_CLK;
71 M = m * L;
72 N = n2 * M / 2;
73
74 if(info)
75 {
76 L += 5000;
77 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
78 L / 1000000, (L % 1000000) / 10000, l );
79 M += 5000;
80 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
81 M / 1000000, (M % 1000000) / 10000, m );
82 N += 5000;
83 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
84 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
85 (turbo & 1) ? "" : "in" );
86 }
87
88 return (turbo & 1) ? (N/1000) : (M/1000);
89}
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/*
92 * Return the current memory clock frequency in units of 10kHz
93 */
Russell King15a40332007-08-20 10:07:44 +010094unsigned int pxa25x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070095{
96 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
97}
98
Russell Kinga6dba202007-08-20 10:18:02 +010099static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
100{
101 return pxa25x_get_memclk_frequency_10khz() * 10000;
102}
103
104static const struct clkops clk_pxa25x_lcd_ops = {
105 .enable = clk_cken_enable,
106 .disable = clk_cken_disable,
107 .getrate = clk_pxa25x_lcd_getrate,
108};
109
110/*
111 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
112 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
113 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
114 */
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100115static struct clk pxa25x_hwuart_clk =
116 INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
117;
118
Russell Kinga6dba202007-08-20 10:18:02 +0100119static struct clk pxa25x_clks[] = {
120 INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
121 INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
122 INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
Russell King435b6e92007-09-02 17:08:42 +0100123 INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100124 INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa_device_udc.dev),
125 INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
126 INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
eric miaod8e0db12007-12-10 17:54:36 +0800127
128 INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
129 INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
130 INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
131
Russell Kinga6dba202007-08-20 10:18:02 +0100132 /*
133 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
134 INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100135 INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100136 */
Russell King435b6e92007-09-02 17:08:42 +0100137 INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100138};
139
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100140#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100141
Eric Miao711be5c2007-07-18 11:38:45 +0100142#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
143#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
144
145#define RESTORE_GPLEVEL(n) do { \
146 GPSR##n = sleep_save[SLEEP_SAVE_GPLR##n]; \
147 GPCR##n = ~sleep_save[SLEEP_SAVE_GPLR##n]; \
148} while (0)
149
150/*
151 * List of global PXA peripheral registers to preserve.
152 * More ones like CP and general purpose register values are preserved
153 * with the stack pointer in sleep.S.
154 */
155enum { SLEEP_SAVE_START = 0,
156
157 SLEEP_SAVE_GPLR0, SLEEP_SAVE_GPLR1, SLEEP_SAVE_GPLR2,
158 SLEEP_SAVE_GPDR0, SLEEP_SAVE_GPDR1, SLEEP_SAVE_GPDR2,
159 SLEEP_SAVE_GRER0, SLEEP_SAVE_GRER1, SLEEP_SAVE_GRER2,
160 SLEEP_SAVE_GFER0, SLEEP_SAVE_GFER1, SLEEP_SAVE_GFER2,
161 SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
162
163 SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
164 SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
165 SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
166
167 SLEEP_SAVE_PSTR,
168
Eric Miao711be5c2007-07-18 11:38:45 +0100169 SLEEP_SAVE_CKEN,
170
171 SLEEP_SAVE_SIZE
172};
173
174
175static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
176{
177 SAVE(GPLR0); SAVE(GPLR1); SAVE(GPLR2);
178 SAVE(GPDR0); SAVE(GPDR1); SAVE(GPDR2);
179 SAVE(GRER0); SAVE(GRER1); SAVE(GRER2);
180 SAVE(GFER0); SAVE(GFER1); SAVE(GFER2);
181 SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
182
183 SAVE(GAFR0_L); SAVE(GAFR0_U);
184 SAVE(GAFR1_L); SAVE(GAFR1_U);
185 SAVE(GAFR2_L); SAVE(GAFR2_U);
186
Eric Miao711be5c2007-07-18 11:38:45 +0100187 SAVE(CKEN);
188 SAVE(PSTR);
Richard Purdie56b11282008-01-02 00:54:49 +0100189
190 /* Clear GPIO transition detect bits */
191 GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
Eric Miao711be5c2007-07-18 11:38:45 +0100192}
193
194static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
195{
Richard Purdie56b11282008-01-02 00:54:49 +0100196 /* ensure not to come back here if it wasn't intended */
197 PSPR = 0;
198
Eric Miao711be5c2007-07-18 11:38:45 +0100199 /* restore registers */
200 RESTORE_GPLEVEL(0); RESTORE_GPLEVEL(1); RESTORE_GPLEVEL(2);
201 RESTORE(GPDR0); RESTORE(GPDR1); RESTORE(GPDR2);
202 RESTORE(GAFR0_L); RESTORE(GAFR0_U);
203 RESTORE(GAFR1_L); RESTORE(GAFR1_U);
204 RESTORE(GAFR2_L); RESTORE(GAFR2_U);
205 RESTORE(GRER0); RESTORE(GRER1); RESTORE(GRER2);
206 RESTORE(GFER0); RESTORE(GFER1); RESTORE(GFER2);
207 RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
208
Richard Purdie56b11282008-01-02 00:54:49 +0100209 PSSR = PSSR_RDH | PSSR_PH;
210
Eric Miao711be5c2007-07-18 11:38:45 +0100211 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100212 RESTORE(PSTR);
213}
214
215static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100216{
Todd Poynor87754202005-06-03 20:52:27 +0100217 switch (state) {
218 case PM_SUSPEND_MEM:
219 /* set resume return address */
220 PSPR = virt_to_phys(pxa_cpu_resume);
Eric Miaob750a092007-07-18 11:40:13 +0100221 pxa25x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100222 break;
223 }
224}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100225
Eric Miao711be5c2007-07-18 11:38:45 +0100226static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
227 .save_size = SLEEP_SAVE_SIZE,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700228 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100229 .save = pxa25x_cpu_pm_save,
230 .restore = pxa25x_cpu_pm_restore,
231 .enter = pxa25x_cpu_pm_enter,
Russell Kinge176bb02007-05-15 11:16:10 +0100232};
Eric Miao711be5c2007-07-18 11:38:45 +0100233
234static void __init pxa25x_init_pm(void)
235{
236 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
237}
eric miaof79299c2008-01-02 08:24:49 +0800238#else
239static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100240#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100241
eric miaoc95530c2007-08-29 10:22:17 +0100242/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
243 */
244
245static int pxa25x_set_wake(unsigned int irq, unsigned int on)
246{
247 int gpio = IRQ_TO_GPIO(irq);
248 uint32_t gpio_bit, mask = 0;
249
250 if (gpio >= 0 && gpio <= 15) {
251 gpio_bit = GPIO_bit(gpio);
252 mask = gpio_bit;
253 if (on) {
254 if (GRER(gpio) | gpio_bit)
255 PRER |= gpio_bit;
256 else
257 PRER &= ~gpio_bit;
258
259 if (GFER(gpio) | gpio_bit)
260 PFER |= gpio_bit;
261 else
262 PFER &= ~gpio_bit;
263 }
264 goto set_pwer;
265 }
266
267 if (irq == IRQ_RTCAlrm) {
268 mask = PWER_RTC;
269 goto set_pwer;
270 }
271
272 return -EINVAL;
273
274set_pwer:
275 if (on)
276 PWER |= mask;
277 else
278 PWER &=~mask;
279
280 return 0;
281}
282
Eric Miaocd491042007-06-22 04:14:09 +0100283void __init pxa25x_init_irq(void)
284{
285 pxa_init_irq_low();
286 pxa_init_irq_gpio(85);
eric miaoc95530c2007-08-29 10:22:17 +0100287 pxa_init_irq_set_wake(pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100288}
289
Russell King34f32312007-05-15 10:39:49 +0100290static struct platform_device *pxa25x_devices[] __initdata = {
Eric Miaoe09d02e2007-07-17 10:45:58 +0100291 &pxa_device_udc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100292 &pxa_device_ffuart,
293 &pxa_device_btuart,
294 &pxa_device_stuart,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100295 &pxa_device_i2s,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100296 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800297 &pxa25x_device_ssp,
298 &pxa25x_device_nssp,
299 &pxa25x_device_assp,
Russell King34f32312007-05-15 10:39:49 +0100300};
301
eric miaoc01655042008-01-28 23:00:02 +0000302static struct sys_device pxa25x_sysdev[] = {
303 {
304 .cls = &pxa_irq_sysclass,
305 },
306};
307
Russell Kinge176bb02007-05-15 11:16:10 +0100308static int __init pxa25x_init(void)
309{
eric miaoc01655042008-01-28 23:00:02 +0000310 int i, ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100311
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100312 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
313 if (cpu_is_pxa25x())
314 clks_register(&pxa25x_hwuart_clk, 1);
315
Russell Kinge176bb02007-05-15 11:16:10 +0100316 if (cpu_is_pxa21x() || cpu_is_pxa25x()) {
Russell Kinga6dba202007-08-20 10:18:02 +0100317 clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
318
Eric Miaof53f0662007-06-22 05:40:17 +0100319 if ((ret = pxa_init_dma(16)))
320 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800321
Eric Miao711be5c2007-07-18 11:38:45 +0100322 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800323
eric miaoc01655042008-01-28 23:00:02 +0000324 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
325 ret = sysdev_register(&pxa25x_sysdev[i]);
326 if (ret)
327 pr_err("failed to register sysdev[%d]\n", i);
328 }
329
Russell King34f32312007-05-15 10:39:49 +0100330 ret = platform_add_devices(pxa25x_devices,
331 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000332 if (ret)
333 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100334 }
eric miaoc01655042008-01-28 23:00:02 +0000335
Russell King34f32312007-05-15 10:39:49 +0100336 /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
337 if (cpu_is_pxa25x())
Eric Miaoe09d02e2007-07-17 10:45:58 +0100338 ret = platform_device_register(&pxa_device_hwuart);
Russell King34f32312007-05-15 10:39:49 +0100339
340 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100341}
342
343subsys_initcall(pxa25x_init);