Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 1 | /* |
Anson Huang | e7b82d6 | 2013-03-20 19:39:43 -0400 | [diff] [blame] | 2 | * Copyright 2011-2013 Freescale Semiconductor, Inc. |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
| 13 | #include <linux/init.h> |
| 14 | #include <linux/types.h> |
| 15 | #include <linux/clk.h> |
| 16 | #include <linux/clkdev.h> |
Anson Huang | 263475d | 2013-03-21 10:58:06 -0400 | [diff] [blame] | 17 | #include <linux/delay.h> |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 18 | #include <linux/err.h> |
| 19 | #include <linux/io.h> |
| 20 | #include <linux/of.h> |
| 21 | #include <linux/of_address.h> |
| 22 | #include <linux/of_irq.h> |
Shawn Guo | e337247 | 2012-09-13 21:01:00 +0800 | [diff] [blame] | 23 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 24 | #include "clk.h" |
Shawn Guo | e337247 | 2012-09-13 21:01:00 +0800 | [diff] [blame] | 25 | #include "common.h" |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 26 | #include "hardware.h" |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 27 | |
Anson Huang | e7b82d6 | 2013-03-20 19:39:43 -0400 | [diff] [blame] | 28 | #define CCR 0x0 |
| 29 | #define BM_CCR_WB_COUNT (0x7 << 16) |
Anson Huang | 263475d | 2013-03-21 10:58:06 -0400 | [diff] [blame] | 30 | #define BM_CCR_RBC_BYPASS_COUNT (0x3f << 21) |
| 31 | #define BM_CCR_RBC_EN (0x1 << 27) |
Anson Huang | e7b82d6 | 2013-03-20 19:39:43 -0400 | [diff] [blame] | 32 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 33 | #define CCGR0 0x68 |
| 34 | #define CCGR1 0x6c |
| 35 | #define CCGR2 0x70 |
| 36 | #define CCGR3 0x74 |
| 37 | #define CCGR4 0x78 |
| 38 | #define CCGR5 0x7c |
| 39 | #define CCGR6 0x80 |
| 40 | #define CCGR7 0x84 |
| 41 | |
| 42 | #define CLPCR 0x54 |
| 43 | #define BP_CLPCR_LPM 0 |
| 44 | #define BM_CLPCR_LPM (0x3 << 0) |
| 45 | #define BM_CLPCR_BYPASS_PMIC_READY (0x1 << 2) |
| 46 | #define BM_CLPCR_ARM_CLK_DIS_ON_LPM (0x1 << 5) |
| 47 | #define BM_CLPCR_SBYOS (0x1 << 6) |
| 48 | #define BM_CLPCR_DIS_REF_OSC (0x1 << 7) |
| 49 | #define BM_CLPCR_VSTBY (0x1 << 8) |
| 50 | #define BP_CLPCR_STBY_COUNT 9 |
| 51 | #define BM_CLPCR_STBY_COUNT (0x3 << 9) |
| 52 | #define BM_CLPCR_COSC_PWRDOWN (0x1 << 11) |
| 53 | #define BM_CLPCR_WB_PER_AT_LPM (0x1 << 16) |
| 54 | #define BM_CLPCR_WB_CORE_AT_LPM (0x1 << 17) |
| 55 | #define BM_CLPCR_BYP_MMDC_CH0_LPM_HS (0x1 << 19) |
| 56 | #define BM_CLPCR_BYP_MMDC_CH1_LPM_HS (0x1 << 21) |
| 57 | #define BM_CLPCR_MASK_CORE0_WFI (0x1 << 22) |
| 58 | #define BM_CLPCR_MASK_CORE1_WFI (0x1 << 23) |
| 59 | #define BM_CLPCR_MASK_CORE2_WFI (0x1 << 24) |
| 60 | #define BM_CLPCR_MASK_CORE3_WFI (0x1 << 25) |
| 61 | #define BM_CLPCR_MASK_SCU_IDLE (0x1 << 26) |
| 62 | #define BM_CLPCR_MASK_L2CC_IDLE (0x1 << 27) |
| 63 | |
Shawn Guo | e5f9dec | 2012-12-04 22:55:15 +0800 | [diff] [blame] | 64 | #define CGPR 0x64 |
| 65 | #define BM_CGPR_CHICKEN_BIT (0x1 << 17) |
| 66 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 67 | static void __iomem *ccm_base; |
| 68 | |
Shawn Guo | e5f9dec | 2012-12-04 22:55:15 +0800 | [diff] [blame] | 69 | void imx6q_set_chicken_bit(void) |
| 70 | { |
| 71 | u32 val = readl_relaxed(ccm_base + CGPR); |
| 72 | |
| 73 | val |= BM_CGPR_CHICKEN_BIT; |
| 74 | writel_relaxed(val, ccm_base + CGPR); |
| 75 | } |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 76 | |
Anson Huang | 263475d | 2013-03-21 10:58:06 -0400 | [diff] [blame] | 77 | static void imx6q_enable_rbc(bool enable) |
| 78 | { |
| 79 | u32 val; |
| 80 | static bool last_rbc_mode; |
| 81 | |
| 82 | if (last_rbc_mode == enable) |
| 83 | return; |
| 84 | /* |
| 85 | * need to mask all interrupts in GPC before |
| 86 | * operating RBC configurations |
| 87 | */ |
| 88 | imx_gpc_mask_all(); |
| 89 | |
| 90 | /* configure RBC enable bit */ |
| 91 | val = readl_relaxed(ccm_base + CCR); |
| 92 | val &= ~BM_CCR_RBC_EN; |
| 93 | val |= enable ? BM_CCR_RBC_EN : 0; |
| 94 | writel_relaxed(val, ccm_base + CCR); |
| 95 | |
| 96 | /* configure RBC count */ |
| 97 | val = readl_relaxed(ccm_base + CCR); |
| 98 | val &= ~BM_CCR_RBC_BYPASS_COUNT; |
| 99 | val |= enable ? BM_CCR_RBC_BYPASS_COUNT : 0; |
| 100 | writel(val, ccm_base + CCR); |
| 101 | |
| 102 | /* |
| 103 | * need to delay at least 2 cycles of CKIL(32K) |
| 104 | * due to hardware design requirement, which is |
| 105 | * ~61us, here we use 65us for safe |
| 106 | */ |
| 107 | udelay(65); |
| 108 | |
| 109 | /* restore GPC interrupt mask settings */ |
| 110 | imx_gpc_restore_all(); |
| 111 | |
| 112 | last_rbc_mode = enable; |
| 113 | } |
| 114 | |
Anson Huang | e7b82d6 | 2013-03-20 19:39:43 -0400 | [diff] [blame] | 115 | static void imx6q_enable_wb(bool enable) |
| 116 | { |
| 117 | u32 val; |
| 118 | static bool last_wb_mode; |
| 119 | |
| 120 | if (last_wb_mode == enable) |
| 121 | return; |
| 122 | |
| 123 | /* configure well bias enable bit */ |
| 124 | val = readl_relaxed(ccm_base + CLPCR); |
| 125 | val &= ~BM_CLPCR_WB_PER_AT_LPM; |
| 126 | val |= enable ? BM_CLPCR_WB_PER_AT_LPM : 0; |
| 127 | writel_relaxed(val, ccm_base + CLPCR); |
| 128 | |
| 129 | /* configure well bias count */ |
| 130 | val = readl_relaxed(ccm_base + CCR); |
| 131 | val &= ~BM_CCR_WB_COUNT; |
| 132 | val |= enable ? BM_CCR_WB_COUNT : 0; |
| 133 | writel_relaxed(val, ccm_base + CCR); |
| 134 | |
| 135 | last_wb_mode = enable; |
| 136 | } |
| 137 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 138 | int imx6q_set_lpm(enum mxc_cpu_pwr_mode mode) |
| 139 | { |
| 140 | u32 val = readl_relaxed(ccm_base + CLPCR); |
| 141 | |
| 142 | val &= ~BM_CLPCR_LPM; |
| 143 | switch (mode) { |
| 144 | case WAIT_CLOCKED: |
Anson Huang | e7b82d6 | 2013-03-20 19:39:43 -0400 | [diff] [blame] | 145 | imx6q_enable_wb(false); |
Anson Huang | 263475d | 2013-03-21 10:58:06 -0400 | [diff] [blame] | 146 | imx6q_enable_rbc(false); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 147 | break; |
| 148 | case WAIT_UNCLOCKED: |
| 149 | val |= 0x1 << BP_CLPCR_LPM; |
Shawn Guo | e5f9dec | 2012-12-04 22:55:15 +0800 | [diff] [blame] | 150 | val |= BM_CLPCR_ARM_CLK_DIS_ON_LPM; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 151 | break; |
| 152 | case STOP_POWER_ON: |
| 153 | val |= 0x2 << BP_CLPCR_LPM; |
| 154 | break; |
| 155 | case WAIT_UNCLOCKED_POWER_OFF: |
| 156 | val |= 0x1 << BP_CLPCR_LPM; |
| 157 | val &= ~BM_CLPCR_VSTBY; |
| 158 | val &= ~BM_CLPCR_SBYOS; |
| 159 | break; |
| 160 | case STOP_POWER_OFF: |
| 161 | val |= 0x2 << BP_CLPCR_LPM; |
| 162 | val |= 0x3 << BP_CLPCR_STBY_COUNT; |
| 163 | val |= BM_CLPCR_VSTBY; |
| 164 | val |= BM_CLPCR_SBYOS; |
Anson Huang | e7b82d6 | 2013-03-20 19:39:43 -0400 | [diff] [blame] | 165 | imx6q_enable_wb(true); |
Anson Huang | 263475d | 2013-03-21 10:58:06 -0400 | [diff] [blame] | 166 | imx6q_enable_rbc(true); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 167 | break; |
| 168 | default: |
| 169 | return -EINVAL; |
| 170 | } |
| 171 | |
| 172 | writel_relaxed(val, ccm_base + CLPCR); |
| 173 | |
| 174 | return 0; |
| 175 | } |
| 176 | |
| 177 | static const char *step_sels[] = { "osc", "pll2_pfd2_396m", }; |
| 178 | static const char *pll1_sw_sels[] = { "pll1_sys", "step", }; |
| 179 | static const char *periph_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", }; |
Philipp Zabel | 72cd744 | 2013-04-17 12:05:58 +0200 | [diff] [blame] | 180 | static const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "osc", "dummy", }; |
| 181 | static const char *periph2_clk2_sels[] = { "pll3_usb_otg", "pll2_bus", }; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 182 | static const char *periph_sels[] = { "periph_pre", "periph_clk2", }; |
| 183 | static const char *periph2_sels[] = { "periph2_pre", "periph2_clk2", }; |
Anson Huang | a08b9bc | 2013-05-31 17:01:54 -0400 | [diff] [blame] | 184 | static const char *axi_sels[] = { "periph", "pll2_pfd2_396m", "periph", "pll3_pfd1_540m", }; |
Nicolin Chen | 64990a4 | 2013-08-23 19:20:34 +0800 | [diff] [blame] | 185 | static const char *audio_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll3_pfd3_454m", "pll3_usb_otg", }; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 186 | static const char *gpu_axi_sels[] = { "axi", "ahb", }; |
| 187 | static const char *gpu2d_core_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", }; |
| 188 | static const char *gpu3d_core_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll2_pfd2_396m", }; |
Shawn Guo | de78a23 | 2013-05-03 10:55:46 +0800 | [diff] [blame] | 189 | static const char *gpu3d_shader_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll3_pfd0_720m", }; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 190 | static const char *ipu_sels[] = { "mmdc_ch0_axi", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", }; |
Jiada Wang | cc9a3e9 | 2013-05-20 21:51:51 +0900 | [diff] [blame] | 191 | static const char *ldb_di_sels[] = { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "mmdc_ch1_axi", "pll3_usb_otg", }; |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 192 | static const char *ipu_di_pre_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd1_540m", }; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 193 | static const char *ipu1_di0_sels[] = { "ipu1_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; |
| 194 | static const char *ipu1_di1_sels[] = { "ipu1_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; |
| 195 | static const char *ipu2_di0_sels[] = { "ipu2_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; |
| 196 | static const char *ipu2_di1_sels[] = { "ipu2_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; |
| 197 | static const char *hsi_tx_sels[] = { "pll3_120m", "pll2_pfd2_396m", }; |
| 198 | static const char *pcie_axi_sels[] = { "axi", "ahb", }; |
Nicolin Chen | 64990a4 | 2013-08-23 19:20:34 +0800 | [diff] [blame] | 199 | static const char *ssi_sels[] = { "pll3_pfd2_508m", "pll3_pfd3_454m", "pll4_audio_div", }; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 200 | static const char *usdhc_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", }; |
| 201 | static const char *enfc_sels[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", }; |
Liu Ying | 3b79cd1 | 2013-07-03 15:29:06 +0800 | [diff] [blame] | 202 | static const char *emi_sels[] = { "pll2_pfd2_396m", "pll3_usb_otg", "axi", "pll2_pfd0_352m", }; |
| 203 | static const char *emi_slow_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd2_396m", "pll2_pfd0_352m", }; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 204 | static const char *vdo_axi_sels[] = { "axi", "ahb", }; |
| 205 | static const char *vpu_axi_sels[] = { "axi", "pll2_pfd2_396m", "pll2_pfd0_352m", }; |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 206 | static const char *cko1_sels[] = { "pll3_usb_otg", "pll2_bus", "pll1_sys", "pll5_video_div", |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 207 | "dummy", "axi", "enfc", "ipu1_di0", "ipu1_di1", "ipu2_di0", |
Nicolin Chen | 64990a4 | 2013-08-23 19:20:34 +0800 | [diff] [blame] | 208 | "ipu2_di1", "ahb", "ipg", "ipg_per", "ckil", "pll4_audio_div", }; |
Shawn Guo | 6526bb3 | 2013-07-18 13:16:40 +0800 | [diff] [blame] | 209 | static const char *cko2_sels[] = { |
| 210 | "mmdc_ch0_axi", "mmdc_ch1_axi", "usdhc4", "usdhc1", |
| 211 | "gpu2d_axi", "dummy", "ecspi_root", "gpu3d_axi", |
| 212 | "usdhc3", "dummy", "arm", "ipu1", |
| 213 | "ipu2", "vdo_axi", "osc", "gpu2d_core", |
| 214 | "gpu3d_core", "usdhc2", "ssi1", "ssi2", |
| 215 | "ssi3", "gpu3d_shader", "vpu_axi", "can_root", |
| 216 | "ldb_di0", "ldb_di1", "esai", "eim_slow", |
| 217 | "uart_serial", "spdif", "asrc", "hsi_tx", |
| 218 | }; |
Shawn Guo | 6cd6223 | 2013-07-18 13:35:40 +0800 | [diff] [blame] | 219 | static const char *cko_sels[] = { "cko1", "cko2", }; |
Sean Cross | bf22172 | 2013-09-16 08:20:52 +0000 | [diff] [blame^] | 220 | static const char *lvds_sels[] = { |
| 221 | "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", |
| 222 | "pll4_audio", "pll5_video", "pll8_mlb", "enet_ref", |
| 223 | "pcie_ref", "sata_ref", |
| 224 | }; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 225 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 226 | enum mx6q_clks { |
| 227 | dummy, ckil, ckih, osc, pll2_pfd0_352m, pll2_pfd1_594m, pll2_pfd2_396m, |
| 228 | pll3_pfd0_720m, pll3_pfd1_540m, pll3_pfd2_508m, pll3_pfd3_454m, |
| 229 | pll2_198m, pll3_120m, pll3_80m, pll3_60m, twd, step, pll1_sw, |
| 230 | periph_pre, periph2_pre, periph_clk2_sel, periph2_clk2_sel, axi_sel, |
| 231 | esai_sel, asrc_sel, spdif_sel, gpu2d_axi, gpu3d_axi, gpu2d_core_sel, |
| 232 | gpu3d_core_sel, gpu3d_shader_sel, ipu1_sel, ipu2_sel, ldb_di0_sel, |
| 233 | ldb_di1_sel, ipu1_di0_pre_sel, ipu1_di1_pre_sel, ipu2_di0_pre_sel, |
| 234 | ipu2_di1_pre_sel, ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, |
| 235 | ipu2_di1_sel, hsi_tx_sel, pcie_axi_sel, ssi1_sel, ssi2_sel, ssi3_sel, |
| 236 | usdhc1_sel, usdhc2_sel, usdhc3_sel, usdhc4_sel, enfc_sel, emi_sel, |
| 237 | emi_slow_sel, vdo_axi_sel, vpu_axi_sel, cko1_sel, periph, periph2, |
| 238 | periph_clk2, periph2_clk2, ipg, ipg_per, esai_pred, esai_podf, |
| 239 | asrc_pred, asrc_podf, spdif_pred, spdif_podf, can_root, ecspi_root, |
| 240 | gpu2d_core_podf, gpu3d_core_podf, gpu3d_shader, ipu1_podf, ipu2_podf, |
| 241 | ldb_di0_podf, ldb_di1_podf, ipu1_di0_pre, ipu1_di1_pre, ipu2_di0_pre, |
| 242 | ipu2_di1_pre, hsi_tx_podf, ssi1_pred, ssi1_podf, ssi2_pred, ssi2_podf, |
| 243 | ssi3_pred, ssi3_podf, uart_serial_podf, usdhc1_podf, usdhc2_podf, |
| 244 | usdhc3_podf, usdhc4_podf, enfc_pred, enfc_podf, emi_podf, |
| 245 | emi_slow_podf, vpu_axi_podf, cko1_podf, axi, mmdc_ch0_axi_podf, |
| 246 | mmdc_ch1_axi_podf, arm, ahb, apbh_dma, asrc, can1_ipg, can1_serial, |
| 247 | can2_ipg, can2_serial, ecspi1, ecspi2, ecspi3, ecspi4, ecspi5, enet, |
| 248 | esai, gpt_ipg, gpt_ipg_per, gpu2d_core, gpu3d_core, hdmi_iahb, |
| 249 | hdmi_isfr, i2c1, i2c2, i2c3, iim, enfc, ipu1, ipu1_di0, ipu1_di1, ipu2, |
| 250 | ipu2_di0, ldb_di0, ldb_di1, ipu2_di1, hsi_tx, mlb, mmdc_ch0_axi, |
Huang Shijie | 77ac32a | 2012-07-02 21:39:31 -0400 | [diff] [blame] | 251 | mmdc_ch1_axi, ocram, openvg_axi, pcie_axi, pwm1, pwm2, pwm3, pwm4, per1_bch, |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 252 | gpmi_bch_apb, gpmi_bch, gpmi_io, gpmi_apb, sata, sdma, spba, ssi1, |
| 253 | ssi2, ssi3, uart_ipg, uart_serial, usboh3, usdhc1, usdhc2, usdhc3, |
| 254 | usdhc4, vdo_axi, vpu_axi, cko1, pll1_sys, pll2_bus, pll3_usb_otg, |
Sascha Hauer | 1386170 | 2012-11-22 10:05:13 +0100 | [diff] [blame] | 255 | pll4_audio, pll5_video, pll8_mlb, pll7_usb_host, pll6_enet, ssi1_ipg, |
Philipp Zabel | 1633946 | 2012-08-15 12:00:16 +0200 | [diff] [blame] | 256 | ssi2_ipg, ssi3_ipg, rom, usbphy1, usbphy2, ldb_di0_div_3_5, ldb_di1_div_3_5, |
Peter Chen | a5120e8 | 2013-01-18 10:38:05 +0800 | [diff] [blame] | 257 | sata_ref, sata_ref_100m, pcie_ref, pcie_ref_125m, enet_ref, usbphy1_gate, |
Shawn Guo | 1fa5007 | 2013-07-18 13:08:20 +0800 | [diff] [blame] | 258 | usbphy2_gate, pll4_post_div, pll5_post_div, pll5_video_div, eim_slow, |
Sean Cross | bf22172 | 2013-09-16 08:20:52 +0000 | [diff] [blame^] | 259 | spdif, cko2_sel, cko2_podf, cko2, cko, vdoa, pll4_audio_div, |
| 260 | lvds1_sel, lvds2_sel, lvds1_gate, lvds2_gate, clk_max |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 261 | }; |
| 262 | |
| 263 | static struct clk *clk[clk_max]; |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 264 | static struct clk_onecell_data clk_data; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 265 | |
Richard Zhao | b0286f2 | 2012-05-14 13:04:47 +0800 | [diff] [blame] | 266 | static enum mx6q_clks const clks_init_on[] __initconst = { |
Shawn Guo | 3958166 | 2013-03-11 10:44:40 +0800 | [diff] [blame] | 267 | mmdc_ch0_axi, rom, pll1_sys, |
Richard Zhao | b0286f2 | 2012-05-14 13:04:47 +0800 | [diff] [blame] | 268 | }; |
| 269 | |
Sascha Hauer | 7a04092 | 2012-11-21 14:42:31 +0100 | [diff] [blame] | 270 | static struct clk_div_table clk_enet_ref_table[] = { |
| 271 | { .val = 0, .div = 20, }, |
| 272 | { .val = 1, .div = 10, }, |
| 273 | { .val = 2, .div = 5, }, |
| 274 | { .val = 3, .div = 4, }, |
| 275 | }; |
| 276 | |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 277 | static struct clk_div_table post_div_table[] = { |
| 278 | { .val = 2, .div = 1, }, |
| 279 | { .val = 1, .div = 2, }, |
| 280 | { .val = 0, .div = 4, }, |
| 281 | { } |
| 282 | }; |
| 283 | |
| 284 | static struct clk_div_table video_div_table[] = { |
| 285 | { .val = 0, .div = 1, }, |
| 286 | { .val = 1, .div = 2, }, |
| 287 | { .val = 2, .div = 1, }, |
| 288 | { .val = 3, .div = 4, }, |
| 289 | { } |
| 290 | }; |
| 291 | |
Shawn Guo | 53bb71d | 2013-05-21 09:58:51 +0800 | [diff] [blame] | 292 | static void __init imx6q_clocks_init(struct device_node *ccm_node) |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 293 | { |
| 294 | struct device_node *np; |
| 295 | void __iomem *base; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 296 | int i, irq; |
Shawn Guo | a94f8ec | 2013-07-18 14:42:28 +0800 | [diff] [blame] | 297 | int ret; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 298 | |
| 299 | clk[dummy] = imx_clk_fixed("dummy", 0); |
Shawn Guo | 12aad63 | 2013-05-20 22:39:19 +0800 | [diff] [blame] | 300 | clk[ckil] = imx_obtain_fixed_clock("ckil", 0); |
| 301 | clk[ckih] = imx_obtain_fixed_clock("ckih1", 0); |
| 302 | clk[osc] = imx_obtain_fixed_clock("osc", 0); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 303 | |
| 304 | np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop"); |
| 305 | base = of_iomap(np, 0); |
| 306 | WARN_ON(!base); |
| 307 | |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 308 | /* Audio/video PLL post dividers do not work on i.MX6q revision 1.0 */ |
Shawn Guo | 3f75978 | 2013-08-13 14:10:29 +0800 | [diff] [blame] | 309 | if (cpu_is_imx6q() && imx_get_soc_revision() == IMX_CHIP_REVISION_1_0) { |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 310 | post_div_table[1].div = 1; |
| 311 | post_div_table[2].div = 1; |
| 312 | video_div_table[1].div = 1; |
| 313 | video_div_table[2].div = 1; |
| 314 | }; |
| 315 | |
Sascha Hauer | 2b25469 | 2012-11-22 10:18:41 +0100 | [diff] [blame] | 316 | /* type name parent_name base div_mask */ |
| 317 | clk[pll1_sys] = imx_clk_pllv3(IMX_PLLV3_SYS, "pll1_sys", "osc", base, 0x7f); |
| 318 | clk[pll2_bus] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll2_bus", "osc", base + 0x30, 0x1); |
| 319 | clk[pll3_usb_otg] = imx_clk_pllv3(IMX_PLLV3_USB, "pll3_usb_otg", "osc", base + 0x10, 0x3); |
| 320 | clk[pll4_audio] = imx_clk_pllv3(IMX_PLLV3_AV, "pll4_audio", "osc", base + 0x70, 0x7f); |
| 321 | clk[pll5_video] = imx_clk_pllv3(IMX_PLLV3_AV, "pll5_video", "osc", base + 0xa0, 0x7f); |
| 322 | clk[pll6_enet] = imx_clk_pllv3(IMX_PLLV3_ENET, "pll6_enet", "osc", base + 0xe0, 0x3); |
| 323 | clk[pll7_usb_host] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7_usb_host","osc", base + 0x20, 0x3); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 324 | |
Peter Chen | a5120e8 | 2013-01-18 10:38:05 +0800 | [diff] [blame] | 325 | /* |
| 326 | * Bit 20 is the reserved and read-only bit, we do this only for: |
| 327 | * - Do nothing for usbphy clk_enable/disable |
| 328 | * - Keep refcount when do usbphy clk_enable/disable, in that case, |
| 329 | * the clk framework may need to enable/disable usbphy's parent |
| 330 | */ |
| 331 | clk[usbphy1] = imx_clk_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); |
| 332 | clk[usbphy2] = imx_clk_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); |
| 333 | |
| 334 | /* |
| 335 | * usbphy*_gate needs to be on after system boots up, and software |
| 336 | * never needs to control it anymore. |
| 337 | */ |
| 338 | clk[usbphy1_gate] = imx_clk_gate("usbphy1_gate", "dummy", base + 0x10, 6); |
| 339 | clk[usbphy2_gate] = imx_clk_gate("usbphy2_gate", "dummy", base + 0x20, 6); |
Richard Zhao | 7571d28 | 2012-07-12 10:25:23 +0800 | [diff] [blame] | 340 | |
Sascha Hauer | 7a04092 | 2012-11-21 14:42:31 +0100 | [diff] [blame] | 341 | clk[sata_ref] = imx_clk_fixed_factor("sata_ref", "pll6_enet", 1, 5); |
| 342 | clk[pcie_ref] = imx_clk_fixed_factor("pcie_ref", "pll6_enet", 1, 4); |
| 343 | |
| 344 | clk[sata_ref_100m] = imx_clk_gate("sata_ref_100m", "sata_ref", base + 0xe0, 20); |
| 345 | clk[pcie_ref_125m] = imx_clk_gate("pcie_ref_125m", "pcie_ref", base + 0xe0, 19); |
| 346 | |
| 347 | clk[enet_ref] = clk_register_divider_table(NULL, "enet_ref", "pll6_enet", 0, |
| 348 | base + 0xe0, 0, 2, 0, clk_enet_ref_table, |
| 349 | &imx_ccm_lock); |
| 350 | |
Sean Cross | bf22172 | 2013-09-16 08:20:52 +0000 | [diff] [blame^] | 351 | clk[lvds1_sel] = imx_clk_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); |
| 352 | clk[lvds2_sel] = imx_clk_mux("lvds2_sel", base + 0x160, 5, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); |
| 353 | |
| 354 | /* |
| 355 | * lvds1_gate and lvds2_gate are pseudo-gates. Both can be |
| 356 | * independently configured as clock inputs or outputs. We treat |
| 357 | * the "output_enable" bit as a gate, even though it's really just |
| 358 | * enabling clock output. |
| 359 | */ |
| 360 | clk[lvds1_gate] = imx_clk_gate("lvds1_gate", "dummy", base + 0x160, 10); |
| 361 | clk[lvds2_gate] = imx_clk_gate("lvds2_gate", "dummy", base + 0x160, 11); |
| 362 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 363 | /* name parent_name reg idx */ |
| 364 | clk[pll2_pfd0_352m] = imx_clk_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0); |
| 365 | clk[pll2_pfd1_594m] = imx_clk_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1); |
| 366 | clk[pll2_pfd2_396m] = imx_clk_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2); |
| 367 | clk[pll3_pfd0_720m] = imx_clk_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0); |
| 368 | clk[pll3_pfd1_540m] = imx_clk_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1); |
| 369 | clk[pll3_pfd2_508m] = imx_clk_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2); |
| 370 | clk[pll3_pfd3_454m] = imx_clk_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3); |
| 371 | |
| 372 | /* name parent_name mult div */ |
| 373 | clk[pll2_198m] = imx_clk_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2); |
| 374 | clk[pll3_120m] = imx_clk_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4); |
| 375 | clk[pll3_80m] = imx_clk_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6); |
| 376 | clk[pll3_60m] = imx_clk_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8); |
| 377 | clk[twd] = imx_clk_fixed_factor("twd", "arm", 1, 2); |
| 378 | |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 379 | clk[pll4_post_div] = clk_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); |
Nicolin Chen | 64990a4 | 2013-08-23 19:20:34 +0800 | [diff] [blame] | 380 | clk[pll4_audio_div] = clk_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); |
Philipp Zabel | 2df1d02 | 2013-03-29 19:29:02 +0800 | [diff] [blame] | 381 | clk[pll5_post_div] = clk_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); |
| 382 | clk[pll5_video_div] = clk_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); |
| 383 | |
Shawn Guo | 53bb71d | 2013-05-21 09:58:51 +0800 | [diff] [blame] | 384 | np = ccm_node; |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 385 | base = of_iomap(np, 0); |
| 386 | WARN_ON(!base); |
| 387 | ccm_base = base; |
| 388 | |
| 389 | /* name reg shift width parent_names num_parents */ |
| 390 | clk[step] = imx_clk_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); |
| 391 | clk[pll1_sw] = imx_clk_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); |
| 392 | clk[periph_pre] = imx_clk_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); |
| 393 | clk[periph2_pre] = imx_clk_mux("periph2_pre", base + 0x18, 21, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); |
Philipp Zabel | 72cd744 | 2013-04-17 12:05:58 +0200 | [diff] [blame] | 394 | clk[periph_clk2_sel] = imx_clk_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); |
| 395 | clk[periph2_clk2_sel] = imx_clk_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 396 | clk[axi_sel] = imx_clk_mux("axi_sel", base + 0x14, 6, 2, axi_sels, ARRAY_SIZE(axi_sels)); |
| 397 | clk[esai_sel] = imx_clk_mux("esai_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); |
| 398 | clk[asrc_sel] = imx_clk_mux("asrc_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); |
| 399 | clk[spdif_sel] = imx_clk_mux("spdif_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); |
| 400 | clk[gpu2d_axi] = imx_clk_mux("gpu2d_axi", base + 0x18, 0, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); |
| 401 | clk[gpu3d_axi] = imx_clk_mux("gpu3d_axi", base + 0x18, 1, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); |
| 402 | clk[gpu2d_core_sel] = imx_clk_mux("gpu2d_core_sel", base + 0x18, 16, 2, gpu2d_core_sels, ARRAY_SIZE(gpu2d_core_sels)); |
| 403 | clk[gpu3d_core_sel] = imx_clk_mux("gpu3d_core_sel", base + 0x18, 4, 2, gpu3d_core_sels, ARRAY_SIZE(gpu3d_core_sels)); |
| 404 | clk[gpu3d_shader_sel] = imx_clk_mux("gpu3d_shader_sel", base + 0x18, 8, 2, gpu3d_shader_sels, ARRAY_SIZE(gpu3d_shader_sels)); |
| 405 | clk[ipu1_sel] = imx_clk_mux("ipu1_sel", base + 0x3c, 9, 2, ipu_sels, ARRAY_SIZE(ipu_sels)); |
| 406 | clk[ipu2_sel] = imx_clk_mux("ipu2_sel", base + 0x3c, 14, 2, ipu_sels, ARRAY_SIZE(ipu_sels)); |
Philipp Zabel | d19dacb | 2013-03-27 18:30:42 +0100 | [diff] [blame] | 407 | clk[ldb_di0_sel] = imx_clk_mux_flags("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT); |
| 408 | clk[ldb_di1_sel] = imx_clk_mux_flags("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 409 | clk[ipu1_di0_pre_sel] = imx_clk_mux("ipu1_di0_pre_sel", base + 0x34, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels)); |
| 410 | clk[ipu1_di1_pre_sel] = imx_clk_mux("ipu1_di1_pre_sel", base + 0x34, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels)); |
| 411 | clk[ipu2_di0_pre_sel] = imx_clk_mux("ipu2_di0_pre_sel", base + 0x38, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels)); |
| 412 | clk[ipu2_di1_pre_sel] = imx_clk_mux("ipu2_di1_pre_sel", base + 0x38, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels)); |
| 413 | clk[ipu1_di0_sel] = imx_clk_mux("ipu1_di0_sel", base + 0x34, 0, 3, ipu1_di0_sels, ARRAY_SIZE(ipu1_di0_sels)); |
| 414 | clk[ipu1_di1_sel] = imx_clk_mux("ipu1_di1_sel", base + 0x34, 9, 3, ipu1_di1_sels, ARRAY_SIZE(ipu1_di1_sels)); |
| 415 | clk[ipu2_di0_sel] = imx_clk_mux("ipu2_di0_sel", base + 0x38, 0, 3, ipu2_di0_sels, ARRAY_SIZE(ipu2_di0_sels)); |
| 416 | clk[ipu2_di1_sel] = imx_clk_mux("ipu2_di1_sel", base + 0x38, 9, 3, ipu2_di1_sels, ARRAY_SIZE(ipu2_di1_sels)); |
| 417 | clk[hsi_tx_sel] = imx_clk_mux("hsi_tx_sel", base + 0x30, 28, 1, hsi_tx_sels, ARRAY_SIZE(hsi_tx_sels)); |
| 418 | clk[pcie_axi_sel] = imx_clk_mux("pcie_axi_sel", base + 0x18, 10, 1, pcie_axi_sels, ARRAY_SIZE(pcie_axi_sels)); |
Liu Ying | dfd8714 | 2013-07-04 17:57:17 +0800 | [diff] [blame] | 419 | clk[ssi1_sel] = imx_clk_fixup_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); |
| 420 | clk[ssi2_sel] = imx_clk_fixup_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); |
| 421 | clk[ssi3_sel] = imx_clk_fixup_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); |
| 422 | clk[usdhc1_sel] = imx_clk_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); |
| 423 | clk[usdhc2_sel] = imx_clk_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); |
| 424 | clk[usdhc3_sel] = imx_clk_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); |
| 425 | clk[usdhc4_sel] = imx_clk_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 426 | clk[enfc_sel] = imx_clk_mux("enfc_sel", base + 0x2c, 16, 2, enfc_sels, ARRAY_SIZE(enfc_sels)); |
Liu Ying | dfd8714 | 2013-07-04 17:57:17 +0800 | [diff] [blame] | 427 | clk[emi_sel] = imx_clk_fixup_mux("emi_sel", base + 0x1c, 27, 2, emi_sels, ARRAY_SIZE(emi_sels), imx_cscmr1_fixup); |
| 428 | clk[emi_slow_sel] = imx_clk_fixup_mux("emi_slow_sel", base + 0x1c, 29, 2, emi_slow_sels, ARRAY_SIZE(emi_slow_sels), imx_cscmr1_fixup); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 429 | clk[vdo_axi_sel] = imx_clk_mux("vdo_axi_sel", base + 0x18, 11, 1, vdo_axi_sels, ARRAY_SIZE(vdo_axi_sels)); |
| 430 | clk[vpu_axi_sel] = imx_clk_mux("vpu_axi_sel", base + 0x18, 14, 2, vpu_axi_sels, ARRAY_SIZE(vpu_axi_sels)); |
| 431 | clk[cko1_sel] = imx_clk_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels)); |
Shawn Guo | 6526bb3 | 2013-07-18 13:16:40 +0800 | [diff] [blame] | 432 | clk[cko2_sel] = imx_clk_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels)); |
Shawn Guo | 6cd6223 | 2013-07-18 13:35:40 +0800 | [diff] [blame] | 433 | clk[cko] = imx_clk_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels)); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 434 | |
| 435 | /* name reg shift width busy: reg, shift parent_names num_parents */ |
| 436 | clk[periph] = imx_clk_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); |
| 437 | clk[periph2] = imx_clk_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); |
| 438 | |
| 439 | /* name parent_name reg shift width */ |
| 440 | clk[periph_clk2] = imx_clk_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3); |
| 441 | clk[periph2_clk2] = imx_clk_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3); |
| 442 | clk[ipg] = imx_clk_divider("ipg", "ahb", base + 0x14, 8, 2); |
Liu Ying | dfd8714 | 2013-07-04 17:57:17 +0800 | [diff] [blame] | 443 | clk[ipg_per] = imx_clk_fixup_divider("ipg_per", "ipg", base + 0x1c, 0, 6, imx_cscmr1_fixup); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 444 | clk[esai_pred] = imx_clk_divider("esai_pred", "esai_sel", base + 0x28, 9, 3); |
| 445 | clk[esai_podf] = imx_clk_divider("esai_podf", "esai_pred", base + 0x28, 25, 3); |
| 446 | clk[asrc_pred] = imx_clk_divider("asrc_pred", "asrc_sel", base + 0x30, 12, 3); |
| 447 | clk[asrc_podf] = imx_clk_divider("asrc_podf", "asrc_pred", base + 0x30, 9, 3); |
| 448 | clk[spdif_pred] = imx_clk_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3); |
| 449 | clk[spdif_podf] = imx_clk_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3); |
| 450 | clk[can_root] = imx_clk_divider("can_root", "pll3_usb_otg", base + 0x20, 2, 6); |
| 451 | clk[ecspi_root] = imx_clk_divider("ecspi_root", "pll3_60m", base + 0x38, 19, 6); |
| 452 | clk[gpu2d_core_podf] = imx_clk_divider("gpu2d_core_podf", "gpu2d_core_sel", base + 0x18, 23, 3); |
| 453 | clk[gpu3d_core_podf] = imx_clk_divider("gpu3d_core_podf", "gpu3d_core_sel", base + 0x18, 26, 3); |
| 454 | clk[gpu3d_shader] = imx_clk_divider("gpu3d_shader", "gpu3d_shader_sel", base + 0x18, 29, 3); |
| 455 | clk[ipu1_podf] = imx_clk_divider("ipu1_podf", "ipu1_sel", base + 0x3c, 11, 3); |
| 456 | clk[ipu2_podf] = imx_clk_divider("ipu2_podf", "ipu2_sel", base + 0x3c, 16, 3); |
Philipp Zabel | 1633946 | 2012-08-15 12:00:16 +0200 | [diff] [blame] | 457 | clk[ldb_di0_div_3_5] = imx_clk_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7); |
Philipp Zabel | d19dacb | 2013-03-27 18:30:42 +0100 | [diff] [blame] | 458 | clk[ldb_di0_podf] = imx_clk_divider_flags("ldb_di0_podf", "ldb_di0_div_3_5", base + 0x20, 10, 1, 0); |
Philipp Zabel | 1633946 | 2012-08-15 12:00:16 +0200 | [diff] [blame] | 459 | clk[ldb_di1_div_3_5] = imx_clk_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7); |
Philipp Zabel | d19dacb | 2013-03-27 18:30:42 +0100 | [diff] [blame] | 460 | clk[ldb_di1_podf] = imx_clk_divider_flags("ldb_di1_podf", "ldb_di1_div_3_5", base + 0x20, 11, 1, 0); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 461 | clk[ipu1_di0_pre] = imx_clk_divider("ipu1_di0_pre", "ipu1_di0_pre_sel", base + 0x34, 3, 3); |
| 462 | clk[ipu1_di1_pre] = imx_clk_divider("ipu1_di1_pre", "ipu1_di1_pre_sel", base + 0x34, 12, 3); |
| 463 | clk[ipu2_di0_pre] = imx_clk_divider("ipu2_di0_pre", "ipu2_di0_pre_sel", base + 0x38, 3, 3); |
| 464 | clk[ipu2_di1_pre] = imx_clk_divider("ipu2_di1_pre", "ipu2_di1_pre_sel", base + 0x38, 12, 3); |
| 465 | clk[hsi_tx_podf] = imx_clk_divider("hsi_tx_podf", "hsi_tx_sel", base + 0x30, 29, 3); |
| 466 | clk[ssi1_pred] = imx_clk_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); |
| 467 | clk[ssi1_podf] = imx_clk_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); |
| 468 | clk[ssi2_pred] = imx_clk_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); |
| 469 | clk[ssi2_podf] = imx_clk_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); |
| 470 | clk[ssi3_pred] = imx_clk_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); |
| 471 | clk[ssi3_podf] = imx_clk_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); |
| 472 | clk[uart_serial_podf] = imx_clk_divider("uart_serial_podf", "pll3_80m", base + 0x24, 0, 6); |
| 473 | clk[usdhc1_podf] = imx_clk_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); |
| 474 | clk[usdhc2_podf] = imx_clk_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); |
| 475 | clk[usdhc3_podf] = imx_clk_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); |
| 476 | clk[usdhc4_podf] = imx_clk_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); |
| 477 | clk[enfc_pred] = imx_clk_divider("enfc_pred", "enfc_sel", base + 0x2c, 18, 3); |
| 478 | clk[enfc_podf] = imx_clk_divider("enfc_podf", "enfc_pred", base + 0x2c, 21, 6); |
Liu Ying | dfd8714 | 2013-07-04 17:57:17 +0800 | [diff] [blame] | 479 | clk[emi_podf] = imx_clk_fixup_divider("emi_podf", "emi_sel", base + 0x1c, 20, 3, imx_cscmr1_fixup); |
| 480 | clk[emi_slow_podf] = imx_clk_fixup_divider("emi_slow_podf", "emi_slow_sel", base + 0x1c, 23, 3, imx_cscmr1_fixup); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 481 | clk[vpu_axi_podf] = imx_clk_divider("vpu_axi_podf", "vpu_axi_sel", base + 0x24, 25, 3); |
| 482 | clk[cko1_podf] = imx_clk_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3); |
Shawn Guo | 6526bb3 | 2013-07-18 13:16:40 +0800 | [diff] [blame] | 483 | clk[cko2_podf] = imx_clk_divider("cko2_podf", "cko2_sel", base + 0x60, 21, 3); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 484 | |
| 485 | /* name parent_name reg shift width busy: reg, shift */ |
| 486 | clk[axi] = imx_clk_busy_divider("axi", "axi_sel", base + 0x14, 16, 3, base + 0x48, 0); |
| 487 | clk[mmdc_ch0_axi_podf] = imx_clk_busy_divider("mmdc_ch0_axi_podf", "periph", base + 0x14, 19, 3, base + 0x48, 4); |
| 488 | clk[mmdc_ch1_axi_podf] = imx_clk_busy_divider("mmdc_ch1_axi_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2); |
| 489 | clk[arm] = imx_clk_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); |
| 490 | clk[ahb] = imx_clk_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); |
| 491 | |
| 492 | /* name parent_name reg shift */ |
Huang Shijie | 10a8137 | 2012-06-06 21:22:58 -0400 | [diff] [blame] | 493 | clk[apbh_dma] = imx_clk_gate2("apbh_dma", "usdhc3", base + 0x68, 4); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 494 | clk[asrc] = imx_clk_gate2("asrc", "asrc_podf", base + 0x68, 6); |
| 495 | clk[can1_ipg] = imx_clk_gate2("can1_ipg", "ipg", base + 0x68, 14); |
| 496 | clk[can1_serial] = imx_clk_gate2("can1_serial", "can_root", base + 0x68, 16); |
| 497 | clk[can2_ipg] = imx_clk_gate2("can2_ipg", "ipg", base + 0x68, 18); |
| 498 | clk[can2_serial] = imx_clk_gate2("can2_serial", "can_root", base + 0x68, 20); |
| 499 | clk[ecspi1] = imx_clk_gate2("ecspi1", "ecspi_root", base + 0x6c, 0); |
| 500 | clk[ecspi2] = imx_clk_gate2("ecspi2", "ecspi_root", base + 0x6c, 2); |
| 501 | clk[ecspi3] = imx_clk_gate2("ecspi3", "ecspi_root", base + 0x6c, 4); |
| 502 | clk[ecspi4] = imx_clk_gate2("ecspi4", "ecspi_root", base + 0x6c, 6); |
| 503 | clk[ecspi5] = imx_clk_gate2("ecspi5", "ecspi_root", base + 0x6c, 8); |
| 504 | clk[enet] = imx_clk_gate2("enet", "ipg", base + 0x6c, 10); |
| 505 | clk[esai] = imx_clk_gate2("esai", "esai_podf", base + 0x6c, 16); |
| 506 | clk[gpt_ipg] = imx_clk_gate2("gpt_ipg", "ipg", base + 0x6c, 20); |
| 507 | clk[gpt_ipg_per] = imx_clk_gate2("gpt_ipg_per", "ipg_per", base + 0x6c, 22); |
Dirk Behme | 2e603ad | 2013-05-03 11:08:45 +0200 | [diff] [blame] | 508 | if (cpu_is_imx6dl()) |
| 509 | /* |
| 510 | * The multiplexer and divider of imx6q clock gpu3d_shader get |
| 511 | * redefined/reused as gpu2d_core_sel and gpu2d_core_podf on imx6dl. |
| 512 | */ |
| 513 | clk[gpu2d_core] = imx_clk_gate2("gpu2d_core", "gpu3d_shader", base + 0x6c, 24); |
| 514 | else |
| 515 | clk[gpu2d_core] = imx_clk_gate2("gpu2d_core", "gpu2d_core_podf", base + 0x6c, 24); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 516 | clk[gpu3d_core] = imx_clk_gate2("gpu3d_core", "gpu3d_core_podf", base + 0x6c, 26); |
| 517 | clk[hdmi_iahb] = imx_clk_gate2("hdmi_iahb", "ahb", base + 0x70, 0); |
| 518 | clk[hdmi_isfr] = imx_clk_gate2("hdmi_isfr", "pll3_pfd1_540m", base + 0x70, 4); |
| 519 | clk[i2c1] = imx_clk_gate2("i2c1", "ipg_per", base + 0x70, 6); |
| 520 | clk[i2c2] = imx_clk_gate2("i2c2", "ipg_per", base + 0x70, 8); |
| 521 | clk[i2c3] = imx_clk_gate2("i2c3", "ipg_per", base + 0x70, 10); |
| 522 | clk[iim] = imx_clk_gate2("iim", "ipg", base + 0x70, 12); |
| 523 | clk[enfc] = imx_clk_gate2("enfc", "enfc_podf", base + 0x70, 14); |
Shawn Guo | 9724513 | 2013-07-22 12:54:59 +0800 | [diff] [blame] | 524 | clk[vdoa] = imx_clk_gate2("vdoa", "vdo_axi", base + 0x70, 26); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 525 | clk[ipu1] = imx_clk_gate2("ipu1", "ipu1_podf", base + 0x74, 0); |
| 526 | clk[ipu1_di0] = imx_clk_gate2("ipu1_di0", "ipu1_di0_sel", base + 0x74, 2); |
| 527 | clk[ipu1_di1] = imx_clk_gate2("ipu1_di1", "ipu1_di1_sel", base + 0x74, 4); |
| 528 | clk[ipu2] = imx_clk_gate2("ipu2", "ipu2_podf", base + 0x74, 6); |
| 529 | clk[ipu2_di0] = imx_clk_gate2("ipu2_di0", "ipu2_di0_sel", base + 0x74, 8); |
| 530 | clk[ldb_di0] = imx_clk_gate2("ldb_di0", "ldb_di0_podf", base + 0x74, 12); |
| 531 | clk[ldb_di1] = imx_clk_gate2("ldb_di1", "ldb_di1_podf", base + 0x74, 14); |
| 532 | clk[ipu2_di1] = imx_clk_gate2("ipu2_di1", "ipu2_di1_sel", base + 0x74, 10); |
| 533 | clk[hsi_tx] = imx_clk_gate2("hsi_tx", "hsi_tx_podf", base + 0x74, 16); |
Dirk Behme | fbcb441 | 2013-05-18 09:25:28 +0200 | [diff] [blame] | 534 | if (cpu_is_imx6dl()) |
| 535 | /* |
| 536 | * The multiplexer and divider of the imx6q clock gpu2d get |
| 537 | * redefined/reused as mlb_sys_sel and mlb_sys_clk_podf on imx6dl. |
| 538 | */ |
| 539 | clk[mlb] = imx_clk_gate2("mlb", "gpu2d_core_podf", base + 0x74, 18); |
| 540 | else |
| 541 | clk[mlb] = imx_clk_gate2("mlb", "axi", base + 0x74, 18); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 542 | clk[mmdc_ch0_axi] = imx_clk_gate2("mmdc_ch0_axi", "mmdc_ch0_axi_podf", base + 0x74, 20); |
| 543 | clk[mmdc_ch1_axi] = imx_clk_gate2("mmdc_ch1_axi", "mmdc_ch1_axi_podf", base + 0x74, 22); |
| 544 | clk[ocram] = imx_clk_gate2("ocram", "ahb", base + 0x74, 28); |
| 545 | clk[openvg_axi] = imx_clk_gate2("openvg_axi", "axi", base + 0x74, 30); |
| 546 | clk[pcie_axi] = imx_clk_gate2("pcie_axi", "pcie_axi_sel", base + 0x78, 0); |
Huang Shijie | 77ac32a | 2012-07-02 21:39:31 -0400 | [diff] [blame] | 547 | clk[per1_bch] = imx_clk_gate2("per1_bch", "usdhc3", base + 0x78, 12); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 548 | clk[pwm1] = imx_clk_gate2("pwm1", "ipg_per", base + 0x78, 16); |
| 549 | clk[pwm2] = imx_clk_gate2("pwm2", "ipg_per", base + 0x78, 18); |
| 550 | clk[pwm3] = imx_clk_gate2("pwm3", "ipg_per", base + 0x78, 20); |
| 551 | clk[pwm4] = imx_clk_gate2("pwm4", "ipg_per", base + 0x78, 22); |
| 552 | clk[gpmi_bch_apb] = imx_clk_gate2("gpmi_bch_apb", "usdhc3", base + 0x78, 24); |
| 553 | clk[gpmi_bch] = imx_clk_gate2("gpmi_bch", "usdhc4", base + 0x78, 26); |
| 554 | clk[gpmi_io] = imx_clk_gate2("gpmi_io", "enfc", base + 0x78, 28); |
| 555 | clk[gpmi_apb] = imx_clk_gate2("gpmi_apb", "usdhc3", base + 0x78, 30); |
Shawn Guo | 5ae95ae | 2012-06-05 15:16:43 +0800 | [diff] [blame] | 556 | clk[rom] = imx_clk_gate2("rom", "ahb", base + 0x7c, 0); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 557 | clk[sata] = imx_clk_gate2("sata", "ipg", base + 0x7c, 4); |
| 558 | clk[sdma] = imx_clk_gate2("sdma", "ahb", base + 0x7c, 6); |
| 559 | clk[spba] = imx_clk_gate2("spba", "ipg", base + 0x7c, 12); |
Shawn Guo | 1fa5007 | 2013-07-18 13:08:20 +0800 | [diff] [blame] | 560 | clk[spdif] = imx_clk_gate2("spdif", "spdif_podf", base + 0x7c, 14); |
Richard Zhao | 0987b59 | 2012-04-23 15:42:16 +0800 | [diff] [blame] | 561 | clk[ssi1_ipg] = imx_clk_gate2("ssi1_ipg", "ipg", base + 0x7c, 18); |
| 562 | clk[ssi2_ipg] = imx_clk_gate2("ssi2_ipg", "ipg", base + 0x7c, 20); |
| 563 | clk[ssi3_ipg] = imx_clk_gate2("ssi3_ipg", "ipg", base + 0x7c, 22); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 564 | clk[uart_ipg] = imx_clk_gate2("uart_ipg", "ipg", base + 0x7c, 24); |
| 565 | clk[uart_serial] = imx_clk_gate2("uart_serial", "uart_serial_podf", base + 0x7c, 26); |
| 566 | clk[usboh3] = imx_clk_gate2("usboh3", "ipg", base + 0x80, 0); |
| 567 | clk[usdhc1] = imx_clk_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); |
| 568 | clk[usdhc2] = imx_clk_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); |
| 569 | clk[usdhc3] = imx_clk_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); |
| 570 | clk[usdhc4] = imx_clk_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); |
Huang Shijie | 9545b2e | 2013-05-17 17:15:23 +0800 | [diff] [blame] | 571 | clk[eim_slow] = imx_clk_gate2("eim_slow", "emi_slow_podf", base + 0x80, 10); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 572 | clk[vdo_axi] = imx_clk_gate2("vdo_axi", "vdo_axi_sel", base + 0x80, 12); |
| 573 | clk[vpu_axi] = imx_clk_gate2("vpu_axi", "vpu_axi_podf", base + 0x80, 14); |
| 574 | clk[cko1] = imx_clk_gate("cko1", "cko1_podf", base + 0x60, 7); |
Shawn Guo | 6526bb3 | 2013-07-18 13:16:40 +0800 | [diff] [blame] | 575 | clk[cko2] = imx_clk_gate("cko2", "cko2_podf", base + 0x60, 24); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 576 | |
| 577 | for (i = 0; i < ARRAY_SIZE(clk); i++) |
| 578 | if (IS_ERR(clk[i])) |
| 579 | pr_err("i.MX6q clk %d: register failed with %ld\n", |
| 580 | i, PTR_ERR(clk[i])); |
| 581 | |
Shawn Guo | 0e87e04 | 2012-08-22 21:36:28 +0800 | [diff] [blame] | 582 | clk_data.clks = clk; |
| 583 | clk_data.clk_num = ARRAY_SIZE(clk); |
| 584 | of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); |
| 585 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 586 | clk_register_clkdev(clk[gpt_ipg], "ipg", "imx-gpt.0"); |
| 587 | clk_register_clkdev(clk[gpt_ipg_per], "per", "imx-gpt.0"); |
Richard Zhao | a258561 | 2012-04-24 14:19:13 +0800 | [diff] [blame] | 588 | clk_register_clkdev(clk[cko1_sel], "cko1_sel", NULL); |
| 589 | clk_register_clkdev(clk[ahb], "ahb", NULL); |
| 590 | clk_register_clkdev(clk[cko1], "cko1", NULL); |
Shawn Guo | d90df97 | 2012-07-19 23:16:30 +0800 | [diff] [blame] | 591 | clk_register_clkdev(clk[arm], NULL, "cpu0"); |
Nicolin Chen | e7eccc7 | 2013-06-13 19:50:56 +0800 | [diff] [blame] | 592 | clk_register_clkdev(clk[pll4_post_div], "pll4_post_div", NULL); |
| 593 | clk_register_clkdev(clk[pll4_audio], "pll4_audio", NULL); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 594 | |
Shawn Guo | 3f75978 | 2013-08-13 14:10:29 +0800 | [diff] [blame] | 595 | if ((imx_get_soc_revision() != IMX_CHIP_REVISION_1_0) || |
| 596 | cpu_is_imx6dl()) { |
Philipp Zabel | 32f3b8d | 2013-03-28 16:23:32 +0100 | [diff] [blame] | 597 | clk_set_parent(clk[ldb_di0_sel], clk[pll5_video_div]); |
| 598 | clk_set_parent(clk[ldb_di1_sel], clk[pll5_video_div]); |
| 599 | } |
| 600 | |
Huang Shijie | cc7887c | 2012-09-10 15:17:56 +0800 | [diff] [blame] | 601 | /* |
| 602 | * The gpmi needs 100MHz frequency in the EDO/Sync mode, |
| 603 | * We can not get the 100MHz from the pll2_pfd0_352m. |
| 604 | * So choose pll2_pfd2_396m as enfc_sel's parent. |
| 605 | */ |
| 606 | clk_set_parent(clk[enfc_sel], clk[pll2_pfd2_396m]); |
| 607 | |
Richard Zhao | b0286f2 | 2012-05-14 13:04:47 +0800 | [diff] [blame] | 608 | for (i = 0; i < ARRAY_SIZE(clks_init_on); i++) |
| 609 | clk_prepare_enable(clk[clks_init_on[i]]); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 610 | |
Peter Chen | a5120e8 | 2013-01-18 10:38:05 +0800 | [diff] [blame] | 611 | if (IS_ENABLED(CONFIG_USB_MXS_PHY)) { |
| 612 | clk_prepare_enable(clk[usbphy1_gate]); |
| 613 | clk_prepare_enable(clk[usbphy2_gate]); |
| 614 | } |
| 615 | |
Shawn Guo | a94f8ec | 2013-07-18 14:42:28 +0800 | [diff] [blame] | 616 | /* |
| 617 | * Let's initially set up CLKO with OSC24M, since this configuration |
| 618 | * is widely used by imx6q board designs to clock audio codec. |
| 619 | */ |
| 620 | ret = clk_set_parent(clk[cko2_sel], clk[osc]); |
| 621 | if (!ret) |
| 622 | ret = clk_set_parent(clk[cko], clk[cko2]); |
| 623 | if (ret) |
| 624 | pr_warn("failed to set up CLKO: %d\n", ret); |
| 625 | |
Shawn Guo | 83ae2098 | 2013-01-14 21:11:10 +0800 | [diff] [blame] | 626 | /* Set initial power mode */ |
| 627 | imx6q_set_lpm(WAIT_CLOCKED); |
| 628 | |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 629 | np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-gpt"); |
| 630 | base = of_iomap(np, 0); |
| 631 | WARN_ON(!base); |
| 632 | irq = irq_of_parse_and_map(np, 0); |
Sascha Hauer | 2cfb451 | 2012-05-16 12:29:53 +0200 | [diff] [blame] | 633 | mxc_timer_init(base, irq); |
Shawn Guo | 2acd1b6 | 2012-04-04 20:53:22 +0800 | [diff] [blame] | 634 | } |
Shawn Guo | 53bb71d | 2013-05-21 09:58:51 +0800 | [diff] [blame] | 635 | CLK_OF_DECLARE(imx6q, "fsl,imx6q-ccm", imx6q_clocks_init); |