blob: 188f0cbb26c2b1196e357234b8c270f0d71817c5 [file] [log] [blame]
Tero Kristoa8acecc2013-07-18 11:52:33 +03001/*
2 * TI clock drivers support
3 *
4 * Copyright (C) 2013 Texas Instruments, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15#ifndef __LINUX_CLK_TI_H__
16#define __LINUX_CLK_TI_H__
17
18#include <linux/clkdev.h>
19
20/**
Tero Kristof38b0dd2013-06-12 16:04:34 +030021 * struct dpll_data - DPLL registers and integration data
22 * @mult_div1_reg: register containing the DPLL M and N bitfields
23 * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
24 * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
25 * @clk_bypass: struct clk pointer to the clock's bypass clock input
26 * @clk_ref: struct clk pointer to the clock's reference clock input
27 * @control_reg: register containing the DPLL mode bitfield
28 * @enable_mask: mask of the DPLL mode bitfield in @control_reg
29 * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
30 * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
31 * @last_rounded_m4xen: cache of the last M4X result of
32 * omap4_dpll_regm4xen_round_rate()
33 * @last_rounded_lpmode: cache of the last lpmode result of
34 * omap4_dpll_lpmode_recalc()
35 * @max_multiplier: maximum valid non-bypass multiplier value (actual)
36 * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
37 * @min_divider: minimum valid non-bypass divider value (actual)
38 * @max_divider: maximum valid non-bypass divider value (actual)
39 * @modes: possible values of @enable_mask
40 * @autoidle_reg: register containing the DPLL autoidle mode bitfield
41 * @idlest_reg: register containing the DPLL idle status bitfield
42 * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
43 * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
44 * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
45 * @lpmode_mask: mask of the DPLL low-power mode bitfield in @control_reg
46 * @m4xen_mask: mask of the DPLL M4X multiplier bitfield in @control_reg
47 * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
48 * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
49 * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
50 * @flags: DPLL type/features (see below)
51 *
52 * Possible values for @flags:
53 * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
54 *
55 * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
56 *
57 * XXX Some DPLLs have multiple bypass inputs, so it's not technically
58 * correct to only have one @clk_bypass pointer.
59 *
60 * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
61 * @last_rounded_n) should be separated from the runtime-fixed fields
62 * and placed into a different structure, so that the runtime-fixed data
63 * can be placed into read-only space.
64 */
65struct dpll_data {
66 void __iomem *mult_div1_reg;
67 u32 mult_mask;
68 u32 div1_mask;
69 struct clk *clk_bypass;
70 struct clk *clk_ref;
71 void __iomem *control_reg;
72 u32 enable_mask;
73 unsigned long last_rounded_rate;
74 u16 last_rounded_m;
75 u8 last_rounded_m4xen;
76 u8 last_rounded_lpmode;
77 u16 max_multiplier;
78 u8 last_rounded_n;
79 u8 min_divider;
80 u16 max_divider;
81 u8 modes;
82 void __iomem *autoidle_reg;
83 void __iomem *idlest_reg;
84 u32 autoidle_mask;
85 u32 freqsel_mask;
86 u32 idlest_mask;
87 u32 dco_mask;
88 u32 sddiv_mask;
89 u32 lpmode_mask;
90 u32 m4xen_mask;
91 u8 auto_recal_bit;
92 u8 recal_en_bit;
93 u8 recal_st_bit;
94 u8 flags;
95};
96
Tero Kristo4d008582014-02-24 16:06:34 +020097struct clk_hw_omap;
98
99/**
100 * struct clk_hw_omap_ops - OMAP clk ops
101 * @find_idlest: find idlest register information for a clock
102 * @find_companion: find companion clock register information for a clock,
103 * basically converts CM_ICLKEN* <-> CM_FCLKEN*
104 * @allow_idle: enables autoidle hardware functionality for a clock
105 * @deny_idle: prevent autoidle hardware functionality for a clock
106 */
107struct clk_hw_omap_ops {
108 void (*find_idlest)(struct clk_hw_omap *oclk,
109 void __iomem **idlest_reg,
110 u8 *idlest_bit, u8 *idlest_val);
111 void (*find_companion)(struct clk_hw_omap *oclk,
112 void __iomem **other_reg,
113 u8 *other_bit);
114 void (*allow_idle)(struct clk_hw_omap *oclk);
115 void (*deny_idle)(struct clk_hw_omap *oclk);
116};
Tero Kristof38b0dd2013-06-12 16:04:34 +0300117
118/**
119 * struct clk_hw_omap - OMAP struct clk
120 * @node: list_head connecting this clock into the full clock list
121 * @enable_reg: register to write to enable the clock (see @enable_bit)
122 * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg)
123 * @flags: see "struct clk.flags possibilities" above
124 * @clksel_reg: for clksel clks, register va containing src/divisor select
125 * @clksel_mask: bitmask in @clksel_reg for the src/divisor selector
126 * @clksel: for clksel clks, pointer to struct clksel for this clock
127 * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
128 * @clkdm_name: clockdomain name that this clock is contained in
129 * @clkdm: pointer to struct clockdomain, resolved from @clkdm_name at runtime
130 * @ops: clock ops for this clock
131 */
132struct clk_hw_omap {
133 struct clk_hw hw;
134 struct list_head node;
135 unsigned long fixed_rate;
136 u8 fixed_div;
137 void __iomem *enable_reg;
138 u8 enable_bit;
139 u8 flags;
140 void __iomem *clksel_reg;
141 u32 clksel_mask;
142 const struct clksel *clksel;
143 struct dpll_data *dpll_data;
144 const char *clkdm_name;
145 struct clockdomain *clkdm;
146 const struct clk_hw_omap_ops *ops;
147};
148
149/*
150 * struct clk_hw_omap.flags possibilities
151 *
152 * XXX document the rest of the clock flags here
153 *
154 * ENABLE_REG_32BIT: (OMAP1 only) clock control register must be accessed
155 * with 32bit ops, by default OMAP1 uses 16bit ops.
156 * CLOCK_IDLE_CONTROL: (OMAP1 only) clock has autoidle support.
157 * CLOCK_NO_IDLE_PARENT: (OMAP1 only) when clock is enabled, its parent
158 * clock is put to no-idle mode.
159 * ENABLE_ON_INIT: Clock is enabled on init.
160 * INVERT_ENABLE: By default, clock enable bit behavior is '1' enable, '0'
161 * disable. This inverts the behavior making '0' enable and '1' disable.
162 * CLOCK_CLKOUTX2: (OMAP4 only) DPLL CLKOUT and CLKOUTX2 GATE_CTRL
163 * bits share the same register. This flag allows the
164 * omap4_dpllmx*() code to determine which GATE_CTRL bit field
165 * should be used. This is a temporary solution - a better approach
166 * would be to associate clock type-specific data with the clock,
167 * similar to the struct dpll_data approach.
168 * MEMMAP_ADDRESSING: Use memmap addressing to access clock registers.
169 */
170#define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
171#define CLOCK_IDLE_CONTROL (1 << 1)
172#define CLOCK_NO_IDLE_PARENT (1 << 2)
173#define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
174#define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
175#define CLOCK_CLKOUTX2 (1 << 5)
176#define MEMMAP_ADDRESSING (1 << 6)
177
178/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
179#define DPLL_LOW_POWER_STOP 0x1
180#define DPLL_LOW_POWER_BYPASS 0x5
181#define DPLL_LOCKED 0x7
182
183/* DPLL Type and DCO Selection Flags */
184#define DPLL_J_TYPE 0x1
185
Tero Kristo975e1542013-09-09 15:46:45 +0300186/* Composite clock component types */
187enum {
188 CLK_COMPONENT_TYPE_GATE = 0,
189 CLK_COMPONENT_TYPE_DIVIDER,
190 CLK_COMPONENT_TYPE_MUX,
191 CLK_COMPONENT_TYPE_MAX,
192};
193
Tero Kristof38b0dd2013-06-12 16:04:34 +0300194/**
Tero Kristoa8acecc2013-07-18 11:52:33 +0300195 * struct ti_dt_clk - OMAP DT clock alias declarations
196 * @lk: clock lookup definition
197 * @node_name: clock DT node to map to
198 */
199struct ti_dt_clk {
200 struct clk_lookup lk;
201 char *node_name;
202};
203
204#define DT_CLK(dev, con, name) \
205 { \
206 .lk = { \
207 .dev_id = dev, \
208 .con_id = con, \
209 }, \
210 .node_name = name, \
211 }
212
Tero Kristo819b4862013-10-22 11:39:36 +0300213/* Maximum number of clock memmaps */
214#define CLK_MAX_MEMMAPS 4
Tero Kristoa8acecc2013-07-18 11:52:33 +0300215
Tero Kristo819b4862013-10-22 11:39:36 +0300216typedef void (*ti_of_clk_init_cb_t)(struct clk_hw *, struct device_node *);
217
218/**
219 * struct clk_omap_reg - OMAP register declaration
220 * @offset: offset from the master IP module base address
221 * @index: index of the master IP module
222 */
223struct clk_omap_reg {
224 u16 offset;
225 u16 index;
226};
227
228/**
229 * struct ti_clk_ll_ops - low-level register access ops for a clock
230 * @clk_readl: pointer to register read function
231 * @clk_writel: pointer to register write function
232 *
233 * Low-level register access ops are generally used by the basic clock types
234 * (clk-gate, clk-mux, clk-divider etc.) to provide support for various
235 * low-level hardware interfaces (direct MMIO, regmap etc.), but can also be
236 * used by other hardware-specific clock drivers if needed.
237 */
238struct ti_clk_ll_ops {
239 u32 (*clk_readl)(void __iomem *reg);
240 void (*clk_writel)(u32 val, void __iomem *reg);
241};
242
243extern struct ti_clk_ll_ops *ti_clk_ll_ops;
244
Tero Kristob4761192013-09-13 12:02:15 +0300245extern const struct clk_ops ti_clk_divider_ops;
Tero Kristo6a369c52013-09-13 20:22:27 +0300246extern const struct clk_ops ti_clk_mux_ops;
Tero Kristob4761192013-09-13 12:02:15 +0300247
Tero Kristof38b0dd2013-06-12 16:04:34 +0300248#define to_clk_hw_omap(_hw) container_of(_hw, struct clk_hw_omap, hw)
249
250void omap2_init_clk_hw_omap_clocks(struct clk *clk);
251int omap3_noncore_dpll_enable(struct clk_hw *hw);
252void omap3_noncore_dpll_disable(struct clk_hw *hw);
253int omap3_noncore_dpll_set_rate(struct clk_hw *hw, unsigned long rate,
254 unsigned long parent_rate);
255unsigned long omap4_dpll_regm4xen_recalc(struct clk_hw *hw,
256 unsigned long parent_rate);
257long omap4_dpll_regm4xen_round_rate(struct clk_hw *hw,
258 unsigned long target_rate,
259 unsigned long *parent_rate);
260u8 omap2_init_dpll_parent(struct clk_hw *hw);
261unsigned long omap3_dpll_recalc(struct clk_hw *hw, unsigned long parent_rate);
262long omap2_dpll_round_rate(struct clk_hw *hw, unsigned long target_rate,
263 unsigned long *parent_rate);
264void omap2_init_clk_clkdm(struct clk_hw *clk);
265unsigned long omap3_clkoutx2_recalc(struct clk_hw *hw,
266 unsigned long parent_rate);
Tomi Valkeinen994c41e2014-01-30 13:17:20 +0200267int omap3_clkoutx2_set_rate(struct clk_hw *hw, unsigned long rate,
268 unsigned long parent_rate);
269long omap3_clkoutx2_round_rate(struct clk_hw *hw, unsigned long rate,
270 unsigned long *prate);
Tero Kristof60b1ea2013-06-18 18:55:59 +0300271int omap2_clkops_enable_clkdm(struct clk_hw *hw);
272void omap2_clkops_disable_clkdm(struct clk_hw *hw);
Tero Kristo21876ea2013-07-18 15:57:51 +0300273int omap2_clk_disable_autoidle_all(void);
Tero Kristo45622e22013-07-19 11:36:01 +0300274void omap2_clk_enable_init_clocks(const char **clk_names, u8 num_clocks);
Tero Kristof38b0dd2013-06-12 16:04:34 +0300275int omap3_dpll4_set_rate(struct clk_hw *clk, unsigned long rate,
276 unsigned long parent_rate);
Tero Kristo975e1542013-09-09 15:46:45 +0300277int omap2_dflt_clk_enable(struct clk_hw *hw);
278void omap2_dflt_clk_disable(struct clk_hw *hw);
279int omap2_dflt_clk_is_enabled(struct clk_hw *hw);
Tero Kristoaafd9002013-08-02 14:04:19 +0300280void omap3_clk_lock_dpll5(void);
Tero Kristoaa76fcf2014-02-21 17:36:21 +0200281unsigned long omap2_dpllcore_recalc(struct clk_hw *hw,
282 unsigned long parent_rate);
283int omap2_reprogram_dpllcore(struct clk_hw *clk, unsigned long rate,
284 unsigned long parent_rate);
285void omap2xxx_clkt_dpllcore_init(struct clk_hw *hw);
Tero Kristof38b0dd2013-06-12 16:04:34 +0300286
Tero Kristo819b4862013-10-22 11:39:36 +0300287void __iomem *ti_clk_get_reg_addr(struct device_node *node, int index);
Tero Kristoa8acecc2013-07-18 11:52:33 +0300288void ti_dt_clocks_register(struct ti_dt_clk *oclks);
Tero Kristo819b4862013-10-22 11:39:36 +0300289void ti_dt_clk_init_provider(struct device_node *np, int index);
Tero Kristo3cd4a592013-08-21 19:39:15 +0300290void ti_dt_clockdomains_setup(void);
Tero Kristo819b4862013-10-22 11:39:36 +0300291int ti_clk_retry_init(struct device_node *node, struct clk_hw *hw,
292 ti_of_clk_init_cb_t func);
Tero Kristob1a07b42013-06-18 16:27:57 +0300293int of_ti_clk_autoidle_setup(struct device_node *node);
Tero Kristo975e1542013-09-09 15:46:45 +0300294int ti_clk_add_component(struct device_node *node, struct clk_hw *hw, int type);
Tero Kristob1a07b42013-06-18 16:27:57 +0300295
Tero Kristoaafd9002013-08-02 14:04:19 +0300296int omap3430_dt_clk_init(void);
297int omap3630_dt_clk_init(void);
298int am35xx_dt_clk_init(void);
299int ti81xx_dt_clk_init(void);
Tero Kristo21876ea2013-07-18 15:57:51 +0300300int omap4xxx_dt_clk_init(void);
Tero Kristo52b14722013-07-18 17:15:51 +0300301int omap5xxx_dt_clk_init(void);
Tero Kristo251a449d2013-07-18 17:41:00 +0300302int dra7xx_dt_clk_init(void);
Tero Kristo45622e22013-07-19 11:36:01 +0300303int am33xx_dt_clk_init(void);
Tero Kristoffab2392013-09-20 17:02:40 +0300304int am43xx_dt_clk_init(void);
Tero Kristobe67c3b2014-02-24 17:52:57 +0200305int omap2420_dt_clk_init(void);
306int omap2430_dt_clk_init(void);
Tero Kristo21876ea2013-07-18 15:57:51 +0300307
Tero Kristob1a07b42013-06-18 16:27:57 +0300308#ifdef CONFIG_OF
309void of_ti_clk_allow_autoidle_all(void);
310void of_ti_clk_deny_autoidle_all(void);
311#else
312static inline void of_ti_clk_allow_autoidle_all(void) { }
313static inline void of_ti_clk_deny_autoidle_all(void) { }
314#endif
Tero Kristoa8acecc2013-07-18 11:52:33 +0300315
Tero Kristoaa76fcf2014-02-21 17:36:21 +0200316extern const struct clk_hw_omap_ops clkhwops_omap2xxx_dpll;
Tero Kristode742572014-02-25 19:16:07 +0200317extern const struct clk_hw_omap_ops clkhwops_omap2430_i2chs_wait;
Tero Kristof38b0dd2013-06-12 16:04:34 +0300318extern const struct clk_hw_omap_ops clkhwops_omap3_dpll;
319extern const struct clk_hw_omap_ops clkhwops_omap4_dpllmx;
Tero Kristof60b1ea2013-06-18 18:55:59 +0300320extern const struct clk_hw_omap_ops clkhwops_wait;
321extern const struct clk_hw_omap_ops clkhwops_omap3430es2_dss_usbhost_wait;
322extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_module_wait;
Tero Kristo24582b32013-07-15 13:14:20 +0300323extern const struct clk_hw_omap_ops clkhwops_am35xx_ipss_wait;
324extern const struct clk_hw_omap_ops clkhwops_iclk;
Tero Kristof60b1ea2013-06-18 18:55:59 +0300325extern const struct clk_hw_omap_ops clkhwops_iclk_wait;
Tero Kristo24582b32013-07-15 13:14:20 +0300326extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_ssi_wait;
327extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_dss_usbhost_wait;
328extern const struct clk_hw_omap_ops clkhwops_omap3430es2_iclk_hsotgusb_wait;
Tero Kristof38b0dd2013-06-12 16:04:34 +0300329
Tero Kristoa8acecc2013-07-18 11:52:33 +0300330#endif