blob: 10020e04f57442c6e23d6915368f5679e18d00c8 [file] [log] [blame]
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01001/*
2 * ACPI support for Intel Lynxpoint LPSS.
3 *
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +01004 * Copyright (C) 2013, Intel Corporation
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01005 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/acpi.h>
14#include <linux/clk.h>
15#include <linux/clkdev.h>
16#include <linux/clk-provider.h>
17#include <linux/err.h>
18#include <linux/io.h>
19#include <linux/platform_device.h>
20#include <linux/platform_data/clk-lpss.h>
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010021#include <linux/pm_runtime.h>
Heikki Krogerusc78b0832014-05-23 16:15:09 +030022#include <linux/delay.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010023
24#include "internal.h"
25
26ACPI_MODULE_NAME("acpi_lpss");
27
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +020028#ifdef CONFIG_X86_INTEL_LPSS
29
30#define LPSS_ADDR(desc) ((unsigned long)&desc)
31
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010032#define LPSS_CLK_SIZE 0x04
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010033#define LPSS_LTR_SIZE 0x18
34
35/* Offsets relative to LPSS_PRIVATE_OFFSET */
Heikki Krogerused3a8722014-05-19 14:42:07 +030036#define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
Mika Westerberg765bdd42014-06-17 14:33:39 +030037#define LPSS_RESETS 0x04
38#define LPSS_RESETS_RESET_FUNC BIT(0)
39#define LPSS_RESETS_RESET_APB BIT(1)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010040#define LPSS_GENERAL 0x08
41#define LPSS_GENERAL_LTR_MODE_SW BIT(2)
Heikki Krogerus088f1fd2013-10-09 09:49:20 +030042#define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010043#define LPSS_SW_LTR 0x10
44#define LPSS_AUTO_LTR 0x14
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +010045#define LPSS_LTR_SNOOP_REQ BIT(15)
46#define LPSS_LTR_SNOOP_MASK 0x0000FFFF
47#define LPSS_LTR_SNOOP_LAT_1US 0x800
48#define LPSS_LTR_SNOOP_LAT_32US 0xC00
49#define LPSS_LTR_SNOOP_LAT_SHIFT 5
50#define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
51#define LPSS_LTR_MAX_VAL 0x3FF
Heikki Krogerus06d86412013-06-17 13:25:46 +030052#define LPSS_TX_INT 0x20
53#define LPSS_TX_INT_MASK BIT(1)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010054
Heikki Krogerusc78b0832014-05-23 16:15:09 +030055#define LPSS_PRV_REG_COUNT 9
56
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030057/* LPSS Flags */
58#define LPSS_CLK BIT(0)
59#define LPSS_CLK_GATE BIT(1)
60#define LPSS_CLK_DIVIDER BIT(2)
61#define LPSS_LTR BIT(3)
62#define LPSS_SAVE_CTX BIT(4)
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +053063#define LPSS_NO_D3_DELAY BIT(5)
Mika Westerbergf6272172013-05-13 12:42:44 +000064
Heikki Krogerus06d86412013-06-17 13:25:46 +030065struct lpss_private_data;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010066
67struct lpss_device_desc {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030068 unsigned int flags;
Heikki Krogerusfcf07892015-03-06 15:48:38 +020069 const char *clk_con_id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010070 unsigned int prv_offset;
Mika Westerberg958c4eb2013-06-18 16:51:35 +030071 size_t prv_size_override;
Heikki Krogerus06d86412013-06-17 13:25:46 +030072 void (*setup)(struct lpss_private_data *pdata);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010073};
74
Rafael J. Wysockib59cc202013-05-08 11:55:49 +030075static struct lpss_device_desc lpss_dma_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +010076 .flags = LPSS_CLK,
Rafael J. Wysockib59cc202013-05-08 11:55:49 +030077};
78
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010079struct lpss_private_data {
80 void __iomem *mmio_base;
81 resource_size_t mmio_size;
Heikki Krogerus03f09f72014-09-02 10:55:09 +030082 unsigned int fixed_clk_rate;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010083 struct clk *clk;
84 const struct lpss_device_desc *dev_desc;
Heikki Krogerusc78b0832014-05-23 16:15:09 +030085 u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010086};
87
Heikki Krogerus1f47a772014-09-11 15:19:33 +030088/* UART Component Parameter Register */
89#define LPSS_UART_CPR 0xF4
90#define LPSS_UART_CPR_AFCE BIT(4)
91
Heikki Krogerus06d86412013-06-17 13:25:46 +030092static void lpss_uart_setup(struct lpss_private_data *pdata)
93{
Heikki Krogerus088f1fd2013-10-09 09:49:20 +030094 unsigned int offset;
Heikki Krogerus1f47a772014-09-11 15:19:33 +030095 u32 val;
Heikki Krogerus06d86412013-06-17 13:25:46 +030096
Heikki Krogerus088f1fd2013-10-09 09:49:20 +030097 offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
Heikki Krogerus1f47a772014-09-11 15:19:33 +030098 val = readl(pdata->mmio_base + offset);
99 writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300100
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300101 val = readl(pdata->mmio_base + LPSS_UART_CPR);
102 if (!(val & LPSS_UART_CPR_AFCE)) {
103 offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
104 val = readl(pdata->mmio_base + offset);
105 val |= LPSS_GENERAL_UART_RTS_OVRD;
106 writel(val, pdata->mmio_base + offset);
107 }
Heikki Krogerus06d86412013-06-17 13:25:46 +0300108}
109
Mika Westerberg30957942015-02-18 13:50:17 +0200110static void lpss_deassert_reset(struct lpss_private_data *pdata)
Mika Westerberg765bdd42014-06-17 14:33:39 +0300111{
112 unsigned int offset;
113 u32 val;
114
115 offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
116 val = readl(pdata->mmio_base + offset);
117 val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
118 writel(val, pdata->mmio_base + offset);
Mika Westerberg30957942015-02-18 13:50:17 +0200119}
120
121#define LPSS_I2C_ENABLE 0x6c
122
123static void byt_i2c_setup(struct lpss_private_data *pdata)
124{
125 lpss_deassert_reset(pdata);
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300126
127 if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
128 pdata->fixed_clk_rate = 133000000;
Mika Westerberg3293c7b2015-02-18 13:50:16 +0200129
130 writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
Mika Westerberg765bdd42014-06-17 14:33:39 +0300131}
132
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200133static const struct lpss_device_desc lpt_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300134 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100135 .prv_offset = 0x800,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300136};
137
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200138static const struct lpss_device_desc lpt_i2c_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300139 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300140 .prv_offset = 0x800,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100141};
142
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200143static const struct lpss_device_desc lpt_uart_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300144 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200145 .clk_con_id = "baudclk",
Heikki Krogerus06d86412013-06-17 13:25:46 +0300146 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300147 .setup = lpss_uart_setup,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100148};
149
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200150static const struct lpss_device_desc lpt_sdio_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300151 .flags = LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100152 .prv_offset = 0x1000,
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300153 .prv_size_override = 0x1018,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800154};
155
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200156static const struct lpss_device_desc byt_pwm_dev_desc = {
Heikki Krogerus3f56bf32014-09-02 10:55:10 +0300157 .flags = LPSS_SAVE_CTX,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800158};
159
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530160static const struct lpss_device_desc bsw_pwm_dev_desc = {
161 .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
162};
163
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200164static const struct lpss_device_desc byt_uart_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100165 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200166 .clk_con_id = "baudclk",
Mika Westerbergf6272172013-05-13 12:42:44 +0000167 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300168 .setup = lpss_uart_setup,
Mika Westerbergf6272172013-05-13 12:42:44 +0000169};
170
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530171static const struct lpss_device_desc bsw_uart_dev_desc = {
172 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
173 | LPSS_NO_D3_DELAY,
174 .clk_con_id = "baudclk",
175 .prv_offset = 0x800,
176 .setup = lpss_uart_setup,
177};
178
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200179static const struct lpss_device_desc byt_spi_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100180 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000181 .prv_offset = 0x400,
Mika Westerbergf6272172013-05-13 12:42:44 +0000182};
183
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200184static const struct lpss_device_desc byt_sdio_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100185 .flags = LPSS_CLK,
Mika Westerbergf6272172013-05-13 12:42:44 +0000186};
187
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200188static const struct lpss_device_desc byt_i2c_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100189 .flags = LPSS_CLK | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000190 .prv_offset = 0x800,
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300191 .setup = byt_i2c_setup,
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300192};
193
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530194static const struct lpss_device_desc bsw_i2c_dev_desc = {
195 .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
196 .prv_offset = 0x800,
197 .setup = byt_i2c_setup,
198};
199
Mika Westerberg30957942015-02-18 13:50:17 +0200200static struct lpss_device_desc bsw_spi_dev_desc = {
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530201 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
202 | LPSS_NO_D3_DELAY,
Mika Westerberg30957942015-02-18 13:50:17 +0200203 .prv_offset = 0x400,
204 .setup = lpss_deassert_reset,
205};
206
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200207#else
208
209#define LPSS_ADDR(desc) (0UL)
210
211#endif /* CONFIG_X86_INTEL_LPSS */
212
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100213static const struct acpi_device_id acpi_lpss_device_ids[] = {
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300214 /* Generic LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200215 { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300216
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100217 /* Lynxpoint LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200218 { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
219 { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
220 { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
221 { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
222 { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
223 { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
224 { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100225 { "INT33C7", },
226
Mika Westerbergf6272172013-05-13 12:42:44 +0000227 /* BayTrail LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200228 { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
229 { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
230 { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
231 { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
232 { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
Mika Westerbergf6272172013-05-13 12:42:44 +0000233 { "INT33B2", },
Jin Yao20482d32014-05-15 18:28:46 +0300234 { "INT33FC", },
Mika Westerbergf6272172013-05-13 12:42:44 +0000235
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300236 /* Braswell LPSS devices */
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530237 { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
238 { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
Mika Westerberg30957942015-02-18 13:50:17 +0200239 { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530240 { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300241
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530242 /* Broadwell LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200243 { "INT3430", LPSS_ADDR(lpt_dev_desc) },
244 { "INT3431", LPSS_ADDR(lpt_dev_desc) },
245 { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
246 { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
247 { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
248 { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
249 { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
Mika Westerberga4d97532013-11-12 11:48:19 +0200250 { "INT3437", },
251
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300252 /* Wildcat Point LPSS devices */
253 { "INT3438", LPSS_ADDR(lpt_dev_desc) },
Jie Yang43218a12014-08-01 09:06:35 +0800254
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100255 { }
256};
257
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200258#ifdef CONFIG_X86_INTEL_LPSS
259
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100260static int is_memory(struct acpi_resource *res, void *not_used)
261{
262 struct resource r;
263 return !acpi_dev_resource_memory(res, &r);
264}
265
266/* LPSS main clock device. */
267static struct platform_device *lpss_clk_dev;
268
269static inline void lpt_register_clock_device(void)
270{
271 lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
272}
273
274static int register_device_clock(struct acpi_device *adev,
275 struct lpss_private_data *pdata)
276{
277 const struct lpss_device_desc *dev_desc = pdata->dev_desc;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300278 const char *devname = dev_name(&adev->dev);
Mika Westerbergf6272172013-05-13 12:42:44 +0000279 struct clk *clk = ERR_PTR(-ENODEV);
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300280 struct lpss_clk_data *clk_data;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300281 const char *parent, *clk_name;
282 void __iomem *prv_base;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100283
284 if (!lpss_clk_dev)
285 lpt_register_clock_device();
286
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300287 clk_data = platform_get_drvdata(lpss_clk_dev);
288 if (!clk_data)
289 return -ENODEV;
Heikki Krogerusb0d00f82014-09-02 10:55:08 +0300290 clk = clk_data->clk;
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300291
292 if (!pdata->mmio_base
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100293 || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100294 return -ENODATA;
295
Mika Westerbergf6272172013-05-13 12:42:44 +0000296 parent = clk_data->name;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300297 prv_base = pdata->mmio_base + dev_desc->prv_offset;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100298
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300299 if (pdata->fixed_clk_rate) {
300 clk = clk_register_fixed_rate(NULL, devname, parent, 0,
301 pdata->fixed_clk_rate);
302 goto out;
Mika Westerbergf6272172013-05-13 12:42:44 +0000303 }
304
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300305 if (dev_desc->flags & LPSS_CLK_GATE) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300306 clk = clk_register_gate(NULL, devname, parent, 0,
307 prv_base, 0, 0, NULL);
308 parent = devname;
309 }
310
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300311 if (dev_desc->flags & LPSS_CLK_DIVIDER) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300312 /* Prevent division by zero */
313 if (!readl(prv_base))
314 writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
315
316 clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
317 if (!clk_name)
318 return -ENOMEM;
319 clk = clk_register_fractional_divider(NULL, clk_name, parent,
320 0, prv_base,
321 1, 15, 16, 15, 0, NULL);
322 parent = clk_name;
323
324 clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
325 if (!clk_name) {
326 kfree(parent);
327 return -ENOMEM;
328 }
329 clk = clk_register_gate(NULL, clk_name, parent,
330 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
331 prv_base, 31, 0, NULL);
332 kfree(parent);
333 kfree(clk_name);
Mika Westerbergf6272172013-05-13 12:42:44 +0000334 }
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300335out:
Mika Westerbergf6272172013-05-13 12:42:44 +0000336 if (IS_ERR(clk))
337 return PTR_ERR(clk);
338
Heikki Krogerused3a8722014-05-19 14:42:07 +0300339 pdata->clk = clk;
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200340 clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100341 return 0;
342}
343
344static int acpi_lpss_create_device(struct acpi_device *adev,
345 const struct acpi_device_id *id)
346{
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200347 const struct lpss_device_desc *dev_desc;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100348 struct lpss_private_data *pdata;
Jiang Liu90e97822015-02-05 13:44:43 +0800349 struct resource_entry *rentry;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100350 struct list_head resource_list;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200351 struct platform_device *pdev;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100352 int ret;
353
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200354 dev_desc = (const struct lpss_device_desc *)id->driver_data;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200355 if (!dev_desc) {
356 pdev = acpi_create_platform_device(adev);
357 return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
358 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100359 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
360 if (!pdata)
361 return -ENOMEM;
362
363 INIT_LIST_HEAD(&resource_list);
364 ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
365 if (ret < 0)
366 goto err_out;
367
368 list_for_each_entry(rentry, &resource_list, node)
Jiang Liu90e97822015-02-05 13:44:43 +0800369 if (resource_type(rentry->res) == IORESOURCE_MEM) {
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300370 if (dev_desc->prv_size_override)
371 pdata->mmio_size = dev_desc->prv_size_override;
372 else
Jiang Liu90e97822015-02-05 13:44:43 +0800373 pdata->mmio_size = resource_size(rentry->res);
374 pdata->mmio_base = ioremap(rentry->res->start,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100375 pdata->mmio_size);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100376 break;
377 }
378
379 acpi_dev_free_resource_list(&resource_list);
380
Rafael J. Wysockid3e13ff2015-07-07 00:31:47 +0200381 if (!pdata->mmio_base) {
382 ret = -ENOMEM;
383 goto err_out;
384 }
385
Mika Westerbergaf65cfe2013-09-02 13:30:25 +0300386 pdata->dev_desc = dev_desc;
387
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300388 if (dev_desc->setup)
389 dev_desc->setup(pdata);
390
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300391 if (dev_desc->flags & LPSS_CLK) {
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100392 ret = register_device_clock(adev, pdata);
393 if (ret) {
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200394 /* Skip the device, but continue the namespace scan. */
395 ret = 0;
396 goto err_out;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100397 }
398 }
399
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200400 /*
401 * This works around a known issue in ACPI tables where LPSS devices
402 * have _PS0 and _PS3 without _PSC (and no power resources), so
403 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
404 */
405 ret = acpi_device_fix_up_power(adev);
406 if (ret) {
407 /* Skip the device, but continue the namespace scan. */
408 ret = 0;
409 goto err_out;
410 }
411
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100412 adev->driver_data = pdata;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200413 pdev = acpi_create_platform_device(adev);
414 if (!IS_ERR_OR_NULL(pdev)) {
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200415 return 1;
416 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100417
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200418 ret = PTR_ERR(pdev);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100419 adev->driver_data = NULL;
420
421 err_out:
422 kfree(pdata);
423 return ret;
424}
425
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100426static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
427{
428 return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
429}
430
431static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
432 unsigned int reg)
433{
434 writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
435}
436
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100437static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
438{
439 struct acpi_device *adev;
440 struct lpss_private_data *pdata;
441 unsigned long flags;
442 int ret;
443
444 ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
445 if (WARN_ON(ret))
446 return ret;
447
448 spin_lock_irqsave(&dev->power.lock, flags);
449 if (pm_runtime_suspended(dev)) {
450 ret = -EAGAIN;
451 goto out;
452 }
453 pdata = acpi_driver_data(adev);
454 if (WARN_ON(!pdata || !pdata->mmio_base)) {
455 ret = -ENODEV;
456 goto out;
457 }
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100458 *val = __lpss_reg_read(pdata, reg);
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100459
460 out:
461 spin_unlock_irqrestore(&dev->power.lock, flags);
462 return ret;
463}
464
465static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
466 char *buf)
467{
468 u32 ltr_value = 0;
469 unsigned int reg;
470 int ret;
471
472 reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
473 ret = lpss_reg_read(dev, reg, &ltr_value);
474 if (ret)
475 return ret;
476
477 return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
478}
479
480static ssize_t lpss_ltr_mode_show(struct device *dev,
481 struct device_attribute *attr, char *buf)
482{
483 u32 ltr_mode = 0;
484 char *outstr;
485 int ret;
486
487 ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
488 if (ret)
489 return ret;
490
491 outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
492 return sprintf(buf, "%s\n", outstr);
493}
494
495static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
496static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
497static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
498
499static struct attribute *lpss_attrs[] = {
500 &dev_attr_auto_ltr.attr,
501 &dev_attr_sw_ltr.attr,
502 &dev_attr_ltr_mode.attr,
503 NULL,
504};
505
506static struct attribute_group lpss_attr_group = {
507 .attrs = lpss_attrs,
508 .name = "lpss_ltr",
509};
510
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100511static void acpi_lpss_set_ltr(struct device *dev, s32 val)
512{
513 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
514 u32 ltr_mode, ltr_val;
515
516 ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
517 if (val < 0) {
518 if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
519 ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
520 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
521 }
522 return;
523 }
524 ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
525 if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
526 ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
527 val = LPSS_LTR_MAX_VAL;
528 } else if (val > LPSS_LTR_MAX_VAL) {
529 ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
530 val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
531 } else {
532 ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
533 }
534 ltr_val |= val;
535 __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
536 if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
537 ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
538 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
539 }
540}
541
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300542#ifdef CONFIG_PM
543/**
544 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
545 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200546 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300547 *
548 * Most LPSS devices have private registers which may loose their context when
549 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
550 * prv_reg_ctx array.
551 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200552static void acpi_lpss_save_ctx(struct device *dev,
553 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300554{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300555 unsigned int i;
556
557 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
558 unsigned long offset = i * sizeof(u32);
559
560 pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
561 dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
562 pdata->prv_reg_ctx[i], offset);
563 }
564}
565
566/**
567 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
568 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200569 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300570 *
571 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
572 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200573static void acpi_lpss_restore_ctx(struct device *dev,
574 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300575{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300576 unsigned int i;
577
578 /*
579 * The following delay is needed or the subsequent write operations may
580 * fail. The LPSS devices are actually PCI devices and the PCI spec
581 * expects 10ms delay before the device can be accessed after D3 to D0
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530582 * transition. However some platforms like BSW does not need this delay.
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300583 */
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530584 unsigned int delay = 10; /* default 10ms delay */
585
586 if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
587 delay = 0;
588
589 msleep(delay);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300590
591 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
592 unsigned long offset = i * sizeof(u32);
593
594 __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
595 dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
596 pdata->prv_reg_ctx[i], offset);
597 }
598}
599
600#ifdef CONFIG_PM_SLEEP
601static int acpi_lpss_suspend_late(struct device *dev)
602{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200603 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
604 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300605
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200606 ret = pm_generic_suspend_late(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300607 if (ret)
608 return ret;
609
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200610 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
611 acpi_lpss_save_ctx(dev, pdata);
612
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300613 return acpi_dev_suspend_late(dev);
614}
615
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200616static int acpi_lpss_resume_early(struct device *dev)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300617{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200618 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
619 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300620
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200621 ret = acpi_dev_resume_early(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300622 if (ret)
623 return ret;
624
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200625 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
626 acpi_lpss_restore_ctx(dev, pdata);
627
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300628 return pm_generic_resume_early(dev);
629}
630#endif /* CONFIG_PM_SLEEP */
631
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300632static int acpi_lpss_runtime_suspend(struct device *dev)
633{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200634 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
635 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300636
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200637 ret = pm_generic_runtime_suspend(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300638 if (ret)
639 return ret;
640
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200641 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
642 acpi_lpss_save_ctx(dev, pdata);
643
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100644 return acpi_dev_runtime_suspend(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300645}
646
647static int acpi_lpss_runtime_resume(struct device *dev)
648{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200649 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
650 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300651
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200652 ret = acpi_dev_runtime_resume(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300653 if (ret)
654 return ret;
655
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200656 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
657 acpi_lpss_restore_ctx(dev, pdata);
658
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300659 return pm_generic_runtime_resume(dev);
660}
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300661#endif /* CONFIG_PM */
662
663static struct dev_pm_domain acpi_lpss_pm_domain = {
664 .ops = {
Rafael J. Wysocki5de21bb92014-11-27 22:38:23 +0100665#ifdef CONFIG_PM
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300666#ifdef CONFIG_PM_SLEEP
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300667 .prepare = acpi_subsys_prepare,
668 .complete = acpi_subsys_complete,
669 .suspend = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200670 .suspend_late = acpi_lpss_suspend_late,
671 .resume_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300672 .freeze = acpi_subsys_freeze,
673 .poweroff = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200674 .poweroff_late = acpi_lpss_suspend_late,
675 .restore_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300676#endif
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300677 .runtime_suspend = acpi_lpss_runtime_suspend,
678 .runtime_resume = acpi_lpss_runtime_resume,
679#endif
680 },
681};
682
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100683static int acpi_lpss_platform_notify(struct notifier_block *nb,
684 unsigned long action, void *data)
685{
686 struct platform_device *pdev = to_platform_device(data);
687 struct lpss_private_data *pdata;
688 struct acpi_device *adev;
689 const struct acpi_device_id *id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100690
691 id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
692 if (!id || !id->driver_data)
693 return 0;
694
695 if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
696 return 0;
697
698 pdata = acpi_driver_data(adev);
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200699 if (!pdata)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100700 return 0;
701
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200702 if (pdata->mmio_base &&
703 pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100704 dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
705 return 0;
706 }
707
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300708 switch (action) {
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300709 case BUS_NOTIFY_ADD_DEVICE:
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200710 pdev->dev.pm_domain = &acpi_lpss_pm_domain;
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300711 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300712 return sysfs_create_group(&pdev->dev.kobj,
713 &lpss_attr_group);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200714 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300715 case BUS_NOTIFY_DEL_DEVICE:
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300716 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300717 sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200718 pdev->dev.pm_domain = NULL;
719 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300720 default:
721 break;
722 }
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100723
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300724 return 0;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100725}
726
727static struct notifier_block acpi_lpss_nb = {
728 .notifier_call = acpi_lpss_platform_notify,
729};
730
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100731static void acpi_lpss_bind(struct device *dev)
732{
733 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
734
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300735 if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100736 return;
737
738 if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
739 dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
740 else
741 dev_err(dev, "MMIO size insufficient to access LTR\n");
742}
743
744static void acpi_lpss_unbind(struct device *dev)
745{
746 dev->power.set_latency_tolerance = NULL;
747}
748
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100749static struct acpi_scan_handler lpss_handler = {
750 .ids = acpi_lpss_device_ids,
751 .attach = acpi_lpss_create_device,
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100752 .bind = acpi_lpss_bind,
753 .unbind = acpi_lpss_unbind,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100754};
755
756void __init acpi_lpss_init(void)
757{
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100758 if (!lpt_clk_init()) {
759 bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100760 acpi_scan_add_handler(&lpss_handler);
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100761 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100762}
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200763
764#else
765
766static struct acpi_scan_handler lpss_handler = {
767 .ids = acpi_lpss_device_ids,
768};
769
770void __init acpi_lpss_init(void)
771{
772 acpi_scan_add_handler(&lpss_handler);
773}
774
775#endif /* CONFIG_X86_INTEL_LPSS */