blob: 39ff8df8cf64d2970e44115dbbcf16ea3e5e4c7f [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Russell Kingf27ecac2005-08-18 21:31:00 +01002 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Interrupt architecture for the GIC:
9 *
10 * o There is one Interrupt Distributor, which receives interrupts
11 * from system devices and sends them to the Interrupt Controllers.
12 *
13 * o There is one CPU Interface per CPU, which sends interrupts sent
14 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010015 * associated CPU. The base address of the CPU interface is usually
16 * aliased so that the same address points to different chips depending
17 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010018 *
19 * Note that IRQs 0-31 are special - they are local to each CPU.
20 * As such, the enable set/clear, pending set/clear and active bit
21 * registers are banked per-cpu for these sources.
22 */
23#include <linux/init.h>
24#include <linux/kernel.h>
Rob Herringf37a53c2011-10-21 17:14:27 -050025#include <linux/err.h>
Arnd Bergmann7e1efcf2011-11-01 00:28:37 +010026#include <linux/module.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010027#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasc0114702013-01-14 18:05:37 +000029#include <linux/cpu.h>
Colin Cross254056f2011-02-10 12:54:10 -080030#include <linux/cpu_pm.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010031#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Rob Herringb3f7ed02011-09-28 21:27:52 -050033#include <linux/of.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000036#include <linux/acpi.h>
Rob Herring4294f8ba2011-09-28 21:25:31 -050037#include <linux/irqdomain.h>
Marc Zyngier292b2932011-07-20 16:24:14 +010038#include <linux/interrupt.h>
39#include <linux/percpu.h>
40#include <linux/slab.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040041#include <linux/irqchip.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000042#include <linux/irqchip/chained_irq.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060043#include <linux/irqchip/arm-gic.h>
Tomasz Nowickid60fc382015-03-24 14:02:49 +000044#include <linux/irqchip/arm-gic-acpi.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010045
Tomasz Figa29e697b2014-07-17 17:23:44 +020046#include <asm/cputype.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010047#include <asm/irq.h>
Marc Zyngier562e0022011-09-06 09:56:17 +010048#include <asm/exception.h>
Will Deaconeb504392012-01-20 12:01:12 +010049#include <asm/smp_plat.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010050
Marc Zyngierd51d0af2014-06-30 16:01:30 +010051#include "irq-gic-common.h"
Russell Kingf27ecac2005-08-18 21:31:00 +010052
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000053union gic_base {
54 void __iomem *common_base;
Stephen Boyd68593582014-03-04 17:02:01 -080055 void __percpu * __iomem *percpu_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000056};
57
58struct gic_chip_data {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000059 union gic_base dist_base;
60 union gic_base cpu_base;
61#ifdef CONFIG_CPU_PM
62 u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
63 u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
64 u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
65 u32 __percpu *saved_ppi_enable;
66 u32 __percpu *saved_ppi_conf;
67#endif
Grant Likely75294952012-02-14 14:06:57 -070068 struct irq_domain *domain;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000069 unsigned int gic_irqs;
70#ifdef CONFIG_GIC_NON_BANKED
71 void __iomem *(*get_base)(union gic_base *);
72#endif
73};
74
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050075static DEFINE_RAW_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010076
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010077/*
Nicolas Pitre384a2902012-04-11 18:55:48 -040078 * The GIC mapping of CPU interfaces does not necessarily match
79 * the logical CPU numbering. Let's use a mapping as returned
80 * by the GIC itself.
81 */
82#define NR_GIC_CPU_IF 8
83static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
84
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010085#ifndef MAX_GIC_NR
86#define MAX_GIC_NR 1
87#endif
88
Russell Kingbef8f9e2010-12-04 16:50:58 +000089static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010090
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000091#ifdef CONFIG_GIC_NON_BANKED
92static void __iomem *gic_get_percpu_base(union gic_base *base)
93{
Christoph Lameter513d1a22014-09-02 10:00:07 -050094 return raw_cpu_read(*base->percpu_base);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +000095}
96
97static void __iomem *gic_get_common_base(union gic_base *base)
98{
99 return base->common_base;
100}
101
102static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
103{
104 return data->get_base(&data->dist_base);
105}
106
107static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
108{
109 return data->get_base(&data->cpu_base);
110}
111
112static inline void gic_set_base_accessor(struct gic_chip_data *data,
113 void __iomem *(*f)(union gic_base *))
114{
115 data->get_base = f;
116}
117#else
118#define gic_data_dist_base(d) ((d)->dist_base.common_base)
119#define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
Sachin Kamat46f101d2013-03-13 15:05:15 +0530120#define gic_set_base_accessor(d, f)
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000121#endif
122
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100123static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100124{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100125 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000126 return gic_data_dist_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100127}
128
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100129static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100130{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100131 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000132 return gic_data_cpu_base(gic_data);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100133}
134
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100135static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100136{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500137 return d->hwirq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100138}
139
Russell Kingf27ecac2005-08-18 21:31:00 +0100140/*
141 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +0100142 */
Marc Zyngier56717802015-03-18 11:01:23 +0000143static void gic_poke_irq(struct irq_data *d, u32 offset)
Russell Kingf27ecac2005-08-18 21:31:00 +0100144{
Rob Herring4294f8ba2011-09-28 21:25:31 -0500145 u32 mask = 1 << (gic_irq(d) % 32);
Marc Zyngier56717802015-03-18 11:01:23 +0000146 writel_relaxed(mask, gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4);
147}
148
149static int gic_peek_irq(struct irq_data *d, u32 offset)
150{
151 u32 mask = 1 << (gic_irq(d) % 32);
152 return !!(readl_relaxed(gic_dist_base(d) + offset + (gic_irq(d) / 32) * 4) & mask);
153}
154
155static void gic_mask_irq(struct irq_data *d)
156{
Marc Zyngier56717802015-03-18 11:01:23 +0000157 gic_poke_irq(d, GIC_DIST_ENABLE_CLEAR);
Russell Kingf27ecac2005-08-18 21:31:00 +0100158}
159
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100160static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +0100161{
Marc Zyngier56717802015-03-18 11:01:23 +0000162 gic_poke_irq(d, GIC_DIST_ENABLE_SET);
Russell Kingf27ecac2005-08-18 21:31:00 +0100163}
164
Will Deacon1a017532011-02-09 12:01:12 +0000165static void gic_eoi_irq(struct irq_data *d)
166{
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530167 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000168}
169
Marc Zyngier56717802015-03-18 11:01:23 +0000170static int gic_irq_set_irqchip_state(struct irq_data *d,
171 enum irqchip_irq_state which, bool val)
172{
173 u32 reg;
174
175 switch (which) {
176 case IRQCHIP_STATE_PENDING:
177 reg = val ? GIC_DIST_PENDING_SET : GIC_DIST_PENDING_CLEAR;
178 break;
179
180 case IRQCHIP_STATE_ACTIVE:
181 reg = val ? GIC_DIST_ACTIVE_SET : GIC_DIST_ACTIVE_CLEAR;
182 break;
183
184 case IRQCHIP_STATE_MASKED:
185 reg = val ? GIC_DIST_ENABLE_CLEAR : GIC_DIST_ENABLE_SET;
186 break;
187
188 default:
189 return -EINVAL;
190 }
191
192 gic_poke_irq(d, reg);
193 return 0;
194}
195
196static int gic_irq_get_irqchip_state(struct irq_data *d,
197 enum irqchip_irq_state which, bool *val)
198{
199 switch (which) {
200 case IRQCHIP_STATE_PENDING:
201 *val = gic_peek_irq(d, GIC_DIST_PENDING_SET);
202 break;
203
204 case IRQCHIP_STATE_ACTIVE:
205 *val = gic_peek_irq(d, GIC_DIST_ACTIVE_SET);
206 break;
207
208 case IRQCHIP_STATE_MASKED:
209 *val = !gic_peek_irq(d, GIC_DIST_ENABLE_SET);
210 break;
211
212 default:
213 return -EINVAL;
214 }
215
216 return 0;
217}
218
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100219static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100220{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100221 void __iomem *base = gic_dist_base(d);
222 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100223
224 /* Interrupt configuration for SGIs can't be changed */
225 if (gicirq < 16)
226 return -EINVAL;
227
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000228 /* SPIs have restrictions on the supported types */
229 if (gicirq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
230 type != IRQ_TYPE_EDGE_RISING)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100231 return -EINVAL;
232
Marc Zyngier1dcc73d2015-04-22 18:20:04 +0100233 return gic_configure_irq(gicirq, type, base, NULL);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100234}
235
Catalin Marinasa06f5462005-09-30 16:07:05 +0100236#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000237static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
238 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100239{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100240 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000241 unsigned int cpu, shift = (gic_irq(d) % 4) * 8;
Russell Kingc1917892011-01-23 12:12:01 +0000242 u32 val, mask, bit;
Marc Zyngiercf613872015-03-06 16:37:44 +0000243 unsigned long flags;
Russell Kingc1917892011-01-23 12:12:01 +0000244
Thomas Gleixnerffde1de2014-04-16 14:36:44 +0000245 if (!force)
246 cpu = cpumask_any_and(mask_val, cpu_online_mask);
247 else
248 cpu = cpumask_first(mask_val);
249
Nicolas Pitre384a2902012-04-11 18:55:48 -0400250 if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000251 return -EINVAL;
252
Marc Zyngiercf613872015-03-06 16:37:44 +0000253 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Russell Kingc1917892011-01-23 12:12:01 +0000254 mask = 0xff << shift;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400255 bit = gic_cpu_map[cpu] << shift;
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530256 val = readl_relaxed(reg) & ~mask;
257 writel_relaxed(val | bit, reg);
Marc Zyngiercf613872015-03-06 16:37:44 +0000258 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700259
Russell King5dfc54e2011-07-21 15:00:57 +0100260 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100261}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100262#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100263
Stephen Boyd8783dd32014-03-04 16:40:30 -0800264static void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
Marc Zyngier562e0022011-09-06 09:56:17 +0100265{
266 u32 irqstat, irqnr;
267 struct gic_chip_data *gic = &gic_data[0];
268 void __iomem *cpu_base = gic_data_cpu_base(gic);
269
270 do {
271 irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
Haojian Zhuangb8802f72014-05-11 16:05:58 +0800272 irqnr = irqstat & GICC_IAR_INT_ID_MASK;
Marc Zyngier562e0022011-09-06 09:56:17 +0100273
274 if (likely(irqnr > 15 && irqnr < 1021)) {
Marc Zyngier60031b42014-08-26 11:03:20 +0100275 handle_domain_irq(gic->domain, irqnr, regs);
Marc Zyngier562e0022011-09-06 09:56:17 +0100276 continue;
277 }
278 if (irqnr < 16) {
279 writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
280#ifdef CONFIG_SMP
281 handle_IPI(irqnr, regs);
282#endif
283 continue;
284 }
285 break;
286 } while (1);
287}
288
Russell King0f347bb2007-05-17 10:11:34 +0100289static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100290{
Jiang Liu5b292642015-06-04 12:13:20 +0800291 struct gic_chip_data *chip_data = irq_desc_get_handler_data(desc);
292 struct irq_chip *chip = irq_desc_get_chip(desc);
Russell King0f347bb2007-05-17 10:11:34 +0100293 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100294 unsigned long status;
295
Will Deacon1a017532011-02-09 12:01:12 +0000296 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100297
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500298 raw_spin_lock(&irq_controller_lock);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000299 status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500300 raw_spin_unlock(&irq_controller_lock);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100301
Feng Kane5f81532014-07-30 14:56:58 -0700302 gic_irq = (status & GICC_IAR_INT_ID_MASK);
303 if (gic_irq == GICC_INT_SPURIOUS)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100304 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100305
Grant Likely75294952012-02-14 14:06:57 -0700306 cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
307 if (unlikely(gic_irq < 32 || gic_irq > 1020))
Catalin Marinasaec00952013-01-14 17:53:39 +0000308 handle_bad_irq(cascade_irq, desc);
Russell King0f347bb2007-05-17 10:11:34 +0100309 else
310 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100311
312 out:
Will Deacon1a017532011-02-09 12:01:12 +0000313 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100314}
315
David Brownell38c677c2006-08-01 22:26:25 +0100316static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100317 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100318 .irq_mask = gic_mask_irq,
319 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000320 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100321 .irq_set_type = gic_set_type,
Russell Kingf27ecac2005-08-18 21:31:00 +0100322#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000323 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100324#endif
Marc Zyngier56717802015-03-18 11:01:23 +0000325 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
326 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Hollaaec89ef2015-07-15 15:38:28 +0100327 .flags = IRQCHIP_SET_TYPE_MASKED |
328 IRQCHIP_SKIP_SET_WAKE |
329 IRQCHIP_MASK_ON_SUSPEND,
Russell Kingf27ecac2005-08-18 21:31:00 +0100330};
331
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100332void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
333{
334 if (gic_nr >= MAX_GIC_NR)
335 BUG();
Thomas Gleixner4d83fcf2015-06-21 21:10:53 +0200336 irq_set_chained_handler_and_data(irq, gic_handle_cascade_irq,
337 &gic_data[gic_nr]);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100338}
339
Russell King2bb31352013-01-30 23:49:57 +0000340static u8 gic_get_cpumask(struct gic_chip_data *gic)
341{
342 void __iomem *base = gic_data_dist_base(gic);
343 u32 mask, i;
344
345 for (i = mask = 0; i < 32; i += 4) {
346 mask = readl_relaxed(base + GIC_DIST_TARGET + i);
347 mask |= mask >> 16;
348 mask |= mask >> 8;
349 if (mask)
350 break;
351 }
352
Stephen Boyd6e3aca42015-03-11 23:21:31 -0700353 if (!mask && num_possible_cpus() > 1)
Russell King2bb31352013-01-30 23:49:57 +0000354 pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");
355
356 return mask;
357}
358
Feng Kan32289502014-07-30 14:56:59 -0700359static void gic_cpu_if_up(void)
360{
361 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
362 u32 bypass = 0;
363
364 /*
365 * Preserve bypass disable bits to be written back later
366 */
367 bypass = readl(cpu_base + GIC_CPU_CTRL);
368 bypass &= GICC_DIS_BYPASS_MASK;
369
370 writel_relaxed(bypass | GICC_ENABLE, cpu_base + GIC_CPU_CTRL);
371}
372
373
Rob Herring4294f8ba2011-09-28 21:25:31 -0500374static void __init gic_dist_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100375{
Grant Likely75294952012-02-14 14:06:57 -0700376 unsigned int i;
Will Deacon267840f2011-08-23 22:20:03 +0100377 u32 cpumask;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500378 unsigned int gic_irqs = gic->gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000379 void __iomem *base = gic_data_dist_base(gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100380
Feng Kane5f81532014-07-30 14:56:58 -0700381 writel_relaxed(GICD_DISABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100382
383 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100384 * Set all global interrupts to this CPU only.
385 */
Russell King2bb31352013-01-30 23:49:57 +0000386 cpumask = gic_get_cpumask(gic);
387 cpumask |= cpumask << 8;
388 cpumask |= cpumask << 16;
Pawel Molle6afec92010-11-26 13:45:43 +0100389 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530390 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100391
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100392 gic_dist_config(base, gic_irqs, NULL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100393
Feng Kane5f81532014-07-30 14:56:58 -0700394 writel_relaxed(GICD_ENABLE, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100395}
396
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400397static void gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100398{
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000399 void __iomem *dist_base = gic_data_dist_base(gic);
400 void __iomem *base = gic_data_cpu_base(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400401 unsigned int cpu_mask, cpu = smp_processor_id();
Russell King9395f6e2010-11-11 23:10:30 +0000402 int i;
403
Russell King9395f6e2010-11-11 23:10:30 +0000404 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400405 * Get what the GIC says our CPU mask is.
406 */
407 BUG_ON(cpu >= NR_GIC_CPU_IF);
Russell King2bb31352013-01-30 23:49:57 +0000408 cpu_mask = gic_get_cpumask(gic);
Nicolas Pitre384a2902012-04-11 18:55:48 -0400409 gic_cpu_map[cpu] = cpu_mask;
410
411 /*
412 * Clear our mask from the other map entries in case they're
413 * still undefined.
414 */
415 for (i = 0; i < NR_GIC_CPU_IF; i++)
416 if (i != cpu)
417 gic_cpu_map[i] &= ~cpu_mask;
418
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100419 gic_cpu_config(dist_base, NULL);
Russell King9395f6e2010-11-11 23:10:30 +0000420
Feng Kane5f81532014-07-30 14:56:58 -0700421 writel_relaxed(GICC_INT_PRI_THRESHOLD, base + GIC_CPU_PRIMASK);
Feng Kan32289502014-07-30 14:56:59 -0700422 gic_cpu_if_up();
Russell Kingf27ecac2005-08-18 21:31:00 +0100423}
424
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400425void gic_cpu_if_down(void)
426{
427 void __iomem *cpu_base = gic_data_cpu_base(&gic_data[0]);
Feng Kan32289502014-07-30 14:56:59 -0700428 u32 val = 0;
429
430 val = readl(cpu_base + GIC_CPU_CTRL);
431 val &= ~GICC_ENABLE;
432 writel_relaxed(val, cpu_base + GIC_CPU_CTRL);
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400433}
434
Colin Cross254056f2011-02-10 12:54:10 -0800435#ifdef CONFIG_CPU_PM
436/*
437 * Saves the GIC distributor registers during suspend or idle. Must be called
438 * with interrupts disabled but before powering down the GIC. After calling
439 * this function, no interrupts will be delivered by the GIC, and another
440 * platform-specific wakeup source must be enabled.
441 */
442static void gic_dist_save(unsigned int gic_nr)
443{
444 unsigned int gic_irqs;
445 void __iomem *dist_base;
446 int i;
447
448 if (gic_nr >= MAX_GIC_NR)
449 BUG();
450
451 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000452 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800453
454 if (!dist_base)
455 return;
456
457 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
458 gic_data[gic_nr].saved_spi_conf[i] =
459 readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
460
461 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
462 gic_data[gic_nr].saved_spi_target[i] =
463 readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
464
465 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
466 gic_data[gic_nr].saved_spi_enable[i] =
467 readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
468}
469
470/*
471 * Restores the GIC distributor registers during resume or when coming out of
472 * idle. Must be called before enabling interrupts. If a level interrupt
473 * that occured while the GIC was suspended is still present, it will be
474 * handled normally, but any edge interrupts that occured will not be seen by
475 * the GIC and need to be handled by the platform-specific wakeup source.
476 */
477static void gic_dist_restore(unsigned int gic_nr)
478{
479 unsigned int gic_irqs;
480 unsigned int i;
481 void __iomem *dist_base;
482
483 if (gic_nr >= MAX_GIC_NR)
484 BUG();
485
486 gic_irqs = gic_data[gic_nr].gic_irqs;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000487 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800488
489 if (!dist_base)
490 return;
491
Feng Kane5f81532014-07-30 14:56:58 -0700492 writel_relaxed(GICD_DISABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800493
494 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
495 writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
496 dist_base + GIC_DIST_CONFIG + i * 4);
497
498 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700499 writel_relaxed(GICD_INT_DEF_PRI_X4,
Colin Cross254056f2011-02-10 12:54:10 -0800500 dist_base + GIC_DIST_PRI + i * 4);
501
502 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
503 writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
504 dist_base + GIC_DIST_TARGET + i * 4);
505
506 for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
507 writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
508 dist_base + GIC_DIST_ENABLE_SET + i * 4);
509
Feng Kane5f81532014-07-30 14:56:58 -0700510 writel_relaxed(GICD_ENABLE, dist_base + GIC_DIST_CTRL);
Colin Cross254056f2011-02-10 12:54:10 -0800511}
512
513static void gic_cpu_save(unsigned int gic_nr)
514{
515 int i;
516 u32 *ptr;
517 void __iomem *dist_base;
518 void __iomem *cpu_base;
519
520 if (gic_nr >= MAX_GIC_NR)
521 BUG();
522
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000523 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
524 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800525
526 if (!dist_base || !cpu_base)
527 return;
528
Christoph Lameter532d0d02014-08-17 12:30:39 -0500529 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800530 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
531 ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
532
Christoph Lameter532d0d02014-08-17 12:30:39 -0500533 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800534 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
535 ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
536
537}
538
539static void gic_cpu_restore(unsigned int gic_nr)
540{
541 int i;
542 u32 *ptr;
543 void __iomem *dist_base;
544 void __iomem *cpu_base;
545
546 if (gic_nr >= MAX_GIC_NR)
547 BUG();
548
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000549 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
550 cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
Colin Cross254056f2011-02-10 12:54:10 -0800551
552 if (!dist_base || !cpu_base)
553 return;
554
Christoph Lameter532d0d02014-08-17 12:30:39 -0500555 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
Colin Cross254056f2011-02-10 12:54:10 -0800556 for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
557 writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
558
Christoph Lameter532d0d02014-08-17 12:30:39 -0500559 ptr = raw_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
Colin Cross254056f2011-02-10 12:54:10 -0800560 for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
561 writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
562
563 for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
Feng Kane5f81532014-07-30 14:56:58 -0700564 writel_relaxed(GICD_INT_DEF_PRI_X4,
565 dist_base + GIC_DIST_PRI + i * 4);
Colin Cross254056f2011-02-10 12:54:10 -0800566
Feng Kane5f81532014-07-30 14:56:58 -0700567 writel_relaxed(GICC_INT_PRI_THRESHOLD, cpu_base + GIC_CPU_PRIMASK);
Feng Kan32289502014-07-30 14:56:59 -0700568 gic_cpu_if_up();
Colin Cross254056f2011-02-10 12:54:10 -0800569}
570
571static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
572{
573 int i;
574
575 for (i = 0; i < MAX_GIC_NR; i++) {
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000576#ifdef CONFIG_GIC_NON_BANKED
577 /* Skip over unused GICs */
578 if (!gic_data[i].get_base)
579 continue;
580#endif
Colin Cross254056f2011-02-10 12:54:10 -0800581 switch (cmd) {
582 case CPU_PM_ENTER:
583 gic_cpu_save(i);
584 break;
585 case CPU_PM_ENTER_FAILED:
586 case CPU_PM_EXIT:
587 gic_cpu_restore(i);
588 break;
589 case CPU_CLUSTER_PM_ENTER:
590 gic_dist_save(i);
591 break;
592 case CPU_CLUSTER_PM_ENTER_FAILED:
593 case CPU_CLUSTER_PM_EXIT:
594 gic_dist_restore(i);
595 break;
596 }
597 }
598
599 return NOTIFY_OK;
600}
601
602static struct notifier_block gic_notifier_block = {
603 .notifier_call = gic_notifier,
604};
605
606static void __init gic_pm_init(struct gic_chip_data *gic)
607{
608 gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
609 sizeof(u32));
610 BUG_ON(!gic->saved_ppi_enable);
611
612 gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
613 sizeof(u32));
614 BUG_ON(!gic->saved_ppi_conf);
615
Marc Zyngierabdd7b92011-11-25 17:58:19 +0100616 if (gic == &gic_data[0])
617 cpu_pm_register_notifier(&gic_notifier_block);
Colin Cross254056f2011-02-10 12:54:10 -0800618}
619#else
620static void __init gic_pm_init(struct gic_chip_data *gic)
621{
622}
623#endif
624
Rob Herringb1cffeb2012-11-26 15:05:48 -0600625#ifdef CONFIG_SMP
Stephen Boyd68593582014-03-04 17:02:01 -0800626static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600627{
628 int cpu;
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400629 unsigned long flags, map = 0;
630
631 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600632
633 /* Convert our logical CPU mask into a physical one. */
634 for_each_cpu(cpu, mask)
Javi Merino91bdf0d2013-02-19 13:52:22 +0000635 map |= gic_cpu_map[cpu];
Rob Herringb1cffeb2012-11-26 15:05:48 -0600636
637 /*
638 * Ensure that stores to Normal memory are visible to the
Will Deacon8adbf572014-02-20 17:42:07 +0000639 * other CPUs before they observe us issuing the IPI.
Rob Herringb1cffeb2012-11-26 15:05:48 -0600640 */
Will Deacon8adbf572014-02-20 17:42:07 +0000641 dmb(ishst);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600642
643 /* this always happens on GIC0 */
644 writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400645
646 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
647}
648#endif
649
650#ifdef CONFIG_BL_SWITCHER
651/*
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500652 * gic_send_sgi - send a SGI directly to given CPU interface number
653 *
654 * cpu_id: the ID for the destination CPU interface
655 * irq: the IPI number to send a SGI for
656 */
657void gic_send_sgi(unsigned int cpu_id, unsigned int irq)
658{
659 BUG_ON(cpu_id >= NR_GIC_CPU_IF);
660 cpu_id = 1 << cpu_id;
661 /* this always happens on GIC0 */
662 writel_relaxed((cpu_id << 16) | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
663}
664
665/*
Nicolas Pitreed967622012-07-05 21:33:26 -0400666 * gic_get_cpu_id - get the CPU interface ID for the specified CPU
667 *
668 * @cpu: the logical CPU number to get the GIC ID for.
669 *
670 * Return the CPU interface ID for the given logical CPU number,
671 * or -1 if the CPU number is too large or the interface ID is
672 * unknown (more than one bit set).
673 */
674int gic_get_cpu_id(unsigned int cpu)
675{
676 unsigned int cpu_bit;
677
678 if (cpu >= NR_GIC_CPU_IF)
679 return -1;
680 cpu_bit = gic_cpu_map[cpu];
681 if (cpu_bit & (cpu_bit - 1))
682 return -1;
683 return __ffs(cpu_bit);
684}
685
686/*
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400687 * gic_migrate_target - migrate IRQs to another CPU interface
688 *
689 * @new_cpu_id: the CPU target ID to migrate IRQs to
690 *
691 * Migrate all peripheral interrupts with a target matching the current CPU
692 * to the interface corresponding to @new_cpu_id. The CPU interface mapping
693 * is also updated. Targets to other CPU interfaces are unchanged.
694 * This must be called with IRQs locally disabled.
695 */
696void gic_migrate_target(unsigned int new_cpu_id)
697{
698 unsigned int cur_cpu_id, gic_irqs, gic_nr = 0;
699 void __iomem *dist_base;
700 int i, ror_val, cpu = smp_processor_id();
701 u32 val, cur_target_mask, active_mask;
702
703 if (gic_nr >= MAX_GIC_NR)
704 BUG();
705
706 dist_base = gic_data_dist_base(&gic_data[gic_nr]);
707 if (!dist_base)
708 return;
709 gic_irqs = gic_data[gic_nr].gic_irqs;
710
711 cur_cpu_id = __ffs(gic_cpu_map[cpu]);
712 cur_target_mask = 0x01010101 << cur_cpu_id;
713 ror_val = (cur_cpu_id - new_cpu_id) & 31;
714
715 raw_spin_lock(&irq_controller_lock);
716
717 /* Update the target interface for this logical CPU */
718 gic_cpu_map[cpu] = 1 << new_cpu_id;
719
720 /*
721 * Find all the peripheral interrupts targetting the current
722 * CPU interface and migrate them to the new CPU interface.
723 * We skip DIST_TARGET 0 to 7 as they are read-only.
724 */
725 for (i = 8; i < DIV_ROUND_UP(gic_irqs, 4); i++) {
726 val = readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
727 active_mask = val & cur_target_mask;
728 if (active_mask) {
729 val &= ~active_mask;
730 val |= ror32(active_mask, ror_val);
731 writel_relaxed(val, dist_base + GIC_DIST_TARGET + i*4);
732 }
733 }
734
735 raw_spin_unlock(&irq_controller_lock);
736
737 /*
738 * Now let's migrate and clear any potential SGIs that might be
739 * pending for us (cur_cpu_id). Since GIC_DIST_SGI_PENDING_SET
740 * is a banked register, we can only forward the SGI using
741 * GIC_DIST_SOFTINT. The original SGI source is lost but Linux
742 * doesn't use that information anyway.
743 *
744 * For the same reason we do not adjust SGI source information
745 * for previously sent SGIs by us to other CPUs either.
746 */
747 for (i = 0; i < 16; i += 4) {
748 int j;
749 val = readl_relaxed(dist_base + GIC_DIST_SGI_PENDING_SET + i);
750 if (!val)
751 continue;
752 writel_relaxed(val, dist_base + GIC_DIST_SGI_PENDING_CLEAR + i);
753 for (j = i; j < i + 4; j++) {
754 if (val & 0xff)
755 writel_relaxed((1 << (new_cpu_id + 16)) | j,
756 dist_base + GIC_DIST_SOFTINT);
757 val >>= 8;
758 }
759 }
Rob Herringb1cffeb2012-11-26 15:05:48 -0600760}
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500761
762/*
763 * gic_get_sgir_physaddr - get the physical address for the SGI register
764 *
765 * REturn the physical address of the SGI register to be used
766 * by some early assembly code when the kernel is not yet available.
767 */
768static unsigned long gic_dist_physaddr;
769
770unsigned long gic_get_sgir_physaddr(void)
771{
772 if (!gic_dist_physaddr)
773 return 0;
774 return gic_dist_physaddr + GIC_DIST_SOFTINT;
775}
776
777void __init gic_init_physaddr(struct device_node *node)
778{
779 struct resource res;
780 if (of_address_to_resource(node, 0, &res) == 0) {
781 gic_dist_physaddr = res.start;
782 pr_info("GIC physical location is %#lx\n", gic_dist_physaddr);
783 }
784}
785
786#else
787#define gic_init_physaddr(node) do { } while (0)
Rob Herringb1cffeb2012-11-26 15:05:48 -0600788#endif
789
Grant Likely75294952012-02-14 14:06:57 -0700790static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
791 irq_hw_number_t hw)
792{
793 if (hw < 32) {
794 irq_set_percpu_devid(irq);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800795 irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
796 handle_percpu_devid_irq, NULL, NULL);
Grant Likely75294952012-02-14 14:06:57 -0700797 set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
798 } else {
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800799 irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
800 handle_fasteoi_irq, NULL, NULL);
Grant Likely75294952012-02-14 14:06:57 -0700801 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
802 }
Grant Likely75294952012-02-14 14:06:57 -0700803 return 0;
804}
805
Sricharan R006e9832013-12-03 15:57:22 +0530806static void gic_irq_domain_unmap(struct irq_domain *d, unsigned int irq)
807{
Sricharan R006e9832013-12-03 15:57:22 +0530808}
809
Grant Likely7bb69ba2012-02-14 14:06:48 -0700810static int gic_irq_domain_xlate(struct irq_domain *d,
811 struct device_node *controller,
812 const u32 *intspec, unsigned int intsize,
813 unsigned long *out_hwirq, unsigned int *out_type)
Rob Herringb3f7ed02011-09-28 21:27:52 -0500814{
Sricharan R006e9832013-12-03 15:57:22 +0530815 unsigned long ret = 0;
816
Rob Herringb3f7ed02011-09-28 21:27:52 -0500817 if (d->of_node != controller)
818 return -EINVAL;
819 if (intsize < 3)
820 return -EINVAL;
821
822 /* Get the interrupt number and add 16 to skip over SGIs */
823 *out_hwirq = intspec[1] + 16;
824
825 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
Marc Zyngiera5561c32015-03-11 15:43:46 +0000826 if (!intspec[0])
827 *out_hwirq += 16;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500828
829 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
Sricharan R006e9832013-12-03 15:57:22 +0530830
831 return ret;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500832}
Rob Herringb3f7ed02011-09-28 21:27:52 -0500833
Catalin Marinasc0114702013-01-14 18:05:37 +0000834#ifdef CONFIG_SMP
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400835static int gic_secondary_init(struct notifier_block *nfb, unsigned long action,
836 void *hcpu)
Catalin Marinasc0114702013-01-14 18:05:37 +0000837{
Shawn Guo8b6fd652013-06-12 19:30:27 +0800838 if (action == CPU_STARTING || action == CPU_STARTING_FROZEN)
Catalin Marinasc0114702013-01-14 18:05:37 +0000839 gic_cpu_init(&gic_data[0]);
840 return NOTIFY_OK;
841}
842
843/*
844 * Notifier for enabling the GIC CPU interface. Set an arbitrarily high
845 * priority because the GIC needs to be up before the ARM generic timers.
846 */
Paul Gortmaker8c37bb32013-06-19 11:32:08 -0400847static struct notifier_block gic_cpu_notifier = {
Catalin Marinasc0114702013-01-14 18:05:37 +0000848 .notifier_call = gic_secondary_init,
849 .priority = 100,
850};
851#endif
852
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800853static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
854 unsigned int nr_irqs, void *arg)
855{
856 int i, ret;
857 irq_hw_number_t hwirq;
858 unsigned int type = IRQ_TYPE_NONE;
859 struct of_phandle_args *irq_data = arg;
860
861 ret = gic_irq_domain_xlate(domain, irq_data->np, irq_data->args,
862 irq_data->args_count, &hwirq, &type);
863 if (ret)
864 return ret;
865
866 for (i = 0; i < nr_irqs; i++)
867 gic_irq_domain_map(domain, virq + i, hwirq + i);
868
869 return 0;
870}
871
872static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
873 .xlate = gic_irq_domain_xlate,
874 .alloc = gic_irq_domain_alloc,
875 .free = irq_domain_free_irqs_top,
876};
877
Stephen Boyd68593582014-03-04 17:02:01 -0800878static const struct irq_domain_ops gic_irq_domain_ops = {
Grant Likely75294952012-02-14 14:06:57 -0700879 .map = gic_irq_domain_map,
Sricharan R006e9832013-12-03 15:57:22 +0530880 .unmap = gic_irq_domain_unmap,
Grant Likely7bb69ba2012-02-14 14:06:48 -0700881 .xlate = gic_irq_domain_xlate,
Rob Herring4294f8ba2011-09-28 21:25:31 -0500882};
883
Marc Zyngier49869be2015-03-11 15:45:34 +0000884void gic_set_irqchip_flags(unsigned long flags)
Sricharan R006e9832013-12-03 15:57:22 +0530885{
Marc Zyngier49869be2015-03-11 15:45:34 +0000886 gic_chip.flags |= flags;
Sricharan R006e9832013-12-03 15:57:22 +0530887}
888
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000889void __init gic_init_bases(unsigned int gic_nr, int irq_start,
890 void __iomem *dist_base, void __iomem *cpu_base,
Grant Likely75294952012-02-14 14:06:57 -0700891 u32 percpu_offset, struct device_node *node)
Russell Kingb580b892010-12-04 15:55:14 +0000892{
Grant Likely75294952012-02-14 14:06:57 -0700893 irq_hw_number_t hwirq_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000894 struct gic_chip_data *gic;
Nicolas Pitre384a2902012-04-11 18:55:48 -0400895 int gic_irqs, irq_base, i;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000896
897 BUG_ON(gic_nr >= MAX_GIC_NR);
898
899 gic = &gic_data[gic_nr];
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000900#ifdef CONFIG_GIC_NON_BANKED
901 if (percpu_offset) { /* Frankein-GIC without banked registers... */
902 unsigned int cpu;
903
904 gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
905 gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
906 if (WARN_ON(!gic->dist_base.percpu_base ||
907 !gic->cpu_base.percpu_base)) {
908 free_percpu(gic->dist_base.percpu_base);
909 free_percpu(gic->cpu_base.percpu_base);
910 return;
911 }
912
913 for_each_possible_cpu(cpu) {
Tomasz Figa29e697b2014-07-17 17:23:44 +0200914 u32 mpidr = cpu_logical_map(cpu);
915 u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
916 unsigned long offset = percpu_offset * core_id;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000917 *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
918 *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
919 }
920
921 gic_set_base_accessor(gic, gic_get_percpu_base);
922 } else
923#endif
924 { /* Normal, sane GIC... */
925 WARN(percpu_offset,
926 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
927 percpu_offset);
928 gic->dist_base.common_base = dist_base;
929 gic->cpu_base.common_base = cpu_base;
930 gic_set_base_accessor(gic, gic_get_common_base);
931 }
Russell Kingbef8f9e2010-12-04 16:50:58 +0000932
Rob Herring4294f8ba2011-09-28 21:25:31 -0500933 /*
Nicolas Pitre384a2902012-04-11 18:55:48 -0400934 * Initialize the CPU interface map to all CPUs.
935 * It will be refined as each CPU probes its ID.
936 */
937 for (i = 0; i < NR_GIC_CPU_IF; i++)
938 gic_cpu_map[i] = 0xff;
939
940 /*
Rob Herring4294f8ba2011-09-28 21:25:31 -0500941 * Find out how many interrupts are supported.
942 * The GIC only supports up to 1020 interrupt sources.
943 */
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000944 gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
Rob Herring4294f8ba2011-09-28 21:25:31 -0500945 gic_irqs = (gic_irqs + 1) * 32;
946 if (gic_irqs > 1020)
947 gic_irqs = 1020;
948 gic->gic_irqs = gic_irqs;
949
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800950 if (node) { /* DT case */
Marc Zyngiera5561c32015-03-11 15:43:46 +0000951 gic->domain = irq_domain_add_linear(node, gic_irqs,
952 &gic_irq_domain_hierarchy_ops,
953 gic);
Yingjoe Chen9a1091e2014-11-25 16:04:19 +0800954 } else { /* Non-DT case */
955 /*
956 * For primary GICs, skip over SGIs.
957 * For secondary GICs, skip over PPIs, too.
958 */
959 if (gic_nr == 0 && (irq_start & 31) > 0) {
960 hwirq_base = 16;
961 if (irq_start != -1)
962 irq_start = (irq_start & ~31) + 16;
963 } else {
964 hwirq_base = 32;
965 }
966
967 gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
968
Sricharan R006e9832013-12-03 15:57:22 +0530969 irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
970 numa_node_id());
971 if (IS_ERR_VALUE(irq_base)) {
972 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
973 irq_start);
974 irq_base = irq_start;
975 }
976
977 gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
978 hwirq_base, &gic_irq_domain_ops, gic);
Rob Herringf37a53c2011-10-21 17:14:27 -0500979 }
Sricharan R006e9832013-12-03 15:57:22 +0530980
Grant Likely75294952012-02-14 14:06:57 -0700981 if (WARN_ON(!gic->domain))
982 return;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000983
Mark Rutland08332df2013-11-28 14:21:40 +0000984 if (gic_nr == 0) {
Rob Herringb1cffeb2012-11-26 15:05:48 -0600985#ifdef CONFIG_SMP
Mark Rutland08332df2013-11-28 14:21:40 +0000986 set_smp_cross_call(gic_raise_softirq);
987 register_cpu_notifier(&gic_cpu_notifier);
Rob Herringb1cffeb2012-11-26 15:05:48 -0600988#endif
Mark Rutland08332df2013-11-28 14:21:40 +0000989 set_handle_irq(gic_handle_irq);
990 }
Rob Herringcfed7d62012-11-03 12:59:51 -0500991
Rob Herring4294f8ba2011-09-28 21:25:31 -0500992 gic_dist_init(gic);
Russell Kingbef8f9e2010-12-04 16:50:58 +0000993 gic_cpu_init(gic);
Colin Cross254056f2011-02-10 12:54:10 -0800994 gic_pm_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000995}
996
Rob Herringb3f7ed02011-09-28 21:27:52 -0500997#ifdef CONFIG_OF
Sachin Kamat46f101d2013-03-13 15:05:15 +0530998static int gic_cnt __initdata;
Rob Herringb3f7ed02011-09-28 21:27:52 -0500999
Stephen Boyd68593582014-03-04 17:02:01 -08001000static int __init
1001gic_of_init(struct device_node *node, struct device_node *parent)
Rob Herringb3f7ed02011-09-28 21:27:52 -05001002{
1003 void __iomem *cpu_base;
1004 void __iomem *dist_base;
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001005 u32 percpu_offset;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001006 int irq;
Rob Herringb3f7ed02011-09-28 21:27:52 -05001007
1008 if (WARN_ON(!node))
1009 return -ENODEV;
1010
1011 dist_base = of_iomap(node, 0);
1012 WARN(!dist_base, "unable to map gic dist registers\n");
1013
1014 cpu_base = of_iomap(node, 1);
1015 WARN(!cpu_base, "unable to map gic cpu registers\n");
1016
Marc Zyngierdb0d4db2011-11-12 16:09:49 +00001017 if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
1018 percpu_offset = 0;
1019
Grant Likely75294952012-02-14 14:06:57 -07001020 gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
Nicolas Pitreeeb44652012-11-28 18:17:25 -05001021 if (!gic_cnt)
1022 gic_init_physaddr(node);
Rob Herringb3f7ed02011-09-28 21:27:52 -05001023
1024 if (parent) {
1025 irq = irq_of_parse_and_map(node, 0);
1026 gic_cascade_irq(gic_cnt, irq);
1027 }
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +00001028
1029 if (IS_ENABLED(CONFIG_ARM_GIC_V2M))
1030 gicv2m_of_init(node, gic_data[gic_cnt].domain);
1031
Rob Herringb3f7ed02011-09-28 21:27:52 -05001032 gic_cnt++;
1033 return 0;
1034}
Suravee Suthikulpanit144cb082014-07-15 00:03:03 +02001035IRQCHIP_DECLARE(gic_400, "arm,gic-400", gic_of_init);
Linus Walleijfa6e2ee2014-10-01 09:29:22 +02001036IRQCHIP_DECLARE(arm11mp_gic, "arm,arm11mp-gic", gic_of_init);
1037IRQCHIP_DECLARE(arm1176jzf_dc_gic, "arm,arm1176jzf-devchip-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001038IRQCHIP_DECLARE(cortex_a15_gic, "arm,cortex-a15-gic", gic_of_init);
1039IRQCHIP_DECLARE(cortex_a9_gic, "arm,cortex-a9-gic", gic_of_init);
Matthias Bruggera97e80272014-07-03 13:58:52 +02001040IRQCHIP_DECLARE(cortex_a7_gic, "arm,cortex-a7-gic", gic_of_init);
Rob Herring81243e42012-11-20 21:21:40 -06001041IRQCHIP_DECLARE(msm_8660_qgic, "qcom,msm-8660-qgic", gic_of_init);
1042IRQCHIP_DECLARE(msm_qgic2, "qcom,msm-qgic2", gic_of_init);
1043
Rob Herringb3f7ed02011-09-28 21:27:52 -05001044#endif
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001045
1046#ifdef CONFIG_ACPI
1047static phys_addr_t dist_phy_base, cpu_phy_base __initdata;
1048
1049static int __init
1050gic_acpi_parse_madt_cpu(struct acpi_subtable_header *header,
1051 const unsigned long end)
1052{
1053 struct acpi_madt_generic_interrupt *processor;
1054 phys_addr_t gic_cpu_base;
1055 static int cpu_base_assigned;
1056
1057 processor = (struct acpi_madt_generic_interrupt *)header;
1058
1059 if (BAD_MADT_ENTRY(processor, end))
1060 return -EINVAL;
1061
1062 /*
1063 * There is no support for non-banked GICv1/2 register in ACPI spec.
1064 * All CPU interface addresses have to be the same.
1065 */
1066 gic_cpu_base = processor->base_address;
1067 if (cpu_base_assigned && gic_cpu_base != cpu_phy_base)
1068 return -EINVAL;
1069
1070 cpu_phy_base = gic_cpu_base;
1071 cpu_base_assigned = 1;
1072 return 0;
1073}
1074
1075static int __init
1076gic_acpi_parse_madt_distributor(struct acpi_subtable_header *header,
1077 const unsigned long end)
1078{
1079 struct acpi_madt_generic_distributor *dist;
1080
1081 dist = (struct acpi_madt_generic_distributor *)header;
1082
1083 if (BAD_MADT_ENTRY(dist, end))
1084 return -EINVAL;
1085
1086 dist_phy_base = dist->base_address;
1087 return 0;
1088}
1089
1090int __init
1091gic_v2_acpi_init(struct acpi_table_header *table)
1092{
1093 void __iomem *cpu_base, *dist_base;
1094 int count;
1095
1096 /* Collect CPU base addresses */
1097 count = acpi_parse_entries(ACPI_SIG_MADT,
1098 sizeof(struct acpi_table_madt),
1099 gic_acpi_parse_madt_cpu, table,
1100 ACPI_MADT_TYPE_GENERIC_INTERRUPT, 0);
1101 if (count <= 0) {
1102 pr_err("No valid GICC entries exist\n");
1103 return -EINVAL;
1104 }
1105
1106 /*
1107 * Find distributor base address. We expect one distributor entry since
1108 * ACPI 5.1 spec neither support multi-GIC instances nor GIC cascade.
1109 */
1110 count = acpi_parse_entries(ACPI_SIG_MADT,
1111 sizeof(struct acpi_table_madt),
1112 gic_acpi_parse_madt_distributor, table,
1113 ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR, 0);
1114 if (count <= 0) {
1115 pr_err("No valid GICD entries exist\n");
1116 return -EINVAL;
1117 } else if (count > 1) {
1118 pr_err("More than one GICD entry detected\n");
1119 return -EINVAL;
1120 }
1121
1122 cpu_base = ioremap(cpu_phy_base, ACPI_GIC_CPU_IF_MEM_SIZE);
1123 if (!cpu_base) {
1124 pr_err("Unable to map GICC registers\n");
1125 return -ENOMEM;
1126 }
1127
1128 dist_base = ioremap(dist_phy_base, ACPI_GICV2_DIST_MEM_SIZE);
1129 if (!dist_base) {
1130 pr_err("Unable to map GICD registers\n");
1131 iounmap(cpu_base);
1132 return -ENOMEM;
1133 }
1134
1135 /*
1136 * Initialize zero GIC instance (no multi-GIC support). Also, set GIC
1137 * as default IRQ domain to allow for GSI registration and GSI to IRQ
1138 * number translation (see acpi_register_gsi() and acpi_gsi_to_irq()).
1139 */
1140 gic_init_bases(0, -1, dist_base, cpu_base, 0, NULL);
1141 irq_set_default_host(gic_data[0].domain);
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00001142
1143 acpi_irq_model = ACPI_IRQ_MODEL_GIC;
Tomasz Nowickid60fc382015-03-24 14:02:49 +00001144 return 0;
1145}
1146#endif