blob: 9a2b99646d267cb857d0bdb3556c4743dfbb474d [file] [log] [blame]
ALIM AKHTARaf6ec5a2011-03-04 15:24:23 +09001/* linux/arch/arm/mach-exynos4/mach-armlex4210.c
2 *
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9*/
10
11#include <linux/gpio.h>
12#include <linux/io.h>
13#include <linux/mmc/host.h>
14#include <linux/platform_device.h>
15#include <linux/serial_core.h>
16#include <linux/smsc911x.h>
17
18#include <asm/mach/arch.h>
19#include <asm/mach-types.h>
20
21#include <plat/cpu.h>
22#include <plat/devs.h>
ALIM AKHTARaf6ec5a2011-03-04 15:24:23 +090023#include <plat/gpio-cfg.h>
24#include <plat/regs-serial.h>
25#include <plat/regs-srom.h>
26#include <plat/sdhci.h>
27
28#include <mach/map.h>
29
Kukjin Kimcc511b82011-12-27 08:18:36 +010030#include "common.h"
31
ALIM AKHTARaf6ec5a2011-03-04 15:24:23 +090032/* Following are default values for UCON, ULCON and UFCON UART registers */
33#define ARMLEX4210_UCON_DEFAULT (S3C2410_UCON_TXILEVEL | \
34 S3C2410_UCON_RXILEVEL | \
35 S3C2410_UCON_TXIRQMODE | \
36 S3C2410_UCON_RXIRQMODE | \
37 S3C2410_UCON_RXFIFO_TOI | \
38 S3C2443_UCON_RXERR_IRQEN)
39
40#define ARMLEX4210_ULCON_DEFAULT S3C2410_LCON_CS8
41
42#define ARMLEX4210_UFCON_DEFAULT (S3C2410_UFCON_FIFOMODE | \
43 S5PV210_UFCON_TXTRIG4 | \
44 S5PV210_UFCON_RXTRIG4)
45
46static struct s3c2410_uartcfg armlex4210_uartcfgs[] __initdata = {
47 [0] = {
48 .hwport = 0,
49 .flags = 0,
50 .ucon = ARMLEX4210_UCON_DEFAULT,
51 .ulcon = ARMLEX4210_ULCON_DEFAULT,
52 .ufcon = ARMLEX4210_UFCON_DEFAULT,
53 },
54 [1] = {
55 .hwport = 1,
56 .flags = 0,
57 .ucon = ARMLEX4210_UCON_DEFAULT,
58 .ulcon = ARMLEX4210_ULCON_DEFAULT,
59 .ufcon = ARMLEX4210_UFCON_DEFAULT,
60 },
61 [2] = {
62 .hwport = 2,
63 .flags = 0,
64 .ucon = ARMLEX4210_UCON_DEFAULT,
65 .ulcon = ARMLEX4210_ULCON_DEFAULT,
66 .ufcon = ARMLEX4210_UFCON_DEFAULT,
67 },
68 [3] = {
69 .hwport = 3,
70 .flags = 0,
71 .ucon = ARMLEX4210_UCON_DEFAULT,
72 .ulcon = ARMLEX4210_ULCON_DEFAULT,
73 .ufcon = ARMLEX4210_UFCON_DEFAULT,
74 },
75};
76
77static struct s3c_sdhci_platdata armlex4210_hsmmc0_pdata __initdata = {
78 .cd_type = S3C_SDHCI_CD_PERMANENT,
79 .clk_type = S3C_SDHCI_CLK_DIV_EXTERNAL,
80#ifdef CONFIG_EXYNOS4_SDHCI_CH0_8BIT
81 .max_width = 8,
82 .host_caps = MMC_CAP_8_BIT_DATA,
83#endif
84};
85
86static struct s3c_sdhci_platdata armlex4210_hsmmc2_pdata __initdata = {
87 .cd_type = S3C_SDHCI_CD_GPIO,
88 .ext_cd_gpio = EXYNOS4_GPX2(5),
89 .ext_cd_gpio_invert = 1,
90 .clk_type = S3C_SDHCI_CLK_DIV_EXTERNAL,
91 .max_width = 4,
92};
93
94static struct s3c_sdhci_platdata armlex4210_hsmmc3_pdata __initdata = {
95 .cd_type = S3C_SDHCI_CD_PERMANENT,
96 .clk_type = S3C_SDHCI_CLK_DIV_EXTERNAL,
97 .max_width = 4,
98};
99
100static void __init armlex4210_sdhci_init(void)
101{
102 s3c_sdhci0_set_platdata(&armlex4210_hsmmc0_pdata);
103 s3c_sdhci2_set_platdata(&armlex4210_hsmmc2_pdata);
104 s3c_sdhci3_set_platdata(&armlex4210_hsmmc3_pdata);
105}
106
107static void __init armlex4210_wlan_init(void)
108{
109 /* enable */
110 s3c_gpio_cfgpin(EXYNOS4_GPX2(0), S3C_GPIO_SFN(0xf));
111 s3c_gpio_setpull(EXYNOS4_GPX2(0), S3C_GPIO_PULL_UP);
112
113 /* reset */
114 s3c_gpio_cfgpin(EXYNOS4_GPX1(6), S3C_GPIO_SFN(0xf));
115 s3c_gpio_setpull(EXYNOS4_GPX1(6), S3C_GPIO_PULL_UP);
116
117 /* wakeup */
118 s3c_gpio_cfgpin(EXYNOS4_GPX1(5), S3C_GPIO_SFN(0xf));
119 s3c_gpio_setpull(EXYNOS4_GPX1(5), S3C_GPIO_PULL_UP);
120}
121
122static struct resource armlex4210_smsc911x_resources[] = {
123 [0] = {
124 .start = EXYNOS4_PA_SROM_BANK(3),
125 .end = EXYNOS4_PA_SROM_BANK(3) + SZ_64K - 1,
126 .flags = IORESOURCE_MEM,
127 },
128 [1] = {
129 .start = IRQ_EINT(27),
130 .end = IRQ_EINT(27),
131 .flags = IORESOURCE_IRQ | IRQF_TRIGGER_HIGH,
132 },
133};
134
135static struct smsc911x_platform_config smsc9215_config = {
136 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
137 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
138 .flags = SMSC911X_USE_16BIT | SMSC911X_FORCE_INTERNAL_PHY,
139 .phy_interface = PHY_INTERFACE_MODE_MII,
140 .mac = {0x00, 0x80, 0x00, 0x23, 0x45, 0x67},
141};
142
143static struct platform_device armlex4210_smsc911x = {
144 .name = "smsc911x",
145 .id = -1,
146 .num_resources = ARRAY_SIZE(armlex4210_smsc911x_resources),
147 .resource = armlex4210_smsc911x_resources,
148 .dev = {
149 .platform_data = &smsc9215_config,
150 },
151};
152
153static struct platform_device *armlex4210_devices[] __initdata = {
154 &s3c_device_hsmmc0,
155 &s3c_device_hsmmc2,
156 &s3c_device_hsmmc3,
157 &s3c_device_rtc,
158 &s3c_device_wdt,
159 &exynos4_device_sysmmu,
160 &samsung_asoc_dma,
161 &armlex4210_smsc911x,
Abhilash Kesavan40360212011-03-15 18:35:24 +0900162 &exynos4_device_ahci,
ALIM AKHTARaf6ec5a2011-03-04 15:24:23 +0900163};
164
165static void __init armlex4210_smsc911x_init(void)
166{
167 u32 cs1;
168
169 /* configure nCS1 width to 16 bits */
170 cs1 = __raw_readl(S5P_SROM_BW) &
171 ~(S5P_SROM_BW__CS_MASK << S5P_SROM_BW__NCS1__SHIFT);
172 cs1 |= ((1 << S5P_SROM_BW__DATAWIDTH__SHIFT) |
173 (0 << S5P_SROM_BW__WAITENABLE__SHIFT) |
174 (1 << S5P_SROM_BW__ADDRMODE__SHIFT) |
175 (1 << S5P_SROM_BW__BYTEENABLE__SHIFT)) <<
176 S5P_SROM_BW__NCS1__SHIFT;
177 __raw_writel(cs1, S5P_SROM_BW);
178
179 /* set timing for nCS1 suitable for ethernet chip */
180 __raw_writel((0x1 << S5P_SROM_BCX__PMC__SHIFT) |
181 (0x9 << S5P_SROM_BCX__TACP__SHIFT) |
182 (0xc << S5P_SROM_BCX__TCAH__SHIFT) |
183 (0x1 << S5P_SROM_BCX__TCOH__SHIFT) |
184 (0x6 << S5P_SROM_BCX__TACC__SHIFT) |
185 (0x1 << S5P_SROM_BCX__TCOS__SHIFT) |
186 (0x1 << S5P_SROM_BCX__TACS__SHIFT), S5P_SROM_BC1);
187}
188
189static void __init armlex4210_map_io(void)
190{
Kukjin Kimcc511b82011-12-27 08:18:36 +0100191 exynos_init_io(NULL, 0);
ALIM AKHTARaf6ec5a2011-03-04 15:24:23 +0900192 s3c24xx_init_clocks(24000000);
193 s3c24xx_init_uarts(armlex4210_uartcfgs,
194 ARRAY_SIZE(armlex4210_uartcfgs));
195}
196
197static void __init armlex4210_machine_init(void)
198{
199 armlex4210_smsc911x_init();
200
201 armlex4210_sdhci_init();
202
203 armlex4210_wlan_init();
204
205 platform_add_devices(armlex4210_devices,
206 ARRAY_SIZE(armlex4210_devices));
207}
208
209MACHINE_START(ARMLEX4210, "ARMLEX4210")
210 /* Maintainer: Alim Akhtar <alim.akhtar@samsung.com> */
Nicolas Pitre2be5a4a2011-07-05 22:38:11 -0400211 .atag_offset = 0x100,
ALIM AKHTARaf6ec5a2011-03-04 15:24:23 +0900212 .init_irq = exynos4_init_irq,
213 .map_io = armlex4210_map_io,
214 .init_machine = armlex4210_machine_init,
215 .timer = &exynos4_timer,
Russell King9eb48592012-01-03 11:56:53 +0100216 .restart = exynos4_restart,
ALIM AKHTARaf6ec5a2011-03-04 15:24:23 +0900217MACHINE_END