blob: 13ad8a38c2d9b6cbb1eb0617a5f02f84b8890bfd [file] [log] [blame]
Srikar Dronamraju2b144492012-02-09 14:56:42 +05301/*
Ingo Molnar7b2d81d2012-02-17 09:27:41 +01002 * User-space Probes (UProbes) for x86
Srikar Dronamraju2b144492012-02-09 14:56:42 +05303 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * Copyright (C) IBM Corporation, 2008-2011
19 * Authors:
20 * Srikar Dronamraju
21 * Jim Keniston
22 */
Srikar Dronamraju2b144492012-02-09 14:56:42 +053023#include <linux/kernel.h>
24#include <linux/sched.h>
25#include <linux/ptrace.h>
26#include <linux/uprobes.h>
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053027#include <linux/uaccess.h>
Srikar Dronamraju2b144492012-02-09 14:56:42 +053028
29#include <linux/kdebug.h>
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053030#include <asm/processor.h>
Srikar Dronamraju2b144492012-02-09 14:56:42 +053031#include <asm/insn.h>
32
33/* Post-execution fixups. */
34
35/* No fixup needed */
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053036#define UPROBE_FIX_NONE 0x0
37
Srikar Dronamraju2b144492012-02-09 14:56:42 +053038/* Adjust IP back to vicinity of actual insn */
Srikar Dronamraju900771a2012-03-12 14:55:14 +053039#define UPROBE_FIX_IP 0x1
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053040
Srikar Dronamraju2b144492012-02-09 14:56:42 +053041/* Adjust the return address of a call insn */
Srikar Dronamraju900771a2012-03-12 14:55:14 +053042#define UPROBE_FIX_CALL 0x2
Srikar Dronamraju2b144492012-02-09 14:56:42 +053043
Sebastian Andrzej Siewiorbdc1e472012-08-20 12:47:34 +020044/* Instruction will modify TF, don't change it */
45#define UPROBE_FIX_SETF 0x4
46
Srikar Dronamraju900771a2012-03-12 14:55:14 +053047#define UPROBE_FIX_RIP_AX 0x8000
48#define UPROBE_FIX_RIP_CX 0x4000
Srikar Dronamraju2b144492012-02-09 14:56:42 +053049
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +053050#define UPROBE_TRAP_NR UINT_MAX
51
Srikar Dronamraju2b144492012-02-09 14:56:42 +053052/* Adaptations for mhiramat x86 decoder v14. */
Ingo Molnar7b2d81d2012-02-17 09:27:41 +010053#define OPCODE1(insn) ((insn)->opcode.bytes[0])
54#define OPCODE2(insn) ((insn)->opcode.bytes[1])
55#define OPCODE3(insn) ((insn)->opcode.bytes[2])
Oleg Nesterovddb69f22014-03-31 15:16:22 +020056#define MODRM_REG(insn) X86_MODRM_REG((insn)->modrm.value)
Srikar Dronamraju2b144492012-02-09 14:56:42 +053057
58#define W(row, b0, b1, b2, b3, b4, b5, b6, b7, b8, b9, ba, bb, bc, bd, be, bf)\
59 (((b0##UL << 0x0)|(b1##UL << 0x1)|(b2##UL << 0x2)|(b3##UL << 0x3) | \
60 (b4##UL << 0x4)|(b5##UL << 0x5)|(b6##UL << 0x6)|(b7##UL << 0x7) | \
61 (b8##UL << 0x8)|(b9##UL << 0x9)|(ba##UL << 0xa)|(bb##UL << 0xb) | \
62 (bc##UL << 0xc)|(bd##UL << 0xd)|(be##UL << 0xe)|(bf##UL << 0xf)) \
63 << (row % 32))
64
Srikar Dronamraju04a3d982012-02-22 14:45:35 +053065/*
66 * Good-instruction tables for 32-bit apps. This is non-const and volatile
67 * to keep gcc from statically optimizing it out, as variable_test_bit makes
68 * some versions of gcc to think only *(unsigned long*) is used.
69 */
70static volatile u32 good_insns_32[256 / 32] = {
Srikar Dronamraju2b144492012-02-09 14:56:42 +053071 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
72 /* ---------------------------------------------- */
73 W(0x00, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0) | /* 00 */
74 W(0x10, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0) , /* 10 */
75 W(0x20, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0, 1) | /* 20 */
76 W(0x30, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 0, 1) , /* 30 */
77 W(0x40, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 40 */
78 W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */
79 W(0x60, 1, 1, 1, 0, 1, 1, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* 60 */
80 W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 70 */
81 W(0x80, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */
82 W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */
83 W(0xa0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* a0 */
84 W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* b0 */
85 W(0xc0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* c0 */
86 W(0xd0, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */
87 W(0xe0, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* e0 */
88 W(0xf0, 0, 0, 1, 1, 0, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1) /* f0 */
89 /* ---------------------------------------------- */
90 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
91};
92
93/* Using this for both 64-bit and 32-bit apps */
Srikar Dronamraju04a3d982012-02-22 14:45:35 +053094static volatile u32 good_2byte_insns[256 / 32] = {
Srikar Dronamraju2b144492012-02-09 14:56:42 +053095 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
96 /* ---------------------------------------------- */
97 W(0x00, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1) | /* 00 */
98 W(0x10, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1) , /* 10 */
99 W(0x20, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 1) | /* 20 */
100 W(0x30, 0, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0) , /* 30 */
101 W(0x40, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 40 */
102 W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */
103 W(0x60, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 60 */
104 W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 1, 1) , /* 70 */
105 W(0x80, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */
106 W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */
107 W(0xa0, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 1) | /* a0 */
108 W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1) , /* b0 */
109 W(0xc0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* c0 */
110 W(0xd0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */
111 W(0xe0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* e0 */
112 W(0xf0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 0) /* f0 */
113 /* ---------------------------------------------- */
114 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
115};
116
Srikar Dronamraju04a3d982012-02-22 14:45:35 +0530117#ifdef CONFIG_X86_64
118/* Good-instruction tables for 64-bit apps */
119static volatile u32 good_insns_64[256 / 32] = {
120 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
121 /* ---------------------------------------------- */
122 W(0x00, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) | /* 00 */
123 W(0x10, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) , /* 10 */
124 W(0x20, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) | /* 20 */
125 W(0x30, 1, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0) , /* 30 */
126 W(0x40, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0) | /* 40 */
127 W(0x50, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 50 */
128 W(0x60, 0, 0, 0, 1, 1, 1, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* 60 */
129 W(0x70, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 70 */
130 W(0x80, 1, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* 80 */
131 W(0x90, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* 90 */
132 W(0xa0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) | /* a0 */
133 W(0xb0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* b0 */
134 W(0xc0, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0) | /* c0 */
135 W(0xd0, 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1) , /* d0 */
136 W(0xe0, 1, 1, 1, 1, 0, 0, 0, 0, 1, 1, 1, 1, 0, 0, 0, 0) | /* e0 */
137 W(0xf0, 0, 0, 1, 1, 0, 1, 1, 1, 1, 1, 0, 0, 1, 1, 1, 1) /* f0 */
138 /* ---------------------------------------------- */
139 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
140};
141#endif
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530142#undef W
143
144/*
145 * opcodes we'll probably never support:
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100146 *
147 * 6c-6d, e4-e5, ec-ed - in
148 * 6e-6f, e6-e7, ee-ef - out
149 * cc, cd - int3, int
150 * cf - iret
151 * d6 - illegal instruction
152 * f1 - int1/icebp
153 * f4 - hlt
154 * fa, fb - cli, sti
155 * 0f - lar, lsl, syscall, clts, sysret, sysenter, sysexit, invd, wbinvd, ud2
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530156 *
157 * invalid opcodes in 64-bit mode:
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530158 *
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100159 * 06, 0e, 16, 1e, 27, 2f, 37, 3f, 60-62, 82, c4-c5, d4-d5
160 * 63 - we support this opcode in x86_64 but not in i386.
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530161 *
162 * opcodes we may need to refine support for:
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100163 *
164 * 0f - 2-byte instructions: For many of these instructions, the validity
165 * depends on the prefix and/or the reg field. On such instructions, we
166 * just consider the opcode combination valid if it corresponds to any
167 * valid instruction.
168 *
169 * 8f - Group 1 - only reg = 0 is OK
170 * c6-c7 - Group 11 - only reg = 0 is OK
171 * d9-df - fpu insns with some illegal encodings
172 * f2, f3 - repnz, repz prefixes. These are also the first byte for
173 * certain floating-point instructions, such as addsd.
174 *
175 * fe - Group 4 - only reg = 0 or 1 is OK
176 * ff - Group 5 - only reg = 0-6 is OK
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530177 *
178 * others -- Do we need to support these?
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100179 *
180 * 0f - (floating-point?) prefetch instructions
181 * 07, 17, 1f - pop es, pop ss, pop ds
182 * 26, 2e, 36, 3e - es:, cs:, ss:, ds: segment prefixes --
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530183 * but 64 and 65 (fs: and gs:) seem to be used, so we support them
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100184 * 67 - addr16 prefix
185 * ce - into
186 * f0 - lock prefix
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530187 */
188
189/*
190 * TODO:
191 * - Where necessary, examine the modrm byte and allow only valid instructions
192 * in the different Groups and fpu instructions.
193 */
194
195static bool is_prefix_bad(struct insn *insn)
196{
197 int i;
198
199 for (i = 0; i < insn->prefixes.nbytes; i++) {
200 switch (insn->prefixes.bytes[i]) {
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100201 case 0x26: /* INAT_PFX_ES */
202 case 0x2E: /* INAT_PFX_CS */
203 case 0x36: /* INAT_PFX_DS */
204 case 0x3E: /* INAT_PFX_SS */
205 case 0xF0: /* INAT_PFX_LOCK */
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530206 return true;
207 }
208 }
209 return false;
210}
211
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530212static int validate_insn_32bits(struct arch_uprobe *auprobe, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530213{
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530214 insn_init(insn, auprobe->insn, false);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530215
216 /* Skip good instruction prefixes; reject "bad" ones. */
217 insn_get_opcode(insn);
218 if (is_prefix_bad(insn))
219 return -ENOTSUPP;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100220
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530221 if (test_bit(OPCODE1(insn), (unsigned long *)good_insns_32))
222 return 0;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100223
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530224 if (insn->opcode.nbytes == 2) {
225 if (test_bit(OPCODE2(insn), (unsigned long *)good_2byte_insns))
226 return 0;
227 }
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100228
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530229 return -ENOTSUPP;
230}
231
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530232#ifdef CONFIG_X86_64
233/*
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530234 * If arch_uprobe->insn doesn't use rip-relative addressing, return
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530235 * immediately. Otherwise, rewrite the instruction so that it accesses
236 * its memory operand indirectly through a scratch register. Set
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530237 * arch_uprobe->fixups and arch_uprobe->rip_rela_target_address
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530238 * accordingly. (The contents of the scratch register will be saved
239 * before we single-step the modified instruction, and restored
240 * afterward.)
241 *
242 * We do this because a rip-relative instruction can access only a
243 * relatively small area (+/- 2 GB from the instruction), and the XOL
244 * area typically lies beyond that area. At least for instructions
245 * that store to memory, we can't execute the original instruction
246 * and "fix things up" later, because the misdirected store could be
247 * disastrous.
248 *
249 * Some useful facts about rip-relative instructions:
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100250 *
251 * - There's always a modrm byte.
252 * - There's never a SIB byte.
253 * - The displacement is always 4 bytes.
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530254 */
Srikar Dronamrajue3343e62012-03-12 14:55:30 +0530255static void
Oleg Nesterov59078d4b2014-03-31 18:09:36 +0200256handle_riprel_insn(struct arch_uprobe *auprobe, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530257{
258 u8 *cursor;
259 u8 reg;
260
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530261 if (!insn_rip_relative(insn))
262 return;
263
264 /*
265 * insn_rip_relative() would have decoded rex_prefix, modrm.
266 * Clear REX.b bit (extension of MODRM.rm field):
267 * we want to encode rax/rcx, not r8/r9.
268 */
269 if (insn->rex_prefix.nbytes) {
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530270 cursor = auprobe->insn + insn_offset_rex_prefix(insn);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530271 *cursor &= 0xfe; /* Clearing REX.B bit */
272 }
273
274 /*
275 * Point cursor at the modrm byte. The next 4 bytes are the
276 * displacement. Beyond the displacement, for some instructions,
277 * is the immediate operand.
278 */
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530279 cursor = auprobe->insn + insn_offset_modrm(insn);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530280 insn_get_length(insn);
281
282 /*
283 * Convert from rip-relative addressing to indirect addressing
284 * via a scratch register. Change the r/m field from 0x5 (%rip)
285 * to 0x0 (%rax) or 0x1 (%rcx), and squeeze out the offset field.
286 */
287 reg = MODRM_REG(insn);
288 if (reg == 0) {
289 /*
290 * The register operand (if any) is either the A register
291 * (%rax, %eax, etc.) or (if the 0x4 bit is set in the
292 * REX prefix) %r8. In any case, we know the C register
293 * is NOT the register operand, so we use %rcx (register
294 * #1) for the scratch register.
295 */
Srikar Dronamraju900771a2012-03-12 14:55:14 +0530296 auprobe->fixups = UPROBE_FIX_RIP_CX;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530297 /* Change modrm from 00 000 101 to 00 000 001. */
298 *cursor = 0x1;
299 } else {
300 /* Use %rax (register #0) for the scratch register. */
Srikar Dronamraju900771a2012-03-12 14:55:14 +0530301 auprobe->fixups = UPROBE_FIX_RIP_AX;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530302 /* Change modrm from 00 xxx 101 to 00 xxx 000 */
303 *cursor = (reg << 3);
304 }
305
306 /* Target address = address of next instruction + (signed) offset */
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530307 auprobe->rip_rela_target_address = (long)insn->length + insn->displacement.value;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100308
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530309 /* Displacement field is gone; slide immediate field (if any) over. */
310 if (insn->immediate.nbytes) {
311 cursor++;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100312 memmove(cursor, cursor + insn->displacement.nbytes, insn->immediate.nbytes);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530313 }
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530314}
315
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200316/*
317 * If we're emulating a rip-relative instruction, save the contents
318 * of the scratch register and store the target address in that register.
319 */
320static void
321pre_xol_rip_insn(struct arch_uprobe *auprobe, struct pt_regs *regs,
322 struct arch_uprobe_task *autask)
323{
324 if (auprobe->fixups & UPROBE_FIX_RIP_AX) {
325 autask->saved_scratch_register = regs->ax;
326 regs->ax = current->utask->vaddr;
327 regs->ax += auprobe->rip_rela_target_address;
328 } else if (auprobe->fixups & UPROBE_FIX_RIP_CX) {
329 autask->saved_scratch_register = regs->cx;
330 regs->cx = current->utask->vaddr;
331 regs->cx += auprobe->rip_rela_target_address;
332 }
333}
334
335static void
336handle_riprel_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs, long *correction)
337{
338 if (auprobe->fixups & (UPROBE_FIX_RIP_AX | UPROBE_FIX_RIP_CX)) {
339 struct arch_uprobe_task *autask;
340
341 autask = &current->utask->autask;
342 if (auprobe->fixups & UPROBE_FIX_RIP_AX)
343 regs->ax = autask->saved_scratch_register;
344 else
345 regs->cx = autask->saved_scratch_register;
346
347 /*
348 * The original instruction includes a displacement, and so
349 * is 4 bytes longer than what we've just single-stepped.
350 * Caller may need to apply other fixups to handle stuff
351 * like "jmpq *...(%rip)" and "callq *...(%rip)".
352 */
353 if (correction)
354 *correction += 4;
355 }
356}
357
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530358static int validate_insn_64bits(struct arch_uprobe *auprobe, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530359{
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530360 insn_init(insn, auprobe->insn, true);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530361
362 /* Skip good instruction prefixes; reject "bad" ones. */
363 insn_get_opcode(insn);
364 if (is_prefix_bad(insn))
365 return -ENOTSUPP;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100366
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530367 if (test_bit(OPCODE1(insn), (unsigned long *)good_insns_64))
368 return 0;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100369
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530370 if (insn->opcode.nbytes == 2) {
371 if (test_bit(OPCODE2(insn), (unsigned long *)good_2byte_insns))
372 return 0;
373 }
374 return -ENOTSUPP;
375}
376
Srikar Dronamrajue3343e62012-03-12 14:55:30 +0530377static int validate_insn_bits(struct arch_uprobe *auprobe, struct mm_struct *mm, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530378{
379 if (mm->context.ia32_compat)
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530380 return validate_insn_32bits(auprobe, insn);
381 return validate_insn_64bits(auprobe, insn);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530382}
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100383#else /* 32-bit: */
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200384/*
385 * No RIP-relative addressing on 32-bit
386 */
Oleg Nesterov59078d4b2014-03-31 18:09:36 +0200387static void handle_riprel_insn(struct arch_uprobe *auprobe, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530388{
Oleg Nesterovd20737c2014-03-31 18:35:09 +0200389}
390static void pre_xol_rip_insn(struct arch_uprobe *auprobe, struct pt_regs *regs,
391 struct arch_uprobe_task *autask)
392{
393}
394static void handle_riprel_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs,
395 long *correction)
396{
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530397}
398
Srikar Dronamrajue3343e62012-03-12 14:55:30 +0530399static int validate_insn_bits(struct arch_uprobe *auprobe, struct mm_struct *mm, struct insn *insn)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530400{
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530401 return validate_insn_32bits(auprobe, insn);
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530402}
403#endif /* CONFIG_X86_64 */
404
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200405struct uprobe_xol_ops {
406 bool (*emulate)(struct arch_uprobe *, struct pt_regs *);
407 int (*pre_xol)(struct arch_uprobe *, struct pt_regs *);
408 int (*post_xol)(struct arch_uprobe *, struct pt_regs *);
409};
410
411static int default_pre_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs)
412{
413 pre_xol_rip_insn(auprobe, regs, &current->utask->autask);
414 return 0;
415}
416
417/*
418 * Adjust the return address pushed by a call insn executed out of line.
419 */
420static int adjust_ret_addr(unsigned long sp, long correction)
421{
422 int rasize, ncopied;
423 long ra = 0;
424
425 if (is_ia32_task())
426 rasize = 4;
427 else
428 rasize = 8;
429
430 ncopied = copy_from_user(&ra, (void __user *)sp, rasize);
431 if (unlikely(ncopied))
432 return -EFAULT;
433
434 ra += correction;
435 ncopied = copy_to_user((void __user *)sp, &ra, rasize);
436 if (unlikely(ncopied))
437 return -EFAULT;
438
439 return 0;
440}
441
442static int default_post_xol_op(struct arch_uprobe *auprobe, struct pt_regs *regs)
443{
444 struct uprobe_task *utask = current->utask;
445 long correction = (long)(utask->vaddr - utask->xol_vaddr);
446 int ret = 0;
447
448 handle_riprel_post_xol(auprobe, regs, &correction);
449 if (auprobe->fixups & UPROBE_FIX_IP)
450 regs->ip += correction;
451
452 if (auprobe->fixups & UPROBE_FIX_CALL)
453 ret = adjust_ret_addr(regs->sp, correction);
454
455 return ret;
456}
457
458static struct uprobe_xol_ops default_xol_ops = {
459 .pre_xol = default_pre_xol_op,
460 .post_xol = default_post_xol_op,
461};
462
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530463/**
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530464 * arch_uprobe_analyze_insn - instruction analysis including validity and fixups.
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530465 * @mm: the probed address space.
Srikar Dronamraju3ff54ef2012-02-22 14:46:02 +0530466 * @arch_uprobe: the probepoint information.
Ananth N Mavinakayanahalli7eb9ba52012-06-08 15:02:57 +0530467 * @addr: virtual address at which to install the probepoint
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530468 * Return 0 on success or a -ve number on error.
469 */
Ananth N Mavinakayanahalli7eb9ba52012-06-08 15:02:57 +0530470int arch_uprobe_analyze_insn(struct arch_uprobe *auprobe, struct mm_struct *mm, unsigned long addr)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530471{
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530472 struct insn insn;
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200473 bool fix_ip = true, fix_call = false;
474 int ret;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530475
Srikar Dronamrajue3343e62012-03-12 14:55:30 +0530476 ret = validate_insn_bits(auprobe, mm, &insn);
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200477 if (ret)
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530478 return ret;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100479
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200480 /*
481 * Figure out which fixups arch_uprobe_post_xol() will need to perform,
482 * and annotate arch_uprobe->fixups accordingly. To start with, ->fixups
483 * is either zero or it reflects rip-related fixups.
484 */
Oleg Nesterov59078d4b2014-03-31 18:09:36 +0200485 handle_riprel_insn(auprobe, &insn);
Oleg Nesterovddb69f22014-03-31 15:16:22 +0200486
487 switch (OPCODE1(&insn)) {
488 case 0x9d: /* popf */
489 auprobe->fixups |= UPROBE_FIX_SETF;
490 break;
491 case 0xc3: /* ret or lret -- ip is correct */
492 case 0xcb:
493 case 0xc2:
494 case 0xca:
495 fix_ip = false;
496 break;
497 case 0xe8: /* call relative - Fix return addr */
498 fix_call = true;
499 break;
500 case 0x9a: /* call absolute - Fix return addr, not ip */
501 fix_call = true;
502 fix_ip = false;
503 break;
504 case 0xea: /* jmp absolute -- ip is correct */
505 fix_ip = false;
506 break;
507 case 0xff:
508 insn_get_modrm(&insn);
509 switch (MODRM_REG(&insn)) {
510 case 2: case 3: /* call or lcall, indirect */
511 fix_call = true;
512 case 4: case 5: /* jmp or ljmp, indirect */
513 fix_ip = false;
514 }
515 break;
516 default:
517 break;
518 }
519
520 if (fix_ip)
521 auprobe->fixups |= UPROBE_FIX_IP;
522 if (fix_call)
523 auprobe->fixups |= UPROBE_FIX_CALL;
Ingo Molnar7b2d81d2012-02-17 09:27:41 +0100524
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200525 auprobe->ops = &default_xol_ops;
Srikar Dronamraju2b144492012-02-09 14:56:42 +0530526 return 0;
527}
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530528
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530529/*
530 * arch_uprobe_pre_xol - prepare to execute out of line.
531 * @auprobe: the probepoint information.
532 * @regs: reflects the saved user state of current task.
533 */
534int arch_uprobe_pre_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
535{
Oleg Nesterov34e73172014-03-31 19:38:09 +0200536 struct uprobe_task *utask = current->utask;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530537
Oleg Nesterov34e73172014-03-31 19:38:09 +0200538 regs->ip = utask->xol_vaddr;
539 utask->autask.saved_trap_nr = current->thread.trap_nr;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530540 current->thread.trap_nr = UPROBE_TRAP_NR;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530541
Oleg Nesterov34e73172014-03-31 19:38:09 +0200542 utask->autask.saved_tf = !!(regs->flags & X86_EFLAGS_TF);
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100543 regs->flags |= X86_EFLAGS_TF;
544 if (test_tsk_thread_flag(current, TIF_BLOCKSTEP))
545 set_task_blockstep(current, false);
546
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200547 if (auprobe->ops->pre_xol)
548 return auprobe->ops->pre_xol(auprobe, regs);
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530549 return 0;
550}
551
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530552/*
553 * If xol insn itself traps and generates a signal(Say,
554 * SIGILL/SIGSEGV/etc), then detect the case where a singlestepped
555 * instruction jumps back to its own address. It is assumed that anything
556 * like do_page_fault/do_trap/etc sets thread.trap_nr != -1.
557 *
558 * arch_uprobe_pre_xol/arch_uprobe_post_xol save/restore thread.trap_nr,
559 * arch_uprobe_xol_was_trapped() simply checks that ->trap_nr is not equal to
560 * UPROBE_TRAP_NR == -1 set by arch_uprobe_pre_xol().
561 */
562bool arch_uprobe_xol_was_trapped(struct task_struct *t)
563{
564 if (t->thread.trap_nr != UPROBE_TRAP_NR)
565 return true;
566
567 return false;
568}
569
570/*
571 * Called after single-stepping. To avoid the SMP problems that can
572 * occur when we temporarily put back the original opcode to
573 * single-step, we single-stepped a copy of the instruction.
574 *
575 * This function prepares to resume execution after the single-step.
576 * We have to fix things up as follows:
577 *
578 * Typically, the new ip is relative to the copied instruction. We need
579 * to make it relative to the original instruction (FIX_IP). Exceptions
580 * are return instructions and absolute or indirect jump or call instructions.
581 *
582 * If the single-stepped instruction was a call, the return address that
583 * is atop the stack is the address following the copied instruction. We
584 * need to make it the address following the original instruction (FIX_CALL).
585 *
586 * If the original instruction was a rip-relative instruction such as
587 * "movl %edx,0xnnnn(%rip)", we have instead executed an equivalent
588 * instruction using a scratch register -- e.g., "movl %edx,(%rax)".
589 * We need to restore the contents of the scratch register and adjust
590 * the ip, keeping in mind that the instruction we executed is 4 bytes
591 * shorter than the original instruction (since we squeezed out the offset
592 * field). (FIX_RIP_AX or FIX_RIP_CX)
593 */
594int arch_uprobe_post_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
595{
Oleg Nesterov34e73172014-03-31 19:38:09 +0200596 struct uprobe_task *utask = current->utask;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530597
598 WARN_ON_ONCE(current->thread.trap_nr != UPROBE_TRAP_NR);
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530599 current->thread.trap_nr = utask->autask.saved_trap_nr;
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100600 /*
601 * arch_uprobe_pre_xol() doesn't save the state of TIF_BLOCKSTEP
602 * so we can get an extra SIGTRAP if we do not clear TF. We need
603 * to examine the opcode to make it right.
604 */
605 if (utask->autask.saved_tf)
606 send_sig(SIGTRAP, current, 0);
607 else if (!(auprobe->fixups & UPROBE_FIX_SETF))
608 regs->flags &= ~X86_EFLAGS_TF;
609
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200610 if (auprobe->ops->post_xol)
611 return auprobe->ops->post_xol(auprobe, regs);
612 return 0;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530613}
614
615/* callback routine for handling exceptions. */
616int arch_uprobe_exception_notify(struct notifier_block *self, unsigned long val, void *data)
617{
618 struct die_args *args = data;
619 struct pt_regs *regs = args->regs;
620 int ret = NOTIFY_DONE;
621
622 /* We are only interested in userspace traps */
623 if (regs && !user_mode_vm(regs))
624 return NOTIFY_DONE;
625
626 switch (val) {
627 case DIE_INT3:
628 if (uprobe_pre_sstep_notifier(regs))
629 ret = NOTIFY_STOP;
630
631 break;
632
633 case DIE_DEBUG:
634 if (uprobe_post_sstep_notifier(regs))
635 ret = NOTIFY_STOP;
636
637 default:
638 break;
639 }
640
641 return ret;
642}
643
644/*
645 * This function gets called when XOL instruction either gets trapped or
646 * the thread has a fatal signal, so reset the instruction pointer to its
647 * probed address.
648 */
649void arch_uprobe_abort_xol(struct arch_uprobe *auprobe, struct pt_regs *regs)
650{
651 struct uprobe_task *utask = current->utask;
652
653 current->thread.trap_nr = utask->autask.saved_trap_nr;
654 handle_riprel_post_xol(auprobe, regs, NULL);
655 instruction_pointer_set(regs, utask->vaddr);
Oleg Nesterov4dc316c2012-10-28 17:57:30 +0100656
657 /* clear TF if it was set by us in arch_uprobe_pre_xol() */
658 if (!utask->autask.saved_tf)
659 regs->flags &= ~X86_EFLAGS_TF;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530660}
661
662/*
663 * Skip these instructions as per the currently known x86 ISA.
Oleg Nesterovb64b9c92012-09-29 21:31:08 +0200664 * rep=0x66*; nop=0x90
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530665 */
Oleg Nesterov3a4664a2012-09-03 16:05:10 +0200666static bool __skip_sstep(struct arch_uprobe *auprobe, struct pt_regs *regs)
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530667{
668 int i;
669
Oleg Nesterov8ad8e9d2014-03-31 21:01:31 +0200670 if (auprobe->ops->emulate)
671 return auprobe->ops->emulate(auprobe, regs);
672
673 /* TODO: move this code into ->emulate() hook */
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530674 for (i = 0; i < MAX_UINSN_BYTES; i++) {
Oleg Nesterovb64b9c92012-09-29 21:31:08 +0200675 if (auprobe->insn[i] == 0x66)
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530676 continue;
677
Oleg Nesterovcf31ec32012-12-30 15:21:22 +0100678 if (auprobe->insn[i] == 0x90) {
Oleg Nesterovcf31ec32012-12-30 15:21:22 +0100679 regs->ip += i + 1;
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530680 return true;
Oleg Nesterovcf31ec32012-12-30 15:21:22 +0100681 }
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530682
Srikar Dronamraju0326f5a2012-03-13 23:30:11 +0530683 break;
684 }
685 return false;
686}
Sebastian Andrzej Siewiorbdc1e472012-08-20 12:47:34 +0200687
Oleg Nesterov3a4664a2012-09-03 16:05:10 +0200688bool arch_uprobe_skip_sstep(struct arch_uprobe *auprobe, struct pt_regs *regs)
689{
690 bool ret = __skip_sstep(auprobe, regs);
691 if (ret && (regs->flags & X86_EFLAGS_TF))
692 send_sig(SIGTRAP, current, 0);
693 return ret;
694}
Anton Arapov791eca12013-04-03 18:00:33 +0200695
696unsigned long
697arch_uretprobe_hijack_return_addr(unsigned long trampoline_vaddr, struct pt_regs *regs)
698{
699 int rasize, ncopied;
700 unsigned long orig_ret_vaddr = 0; /* clear high bits for 32-bit apps */
701
702 rasize = is_ia32_task() ? 4 : 8;
703 ncopied = copy_from_user(&orig_ret_vaddr, (void __user *)regs->sp, rasize);
704 if (unlikely(ncopied))
705 return -1;
706
707 /* check whether address has been already hijacked */
708 if (orig_ret_vaddr == trampoline_vaddr)
709 return orig_ret_vaddr;
710
711 ncopied = copy_to_user((void __user *)regs->sp, &trampoline_vaddr, rasize);
712 if (likely(!ncopied))
713 return orig_ret_vaddr;
714
715 if (ncopied != rasize) {
716 pr_err("uprobe: return address clobbered: pid=%d, %%sp=%#lx, "
717 "%%ip=%#lx\n", current->pid, regs->sp, regs->ip);
718
719 force_sig_info(SIGSEGV, SEND_SIG_FORCED, current);
720 }
721
722 return -1;
723}