Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1 | /* |
| 2 | * File: include/asm-blackfin/mach-bf533/bf533.h |
| 3 | * Based on: |
| 4 | * Author: |
| 5 | * |
| 6 | * Created: |
| 7 | * Description: SYSTEM MMR REGISTER AND MEMORY MAP FOR ADSP-BF561 |
| 8 | * |
| 9 | * Modified: |
| 10 | * Copyright 2004-2006 Analog Devices Inc. |
| 11 | * |
| 12 | * Bugs: Enter bugs at http://blackfin.uclinux.org/ |
| 13 | * |
| 14 | * This program is free software; you can redistribute it and/or modify |
| 15 | * it under the terms of the GNU General Public License as published by |
| 16 | * the Free Software Foundation; either version 2 of the License, or |
| 17 | * (at your option) any later version. |
| 18 | * |
| 19 | * This program is distributed in the hope that it will be useful, |
| 20 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 21 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 22 | * GNU General Public License for more details. |
| 23 | * |
| 24 | * You should have received a copy of the GNU General Public License |
| 25 | * along with this program; if not, see the file COPYING, or write |
| 26 | * to the Free Software Foundation, Inc., |
| 27 | * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 28 | */ |
| 29 | |
| 30 | #ifndef __MACH_BF533_H__ |
| 31 | #define __MACH_BF533_H__ |
| 32 | |
| 33 | #define SUPPORTED_REVID 2 |
| 34 | |
| 35 | #define OFFSET_(x) ((x) & 0x0000FFFF) |
| 36 | |
| 37 | /*some misc defines*/ |
| 38 | #define IMASK_IVG15 0x8000 |
| 39 | #define IMASK_IVG14 0x4000 |
| 40 | #define IMASK_IVG13 0x2000 |
| 41 | #define IMASK_IVG12 0x1000 |
| 42 | |
| 43 | #define IMASK_IVG11 0x0800 |
| 44 | #define IMASK_IVG10 0x0400 |
| 45 | #define IMASK_IVG9 0x0200 |
| 46 | #define IMASK_IVG8 0x0100 |
| 47 | |
| 48 | #define IMASK_IVG7 0x0080 |
| 49 | #define IMASK_IVGTMR 0x0040 |
| 50 | #define IMASK_IVGHW 0x0020 |
| 51 | |
| 52 | /***************************/ |
| 53 | |
| 54 | |
Robin Getz | 3bebca2 | 2007-10-10 23:55:26 +0800 | [diff] [blame] | 55 | #define BFIN_DSUBBANKS 4 |
| 56 | #define BFIN_DWAYS 2 |
| 57 | #define BFIN_DLINES 64 |
| 58 | #define BFIN_ISUBBANKS 4 |
| 59 | #define BFIN_IWAYS 4 |
| 60 | #define BFIN_ILINES 32 |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 61 | |
| 62 | #define WAY0_L 0x1 |
| 63 | #define WAY1_L 0x2 |
| 64 | #define WAY01_L 0x3 |
| 65 | #define WAY2_L 0x4 |
| 66 | #define WAY02_L 0x5 |
| 67 | #define WAY12_L 0x6 |
| 68 | #define WAY012_L 0x7 |
| 69 | |
| 70 | #define WAY3_L 0x8 |
| 71 | #define WAY03_L 0x9 |
| 72 | #define WAY13_L 0xA |
| 73 | #define WAY013_L 0xB |
| 74 | |
| 75 | #define WAY32_L 0xC |
| 76 | #define WAY320_L 0xD |
| 77 | #define WAY321_L 0xE |
| 78 | #define WAYALL_L 0xF |
| 79 | |
| 80 | #define DMC_ENABLE (2<<2) /*yes, 2, not 1 */ |
| 81 | |
| 82 | /* IAR0 BIT FIELDS*/ |
| 83 | #define RTC_ERROR_BIT 0x0FFFFFFF |
| 84 | #define UART_ERROR_BIT 0xF0FFFFFF |
| 85 | #define SPORT1_ERROR_BIT 0xFF0FFFFF |
| 86 | #define SPI_ERROR_BIT 0xFFF0FFFF |
| 87 | #define SPORT0_ERROR_BIT 0xFFFF0FFF |
| 88 | #define PPI_ERROR_BIT 0xFFFFF0FF |
| 89 | #define DMA_ERROR_BIT 0xFFFFFF0F |
| 90 | #define PLLWAKE_ERROR_BIT 0xFFFFFFFF |
| 91 | |
| 92 | /* IAR1 BIT FIELDS*/ |
| 93 | #define DMA7_UARTTX_BIT 0x0FFFFFFF |
| 94 | #define DMA6_UARTRX_BIT 0xF0FFFFFF |
| 95 | #define DMA5_SPI_BIT 0xFF0FFFFF |
| 96 | #define DMA4_SPORT1TX_BIT 0xFFF0FFFF |
| 97 | #define DMA3_SPORT1RX_BIT 0xFFFF0FFF |
| 98 | #define DMA2_SPORT0TX_BIT 0xFFFFF0FF |
| 99 | #define DMA1_SPORT0RX_BIT 0xFFFFFF0F |
| 100 | #define DMA0_PPI_BIT 0xFFFFFFFF |
| 101 | |
| 102 | /* IAR2 BIT FIELDS*/ |
| 103 | #define WDTIMER_BIT 0x0FFFFFFF |
| 104 | #define MEMDMA1_BIT 0xF0FFFFFF |
| 105 | #define MEMDMA0_BIT 0xFF0FFFFF |
| 106 | #define PFB_BIT 0xFFF0FFFF |
| 107 | #define PFA_BIT 0xFFFF0FFF |
| 108 | #define TIMER2_BIT 0xFFFFF0FF |
| 109 | #define TIMER1_BIT 0xFFFFFF0F |
| 110 | #define TIMER0_BIT 0xFFFFFFFF |
| 111 | |
| 112 | /********************************* EBIU Settings ************************************/ |
| 113 | #define AMBCTL0VAL ((CONFIG_BANK_1 << 16) | CONFIG_BANK_0) |
| 114 | #define AMBCTL1VAL ((CONFIG_BANK_3 << 16) | CONFIG_BANK_2) |
| 115 | |
| 116 | #ifdef CONFIG_C_AMBEN_ALL |
| 117 | #define V_AMBEN AMBEN_ALL |
| 118 | #endif |
| 119 | #ifdef CONFIG_C_AMBEN |
| 120 | #define V_AMBEN 0x0 |
| 121 | #endif |
| 122 | #ifdef CONFIG_C_AMBEN_B0 |
| 123 | #define V_AMBEN AMBEN_B0 |
| 124 | #endif |
| 125 | #ifdef CONFIG_C_AMBEN_B0_B1 |
| 126 | #define V_AMBEN AMBEN_B0_B1 |
| 127 | #endif |
| 128 | #ifdef CONFIG_C_AMBEN_B0_B1_B2 |
| 129 | #define V_AMBEN AMBEN_B0_B1_B2 |
| 130 | #endif |
| 131 | #ifdef CONFIG_C_AMCKEN |
| 132 | #define V_AMCKEN AMCKEN |
| 133 | #else |
| 134 | #define V_AMCKEN 0x0 |
| 135 | #endif |
| 136 | #ifdef CONFIG_C_CDPRIO |
| 137 | #define V_CDPRIO 0x100 |
| 138 | #else |
| 139 | #define V_CDPRIO 0x0 |
| 140 | #endif |
| 141 | |
| 142 | #define AMGCTLVAL (V_AMBEN | V_AMCKEN | V_CDPRIO) |
| 143 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 144 | #ifdef CONFIG_BF533 |
| 145 | #define CPU "BF533" |
| 146 | #define CPUID 0x027a5000 |
| 147 | #endif |
| 148 | #ifdef CONFIG_BF532 |
| 149 | #define CPU "BF532" |
| 150 | #define CPUID 0x0275A000 |
| 151 | #endif |
| 152 | #ifdef CONFIG_BF531 |
| 153 | #define CPU "BF531" |
| 154 | #define CPUID 0x027a5000 |
| 155 | #endif |
| 156 | #ifndef CPU |
| 157 | #define CPU "UNKNOWN" |
| 158 | #define CPUID 0x0 |
| 159 | #endif |
| 160 | |
Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 161 | #endif /* __MACH_BF533_H__ */ |